blob: e878b0c839a0b9cc278548e4a2a1bac9a846f0b7 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
Jani Nikula9c79ede2019-05-06 12:52:48 +030030
Thierry Reding10a85122012-11-21 15:31:35 +010031#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080032#include <linux/i2c.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030033#include <linux/kernel.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030035#include <linux/slab.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010036#include <linux/vga_switcheroo.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030037
38#include <drm/drm_displayid.h>
39#include <drm/drm_drv.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020041#include <drm/drm_encoder.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030042#include <drm/drm_print.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053043#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080044
Takashi Iwai969218f2017-01-17 17:43:29 +010045#include "drm_crtc_internal.h"
46
Adam Jackson13931572010-08-03 14:38:19 -040047#define version_greater(edid, maj, min) \
48 (((edid)->version > (maj)) || \
49 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080050
Adam Jacksond1ff6402010-03-29 21:43:26 +000051#define EDID_EST_TIMINGS 16
52#define EDID_STD_TIMINGS 8
53#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080054
55/*
56 * EDID blocks out in the wild have a variety of bugs, try to collect
57 * them here (note that userspace may work around broken monitors first,
58 * but fixes should make their way here so that the kernel "just works"
59 * on as many displays as possible).
60 */
61
62/* First detailed mode wrong, use largest 60Hz mode */
63#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
64/* Reported 135MHz pixel clock is too high, needs adjustment */
65#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
66/* Prefer the largest mode at 75 Hz */
67#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
68/* Detail timing is in cm not mm */
69#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
70/* Detailed timing descriptors have bogus size values, so just take the
71 * maximum size and use that.
72 */
73#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
Dave Airlief453ba02008-11-07 14:05:41 -080074/* use +hsync +vsync for detailed mode */
75#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040076/* Force reduced-blanking timings for detailed modes */
77#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010078/* Force 8bpc */
79#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020080/* Force 12bpc */
81#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020082/* Force 6bpc */
83#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020084/* Force 10bpc */
85#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010086/* Non desktop display (i.e. HMD) */
87#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050088
Adam Jackson13931572010-08-03 14:38:19 -040089struct detailed_mode_closure {
90 struct drm_connector *connector;
91 struct edid *edid;
92 bool preferred;
93 u32 quirks;
94 int modes;
95};
Dave Airlief453ba02008-11-07 14:05:41 -080096
Zhao Yakui5c612592009-06-22 13:17:10 +080097#define LEVEL_DMT 0
98#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000099#define LEVEL_GTF2 2
100#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800101
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200102static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500103 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800104 int product_id;
105 u32 quirks;
106} edid_quirk_list[] = {
107 /* Acer AL1706 */
108 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109 /* Acer F51 */
110 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800111
Mario Kleinere10aec62016-07-06 12:05:44 +0200112 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114
Kai-Heng Feng0711a432018-10-02 23:29:11 +0800115 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
Kai-Heng Feng25da7502018-08-23 05:53:32 +0000121 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123
Lee, Shawn C922dcef2018-10-28 22:49:33 -0700124 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126
Dave Airlief453ba02008-11-07 14:05:41 -0800127 /* Belinea 10 15 55 */
128 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130
131 /* Envision Peripherals, Inc. EN-7100e */
132 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000133 /* Envision EN2028 */
134 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800135
136 /* Funai Electronics PM36B */
137 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138 EDID_QUIRK_DETAILED_IN_CM },
139
Mario Kleinere345da82017-04-21 17:05:08 +0200140 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142
Dave Airlief453ba02008-11-07 14:05:41 -0800143 /* LG Philips LCD LP154W01-A5 */
144 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146
Dave Airlief453ba02008-11-07 14:05:41 -0800147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400152
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100161
Kai-Heng Feng11bcf5f2019-04-02 11:30:37 +0800162 /* Lenovo G50 */
163 { "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
164
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100165 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
166 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100167
168 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
169 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100170
Andres Rodriguez30d62d42019-05-02 15:31:57 -0400171 /* Valve Index Headset */
172 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
173 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
186 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
187 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
188 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
189
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200190 /* HTC Vive and Vive Pro VR Headsets */
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100191 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200192 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100193
194 /* Oculus Rift DK1, DK2, and CV1 VR Headsets */
195 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
196 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
197 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100198
199 /* Windows Mixed Reality Headsets */
200 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
201 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
202 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
203 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
204 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
205 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
206 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
207 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100208
209 /* Sony PlayStation VR Headset */
210 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Ryan Pavlik29054232018-12-03 10:46:44 -0600211
212 /* Sensics VR Headsets */
213 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
214
215 /* OSVR HDK and HDK2 VR Headsets */
216 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800217};
218
Thierry Redinga6b21832012-11-23 15:01:42 +0100219/*
220 * Autogenerated from the DMT spec.
221 * This table is copied from xfree86/modes/xf86EdidModes.c.
222 */
223static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300224 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100225 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
226 736, 832, 0, 350, 382, 385, 445, 0,
227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300228 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100229 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
230 736, 832, 0, 400, 401, 404, 445, 0,
231 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300232 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100233 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
234 828, 936, 0, 400, 401, 404, 446, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300236 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100237 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300238 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100239 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300240 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
242 704, 832, 0, 480, 489, 492, 520, 0,
243 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
246 720, 840, 0, 480, 481, 484, 500, 0,
247 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
250 752, 832, 0, 480, 481, 484, 509, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300252 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100253 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
254 896, 1024, 0, 600, 601, 603, 625, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300256 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100257 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
258 968, 1056, 0, 600, 601, 605, 628, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300260 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100261 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
262 976, 1040, 0, 600, 637, 643, 666, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
266 896, 1056, 0, 600, 601, 604, 625, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300268 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100269 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
270 896, 1048, 0, 600, 601, 604, 631, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
274 880, 960, 0, 600, 603, 607, 636, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
278 976, 1088, 0, 480, 486, 494, 517, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100282 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300284 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300285 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100286 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
287 1184, 1344, 0, 768, 771, 777, 806, 0,
288 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300289 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100290 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
291 1184, 1328, 0, 768, 771, 777, 806, 0,
292 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300293 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100294 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
295 1136, 1312, 0, 768, 769, 772, 800, 0,
296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300297 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100298 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
299 1168, 1376, 0, 768, 769, 772, 808, 0,
300 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300301 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100302 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
303 1104, 1184, 0, 768, 771, 775, 813, 0,
304 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300305 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100306 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
307 1344, 1600, 0, 864, 865, 868, 900, 0,
308 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300309 /* 0x55 - 1280x720@60Hz */
310 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
311 1430, 1650, 0, 720, 725, 730, 750, 0,
312 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300313 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100314 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
315 1360, 1440, 0, 768, 771, 778, 790, 0,
316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300317 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100318 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
319 1472, 1664, 0, 768, 771, 778, 798, 0,
320 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300321 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100322 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
323 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300324 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300325 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100326 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
327 1496, 1712, 0, 768, 771, 778, 809, 0,
328 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300329 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100330 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
331 1360, 1440, 0, 768, 771, 778, 813, 0,
332 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300333 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100334 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
335 1360, 1440, 0, 800, 803, 809, 823, 0,
336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300337 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100338 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
339 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300340 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300341 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100342 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
343 1488, 1696, 0, 800, 803, 809, 838, 0,
344 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300345 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100346 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
347 1496, 1712, 0, 800, 803, 809, 843, 0,
348 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300349 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100350 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
351 1360, 1440, 0, 800, 803, 809, 847, 0,
352 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300353 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100354 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
355 1488, 1800, 0, 960, 961, 964, 1000, 0,
356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300357 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100358 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
359 1504, 1728, 0, 960, 961, 964, 1011, 0,
360 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300361 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100362 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
363 1360, 1440, 0, 960, 963, 967, 1017, 0,
364 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300365 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100366 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
367 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
368 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300369 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100370 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
371 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
372 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300373 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100374 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
375 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300377 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100378 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
379 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
380 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300381 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100382 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
383 1536, 1792, 0, 768, 771, 777, 795, 0,
384 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300385 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100386 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
387 1440, 1520, 0, 768, 771, 776, 813, 0,
388 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300389 /* 0x51 - 1366x768@60Hz */
390 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
391 1579, 1792, 0, 768, 771, 774, 798, 0,
392 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
393 /* 0x56 - 1366x768@60Hz */
394 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
395 1436, 1500, 0, 768, 769, 772, 800, 0,
396 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300397 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100398 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
399 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
400 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300401 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100402 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
403 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
404 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300405 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100406 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
407 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
408 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300409 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100410 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
411 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
412 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300413 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100414 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
415 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
416 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300417 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100418 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
419 1520, 1600, 0, 900, 903, 909, 926, 0,
420 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300421 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100422 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
423 1672, 1904, 0, 900, 903, 909, 934, 0,
424 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300425 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100426 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
427 1688, 1936, 0, 900, 903, 909, 942, 0,
428 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300429 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100430 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
431 1696, 1952, 0, 900, 903, 909, 948, 0,
432 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300433 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100434 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
435 1520, 1600, 0, 900, 903, 909, 953, 0,
436 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300437 /* 0x53 - 1600x900@60Hz */
438 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
439 1704, 1800, 0, 900, 901, 904, 1000, 0,
440 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300441 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100442 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
443 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300445 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100446 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
447 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
448 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300449 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100450 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
451 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
452 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300453 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100454 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
455 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
456 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300457 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100458 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
459 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
460 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300461 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100462 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
463 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300465 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100466 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
467 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
468 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300469 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100470 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
471 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
472 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300473 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100474 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
475 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
476 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300477 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100478 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
479 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
480 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300481 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100482 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
483 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300485 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100486 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
487 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
488 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300489 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100490 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
491 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
492 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300493 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100494 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
495 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300497 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100498 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
499 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
500 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300501 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100502 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300503 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100504 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300505 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100506 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
507 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300509 /* 0x52 - 1920x1080@60Hz */
510 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
511 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
512 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300513 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100514 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
515 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300517 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100518 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
519 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
520 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300521 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100522 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
523 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
524 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300525 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100526 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
527 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
528 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300529 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100530 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
531 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
532 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300533 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100534 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
535 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
536 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300537 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100538 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
539 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300541 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100542 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
543 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
544 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300545 /* 0x54 - 2048x1152@60Hz */
546 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
547 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
548 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300549 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100550 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
551 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300553 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100554 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
555 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300557 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100558 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
559 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
560 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300561 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100562 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
563 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300565 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100566 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
567 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
568 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300569 /* 0x57 - 4096x2160@60Hz RB */
570 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
571 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
572 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
573 /* 0x58 - 4096x2160@59.94Hz RB */
574 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
575 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
576 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100577};
578
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300579/*
580 * These more or less come from the DMT spec. The 720x400 modes are
581 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
582 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
583 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
584 * mode.
585 *
586 * The DMT modes have been fact-checked; the rest are mild guesses.
587 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100588static const struct drm_display_mode edid_est_modes[] = {
589 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
590 968, 1056, 0, 600, 601, 605, 628, 0,
591 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
592 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
593 896, 1024, 0, 600, 601, 603, 625, 0,
594 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
595 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
596 720, 840, 0, 480, 481, 484, 500, 0,
597 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
598 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100599 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100600 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
601 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
602 768, 864, 0, 480, 483, 486, 525, 0,
603 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100604 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100605 752, 800, 0, 480, 490, 492, 525, 0,
606 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
607 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
608 846, 900, 0, 400, 421, 423, 449, 0,
609 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
610 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
611 846, 900, 0, 400, 412, 414, 449, 0,
612 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
613 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
614 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
615 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100616 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100617 1136, 1312, 0, 768, 769, 772, 800, 0,
618 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
619 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
620 1184, 1328, 0, 768, 771, 777, 806, 0,
621 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
622 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
623 1184, 1344, 0, 768, 771, 777, 806, 0,
624 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
625 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
626 1208, 1264, 0, 768, 768, 776, 817, 0,
627 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
628 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
629 928, 1152, 0, 624, 625, 628, 667, 0,
630 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
631 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
632 896, 1056, 0, 600, 601, 604, 625, 0,
633 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
634 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
635 976, 1040, 0, 600, 637, 643, 666, 0,
636 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
637 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
638 1344, 1600, 0, 864, 865, 868, 900, 0,
639 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
640};
641
642struct minimode {
643 short w;
644 short h;
645 short r;
646 short rb;
647};
648
649static const struct minimode est3_modes[] = {
650 /* byte 6 */
651 { 640, 350, 85, 0 },
652 { 640, 400, 85, 0 },
653 { 720, 400, 85, 0 },
654 { 640, 480, 85, 0 },
655 { 848, 480, 60, 0 },
656 { 800, 600, 85, 0 },
657 { 1024, 768, 85, 0 },
658 { 1152, 864, 75, 0 },
659 /* byte 7 */
660 { 1280, 768, 60, 1 },
661 { 1280, 768, 60, 0 },
662 { 1280, 768, 75, 0 },
663 { 1280, 768, 85, 0 },
664 { 1280, 960, 60, 0 },
665 { 1280, 960, 85, 0 },
666 { 1280, 1024, 60, 0 },
667 { 1280, 1024, 85, 0 },
668 /* byte 8 */
669 { 1360, 768, 60, 0 },
670 { 1440, 900, 60, 1 },
671 { 1440, 900, 60, 0 },
672 { 1440, 900, 75, 0 },
673 { 1440, 900, 85, 0 },
674 { 1400, 1050, 60, 1 },
675 { 1400, 1050, 60, 0 },
676 { 1400, 1050, 75, 0 },
677 /* byte 9 */
678 { 1400, 1050, 85, 0 },
679 { 1680, 1050, 60, 1 },
680 { 1680, 1050, 60, 0 },
681 { 1680, 1050, 75, 0 },
682 { 1680, 1050, 85, 0 },
683 { 1600, 1200, 60, 0 },
684 { 1600, 1200, 65, 0 },
685 { 1600, 1200, 70, 0 },
686 /* byte 10 */
687 { 1600, 1200, 75, 0 },
688 { 1600, 1200, 85, 0 },
689 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300690 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100691 { 1856, 1392, 60, 0 },
692 { 1856, 1392, 75, 0 },
693 { 1920, 1200, 60, 1 },
694 { 1920, 1200, 60, 0 },
695 /* byte 11 */
696 { 1920, 1200, 75, 0 },
697 { 1920, 1200, 85, 0 },
698 { 1920, 1440, 60, 0 },
699 { 1920, 1440, 75, 0 },
700};
701
702static const struct minimode extra_modes[] = {
703 { 1024, 576, 60, 0 },
704 { 1366, 768, 60, 0 },
705 { 1600, 900, 60, 0 },
706 { 1680, 945, 60, 0 },
707 { 1920, 1080, 60, 0 },
708 { 2048, 1152, 60, 0 },
709 { 2048, 1536, 60, 0 },
710};
711
712/*
Ville Syrjälä7befe622019-12-13 19:43:45 +0200713 * From CEA/CTA-861 spec.
Jani Nikulad9278b42016-01-08 13:21:51 +0200714 *
Ville Syrjälä7befe622019-12-13 19:43:45 +0200715 * Do not access directly, instead always use cea_mode_for_vic().
Thierry Redinga6b21832012-11-23 15:01:42 +0100716 */
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +0200717static const struct drm_display_mode edid_cea_modes_1[] = {
Ville Syrjälä78691962018-05-24 22:20:35 +0300718 /* 1 - 640x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
720 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530722 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300723 /* 2 - 720x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
725 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300726 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530727 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300728 /* 3 - 720x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100729 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
730 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530732 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300733 /* 4 - 1280x720@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100734 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
735 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300736 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530737 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300738 /* 5 - 1920x1080i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
740 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
741 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300742 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530743 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300744 /* 6 - 720(1440)x480i@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700745 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
746 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300748 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530749 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300750 /* 7 - 720(1440)x480i@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700751 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
752 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300754 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530755 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300756 /* 8 - 720(1440)x240@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700757 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
758 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300760 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530761 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300762 /* 9 - 720(1440)x240@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700763 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
764 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300766 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530767 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300768 /* 10 - 2880x480i@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100769 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
770 3204, 3432, 0, 480, 488, 494, 525, 0,
771 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300772 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530773 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300774 /* 11 - 2880x480i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100775 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
776 3204, 3432, 0, 480, 488, 494, 525, 0,
777 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300778 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530779 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300780 /* 12 - 2880x240@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100781 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
782 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530784 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300785 /* 13 - 2880x240@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100786 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
787 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300788 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530789 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300790 /* 14 - 1440x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
792 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530794 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300795 /* 15 - 1440x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100796 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
797 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300798 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530799 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300800 /* 16 - 1920x1080@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
802 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530804 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300805 /* 17 - 720x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100806 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
807 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300808 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530809 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300810 /* 18 - 720x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100811 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
812 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530814 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300815 /* 19 - 1280x720@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100816 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
817 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530819 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300820 /* 20 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100821 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
822 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300824 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530825 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300826 /* 21 - 720(1440)x576i@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700827 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
828 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300830 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530831 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300832 /* 22 - 720(1440)x576i@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700833 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
834 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100835 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300836 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530837 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300838 /* 23 - 720(1440)x288@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700839 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
840 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300842 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300844 /* 24 - 720(1440)x288@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700845 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
846 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300848 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530849 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300850 /* 25 - 2880x576i@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100851 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
852 3180, 3456, 0, 576, 580, 586, 625, 0,
853 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300854 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530855 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300856 /* 26 - 2880x576i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100857 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
858 3180, 3456, 0, 576, 580, 586, 625, 0,
859 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300860 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530861 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300862 /* 27 - 2880x288@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
864 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300865 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530866 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300867 /* 28 - 2880x288@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
869 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300870 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530871 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300872 /* 29 - 1440x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100873 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
874 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300875 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530876 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300877 /* 30 - 1440x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100878 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
879 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300880 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530881 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300882 /* 31 - 1920x1080@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100883 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
884 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530886 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300887 /* 32 - 1920x1080@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100888 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
889 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300890 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530891 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300892 /* 33 - 1920x1080@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100893 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
894 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300895 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530896 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300897 /* 34 - 1920x1080@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
899 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530901 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300902 /* 35 - 2880x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100903 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
904 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530906 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300907 /* 36 - 2880x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100908 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
909 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530911 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300912 /* 37 - 2880x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100913 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
914 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530916 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300917 /* 38 - 2880x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
919 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300920 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530921 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300922 /* 39 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
924 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
925 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300926 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530927 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300928 /* 40 - 1920x1080i@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100929 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
930 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
931 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300932 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300934 /* 41 - 1280x720@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100935 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
936 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530938 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300939 /* 42 - 720x576@100Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
941 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300944 /* 43 - 720x576@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
946 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530948 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300949 /* 44 - 720(1440)x576i@100Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
951 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300953 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530954 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300955 /* 45 - 720(1440)x576i@100Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700956 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
957 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100958 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300959 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530960 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300961 /* 46 - 1920x1080i@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100962 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
963 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
964 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300965 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530966 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300967 /* 47 - 1280x720@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100968 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
969 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530971 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300972 /* 48 - 720x480@120Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100973 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
974 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530976 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300977 /* 49 - 720x480@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100978 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
979 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530981 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300982 /* 50 - 720(1440)x480i@120Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700983 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
984 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530987 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300988 /* 51 - 720(1440)x480i@120Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700989 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
990 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300992 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530993 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300994 /* 52 - 720x576@200Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100995 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
996 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300997 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530998 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300999 /* 53 - 720x576@200Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001000 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1001 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001002 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301003 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001004 /* 54 - 720(1440)x576i@200Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001005 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1006 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001007 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001008 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301009 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001010 /* 55 - 720(1440)x576i@200Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001011 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1012 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001013 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001014 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301015 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001016 /* 56 - 720x480@240Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001017 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1018 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001019 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301020 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001021 /* 57 - 720x480@240Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001022 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1023 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001024 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301025 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001026 /* 58 - 720(1440)x480i@240Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001027 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1028 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001029 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001030 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301031 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001032 /* 59 - 720(1440)x480i@240Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001033 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1034 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001035 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001036 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301037 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001038 /* 60 - 1280x720@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001039 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1040 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301042 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001043 /* 61 - 1280x720@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001044 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1045 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001046 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301047 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001048 /* 62 - 1280x720@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001049 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1050 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001051 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301052 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001053 /* 63 - 1920x1080@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001054 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1055 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001056 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä78691962018-05-24 22:20:35 +03001057 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1058 /* 64 - 1920x1080@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001059 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001060 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001061 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä78691962018-05-24 22:20:35 +03001062 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1063 /* 65 - 1280x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301064 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1065 3080, 3300, 0, 720, 725, 730, 750, 0,
1066 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1067 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001068 /* 66 - 1280x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301069 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1070 3740, 3960, 0, 720, 725, 730, 750, 0,
1071 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1072 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001073 /* 67 - 1280x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301074 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1075 3080, 3300, 0, 720, 725, 730, 750, 0,
1076 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1077 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001078 /* 68 - 1280x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301079 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1080 1760, 1980, 0, 720, 725, 730, 750, 0,
1081 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1082 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001083 /* 69 - 1280x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301084 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1085 1430, 1650, 0, 720, 725, 730, 750, 0,
1086 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1087 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001088 /* 70 - 1280x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301089 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1090 1760, 1980, 0, 720, 725, 730, 750, 0,
1091 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1092 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001093 /* 71 - 1280x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301094 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1095 1430, 1650, 0, 720, 725, 730, 750, 0,
1096 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1097 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001098 /* 72 - 1920x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301099 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1100 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1101 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1102 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001103 /* 73 - 1920x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301104 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1105 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1106 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1107 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001108 /* 74 - 1920x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301109 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1110 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1111 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1112 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001113 /* 75 - 1920x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301114 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1115 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1116 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1117 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001118 /* 76 - 1920x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301119 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1120 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1121 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1122 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001123 /* 77 - 1920x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301124 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1125 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1126 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1127 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001128 /* 78 - 1920x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301129 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1130 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1131 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1132 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001133 /* 79 - 1680x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301134 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1135 3080, 3300, 0, 720, 725, 730, 750, 0,
1136 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1137 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001138 /* 80 - 1680x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301139 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1140 2948, 3168, 0, 720, 725, 730, 750, 0,
1141 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1142 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001143 /* 81 - 1680x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301144 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1145 2420, 2640, 0, 720, 725, 730, 750, 0,
1146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1147 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001148 /* 82 - 1680x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301149 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1150 1980, 2200, 0, 720, 725, 730, 750, 0,
1151 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1152 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001153 /* 83 - 1680x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301154 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1155 1980, 2200, 0, 720, 725, 730, 750, 0,
1156 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1157 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001158 /* 84 - 1680x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301159 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1160 1780, 2000, 0, 720, 725, 730, 825, 0,
1161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1162 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001163 /* 85 - 1680x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301164 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1165 1780, 2000, 0, 720, 725, 730, 825, 0,
1166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1167 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001168 /* 86 - 2560x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301169 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1170 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1171 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1172 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001173 /* 87 - 2560x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301174 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1175 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1176 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1177 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001178 /* 88 - 2560x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301179 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1180 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1181 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1182 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001183 /* 89 - 2560x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301184 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1185 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1187 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001188 /* 90 - 2560x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301189 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1190 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1191 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1192 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001193 /* 91 - 2560x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301194 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1195 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1197 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001198 /* 92 - 2560x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301199 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1200 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1202 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001203 /* 93 - 3840x2160@24Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301204 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1205 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1207 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001208 /* 94 - 3840x2160@25Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301209 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1210 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1212 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001213 /* 95 - 3840x2160@30Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301214 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1215 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1216 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1217 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001218 /* 96 - 3840x2160@50Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301219 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1220 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1222 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001223 /* 97 - 3840x2160@60Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301224 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1225 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1227 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001228 /* 98 - 4096x2160@24Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301229 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1230 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1232 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001233 /* 99 - 4096x2160@25Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301234 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1235 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1237 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001238 /* 100 - 4096x2160@30Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301239 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1240 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1241 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1242 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001243 /* 101 - 4096x2160@50Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301244 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1245 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1247 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001248 /* 102 - 4096x2160@60Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301249 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1250 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1252 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001253 /* 103 - 3840x2160@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301254 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1255 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1257 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001258 /* 104 - 3840x2160@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301259 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1260 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1262 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001263 /* 105 - 3840x2160@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301264 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1265 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1267 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001268 /* 106 - 3840x2160@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301269 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1270 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1272 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001273 /* 107 - 3840x2160@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301274 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1275 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1277 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001278 /* 108 - 1280x720@48Hz 16:9 */
1279 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1280 2280, 2500, 0, 720, 725, 730, 750, 0,
1281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1282 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1283 /* 109 - 1280x720@48Hz 64:27 */
1284 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1285 2280, 2500, 0, 720, 725, 730, 750, 0,
1286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1287 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1288 /* 110 - 1680x720@48Hz 64:27 */
1289 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1290 2530, 2750, 0, 720, 725, 730, 750, 0,
1291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1292 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1293 /* 111 - 1920x1080@48Hz 16:9 */
1294 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1295 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1297 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1298 /* 112 - 1920x1080@48Hz 64:27 */
1299 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1300 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1302 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1303 /* 113 - 2560x1080@48Hz 64:27 */
1304 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1305 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1307 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1308 /* 114 - 3840x2160@48Hz 16:9 */
1309 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1310 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1312 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1313 /* 115 - 4096x2160@48Hz 256:135 */
1314 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1315 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1317 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1318 /* 116 - 3840x2160@48Hz 64:27 */
1319 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1320 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1321 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1322 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1323 /* 117 - 3840x2160@100Hz 16:9 */
1324 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1325 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1327 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1328 /* 118 - 3840x2160@120Hz 16:9 */
1329 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1330 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1332 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1333 /* 119 - 3840x2160@100Hz 64:27 */
1334 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1335 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1337 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1338 /* 120 - 3840x2160@120Hz 64:27 */
1339 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1340 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1341 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1342 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1343 /* 121 - 5120x2160@24Hz 64:27 */
1344 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1345 7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1346 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1347 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1348 /* 122 - 5120x2160@25Hz 64:27 */
1349 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1350 6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1352 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1353 /* 123 - 5120x2160@30Hz 64:27 */
1354 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1355 5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1357 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1358 /* 124 - 5120x2160@48Hz 64:27 */
1359 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1360 5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1362 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1363 /* 125 - 5120x2160@50Hz 64:27 */
1364 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1365 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1366 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1367 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1368 /* 126 - 5120x2160@60Hz 64:27 */
1369 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1370 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1372 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1373 /* 127 - 5120x2160@100Hz 64:27 */
1374 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1375 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1377 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001378};
1379
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001380/*
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001381 * From CEA/CTA-861 spec.
1382 *
1383 * Do not access directly, instead always use cea_mode_for_vic().
1384 */
1385static const struct drm_display_mode edid_cea_modes_193[] = {
1386 /* 193 - 5120x2160@120Hz 64:27 */
1387 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1388 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1390 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1391 /* 194 - 7680x4320@24Hz 16:9 */
1392 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1393 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1395 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1396 /* 195 - 7680x4320@25Hz 16:9 */
1397 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1398 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1400 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1401 /* 196 - 7680x4320@30Hz 16:9 */
1402 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1403 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1404 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1405 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1406 /* 197 - 7680x4320@48Hz 16:9 */
1407 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1408 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1409 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1410 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1411 /* 198 - 7680x4320@50Hz 16:9 */
1412 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1413 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1414 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1415 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1416 /* 199 - 7680x4320@60Hz 16:9 */
1417 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1418 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1419 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1420 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1421 /* 200 - 7680x4320@100Hz 16:9 */
1422 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1423 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1424 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1425 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1426 /* 201 - 7680x4320@120Hz 16:9 */
1427 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1428 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1429 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1430 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1431 /* 202 - 7680x4320@24Hz 64:27 */
1432 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1433 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1434 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1435 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1436 /* 203 - 7680x4320@25Hz 64:27 */
1437 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1438 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1440 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1441 /* 204 - 7680x4320@30Hz 64:27 */
1442 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1443 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1445 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1446 /* 205 - 7680x4320@48Hz 64:27 */
1447 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1448 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1450 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1451 /* 206 - 7680x4320@50Hz 64:27 */
1452 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1453 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1454 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1455 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1456 /* 207 - 7680x4320@60Hz 64:27 */
1457 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1458 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1460 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1461 /* 208 - 7680x4320@100Hz 64:27 */
1462 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1463 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1465 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1466 /* 209 - 7680x4320@120Hz 64:27 */
1467 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1468 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1470 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1471 /* 210 - 10240x4320@24Hz 64:27 */
1472 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1473 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1474 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1475 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1476 /* 211 - 10240x4320@25Hz 64:27 */
1477 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1478 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1480 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1481 /* 212 - 10240x4320@30Hz 64:27 */
1482 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1483 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1485 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1486 /* 213 - 10240x4320@48Hz 64:27 */
1487 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1488 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1489 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1490 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1491 /* 214 - 10240x4320@50Hz 64:27 */
1492 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1493 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1494 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1495 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1496 /* 215 - 10240x4320@60Hz 64:27 */
1497 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1498 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1500 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1501 /* 216 - 10240x4320@100Hz 64:27 */
1502 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1503 12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1504 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1505 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1506 /* 217 - 10240x4320@120Hz 64:27 */
1507 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1508 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1510 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1511 /* 218 - 4096x2160@100Hz 256:135 */
1512 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1513 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1515 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1516 /* 219 - 4096x2160@120Hz 256:135 */
1517 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1518 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1520 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1521};
1522
1523/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001524 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001525 */
1526static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001527 /* 0 - dummy, VICs start at 1 */
1528 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001529 /* 1 - 3840x2160@30Hz */
1530 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1531 3840, 4016, 4104, 4400, 0,
1532 2160, 2168, 2178, 2250, 0,
1533 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Wayne Lind2b43472019-11-18 18:18:31 +08001534 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001535 /* 2 - 3840x2160@25Hz */
1536 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1537 3840, 4896, 4984, 5280, 0,
1538 2160, 2168, 2178, 2250, 0,
1539 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Wayne Lind2b43472019-11-18 18:18:31 +08001540 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001541 /* 3 - 3840x2160@24Hz */
1542 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1543 3840, 5116, 5204, 5500, 0,
1544 2160, 2168, 2178, 2250, 0,
1545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Wayne Lind2b43472019-11-18 18:18:31 +08001546 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001547 /* 4 - 4096x2160@24Hz (SMPTE) */
1548 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1549 4096, 5116, 5204, 5500, 0,
1550 2160, 2168, 2178, 2250, 0,
1551 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Wayne Lind2b43472019-11-18 18:18:31 +08001552 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001553};
1554
Adam Jackson61e57a82010-03-29 21:43:18 +00001555/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001556
Adam Jackson083ae052009-09-23 17:30:45 -04001557static const u8 edid_header[] = {
1558 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1559};
Dave Airlief453ba02008-11-07 14:05:41 -08001560
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001561/**
1562 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1563 * @raw_edid: pointer to raw base EDID block
1564 *
1565 * Sanity check the header of the base EDID block.
1566 *
1567 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001568 */
1569int drm_edid_header_is_valid(const u8 *raw_edid)
1570{
1571 int i, score = 0;
1572
1573 for (i = 0; i < sizeof(edid_header); i++)
1574 if (raw_edid[i] == edid_header[i])
1575 score++;
1576
1577 return score;
1578}
1579EXPORT_SYMBOL(drm_edid_header_is_valid);
1580
Adam Jackson47819ba2012-05-30 16:42:39 -04001581static int edid_fixup __read_mostly = 6;
1582module_param_named(edid_fixup, edid_fixup, int, 0400);
1583MODULE_PARM_DESC(edid_fixup,
1584 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001585
Dave Airlie40d9b042014-10-20 16:29:33 +10001586static void drm_get_displayid(struct drm_connector *connector,
1587 struct edid *edid);
Andres Rodrigueze28ad542019-06-19 14:09:01 -04001588static int validate_displayid(u8 *displayid, int length, int idx);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001589
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001590static int drm_edid_block_checksum(const u8 *raw_edid)
1591{
1592 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001593 u8 csum = 0, crc = 0;
1594
1595 for (i = 0; i < EDID_LENGTH - 1; i++)
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001596 csum += raw_edid[i];
1597
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001598 crc = 0x100 - csum;
1599
1600 return crc;
1601}
1602
1603static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1604{
1605 if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1606 return true;
1607 else
1608 return false;
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001609}
1610
Stefan Brünsd6885d62014-11-30 19:57:41 +01001611static bool drm_edid_is_zero(const u8 *in_edid, int length)
1612{
1613 if (memchr_inv(in_edid, 0, length))
1614 return false;
1615
1616 return true;
1617}
1618
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001619/**
1620 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1621 * @raw_edid: pointer to raw EDID block
1622 * @block: type of block to validate (0 for base, extension otherwise)
1623 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001624 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001625 *
1626 * Validate a base or extension EDID block and optionally dump bad blocks to
1627 * the console.
1628 *
1629 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001630 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001631bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1632 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001633{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001634 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001635 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001636
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001637 if (WARN_ON(!raw_edid))
1638 return false;
1639
Adam Jackson47819ba2012-05-30 16:42:39 -04001640 if (edid_fixup > 8 || edid_fixup < 0)
1641 edid_fixup = 6;
1642
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001643 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001644 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001645 if (score == 8) {
1646 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001647 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001648 } else if (score >= edid_fixup) {
1649 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1650 * The corrupt flag needs to be set here otherwise, the
1651 * fix-up code here will correct the problem, the
1652 * checksum is correct and the test fails
1653 */
1654 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001655 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001656 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1657 memcpy(raw_edid, edid_header, sizeof(edid_header));
1658 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001659 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001660 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001661 goto bad;
1662 }
1663 }
Dave Airlief453ba02008-11-07 14:05:41 -08001664
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001665 csum = drm_edid_block_checksum(raw_edid);
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001666 if (drm_edid_block_checksum_diff(raw_edid, csum)) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001667 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001668 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001669
Adam Jackson4a638b42010-05-25 16:33:09 -04001670 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001671 if (raw_edid[0] == CEA_EXT) {
1672 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1673 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1674 } else {
1675 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001676 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001677
Adam Jackson4a638b42010-05-25 16:33:09 -04001678 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001679 }
Dave Airlief453ba02008-11-07 14:05:41 -08001680 }
1681
Adam Jackson61e57a82010-03-29 21:43:18 +00001682 /* per-block-type checks */
1683 switch (raw_edid[0]) {
1684 case 0: /* base */
1685 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001686 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001687 goto bad;
1688 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001689
Adam Jackson61e57a82010-03-29 21:43:18 +00001690 if (edid->revision > 4)
1691 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1692 break;
1693
1694 default:
1695 break;
1696 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001697
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001698 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001699
1700bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001701 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001702 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001703 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001704 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001705 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001706 print_hex_dump(KERN_NOTICE,
1707 " \t", DUMP_PREFIX_NONE, 16, 1,
1708 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001709 }
Dave Airlief453ba02008-11-07 14:05:41 -08001710 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001711 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001712}
Carsten Emdeda0df922012-03-18 22:37:33 +01001713EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001714
1715/**
1716 * drm_edid_is_valid - sanity check EDID data
1717 * @edid: EDID data
1718 *
1719 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001720 *
1721 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001722 */
1723bool drm_edid_is_valid(struct edid *edid)
1724{
1725 int i;
1726 u8 *raw = (u8 *)edid;
1727
1728 if (!edid)
1729 return false;
1730
1731 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001732 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001733 return false;
1734
1735 return true;
1736}
Alex Deucher3c537882010-02-05 04:21:19 -05001737EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001738
Adam Jackson61e57a82010-03-29 21:43:18 +00001739#define DDC_SEGMENT_ADDR 0x30
1740/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001741 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001742 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001743 * @buf: EDID data buffer to be filled
1744 * @block: 128 byte EDID block to start fetching from
1745 * @len: EDID data buffer length to fetch
1746 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001747 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001748 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001749 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001750 */
1751static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001752drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001753{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001754 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001755 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001756 unsigned char segment = block >> 1;
1757 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001758 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001759
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001760 /*
1761 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001762 * adapter reports EAGAIN. However, we find that bit-banging transfers
1763 * are susceptible to errors under a heavily loaded machine and
1764 * generate spurious NAKs and timeouts. Retrying the transfer
1765 * of the individual block a few times seems to overcome this.
1766 */
1767 do {
1768 struct i2c_msg msgs[] = {
1769 {
Shirish Scd004b32012-08-30 07:04:06 +00001770 .addr = DDC_SEGMENT_ADDR,
1771 .flags = 0,
1772 .len = 1,
1773 .buf = &segment,
1774 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001775 .addr = DDC_ADDR,
1776 .flags = 0,
1777 .len = 1,
1778 .buf = &start,
1779 }, {
1780 .addr = DDC_ADDR,
1781 .flags = I2C_M_RD,
1782 .len = len,
1783 .buf = buf,
1784 }
1785 };
Shirish Scd004b32012-08-30 07:04:06 +00001786
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001787 /*
1788 * Avoid sending the segment addr to not upset non-compliant
1789 * DDC monitors.
1790 */
Shirish Scd004b32012-08-30 07:04:06 +00001791 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1792
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001793 if (ret == -ENXIO) {
1794 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1795 adapter->name);
1796 break;
1797 }
Shirish Scd004b32012-08-30 07:04:06 +00001798 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001799
Shirish Scd004b32012-08-30 07:04:06 +00001800 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001801}
1802
Chris Wilson14544d02016-10-24 12:38:21 +01001803static void connector_bad_edid(struct drm_connector *connector,
1804 u8 *edid, int num_blocks)
1805{
1806 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001807 u8 num_of_ext = edid[0x7e];
1808
1809 /* Calculate real checksum for the last edid extension block data */
1810 connector->real_edid_checksum =
1811 drm_edid_block_checksum(edid + num_of_ext * EDID_LENGTH);
Chris Wilson14544d02016-10-24 12:38:21 +01001812
Jani Nikulaf0a8f532019-10-01 17:06:14 +03001813 if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
Chris Wilson14544d02016-10-24 12:38:21 +01001814 return;
1815
1816 dev_warn(connector->dev->dev,
1817 "%s: EDID is invalid:\n",
1818 connector->name);
1819 for (i = 0; i < num_blocks; i++) {
1820 u8 *block = edid + i * EDID_LENGTH;
1821 char prefix[20];
1822
1823 if (drm_edid_is_zero(block, EDID_LENGTH))
1824 sprintf(prefix, "\t[%02x] ZERO ", i);
1825 else if (!drm_edid_block_valid(block, i, false, NULL))
1826 sprintf(prefix, "\t[%02x] BAD ", i);
1827 else
1828 sprintf(prefix, "\t[%02x] GOOD ", i);
1829
1830 print_hex_dump(KERN_WARNING,
1831 prefix, DUMP_PREFIX_NONE, 16, 1,
1832 block, EDID_LENGTH, false);
1833 }
1834}
1835
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001836/* Get override or firmware EDID */
1837static struct edid *drm_get_override_edid(struct drm_connector *connector)
1838{
1839 struct edid *override = NULL;
1840
1841 if (connector->override_edid)
1842 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1843
1844 if (!override)
1845 override = drm_load_edid_firmware(connector);
1846
1847 return IS_ERR(override) ? NULL : override;
1848}
1849
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001850/**
Jani Nikula48eaeb72019-06-10 12:30:54 +03001851 * drm_add_override_edid_modes - add modes from override/firmware EDID
1852 * @connector: connector we're probing
1853 *
1854 * Add modes from the override/firmware EDID, if available. Only to be used from
1855 * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1856 * failed during drm_get_edid() and caused the override/firmware EDID to be
1857 * skipped.
1858 *
1859 * Return: The number of modes added or 0 if we couldn't find any.
1860 */
1861int drm_add_override_edid_modes(struct drm_connector *connector)
1862{
1863 struct edid *override;
1864 int num_modes = 0;
1865
1866 override = drm_get_override_edid(connector);
1867 if (override) {
1868 drm_connector_update_edid_property(connector, override);
1869 num_modes = drm_add_edid_modes(connector, override);
1870 kfree(override);
1871
1872 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1873 connector->base.id, connector->name, num_modes);
1874 }
1875
1876 return num_modes;
1877}
1878EXPORT_SYMBOL(drm_add_override_edid_modes);
1879
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001880/**
1881 * drm_do_get_edid - get EDID data using a custom EDID block read function
1882 * @connector: connector we're probing
1883 * @get_edid_block: EDID block read function
1884 * @data: private data passed to the block read function
1885 *
1886 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1887 * exposes a different interface to read EDID blocks this function can be used
1888 * to get EDID data using a custom block read function.
1889 *
1890 * As in the general case the DDC bus is accessible by the kernel at the I2C
1891 * level, drivers must make all reasonable efforts to expose it as an I2C
1892 * adapter and use drm_get_edid() instead of abusing this function.
1893 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001894 * The EDID may be overridden using debugfs override_edid or firmare EDID
1895 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1896 * order. Having either of them bypasses actual EDID reads.
1897 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001898 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1899 */
1900struct edid *drm_do_get_edid(struct drm_connector *connector,
1901 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1902 size_t len),
1903 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001904{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001905 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001906 u8 *edid, *new;
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001907 struct edid *override;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001908
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001909 override = drm_get_override_edid(connector);
1910 if (override)
Jani Nikula53fd40a2017-09-12 11:19:26 +03001911 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001912
Chris Wilsonf14f3682016-10-17 09:35:12 +01001913 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001914 return NULL;
1915
1916 /* base block fetch */
1917 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001918 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001919 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001920 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001921 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001922 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001923 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001924 connector->null_edid_counter++;
1925 goto carp;
1926 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001927 }
1928 if (i == 4)
1929 goto carp;
1930
1931 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001932 valid_extensions = edid[0x7e];
1933 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001934 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001935
Chris Wilson14544d02016-10-24 12:38:21 +01001936 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001937 if (!new)
1938 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001939 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001940
Chris Wilsonf14f3682016-10-17 09:35:12 +01001941 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001942 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001943
Adam Jackson61e57a82010-03-29 21:43:18 +00001944 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001945 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001946 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001947 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001948 break;
1949 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001950
Chris Wilson14544d02016-10-24 12:38:21 +01001951 if (i == 4)
1952 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001953 }
1954
Chris Wilsonf14f3682016-10-17 09:35:12 +01001955 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001956 u8 *base;
1957
1958 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1959
Chris Wilsonf14f3682016-10-17 09:35:12 +01001960 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1961 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001962
Kees Cook6da2ec52018-06-12 13:55:00 -07001963 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1964 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001965 if (!new)
1966 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001967
1968 base = new;
1969 for (i = 0; i <= edid[0x7e]; i++) {
1970 u8 *block = edid + i * EDID_LENGTH;
1971
1972 if (!drm_edid_block_valid(block, i, false, NULL))
1973 continue;
1974
1975 memcpy(base, block, EDID_LENGTH);
1976 base += EDID_LENGTH;
1977 }
1978
1979 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001980 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001981 }
1982
Chris Wilsonf14f3682016-10-17 09:35:12 +01001983 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001984
1985carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001986 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001987out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001988 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001989 return NULL;
1990}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001991EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001992
1993/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001994 * drm_probe_ddc() - probe DDC presence
1995 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001996 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001997 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001998 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001999bool
Adam Jackson61e57a82010-03-29 21:43:18 +00002000drm_probe_ddc(struct i2c_adapter *adapter)
2001{
2002 unsigned char out;
2003
2004 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2005}
Adam Jacksonfbff4692012-09-18 10:58:47 -04002006EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00002007
2008/**
2009 * drm_get_edid - get EDID data, if available
2010 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002011 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00002012 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002013 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00002014 * attach it to the connector.
2015 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002016 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00002017 */
2018struct edid *drm_get_edid(struct drm_connector *connector,
2019 struct i2c_adapter *adapter)
2020{
Dave Airlie40d9b042014-10-20 16:29:33 +10002021 struct edid *edid;
2022
Jani Nikula15f080f2017-02-17 17:20:53 +02002023 if (connector->force == DRM_FORCE_OFF)
2024 return NULL;
2025
2026 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002027 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00002028
Dave Airlie40d9b042014-10-20 16:29:33 +10002029 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
2030 if (edid)
2031 drm_get_displayid(connector, edid);
2032 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00002033}
2034EXPORT_SYMBOL(drm_get_edid);
2035
Jani Nikula51f8da52013-09-27 15:08:27 +03002036/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002037 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2038 * @connector: connector we're probing
2039 * @adapter: I2C adapter to use for DDC
2040 *
2041 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2042 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2043 * switch DDC to the GPU which is retrieving EDID.
2044 *
2045 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2046 */
2047struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2048 struct i2c_adapter *adapter)
2049{
2050 struct pci_dev *pdev = connector->dev->pdev;
2051 struct edid *edid;
2052
2053 vga_switcheroo_lock_ddc(pdev);
2054 edid = drm_get_edid(connector, adapter);
2055 vga_switcheroo_unlock_ddc(pdev);
2056
2057 return edid;
2058}
2059EXPORT_SYMBOL(drm_get_edid_switcheroo);
2060
2061/**
Jani Nikula51f8da52013-09-27 15:08:27 +03002062 * drm_edid_duplicate - duplicate an EDID and the extensions
2063 * @edid: EDID to duplicate
2064 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002065 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03002066 */
2067struct edid *drm_edid_duplicate(const struct edid *edid)
2068{
2069 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2070}
2071EXPORT_SYMBOL(drm_edid_duplicate);
2072
Adam Jackson61e57a82010-03-29 21:43:18 +00002073/*** EDID parsing ***/
2074
Dave Airlief453ba02008-11-07 14:05:41 -08002075/**
2076 * edid_vendor - match a string against EDID's obfuscated vendor field
2077 * @edid: EDID to match
2078 * @vendor: vendor string
2079 *
2080 * Returns true if @vendor is in @edid, false otherwise
2081 */
Keith Packard170178f2017-12-13 00:44:26 -08002082static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08002083{
2084 char edid_vendor[3];
2085
2086 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2087 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2088 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10002089 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08002090
2091 return !strncmp(edid_vendor, vendor, 3);
2092}
2093
2094/**
2095 * edid_get_quirks - return quirk flags for a given EDID
2096 * @edid: EDID to process
2097 *
2098 * This tells subsequent routines what fixes they need to apply.
2099 */
Keith Packard170178f2017-12-13 00:44:26 -08002100static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08002101{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02002102 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08002103 int i;
2104
2105 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2106 quirk = &edid_quirk_list[i];
2107
2108 if (edid_vendor(edid, quirk->vendor) &&
2109 (EDID_PRODUCT_ID(edid) == quirk->product_id))
2110 return quirk->quirks;
2111 }
2112
2113 return 0;
2114}
2115
2116#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04002117#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08002118
Dave Airlief453ba02008-11-07 14:05:41 -08002119/**
2120 * edid_fixup_preferred - set preferred modes based on quirk list
2121 * @connector: has mode list to fix up
2122 * @quirks: quirks list
2123 *
2124 * Walk the mode list for @connector, clearing the preferred status
2125 * on existing modes and setting it anew for the right mode ala @quirks.
2126 */
2127static void edid_fixup_preferred(struct drm_connector *connector,
2128 u32 quirks)
2129{
2130 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10002131 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04002132 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08002133
2134 if (list_empty(&connector->probed_modes))
2135 return;
2136
2137 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2138 target_refresh = 60;
2139 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2140 target_refresh = 75;
2141
2142 preferred_mode = list_first_entry(&connector->probed_modes,
2143 struct drm_display_mode, head);
2144
2145 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2146 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2147
2148 if (cur_mode == preferred_mode)
2149 continue;
2150
2151 /* Largest mode is preferred */
2152 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2153 preferred_mode = cur_mode;
2154
Alex Deucher339d2022013-08-15 11:42:14 -04002155 cur_vrefresh = cur_mode->vrefresh ?
2156 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
2157 preferred_vrefresh = preferred_mode->vrefresh ?
2158 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08002159 /* At a given size, try to get closest to target refresh */
2160 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04002161 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2162 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08002163 preferred_mode = cur_mode;
2164 }
2165 }
2166
2167 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2168}
2169
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002170static bool
2171mode_is_rb(const struct drm_display_mode *mode)
2172{
2173 return (mode->htotal - mode->hdisplay == 160) &&
2174 (mode->hsync_end - mode->hdisplay == 80) &&
2175 (mode->hsync_end - mode->hsync_start == 32) &&
2176 (mode->vsync_start - mode->vdisplay == 3);
2177}
2178
Adam Jackson33c75312012-04-13 16:33:29 -04002179/*
2180 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2181 * @dev: Device to duplicate against
2182 * @hsize: Mode width
2183 * @vsize: Mode height
2184 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002185 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04002186 *
2187 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002188 *
2189 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04002190 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002191struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002192 int hsize, int vsize, int fresh,
2193 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08002194{
Adam Jackson07a5e632009-12-03 17:44:38 -05002195 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08002196
Thierry Redinga6b21832012-11-23 15:01:42 +01002197 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002198 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002199 if (hsize != ptr->hdisplay)
2200 continue;
2201 if (vsize != ptr->vdisplay)
2202 continue;
2203 if (fresh != drm_mode_vrefresh(ptr))
2204 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002205 if (rb != mode_is_rb(ptr))
2206 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002207
2208 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08002209 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002210
2211 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002212}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002213EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04002214
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002215static bool is_display_descriptor(const u8 d[18], u8 tag)
2216{
2217 return d[0] == 0x00 && d[1] == 0x00 &&
2218 d[2] == 0x00 && d[3] == tag;
2219}
2220
Adam Jacksond1ff6402010-03-29 21:43:26 +00002221typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2222
2223static void
Adam Jackson4d76a222010-08-03 14:38:17 -04002224cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2225{
Ville Syrjälä7304b982020-01-24 22:02:24 +02002226 int i, n;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002227 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04002228 u8 *det_base = ext + d;
2229
Ville Syrjälä7304b982020-01-24 22:02:24 +02002230 if (d < 4 || d > 127)
2231 return;
2232
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002233 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04002234 for (i = 0; i < n; i++)
2235 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2236}
2237
2238static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002239vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2240{
2241 unsigned int i, n = min((int)ext[0x02], 6);
2242 u8 *det_base = ext + 5;
2243
2244 if (ext[0x01] != 1)
2245 return; /* unknown version */
2246
2247 for (i = 0; i < n; i++)
2248 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2249}
2250
2251static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00002252drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2253{
2254 int i;
2255 struct edid *edid = (struct edid *)raw_edid;
2256
2257 if (edid == NULL)
2258 return;
2259
2260 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2261 cb(&(edid->detailed_timings[i]), closure);
2262
Adam Jackson4d76a222010-08-03 14:38:17 -04002263 for (i = 1; i <= raw_edid[0x7e]; i++) {
2264 u8 *ext = raw_edid + (i * EDID_LENGTH);
2265 switch (*ext) {
2266 case CEA_EXT:
2267 cea_for_each_detailed_block(ext, cb, closure);
2268 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002269 case VTB_EXT:
2270 vtb_for_each_detailed_block(ext, cb, closure);
2271 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04002272 default:
2273 break;
2274 }
2275 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00002276}
2277
2278static void
2279is_rb(struct detailed_timing *t, void *data)
2280{
2281 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002282
2283 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2284 return;
2285
2286 if (r[15] & 0x10)
2287 *(bool *)data = true;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002288}
2289
2290/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
2291static bool
2292drm_monitor_supports_rb(struct edid *edid)
2293{
2294 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02002295 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002296 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2297 return ret;
2298 }
2299
2300 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2301}
2302
Adam Jackson7a374352010-03-29 21:43:30 +00002303static void
2304find_gtf2(struct detailed_timing *t, void *data)
2305{
2306 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002307
2308 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2309 return;
2310
2311 if (r[10] == 0x02)
Adam Jackson7a374352010-03-29 21:43:30 +00002312 *(u8 **)data = r;
2313}
2314
2315/* Secondary GTF curve kicks in above some break frequency */
2316static int
2317drm_gtf2_hbreak(struct edid *edid)
2318{
2319 u8 *r = NULL;
2320 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2321 return r ? (r[12] * 2) : 0;
2322}
2323
2324static int
2325drm_gtf2_2c(struct edid *edid)
2326{
2327 u8 *r = NULL;
2328 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2329 return r ? r[13] : 0;
2330}
2331
2332static int
2333drm_gtf2_m(struct edid *edid)
2334{
2335 u8 *r = NULL;
2336 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2337 return r ? (r[15] << 8) + r[14] : 0;
2338}
2339
2340static int
2341drm_gtf2_k(struct edid *edid)
2342{
2343 u8 *r = NULL;
2344 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2345 return r ? r[16] : 0;
2346}
2347
2348static int
2349drm_gtf2_2j(struct edid *edid)
2350{
2351 u8 *r = NULL;
2352 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2353 return r ? r[17] : 0;
2354}
2355
2356/**
2357 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2358 * @edid: EDID block to scan
2359 */
2360static int standard_timing_level(struct edid *edid)
2361{
2362 if (edid->revision >= 2) {
2363 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2364 return LEVEL_CVT;
2365 if (drm_gtf2_hbreak(edid))
2366 return LEVEL_GTF2;
Lee Shawn Cbfef04a2019-10-07 21:51:27 +08002367 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2368 return LEVEL_GTF;
Adam Jackson7a374352010-03-29 21:43:30 +00002369 }
2370 return LEVEL_DMT;
2371}
2372
Adam Jackson23425ca2009-09-23 17:30:58 -04002373/*
2374 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2375 * monitors fill with ascii space (0x20) instead.
2376 */
2377static int
2378bad_std_timing(u8 a, u8 b)
2379{
2380 return (a == 0x00 && b == 0x00) ||
2381 (a == 0x01 && b == 0x01) ||
2382 (a == 0x20 && b == 0x20);
2383}
2384
Dave Airlief453ba02008-11-07 14:05:41 -08002385/**
2386 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002387 * @connector: connector of for the EDID block
2388 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002389 * @t: standard timing params
2390 *
2391 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002392 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002393 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002394static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002395drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002396 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002397{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002398 struct drm_device *dev = connector->dev;
2399 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002400 int hsize, vsize;
2401 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002402 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2403 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002404 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2405 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002406 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002407
Adam Jackson23425ca2009-09-23 17:30:58 -04002408 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2409 return NULL;
2410
Zhao Yakui5c612592009-06-22 13:17:10 +08002411 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2412 hsize = t->hsize * 8 + 248;
2413 /* vrefresh_rate = vfreq + 60 */
2414 vrefresh_rate = vfreq + 60;
2415 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002416 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002417 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002418 vsize = hsize;
2419 else
2420 vsize = (hsize * 10) / 16;
2421 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002422 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002423 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002424 vsize = (hsize * 4) / 5;
2425 else
2426 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002427
2428 /* HDTV hack, part 1 */
2429 if (vrefresh_rate == 60 &&
2430 ((hsize == 1360 && vsize == 765) ||
2431 (hsize == 1368 && vsize == 769))) {
2432 hsize = 1366;
2433 vsize = 768;
2434 }
2435
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002436 /*
2437 * If this connector already has a mode for this size and refresh
2438 * rate (because it came from detailed or CVT info), use that
2439 * instead. This way we don't have to guess at interlace or
2440 * reduced blanking.
2441 */
Adam Jackson522032d2010-04-09 16:52:49 +00002442 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002443 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2444 drm_mode_vrefresh(m) == vrefresh_rate)
2445 return NULL;
2446
Adam Jacksona0910c82010-03-29 21:43:28 +00002447 /* HDTV hack, part 2 */
2448 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2449 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002450 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002451 if (!mode)
2452 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002453 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002454 mode->hsync_start = mode->hsync_start - 1;
2455 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002456 return mode;
2457 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002458
Zhao Yakui559ee212009-09-03 09:33:47 +08002459 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002460 if (drm_monitor_supports_rb(edid)) {
2461 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2462 true);
2463 if (mode)
2464 return mode;
2465 }
2466 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002467 if (mode)
2468 return mode;
2469
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002470 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002471 switch (timing_level) {
2472 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002473 break;
2474 case LEVEL_GTF:
2475 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2476 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002477 case LEVEL_GTF2:
2478 /*
2479 * This is potentially wrong if there's ever a monitor with
2480 * more than one ranges section, each claiming a different
2481 * secondary GTF curve. Please don't do that.
2482 */
2483 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002484 if (!mode)
2485 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002486 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002487 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002488 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2489 vrefresh_rate, 0, 0,
2490 drm_gtf2_m(edid),
2491 drm_gtf2_2c(edid),
2492 drm_gtf2_k(edid),
2493 drm_gtf2_2j(edid));
2494 }
2495 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002496 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002497 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2498 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002499 break;
2500 }
Dave Airlief453ba02008-11-07 14:05:41 -08002501 return mode;
2502}
2503
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002504/*
2505 * EDID is delightfully ambiguous about how interlaced modes are to be
2506 * encoded. Our internal representation is of frame height, but some
2507 * HDTV detailed timings are encoded as field height.
2508 *
2509 * The format list here is from CEA, in frame size. Technically we
2510 * should be checking refresh rate too. Whatever.
2511 */
2512static void
2513drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2514 struct detailed_pixel_timing *pt)
2515{
2516 int i;
2517 static const struct {
2518 int w, h;
2519 } cea_interlaced[] = {
2520 { 1920, 1080 },
2521 { 720, 480 },
2522 { 1440, 480 },
2523 { 2880, 480 },
2524 { 720, 576 },
2525 { 1440, 576 },
2526 { 2880, 576 },
2527 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002528
2529 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2530 return;
2531
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002532 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002533 if ((mode->hdisplay == cea_interlaced[i].w) &&
2534 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2535 mode->vdisplay *= 2;
2536 mode->vsync_start *= 2;
2537 mode->vsync_end *= 2;
2538 mode->vtotal *= 2;
2539 mode->vtotal |= 1;
2540 }
2541 }
2542
2543 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2544}
2545
Dave Airlief453ba02008-11-07 14:05:41 -08002546/**
2547 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2548 * @dev: DRM device (needed to create new mode)
2549 * @edid: EDID block
2550 * @timing: EDID detailed timing info
2551 * @quirks: quirks to apply
2552 *
2553 * An EDID detailed timing block contains enough info for us to create and
2554 * return a new struct drm_display_mode.
2555 */
2556static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2557 struct edid *edid,
2558 struct detailed_timing *timing,
2559 u32 quirks)
2560{
2561 struct drm_display_mode *mode;
2562 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002563 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2564 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2565 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2566 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002567 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2568 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002569 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002570 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002571
Adam Jacksonfc438962009-06-04 10:20:34 +10002572 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002573 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002574 return NULL;
2575
Michel Dänzer0454bea2009-06-15 16:56:07 +02002576 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002577 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002578 return NULL;
2579 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002580 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002581 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002582 }
2583
Zhao Yakuifcb45612009-10-14 09:11:25 +08002584 /* it is incorrect if hsync/vsync width is zero */
2585 if (!hsync_pulse_width || !vsync_pulse_width) {
2586 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2587 "Wrong Hsync/Vsync pulse width\n");
2588 return NULL;
2589 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002590
2591 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2592 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2593 if (!mode)
2594 return NULL;
2595
2596 goto set_size;
2597 }
2598
Dave Airlief453ba02008-11-07 14:05:41 -08002599 mode = drm_mode_create(dev);
2600 if (!mode)
2601 return NULL;
2602
Dave Airlief453ba02008-11-07 14:05:41 -08002603 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002604 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002605
Michel Dänzer0454bea2009-06-15 16:56:07 +02002606 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002607
Michel Dänzer0454bea2009-06-15 16:56:07 +02002608 mode->hdisplay = hactive;
2609 mode->hsync_start = mode->hdisplay + hsync_offset;
2610 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2611 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002612
Michel Dänzer0454bea2009-06-15 16:56:07 +02002613 mode->vdisplay = vactive;
2614 mode->vsync_start = mode->vdisplay + vsync_offset;
2615 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2616 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002617
Jesse Barnes7064fef2009-11-05 10:12:54 -08002618 /* Some EDIDs have bogus h/vtotal values */
2619 if (mode->hsync_end > mode->htotal)
2620 mode->htotal = mode->hsync_end + 1;
2621 if (mode->vsync_end > mode->vtotal)
2622 mode->vtotal = mode->vsync_end + 1;
2623
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002624 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002625
2626 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002627 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002628 }
2629
Michel Dänzer0454bea2009-06-15 16:56:07 +02002630 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2631 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2632 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2633 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002634
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002635set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002636 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2637 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002638
2639 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2640 mode->width_mm *= 10;
2641 mode->height_mm *= 10;
2642 }
2643
2644 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2645 mode->width_mm = edid->width_cm * 10;
2646 mode->height_mm = edid->height_cm * 10;
2647 }
2648
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002649 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002650 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002651 drm_mode_set_name(mode);
2652
Dave Airlief453ba02008-11-07 14:05:41 -08002653 return mode;
2654}
2655
Adam Jackson07a5e632009-12-03 17:44:38 -05002656static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002657mode_in_hsync_range(const struct drm_display_mode *mode,
2658 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002659{
2660 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002661
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002662 hmin = t[7];
2663 if (edid->revision >= 4)
2664 hmin += ((t[4] & 0x04) ? 255 : 0);
2665 hmax = t[8];
2666 if (edid->revision >= 4)
2667 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002668 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002669
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002670 return (hsync <= hmax && hsync >= hmin);
2671}
2672
2673static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002674mode_in_vsync_range(const struct drm_display_mode *mode,
2675 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002676{
2677 int vsync, vmin, vmax;
2678
2679 vmin = t[5];
2680 if (edid->revision >= 4)
2681 vmin += ((t[4] & 0x01) ? 255 : 0);
2682 vmax = t[6];
2683 if (edid->revision >= 4)
2684 vmax += ((t[4] & 0x02) ? 255 : 0);
2685 vsync = drm_mode_vrefresh(mode);
2686
2687 return (vsync <= vmax && vsync >= vmin);
2688}
2689
2690static u32
2691range_pixel_clock(struct edid *edid, u8 *t)
2692{
2693 /* unspecified */
2694 if (t[9] == 0 || t[9] == 255)
2695 return 0;
2696
2697 /* 1.4 with CVT support gives us real precision, yay */
2698 if (edid->revision >= 4 && t[10] == 0x04)
2699 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2700
2701 /* 1.3 is pathetic, so fuzz up a bit */
2702 return t[9] * 10000 + 5001;
2703}
2704
Adam Jackson07a5e632009-12-03 17:44:38 -05002705static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002706mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002707 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002708{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002709 u32 max_clock;
2710 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002711
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002712 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002713 return false;
2714
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002715 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002716 return false;
2717
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002718 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002719 if (mode->clock > max_clock)
2720 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002721
2722 /* 1.4 max horizontal check */
2723 if (edid->revision >= 4 && t[10] == 0x04)
2724 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2725 return false;
2726
2727 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2728 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002729
2730 return true;
2731}
2732
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002733static bool valid_inferred_mode(const struct drm_connector *connector,
2734 const struct drm_display_mode *mode)
2735{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002736 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002737 bool ok = false;
2738
2739 list_for_each_entry(m, &connector->probed_modes, head) {
2740 if (mode->hdisplay == m->hdisplay &&
2741 mode->vdisplay == m->vdisplay &&
2742 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2743 return false; /* duplicated */
2744 if (mode->hdisplay <= m->hdisplay &&
2745 mode->vdisplay <= m->vdisplay)
2746 ok = true;
2747 }
2748 return ok;
2749}
2750
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002751static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002752drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002753 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002754{
2755 int i, modes = 0;
2756 struct drm_display_mode *newmode;
2757 struct drm_device *dev = connector->dev;
2758
Thierry Redinga6b21832012-11-23 15:01:42 +01002759 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002760 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2761 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002762 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2763 if (newmode) {
2764 drm_mode_probed_add(connector, newmode);
2765 modes++;
2766 }
2767 }
2768 }
2769
2770 return modes;
2771}
2772
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002773/* fix up 1366x768 mode from 1368x768;
2774 * GFT/CVT can't express 1366 width which isn't dividable by 8
2775 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002776void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002777{
2778 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2779 mode->hdisplay = 1366;
2780 mode->hsync_start--;
2781 mode->hsync_end--;
2782 drm_mode_set_name(mode);
2783 }
2784}
2785
Adam Jacksonb309bd32012-04-13 16:33:40 -04002786static int
2787drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2788 struct detailed_timing *timing)
2789{
2790 int i, modes = 0;
2791 struct drm_display_mode *newmode;
2792 struct drm_device *dev = connector->dev;
2793
Thierry Redinga6b21832012-11-23 15:01:42 +01002794 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002795 const struct minimode *m = &extra_modes[i];
2796 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002797 if (!newmode)
2798 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002799
Takashi Iwai969218f2017-01-17 17:43:29 +01002800 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002801 if (!mode_in_range(newmode, edid, timing) ||
2802 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002803 drm_mode_destroy(dev, newmode);
2804 continue;
2805 }
2806
2807 drm_mode_probed_add(connector, newmode);
2808 modes++;
2809 }
2810
2811 return modes;
2812}
2813
2814static int
2815drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2816 struct detailed_timing *timing)
2817{
2818 int i, modes = 0;
2819 struct drm_display_mode *newmode;
2820 struct drm_device *dev = connector->dev;
2821 bool rb = drm_monitor_supports_rb(edid);
2822
Thierry Redinga6b21832012-11-23 15:01:42 +01002823 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002824 const struct minimode *m = &extra_modes[i];
2825 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002826 if (!newmode)
2827 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002828
Takashi Iwai969218f2017-01-17 17:43:29 +01002829 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002830 if (!mode_in_range(newmode, edid, timing) ||
2831 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002832 drm_mode_destroy(dev, newmode);
2833 continue;
2834 }
2835
2836 drm_mode_probed_add(connector, newmode);
2837 modes++;
2838 }
2839
2840 return modes;
2841}
2842
Adam Jackson13931572010-08-03 14:38:19 -04002843static void
2844do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002845{
Adam Jackson13931572010-08-03 14:38:19 -04002846 struct detailed_mode_closure *closure = c;
2847 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002848 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002849
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002850 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002851 return;
2852
2853 closure->modes += drm_dmt_modes_for_range(closure->connector,
2854 closure->edid,
2855 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002856
2857 if (!version_greater(closure->edid, 1, 1))
2858 return; /* GTF not defined yet */
2859
2860 switch (range->flags) {
2861 case 0x02: /* secondary gtf, XXX could do more */
2862 case 0x00: /* default gtf */
2863 closure->modes += drm_gtf_modes_for_range(closure->connector,
2864 closure->edid,
2865 timing);
2866 break;
2867 case 0x04: /* cvt, only in 1.4+ */
2868 if (!version_greater(closure->edid, 1, 3))
2869 break;
2870
2871 closure->modes += drm_cvt_modes_for_range(closure->connector,
2872 closure->edid,
2873 timing);
2874 break;
2875 case 0x01: /* just the ranges, no formula */
2876 default:
2877 break;
2878 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002879}
2880
Adam Jackson13931572010-08-03 14:38:19 -04002881static int
2882add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2883{
2884 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002885 .connector = connector,
2886 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002887 };
2888
2889 if (version_greater(edid, 1, 0))
2890 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2891 &closure);
2892
2893 return closure.modes;
2894}
2895
Adam Jackson2255be12010-03-29 21:43:22 +00002896static int
2897drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2898{
2899 int i, j, m, modes = 0;
2900 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002901 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002902
2903 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002904 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002905 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002906 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002907 break;
2908 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002909 mode = drm_mode_find_dmt(connector->dev,
2910 est3_modes[m].w,
2911 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002912 est3_modes[m].r,
2913 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002914 if (mode) {
2915 drm_mode_probed_add(connector, mode);
2916 modes++;
2917 }
2918 }
2919 }
2920 }
2921
2922 return modes;
2923}
2924
Adam Jackson13931572010-08-03 14:38:19 -04002925static void
2926do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002927{
Adam Jackson13931572010-08-03 14:38:19 -04002928 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04002929
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002930 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_EST_TIMINGS))
2931 return;
2932
2933 closure->modes += drm_est3_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04002934}
2935
2936/**
2937 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002938 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002939 * @edid: EDID block to scan
2940 *
2941 * Each EDID block contains a bitmap of the supported "established modes" list
2942 * (defined above). Tease them out and add them to the global modes list.
2943 */
2944static int
2945add_established_modes(struct drm_connector *connector, struct edid *edid)
2946{
Adam Jackson9cf00972009-12-03 17:44:36 -05002947 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002948 unsigned long est_bits = edid->established_timings.t1 |
2949 (edid->established_timings.t2 << 8) |
2950 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2951 int i, modes = 0;
2952 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002953 .connector = connector,
2954 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002955 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002956
Adam Jackson13931572010-08-03 14:38:19 -04002957 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2958 if (est_bits & (1<<i)) {
2959 struct drm_display_mode *newmode;
2960 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2961 if (newmode) {
2962 drm_mode_probed_add(connector, newmode);
2963 modes++;
2964 }
2965 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002966 }
2967
Adam Jackson13931572010-08-03 14:38:19 -04002968 if (version_greater(edid, 1, 0))
2969 drm_for_each_detailed_block((u8 *)edid,
2970 do_established_modes, &closure);
2971
2972 return modes + closure.modes;
2973}
2974
2975static void
2976do_standard_modes(struct detailed_timing *timing, void *c)
2977{
2978 struct detailed_mode_closure *closure = c;
2979 struct detailed_non_pixel *data = &timing->data.other_data;
2980 struct drm_connector *connector = closure->connector;
2981 struct edid *edid = closure->edid;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002982 int i;
Adam Jackson13931572010-08-03 14:38:19 -04002983
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002984 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_STD_MODES))
2985 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002986
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002987 for (i = 0; i < 6; i++) {
2988 struct std_timing *std = &data->data.timings[i];
2989 struct drm_display_mode *newmode;
2990
2991 newmode = drm_mode_std(connector, edid, std);
2992 if (newmode) {
2993 drm_mode_probed_add(connector, newmode);
2994 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002995 }
Adam Jackson13931572010-08-03 14:38:19 -04002996 }
2997}
2998
2999/**
3000 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003001 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04003002 * @edid: EDID block to scan
3003 *
3004 * Standard modes can be calculated using the appropriate standard (DMT,
3005 * GTF or CVT. Grab them from @edid and add them to the list.
3006 */
3007static int
3008add_standard_modes(struct drm_connector *connector, struct edid *edid)
3009{
3010 int i, modes = 0;
3011 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003012 .connector = connector,
3013 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003014 };
3015
3016 for (i = 0; i < EDID_STD_TIMINGS; i++) {
3017 struct drm_display_mode *newmode;
3018
3019 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02003020 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04003021 if (newmode) {
3022 drm_mode_probed_add(connector, newmode);
3023 modes++;
3024 }
3025 }
3026
3027 if (version_greater(edid, 1, 0))
3028 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3029 &closure);
3030
3031 /* XXX should also look for standard codes in VTB blocks */
3032
3033 return modes + closure.modes;
3034}
3035
Dave Airlief453ba02008-11-07 14:05:41 -08003036static int drm_cvt_modes(struct drm_connector *connector,
3037 struct detailed_timing *timing)
3038{
3039 int i, j, modes = 0;
3040 struct drm_display_mode *newmode;
3041 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08003042 struct cvt_timing *cvt;
3043 const int rates[] = { 60, 85, 75, 60, 50 };
3044 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08003045
3046 for (i = 0; i < 4; i++) {
3047 int uninitialized_var(width), height;
3048 cvt = &(timing->data.other_data.data.cvt[i]);
3049
3050 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02003051 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08003052
3053 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08003054 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04003055 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08003056 width = height * 4 / 3;
3057 break;
3058 case 0x04:
3059 width = height * 16 / 9;
3060 break;
3061 case 0x08:
3062 width = height * 16 / 10;
3063 break;
3064 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08003065 width = height * 15 / 9;
3066 break;
3067 }
3068
3069 for (j = 1; j < 5; j++) {
3070 if (cvt->code[2] & (1 << j)) {
3071 newmode = drm_cvt_mode(dev, width, height,
3072 rates[j], j == 0,
3073 false, false);
3074 if (newmode) {
3075 drm_mode_probed_add(connector, newmode);
3076 modes++;
3077 }
3078 }
3079 }
3080 }
3081
3082 return modes;
3083}
3084
Adam Jackson13931572010-08-03 14:38:19 -04003085static void
3086do_cvt_mode(struct detailed_timing *timing, void *c)
3087{
3088 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04003089
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003090 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_CVT_3BYTE))
3091 return;
3092
3093 closure->modes += drm_cvt_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04003094}
Adam Jackson9cf00972009-12-03 17:44:36 -05003095
3096static int
Adam Jackson13931572010-08-03 14:38:19 -04003097add_cvt_modes(struct drm_connector *connector, struct edid *edid)
3098{
3099 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003100 .connector = connector,
3101 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003102 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003103
Adam Jackson13931572010-08-03 14:38:19 -04003104 if (version_greater(edid, 1, 2))
3105 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003106
Adam Jackson13931572010-08-03 14:38:19 -04003107 /* XXX should also look for CVT codes in VTB blocks */
3108
3109 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08003110}
3111
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003112static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3113
Adam Jackson13931572010-08-03 14:38:19 -04003114static void
3115do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08003116{
Adam Jackson13931572010-08-03 14:38:19 -04003117 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08003118 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05003119
3120 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04003121 newmode = drm_mode_detailed(closure->connector->dev,
3122 closure->edid, timing,
3123 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08003124 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04003125 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003126
Adam Jackson13931572010-08-03 14:38:19 -04003127 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08003128 newmode->type |= DRM_MODE_TYPE_PREFERRED;
3129
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003130 /*
3131 * Detailed modes are limited to 10kHz pixel clock resolution,
3132 * so fix up anything that looks like CEA/HDMI mode, but the clock
3133 * is just slightly off.
3134 */
3135 fixup_detailed_cea_mode_clock(newmode);
3136
Adam Jackson13931572010-08-03 14:38:19 -04003137 drm_mode_probed_add(closure->connector, newmode);
3138 closure->modes++;
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06003139 closure->preferred = false;
Zhao Yakui882f0212009-08-26 18:20:49 +08003140 }
Ma Ling167f3a02009-03-20 14:09:48 +08003141}
3142
Adam Jackson13931572010-08-03 14:38:19 -04003143/*
3144 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08003145 * @connector: attached connector
3146 * @edid: EDID block to scan
3147 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08003148 */
Adam Jackson13931572010-08-03 14:38:19 -04003149static int
3150add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3151 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08003152{
Adam Jackson13931572010-08-03 14:38:19 -04003153 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003154 .connector = connector,
3155 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06003156 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02003157 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04003158 };
Dave Airlief453ba02008-11-07 14:05:41 -08003159
Adam Jackson13931572010-08-03 14:38:19 -04003160 if (closure.preferred && !version_greater(edid, 1, 3))
3161 closure.preferred =
3162 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00003163
Adam Jackson13931572010-08-03 14:38:19 -04003164 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003165
Adam Jackson13931572010-08-03 14:38:19 -04003166 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08003167}
Dave Airlief453ba02008-11-07 14:05:41 -08003168
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003169#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003170#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08003171#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08003172#define SPEAKER_BLOCK 0x04
Uma Shankare85959d2019-05-16 19:40:08 +05303173#define HDR_STATIC_METADATA_BLOCK 0x6
Shashank Sharma87563fc2017-07-13 21:03:10 +05303174#define USE_EXTENDED_TAG 0x07
3175#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05303176#define EXT_VIDEO_DATA_BLOCK_420 0x0E
3177#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003178#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003179#define EDID_CEA_YCRCB444 (1 << 5)
3180#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003181#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003182
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01003183/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003184 * Search EDID for CEA extension block.
3185 */
Keith Packard170178f2017-12-13 00:44:26 -08003186static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003187{
3188 u8 *edid_ext = NULL;
3189 int i;
3190
3191 /* No EDID or EDID extensions */
3192 if (edid == NULL || edid->extensions == 0)
3193 return NULL;
3194
3195 /* Find CEA extension */
3196 for (i = 0; i < edid->extensions; i++) {
3197 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10003198 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003199 break;
3200 }
3201
3202 if (i == edid->extensions)
3203 return NULL;
3204
3205 return edid_ext;
3206}
3207
Dave Airlie40d9b042014-10-20 16:29:33 +10003208
Keith Packard170178f2017-12-13 00:44:26 -08003209static u8 *drm_find_displayid_extension(const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10003210{
3211 return drm_find_edid_extension(edid, DISPLAYID_EXT);
3212}
3213
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003214static u8 *drm_find_cea_extension(const struct edid *edid)
3215{
3216 int ret;
3217 int idx = 1;
3218 int length = EDID_LENGTH;
3219 struct displayid_block *block;
3220 u8 *cea;
3221 u8 *displayid;
3222
3223 /* Look for a top level CEA extension block */
3224 cea = drm_find_edid_extension(edid, CEA_EXT);
3225 if (cea)
3226 return cea;
3227
3228 /* CEA blocks can also be found embedded in a DisplayID block */
3229 displayid = drm_find_displayid_extension(edid);
3230 if (!displayid)
3231 return NULL;
3232
3233 ret = validate_displayid(displayid, length, idx);
3234 if (ret)
3235 return NULL;
3236
3237 idx += sizeof(struct displayid_hdr);
3238 for_each_displayid_db(displayid, block, idx, length) {
3239 if (block->tag == DATA_BLOCK_CTA) {
3240 cea = (u8 *)block;
3241 break;
3242 }
3243 }
3244
3245 return cea;
3246}
3247
Ville Syrjälä7befe622019-12-13 19:43:45 +02003248static const struct drm_display_mode *cea_mode_for_vic(u8 vic)
3249{
Ville Syrjälä9212f8e2019-12-13 19:43:48 +02003250 BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3251 BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3252
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003253 if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3254 return &edid_cea_modes_1[vic - 1];
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003255 if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3256 return &edid_cea_modes_193[vic - 193];
Ville Syrjälä7befe622019-12-13 19:43:45 +02003257 return NULL;
3258}
3259
3260static u8 cea_num_vics(void)
3261{
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003262 return 193 + ARRAY_SIZE(edid_cea_modes_193);
Ville Syrjälä7befe622019-12-13 19:43:45 +02003263}
3264
3265static u8 cea_next_vic(u8 vic)
3266{
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003267 if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003268 vic = 193;
3269 return vic;
Ville Syrjälä7befe622019-12-13 19:43:45 +02003270}
3271
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003272/*
3273 * Calculate the alternate clock for the CEA mode
3274 * (60Hz vs. 59.94Hz etc.)
3275 */
3276static unsigned int
3277cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3278{
3279 unsigned int clock = cea_mode->clock;
3280
3281 if (cea_mode->vrefresh % 6 != 0)
3282 return clock;
3283
3284 /*
3285 * edid_cea_modes contains the 59.94Hz
3286 * variant for 240 and 480 line modes,
3287 * and the 60Hz variant otherwise.
3288 */
3289 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003290 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003291 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003292 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003293
3294 return clock;
3295}
3296
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003297static bool
3298cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3299{
3300 /*
3301 * For certain VICs the spec allows the vertical
3302 * front porch to vary by one or two lines.
3303 *
3304 * cea_modes[] stores the variant with the shortest
3305 * vertical front porch. We can adjust the mode to
3306 * get the other variants by simply increasing the
3307 * vertical front porch length.
3308 */
Ville Syrjälä7befe622019-12-13 19:43:45 +02003309 BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3310 cea_mode_for_vic(9)->vtotal != 262 ||
3311 cea_mode_for_vic(12)->vtotal != 262 ||
3312 cea_mode_for_vic(13)->vtotal != 262 ||
3313 cea_mode_for_vic(23)->vtotal != 312 ||
3314 cea_mode_for_vic(24)->vtotal != 312 ||
3315 cea_mode_for_vic(27)->vtotal != 312 ||
3316 cea_mode_for_vic(28)->vtotal != 312);
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003317
3318 if (((vic == 8 || vic == 9 ||
3319 vic == 12 || vic == 13) && mode->vtotal < 263) ||
3320 ((vic == 23 || vic == 24 ||
3321 vic == 27 || vic == 28) && mode->vtotal < 314)) {
3322 mode->vsync_start++;
3323 mode->vsync_end++;
3324 mode->vtotal++;
3325
3326 return true;
3327 }
3328
3329 return false;
3330}
3331
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003332static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3333 unsigned int clock_tolerance)
3334{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303335 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003336 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003337
3338 if (!to_match->clock)
3339 return 0;
3340
Ville Syrjälä357768c2018-05-08 16:39:38 +05303341 if (to_match->picture_aspect_ratio)
3342 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3343
Ville Syrjälä7befe622019-12-13 19:43:45 +02003344 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3345 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003346 unsigned int clock1, clock2;
3347
3348 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003349 clock1 = cea_mode.clock;
3350 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003351
3352 if (abs(to_match->clock - clock1) > clock_tolerance &&
3353 abs(to_match->clock - clock2) > clock_tolerance)
3354 continue;
3355
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003356 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303357 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003358 return vic;
3359 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003360 }
3361
3362 return 0;
3363}
3364
Thierry Reding18316c82012-12-20 15:41:44 +01003365/**
3366 * drm_match_cea_mode - look for a CEA mode matching given mode
3367 * @to_match: display mode
3368 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003369 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01003370 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00003371 */
Thierry Reding18316c82012-12-20 15:41:44 +01003372u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00003373{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303374 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003375 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00003376
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003377 if (!to_match->clock)
3378 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00003379
Ville Syrjälä357768c2018-05-08 16:39:38 +05303380 if (to_match->picture_aspect_ratio)
3381 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3382
Ville Syrjälä7befe622019-12-13 19:43:45 +02003383 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3384 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003385 unsigned int clock1, clock2;
3386
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003387 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003388 clock1 = cea_mode.clock;
3389 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003390
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003391 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3392 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3393 continue;
3394
3395 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303396 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003397 return vic;
3398 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00003399 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003400
Stephane Marchesina4799032012-11-09 16:21:05 +00003401 return 0;
3402}
3403EXPORT_SYMBOL(drm_match_cea_mode);
3404
Jani Nikulad9278b42016-01-08 13:21:51 +02003405static bool drm_valid_cea_vic(u8 vic)
3406{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003407 return cea_mode_for_vic(vic) != NULL;
Jani Nikulad9278b42016-01-08 13:21:51 +02003408}
3409
Ville Syrjälä28c03a442019-10-04 17:19:11 +03003410static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303411{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003412 const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3413
3414 if (mode)
3415 return mode->picture_aspect_ratio;
3416
3417 return HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303418}
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303419
Wayne Lind2b43472019-11-18 18:18:31 +08003420static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3421{
3422 return edid_4k_modes[video_code].picture_aspect_ratio;
3423}
3424
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003425/*
3426 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3427 * specific block).
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003428 */
3429static unsigned int
3430hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3431{
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003432 return cea_mode_alternate_clock(hdmi_mode);
3433}
3434
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003435static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3436 unsigned int clock_tolerance)
3437{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303438 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003439 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003440
3441 if (!to_match->clock)
3442 return 0;
3443
Wayne Lind2b43472019-11-18 18:18:31 +08003444 if (to_match->picture_aspect_ratio)
3445 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3446
Jani Nikulad9278b42016-01-08 13:21:51 +02003447 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3448 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003449 unsigned int clock1, clock2;
3450
3451 /* Make sure to also match alternate clocks */
3452 clock1 = hdmi_mode->clock;
3453 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3454
3455 if (abs(to_match->clock - clock1) > clock_tolerance &&
3456 abs(to_match->clock - clock2) > clock_tolerance)
3457 continue;
3458
Ville Syrjälä357768c2018-05-08 16:39:38 +05303459 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003460 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003461 }
3462
3463 return 0;
3464}
3465
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003466/*
3467 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3468 * @to_match: display mode
3469 *
3470 * An HDMI mode is one defined in the HDMI vendor specific block.
3471 *
3472 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3473 */
3474static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3475{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303476 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003477 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003478
3479 if (!to_match->clock)
3480 return 0;
3481
Wayne Lind2b43472019-11-18 18:18:31 +08003482 if (to_match->picture_aspect_ratio)
3483 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3484
Jani Nikulad9278b42016-01-08 13:21:51 +02003485 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3486 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003487 unsigned int clock1, clock2;
3488
3489 /* Make sure to also match alternate clocks */
3490 clock1 = hdmi_mode->clock;
3491 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3492
3493 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3494 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303495 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003496 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003497 }
3498 return 0;
3499}
3500
Jani Nikulad9278b42016-01-08 13:21:51 +02003501static bool drm_valid_hdmi_vic(u8 vic)
3502{
3503 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3504}
3505
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003506static int
3507add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3508{
3509 struct drm_device *dev = connector->dev;
3510 struct drm_display_mode *mode, *tmp;
3511 LIST_HEAD(list);
3512 int modes = 0;
3513
3514 /* Don't add CEA modes if the CEA extension block is missing */
3515 if (!drm_find_cea_extension(edid))
3516 return 0;
3517
3518 /*
3519 * Go through all probed modes and create a new mode
3520 * with the alternate clock for certain CEA modes.
3521 */
3522 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003523 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003524 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003525 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003526 unsigned int clock1, clock2;
3527
Jani Nikulad9278b42016-01-08 13:21:51 +02003528 if (drm_valid_cea_vic(vic)) {
Ville Syrjälä7befe622019-12-13 19:43:45 +02003529 cea_mode = cea_mode_for_vic(vic);
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003530 clock2 = cea_mode_alternate_clock(cea_mode);
3531 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003532 vic = drm_match_hdmi_mode(mode);
3533 if (drm_valid_hdmi_vic(vic)) {
3534 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003535 clock2 = hdmi_mode_alternate_clock(cea_mode);
3536 }
3537 }
3538
3539 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003540 continue;
3541
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003542 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003543
3544 if (clock1 == clock2)
3545 continue;
3546
3547 if (mode->clock != clock1 && mode->clock != clock2)
3548 continue;
3549
3550 newmode = drm_mode_duplicate(dev, cea_mode);
3551 if (!newmode)
3552 continue;
3553
Damien Lespiau27130212013-09-25 16:45:28 +01003554 /* Carry over the stereo flags */
3555 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3556
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003557 /*
3558 * The current mode could be either variant. Make
3559 * sure to pick the "other" clock for the new mode.
3560 */
3561 if (mode->clock != clock1)
3562 newmode->clock = clock1;
3563 else
3564 newmode->clock = clock2;
3565
3566 list_add_tail(&newmode->head, &list);
3567 }
3568
3569 list_for_each_entry_safe(mode, tmp, &list, head) {
3570 list_del(&mode->head);
3571 drm_mode_probed_add(connector, mode);
3572 modes++;
3573 }
3574
3575 return modes;
3576}
Stephane Marchesina4799032012-11-09 16:21:05 +00003577
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303578static u8 svd_to_vic(u8 svd)
3579{
3580 /* 0-6 bit vic, 7th bit native mode indicator */
3581 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3582 return svd & 127;
3583
3584 return svd;
3585}
3586
Thomas Woodaff04ac2013-11-29 15:33:27 +00003587static struct drm_display_mode *
3588drm_display_mode_from_vic_index(struct drm_connector *connector,
3589 const u8 *video_db, u8 video_len,
3590 u8 video_index)
3591{
3592 struct drm_device *dev = connector->dev;
3593 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003594 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003595
3596 if (video_db == NULL || video_index >= video_len)
3597 return NULL;
3598
3599 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303600 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003601 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003602 return NULL;
3603
Ville Syrjälä7befe622019-12-13 19:43:45 +02003604 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Damien Lespiau409bbf12014-03-03 23:59:07 +00003605 if (!newmode)
3606 return NULL;
3607
Thomas Woodaff04ac2013-11-29 15:33:27 +00003608 newmode->vrefresh = 0;
3609
3610 return newmode;
3611}
3612
Shashank Sharma832d4f22017-07-14 16:03:46 +05303613/*
3614 * do_y420vdb_modes - Parse YCBCR 420 only modes
3615 * @connector: connector corresponding to the HDMI sink
3616 * @svds: start of the data block of CEA YCBCR 420 VDB
3617 * @len: length of the CEA YCBCR 420 VDB
3618 *
3619 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3620 * which contains modes which can be supported in YCBCR 420
3621 * output format only.
3622 */
3623static int do_y420vdb_modes(struct drm_connector *connector,
3624 const u8 *svds, u8 svds_len)
3625{
3626 int modes = 0, i;
3627 struct drm_device *dev = connector->dev;
3628 struct drm_display_info *info = &connector->display_info;
3629 struct drm_hdmi_info *hdmi = &info->hdmi;
3630
3631 for (i = 0; i < svds_len; i++) {
3632 u8 vic = svd_to_vic(svds[i]);
3633 struct drm_display_mode *newmode;
3634
3635 if (!drm_valid_cea_vic(vic))
3636 continue;
3637
Ville Syrjälä7befe622019-12-13 19:43:45 +02003638 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Shashank Sharma832d4f22017-07-14 16:03:46 +05303639 if (!newmode)
3640 break;
3641 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3642 drm_mode_probed_add(connector, newmode);
3643 modes++;
3644 }
3645
3646 if (modes > 0)
3647 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3648 return modes;
3649}
3650
3651/*
3652 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3653 * @connector: connector corresponding to the HDMI sink
3654 * @vic: CEA vic for the video mode to be added in the map
3655 *
3656 * Makes an entry for a videomode in the YCBCR 420 bitmap
3657 */
3658static void
3659drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3660{
3661 u8 vic = svd_to_vic(svd);
3662 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3663
3664 if (!drm_valid_cea_vic(vic))
3665 return;
3666
3667 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3668}
3669
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003670static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003671do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003672{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003673 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303674 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003675
Thomas Woodaff04ac2013-11-29 15:33:27 +00003676 for (i = 0; i < len; i++) {
3677 struct drm_display_mode *mode;
3678 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3679 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303680 /*
3681 * YCBCR420 capability block contains a bitmap which
3682 * gives the index of CEA modes from CEA VDB, which
3683 * can support YCBCR 420 sampling output also (apart
3684 * from RGB/YCBCR444 etc).
3685 * For example, if the bit 0 in bitmap is set,
3686 * first mode in VDB can support YCBCR420 output too.
3687 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3688 */
3689 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3690 drm_add_cmdb_modes(connector, db[i]);
3691
Thomas Woodaff04ac2013-11-29 15:33:27 +00003692 drm_mode_probed_add(connector, mode);
3693 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003694 }
3695 }
3696
3697 return modes;
3698}
3699
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003700struct stereo_mandatory_mode {
3701 int width, height, vrefresh;
3702 unsigned int flags;
3703};
3704
3705static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003706 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3707 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003708 { 1920, 1080, 50,
3709 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3710 { 1920, 1080, 60,
3711 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003712 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3713 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3714 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3715 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003716};
3717
3718static bool
3719stereo_match_mandatory(const struct drm_display_mode *mode,
3720 const struct stereo_mandatory_mode *stereo_mode)
3721{
3722 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3723
3724 return mode->hdisplay == stereo_mode->width &&
3725 mode->vdisplay == stereo_mode->height &&
3726 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3727 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3728}
3729
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003730static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3731{
3732 struct drm_device *dev = connector->dev;
3733 const struct drm_display_mode *mode;
3734 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003735 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003736
3737 INIT_LIST_HEAD(&stereo_modes);
3738
3739 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003740 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3741 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003742 struct drm_display_mode *new_mode;
3743
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003744 if (!stereo_match_mandatory(mode,
3745 &stereo_mandatory_modes[i]))
3746 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003747
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003748 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003749 new_mode = drm_mode_duplicate(dev, mode);
3750 if (!new_mode)
3751 continue;
3752
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003753 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003754 list_add_tail(&new_mode->head, &stereo_modes);
3755 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003756 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003757 }
3758
3759 list_splice_tail(&stereo_modes, &connector->probed_modes);
3760
3761 return modes;
3762}
3763
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003764static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3765{
3766 struct drm_device *dev = connector->dev;
3767 struct drm_display_mode *newmode;
3768
Jani Nikulad9278b42016-01-08 13:21:51 +02003769 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003770 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3771 return 0;
3772 }
3773
3774 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3775 if (!newmode)
3776 return 0;
3777
3778 drm_mode_probed_add(connector, newmode);
3779
3780 return 1;
3781}
3782
Thomas Woodfbf46022013-10-16 15:58:50 +01003783static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3784 const u8 *video_db, u8 video_len, u8 video_index)
3785{
Thomas Woodfbf46022013-10-16 15:58:50 +01003786 struct drm_display_mode *newmode;
3787 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003788
3789 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003790 newmode = drm_display_mode_from_vic_index(connector, video_db,
3791 video_len,
3792 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003793 if (newmode) {
3794 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3795 drm_mode_probed_add(connector, newmode);
3796 modes++;
3797 }
3798 }
3799 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003800 newmode = drm_display_mode_from_vic_index(connector, video_db,
3801 video_len,
3802 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003803 if (newmode) {
3804 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3805 drm_mode_probed_add(connector, newmode);
3806 modes++;
3807 }
3808 }
3809 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003810 newmode = drm_display_mode_from_vic_index(connector, video_db,
3811 video_len,
3812 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003813 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003814 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003815 drm_mode_probed_add(connector, newmode);
3816 modes++;
3817 }
3818 }
3819
3820 return modes;
3821}
3822
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003823/*
3824 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3825 * @connector: connector corresponding to the HDMI sink
3826 * @db: start of the CEA vendor specific block
3827 * @len: length of the CEA block payload, ie. one can access up to db[len]
3828 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003829 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3830 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003831 */
3832static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003833do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3834 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003835{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003836 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003837 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003838 u8 vic_len, hdmi_3d_len = 0;
3839 u16 mask;
3840 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003841
3842 if (len < 8)
3843 goto out;
3844
3845 /* no HDMI_Video_Present */
3846 if (!(db[8] & (1 << 5)))
3847 goto out;
3848
3849 /* Latency_Fields_Present */
3850 if (db[8] & (1 << 7))
3851 offset += 2;
3852
3853 /* I_Latency_Fields_Present */
3854 if (db[8] & (1 << 6))
3855 offset += 2;
3856
3857 /* the declared length is not long enough for the 2 first bytes
3858 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003859 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003860 goto out;
3861
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003862 /* 3D_Present */
3863 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003864 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003865 modes += add_hdmi_mandatory_stereo_modes(connector);
3866
Thomas Woodfbf46022013-10-16 15:58:50 +01003867 /* 3D_Multi_present */
3868 multi_present = (db[8 + offset] & 0x60) >> 5;
3869 }
3870
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003871 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003872 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003873 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003874
3875 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003876 u8 vic;
3877
3878 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003879 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003880 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003881 offset += 1 + vic_len;
3882
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003883 if (multi_present == 1)
3884 multi_len = 2;
3885 else if (multi_present == 2)
3886 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003887 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003888 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003889
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003890 if (len < (8 + offset + hdmi_3d_len - 1))
3891 goto out;
3892
3893 if (hdmi_3d_len < multi_len)
3894 goto out;
3895
3896 if (multi_present == 1 || multi_present == 2) {
3897 /* 3D_Structure_ALL */
3898 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3899
3900 /* check if 3D_MASK is present */
3901 if (multi_present == 2)
3902 mask = (db[10 + offset] << 8) | db[11 + offset];
3903 else
3904 mask = 0xffff;
3905
3906 for (i = 0; i < 16; i++) {
3907 if (mask & (1 << i))
3908 modes += add_3d_struct_modes(connector,
3909 structure_all,
3910 video_db,
3911 video_len, i);
3912 }
3913 }
3914
3915 offset += multi_len;
3916
3917 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3918 int vic_index;
3919 struct drm_display_mode *newmode = NULL;
3920 unsigned int newflag = 0;
3921 bool detail_present;
3922
3923 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3924
3925 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3926 break;
3927
3928 /* 2D_VIC_order_X */
3929 vic_index = db[8 + offset + i] >> 4;
3930
3931 /* 3D_Structure_X */
3932 switch (db[8 + offset + i] & 0x0f) {
3933 case 0:
3934 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3935 break;
3936 case 6:
3937 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3938 break;
3939 case 8:
3940 /* 3D_Detail_X */
3941 if ((db[9 + offset + i] >> 4) == 1)
3942 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3943 break;
3944 }
3945
3946 if (newflag != 0) {
3947 newmode = drm_display_mode_from_vic_index(connector,
3948 video_db,
3949 video_len,
3950 vic_index);
3951
3952 if (newmode) {
3953 newmode->flags |= newflag;
3954 drm_mode_probed_add(connector, newmode);
3955 modes++;
3956 }
3957 }
3958
3959 if (detail_present)
3960 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003961 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003962
3963out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003964 if (modes > 0)
3965 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003966 return modes;
3967}
3968
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003969static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003970cea_db_payload_len(const u8 *db)
3971{
3972 return db[0] & 0x1f;
3973}
3974
3975static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05303976cea_db_extended_tag(const u8 *db)
3977{
3978 return db[1];
3979}
3980
3981static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003982cea_db_tag(const u8 *db)
3983{
3984 return db[0] >> 5;
3985}
3986
3987static int
3988cea_revision(const u8 *cea)
3989{
3990 return cea[1];
3991}
3992
3993static int
3994cea_db_offsets(const u8 *cea, int *start, int *end)
3995{
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003996 /* DisplayID CTA extension blocks and top-level CEA EDID
3997 * block header definitions differ in the following bytes:
3998 * 1) Byte 2 of the header specifies length differently,
3999 * 2) Byte 3 is only present in the CEA top level block.
4000 *
4001 * The different definitions for byte 2 follow.
4002 *
4003 * DisplayID CTA extension block defines byte 2 as:
4004 * Number of payload bytes
4005 *
4006 * CEA EDID block defines byte 2 as:
4007 * Byte number (decimal) within this block where the 18-byte
4008 * DTDs begin. If no non-DTD data is present in this extension
4009 * block, the value should be set to 04h (the byte after next).
4010 * If set to 00h, there are no DTDs present in this block and
4011 * no non-DTD data.
4012 */
4013 if (cea[0] == DATA_BLOCK_CTA) {
4014 *start = 3;
4015 *end = *start + cea[2];
4016 } else if (cea[0] == CEA_EXT) {
4017 /* Data block offset in CEA extension block */
4018 *start = 4;
4019 *end = cea[2];
4020 if (*end == 0)
4021 *end = 127;
4022 if (*end < 4 || *end > 127)
4023 return -ERANGE;
4024 } else {
Daniel Vetterc7581a42019-09-04 16:39:42 +02004025 return -EOPNOTSUPP;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004026 }
4027
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004028 return 0;
4029}
4030
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004031static bool cea_db_is_hdmi_vsdb(const u8 *db)
4032{
4033 int hdmi_id;
4034
4035 if (cea_db_tag(db) != VENDOR_BLOCK)
4036 return false;
4037
4038 if (cea_db_payload_len(db) < 5)
4039 return false;
4040
4041 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4042
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01004043 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004044}
4045
Thierry Reding50dd1bd2017-03-13 16:54:00 +05304046static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4047{
4048 unsigned int oui;
4049
4050 if (cea_db_tag(db) != VENDOR_BLOCK)
4051 return false;
4052
4053 if (cea_db_payload_len(db) < 7)
4054 return false;
4055
4056 oui = db[3] << 16 | db[2] << 8 | db[1];
4057
4058 return oui == HDMI_FORUM_IEEE_OUI;
4059}
4060
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004061static bool cea_db_is_vcdb(const u8 *db)
4062{
4063 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4064 return false;
4065
4066 if (cea_db_payload_len(db) != 2)
4067 return false;
4068
4069 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4070 return false;
4071
4072 return true;
4073}
4074
Shashank Sharma832d4f22017-07-14 16:03:46 +05304075static bool cea_db_is_y420cmdb(const u8 *db)
4076{
4077 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4078 return false;
4079
4080 if (!cea_db_payload_len(db))
4081 return false;
4082
4083 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4084 return false;
4085
4086 return true;
4087}
4088
4089static bool cea_db_is_y420vdb(const u8 *db)
4090{
4091 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4092 return false;
4093
4094 if (!cea_db_payload_len(db))
4095 return false;
4096
4097 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4098 return false;
4099
4100 return true;
4101}
4102
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004103#define for_each_cea_db(cea, i, start, end) \
4104 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4105
Shashank Sharma832d4f22017-07-14 16:03:46 +05304106static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4107 const u8 *db)
4108{
4109 struct drm_display_info *info = &connector->display_info;
4110 struct drm_hdmi_info *hdmi = &info->hdmi;
4111 u8 map_len = cea_db_payload_len(db) - 1;
4112 u8 count;
4113 u64 map = 0;
4114
4115 if (map_len == 0) {
4116 /* All CEA modes support ycbcr420 sampling also.*/
4117 hdmi->y420_cmdb_map = U64_MAX;
4118 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4119 return;
4120 }
4121
4122 /*
4123 * This map indicates which of the existing CEA block modes
4124 * from VDB can support YCBCR420 output too. So if bit=0 is
4125 * set, first mode from VDB can support YCBCR420 output too.
4126 * We will parse and keep this map, before parsing VDB itself
4127 * to avoid going through the same block again and again.
4128 *
4129 * Spec is not clear about max possible size of this block.
4130 * Clamping max bitmap block size at 8 bytes. Every byte can
4131 * address 8 CEA modes, in this way this map can address
4132 * 8*8 = first 64 SVDs.
4133 */
4134 if (WARN_ON_ONCE(map_len > 8))
4135 map_len = 8;
4136
4137 for (count = 0; count < map_len; count++)
4138 map |= (u64)db[2 + count] << (8 * count);
4139
4140 if (map)
4141 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4142
4143 hdmi->y420_cmdb_map = map;
4144}
4145
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004146static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004147add_cea_modes(struct drm_connector *connector, struct edid *edid)
4148{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01004149 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01004150 const u8 *db, *hdmi = NULL, *video = NULL;
4151 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004152 int modes = 0;
4153
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004154 if (cea && cea_revision(cea) >= 3) {
4155 int i, start, end;
4156
4157 if (cea_db_offsets(cea, &start, &end))
4158 return 0;
4159
4160 for_each_cea_db(cea, i, start, end) {
4161 db = &cea[i];
4162 dbl = cea_db_payload_len(db);
4163
Thomas Woodfbf46022013-10-16 15:58:50 +01004164 if (cea_db_tag(db) == VIDEO_BLOCK) {
4165 video = db + 1;
4166 video_len = dbl;
4167 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304168 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004169 hdmi = db;
4170 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05304171 } else if (cea_db_is_y420vdb(db)) {
4172 const u8 *vdb420 = &db[2];
4173
4174 /* Add 4:2:0(only) modes present in EDID */
4175 modes += do_y420vdb_modes(connector,
4176 vdb420,
4177 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004178 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004179 }
4180 }
4181
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004182 /*
4183 * We parse the HDMI VSDB after having added the cea modes as we will
4184 * be patching their flags when the sink supports stereo 3D.
4185 */
4186 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01004187 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4188 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004189
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004190 return modes;
4191}
4192
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004193static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4194{
4195 const struct drm_display_mode *cea_mode;
4196 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02004197 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004198 const char *type;
4199
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02004200 /*
4201 * allow 5kHz clock difference either way to account for
4202 * the 10kHz clock resolution limit of detailed timings.
4203 */
Jani Nikulad9278b42016-01-08 13:21:51 +02004204 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4205 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004206 type = "CEA";
Ville Syrjälä7befe622019-12-13 19:43:45 +02004207 cea_mode = cea_mode_for_vic(vic);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004208 clock1 = cea_mode->clock;
4209 clock2 = cea_mode_alternate_clock(cea_mode);
4210 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02004211 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4212 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004213 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02004214 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004215 clock1 = cea_mode->clock;
4216 clock2 = hdmi_mode_alternate_clock(cea_mode);
4217 } else {
4218 return;
4219 }
4220 }
4221
4222 /* pick whichever is closest */
4223 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4224 clock = clock1;
4225 else
4226 clock = clock2;
4227
4228 if (mode->clock == clock)
4229 return;
4230
4231 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02004232 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004233 mode->clock = clock;
4234}
4235
Uma Shankare85959d2019-05-16 19:40:08 +05304236static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4237{
4238 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4239 return false;
4240
4241 if (db[1] != HDR_STATIC_METADATA_BLOCK)
4242 return false;
4243
4244 if (cea_db_payload_len(db) < 3)
4245 return false;
4246
4247 return true;
4248}
4249
4250static uint8_t eotf_supported(const u8 *edid_ext)
4251{
4252 return edid_ext[2] &
4253 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4254 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
Ville Syrjäläb5e3eed2019-05-16 19:40:12 +05304255 BIT(HDMI_EOTF_SMPTE_ST2084) |
4256 BIT(HDMI_EOTF_BT_2100_HLG));
Uma Shankare85959d2019-05-16 19:40:08 +05304257}
4258
4259static uint8_t hdr_metadata_type(const u8 *edid_ext)
4260{
4261 return edid_ext[3] &
4262 BIT(HDMI_STATIC_METADATA_TYPE1);
4263}
4264
4265static void
4266drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4267{
4268 u16 len;
4269
4270 len = cea_db_payload_len(db);
4271
4272 connector->hdr_sink_metadata.hdmi_type1.eotf =
4273 eotf_supported(db);
4274 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4275 hdr_metadata_type(db);
4276
4277 if (len >= 4)
4278 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4279 if (len >= 5)
4280 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4281 if (len >= 6)
4282 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4283}
4284
Wu Fengguang76adaa342011-09-05 14:23:20 +08004285static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004286drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004287{
Ville Syrjälä85040722012-08-16 14:55:05 +00004288 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004289
Jani Nikulaf7da77852017-11-01 16:20:57 +02004290 if (len >= 6 && (db[6] & (1 << 7)))
4291 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00004292 if (len >= 8) {
4293 connector->latency_present[0] = db[8] >> 7;
4294 connector->latency_present[1] = (db[8] >> 6) & 1;
4295 }
4296 if (len >= 9)
4297 connector->video_latency[0] = db[9];
4298 if (len >= 10)
4299 connector->audio_latency[0] = db[10];
4300 if (len >= 11)
4301 connector->video_latency[1] = db[11];
4302 if (len >= 12)
4303 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004304
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004305 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4306 "video latency %d %d, "
4307 "audio latency %d %d\n",
4308 connector->latency_present[0],
4309 connector->latency_present[1],
4310 connector->video_latency[0],
4311 connector->video_latency[1],
4312 connector->audio_latency[0],
4313 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004314}
4315
4316static void
4317monitor_name(struct detailed_timing *t, void *data)
4318{
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02004319 if (!is_display_descriptor((const u8 *)t, EDID_DETAIL_MONITOR_NAME))
4320 return;
4321
4322 *(u8 **)data = t->data.other_data.data.str.str;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004323}
4324
Jim Bride59f7c0f2016-04-14 10:18:35 -07004325static int get_monitor_name(struct edid *edid, char name[13])
4326{
4327 char *edid_name = NULL;
4328 int mnl;
4329
4330 if (!edid || !name)
4331 return 0;
4332
4333 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4334 for (mnl = 0; edid_name && mnl < 13; mnl++) {
4335 if (edid_name[mnl] == 0x0a)
4336 break;
4337
4338 name[mnl] = edid_name[mnl];
4339 }
4340
4341 return mnl;
4342}
4343
4344/**
4345 * drm_edid_get_monitor_name - fetch the monitor name from the edid
4346 * @edid: monitor EDID information
4347 * @name: pointer to a character array to hold the name of the monitor
4348 * @bufsize: The size of the name buffer (should be at least 14 chars.)
4349 *
4350 */
4351void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4352{
4353 int name_length;
4354 char buf[13];
4355
4356 if (bufsize <= 0)
4357 return;
4358
4359 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4360 memcpy(name, buf, name_length);
4361 name[name_length] = '\0';
4362}
4363EXPORT_SYMBOL(drm_edid_get_monitor_name);
4364
Jani Nikula42750d32017-11-01 16:21:00 +02004365static void clear_eld(struct drm_connector *connector)
4366{
4367 memset(connector->eld, 0, sizeof(connector->eld));
4368
4369 connector->latency_present[0] = false;
4370 connector->latency_present[1] = false;
4371 connector->video_latency[0] = 0;
4372 connector->audio_latency[0] = 0;
4373 connector->video_latency[1] = 0;
4374 connector->audio_latency[1] = 0;
4375}
4376
Jani Nikula79436a12017-11-01 16:21:03 +02004377/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08004378 * drm_edid_to_eld - build ELD from EDID
4379 * @connector: connector corresponding to the HDMI/DP sink
4380 * @edid: EDID to parse
4381 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004382 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02004383 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004384 */
Jani Nikula79436a12017-11-01 16:21:03 +02004385static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004386{
4387 uint8_t *eld = connector->eld;
4388 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004389 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02004390 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004391 int mnl;
4392 int dbl;
4393
Jani Nikula42750d32017-11-01 16:21:00 +02004394 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03004395
Jani Nikulae9bd0b82017-02-17 17:20:52 +02004396 if (!edid)
4397 return;
4398
Wu Fengguang76adaa342011-09-05 14:23:20 +08004399 cea = drm_find_cea_extension(edid);
4400 if (!cea) {
4401 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4402 return;
4403 }
4404
Jani Nikulaf7da77852017-11-01 16:20:57 +02004405 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4406 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07004407
Jani Nikulaf7da77852017-11-01 16:20:57 +02004408 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4409 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004410
Jani Nikulaf7da77852017-11-01 16:20:57 +02004411 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004412
Jani Nikulaf7da77852017-11-01 16:20:57 +02004413 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4414 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4415 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4416 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004417
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004418 if (cea_revision(cea) >= 3) {
4419 int i, start, end;
4420
4421 if (cea_db_offsets(cea, &start, &end)) {
4422 start = 0;
4423 end = 0;
4424 }
4425
4426 for_each_cea_db(cea, i, start, end) {
4427 db = &cea[i];
4428 dbl = cea_db_payload_len(db);
4429
4430 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02004431 int sad_count;
4432
Christian Schmidta0ab7342011-12-19 20:03:38 +01004433 case AUDIO_BLOCK:
4434 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02004435 sad_count = min(dbl / 3, 15 - total_sad_count);
4436 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004437 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02004438 &db[1], sad_count * 3);
4439 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01004440 break;
4441 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004442 /* Speaker Allocation Data Block */
4443 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004444 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01004445 break;
4446 case VENDOR_BLOCK:
4447 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004448 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004449 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01004450 break;
4451 default:
4452 break;
4453 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08004454 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004455 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02004456 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004457
Jani Nikula1d1c3662017-11-01 16:20:58 +02004458 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4459 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4460 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4461 else
4462 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004463
Jani Nikula938fd8a2014-10-28 16:20:48 +02004464 eld[DRM_ELD_BASELINE_ELD_LEN] =
4465 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4466
4467 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02004468 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004469}
Wu Fengguang76adaa342011-09-05 14:23:20 +08004470
4471/**
Rafał Miłeckife214162013-04-19 19:01:25 +02004472 * drm_edid_to_sad - extracts SADs from EDID
4473 * @edid: EDID to parse
4474 * @sads: pointer that will be set to the extracted SADs
4475 *
4476 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02004477 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004478 * Note: The returned pointer needs to be freed using kfree().
4479 *
4480 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02004481 */
4482int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4483{
4484 int count = 0;
4485 int i, start, end, dbl;
4486 u8 *cea;
4487
4488 cea = drm_find_cea_extension(edid);
4489 if (!cea) {
4490 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004491 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004492 }
4493
4494 if (cea_revision(cea) < 3) {
4495 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004496 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004497 }
4498
4499 if (cea_db_offsets(cea, &start, &end)) {
4500 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4501 return -EPROTO;
4502 }
4503
4504 for_each_cea_db(cea, i, start, end) {
4505 u8 *db = &cea[i];
4506
4507 if (cea_db_tag(db) == AUDIO_BLOCK) {
4508 int j;
4509 dbl = cea_db_payload_len(db);
4510
4511 count = dbl / 3; /* SAD is 3B */
4512 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4513 if (!*sads)
4514 return -ENOMEM;
4515 for (j = 0; j < count; j++) {
4516 u8 *sad = &db[1 + j * 3];
4517
4518 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4519 (*sads)[j].channels = sad[0] & 0x7;
4520 (*sads)[j].freq = sad[1] & 0x7F;
4521 (*sads)[j].byte2 = sad[2];
4522 }
4523 break;
4524 }
4525 }
4526
4527 return count;
4528}
4529EXPORT_SYMBOL(drm_edid_to_sad);
4530
4531/**
Alex Deucherd105f472013-07-25 15:55:32 -04004532 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4533 * @edid: EDID to parse
4534 * @sadb: pointer to the speaker block
4535 *
4536 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004537 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004538 * Note: The returned pointer needs to be freed using kfree().
4539 *
4540 * Return: The number of found Speaker Allocation Blocks or negative number on
4541 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004542 */
4543int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4544{
4545 int count = 0;
4546 int i, start, end, dbl;
4547 const u8 *cea;
4548
4549 cea = drm_find_cea_extension(edid);
4550 if (!cea) {
4551 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004552 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004553 }
4554
4555 if (cea_revision(cea) < 3) {
4556 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004557 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004558 }
4559
4560 if (cea_db_offsets(cea, &start, &end)) {
4561 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4562 return -EPROTO;
4563 }
4564
4565 for_each_cea_db(cea, i, start, end) {
4566 const u8 *db = &cea[i];
4567
4568 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4569 dbl = cea_db_payload_len(db);
4570
4571 /* Speaker Allocation Data Block */
4572 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004573 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004574 if (!*sadb)
4575 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004576 count = dbl;
4577 break;
4578 }
4579 }
4580 }
4581
4582 return count;
4583}
4584EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4585
4586/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004587 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004588 * @connector: connector associated with the HDMI/DP sink
4589 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004590 *
4591 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4592 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004593 */
4594int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004595 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004596{
4597 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4598 int a, v;
4599
4600 if (!connector->latency_present[0])
4601 return 0;
4602 if (!connector->latency_present[1])
4603 i = 0;
4604
4605 a = connector->audio_latency[i];
4606 v = connector->video_latency[i];
4607
4608 /*
4609 * HDMI/DP sink doesn't support audio or video?
4610 */
4611 if (a == 255 || v == 255)
4612 return 0;
4613
4614 /*
4615 * Convert raw EDID values to millisecond.
4616 * Treat unknown latency as 0ms.
4617 */
4618 if (a)
4619 a = min(2 * (a - 1), 500);
4620 if (v)
4621 v = min(2 * (v - 1), 500);
4622
4623 return max(v - a, 0);
4624}
4625EXPORT_SYMBOL(drm_av_sync_delay);
4626
4627/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004628 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004629 * @edid: monitor EDID information
4630 *
4631 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004632 *
4633 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004634 */
4635bool drm_detect_hdmi_monitor(struct edid *edid)
4636{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004637 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004638 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004639 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004640
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004641 edid_ext = drm_find_cea_extension(edid);
4642 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004643 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004644
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004645 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004646 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004647
4648 /*
4649 * Because HDMI identifier is in Vendor Specific Block,
4650 * search it from all data blocks of CEA extension.
4651 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004652 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004653 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4654 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004655 }
4656
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004657 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004658}
4659EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4660
Dave Airlief453ba02008-11-07 14:05:41 -08004661/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004662 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004663 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004664 *
4665 * Monitor should have CEA extension block.
4666 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4667 * audio' only. If there is any audio extension block and supported
4668 * audio format, assume at least 'basic audio' support, even if 'basic
4669 * audio' is not defined in EDID.
4670 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004671 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004672 */
4673bool drm_detect_monitor_audio(struct edid *edid)
4674{
4675 u8 *edid_ext;
4676 int i, j;
4677 bool has_audio = false;
4678 int start_offset, end_offset;
4679
4680 edid_ext = drm_find_cea_extension(edid);
4681 if (!edid_ext)
4682 goto end;
4683
4684 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4685
4686 if (has_audio) {
4687 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4688 goto end;
4689 }
4690
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004691 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4692 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004693
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004694 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4695 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004696 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004697 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004698 DRM_DEBUG_KMS("CEA audio format %d\n",
4699 (edid_ext[i + j] >> 3) & 0xf);
4700 goto end;
4701 }
4702 }
4703end:
4704 return has_audio;
4705}
4706EXPORT_SYMBOL(drm_detect_monitor_audio);
4707
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004708
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004709/**
4710 * drm_default_rgb_quant_range - default RGB quantization range
4711 * @mode: display mode
4712 *
4713 * Determine the default RGB quantization range for the mode,
4714 * as specified in CEA-861.
4715 *
4716 * Return: The default RGB quantization range for the mode
4717 */
4718enum hdmi_quantization_range
4719drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4720{
4721 /* All CEA modes other than VIC 1 use limited quantization range. */
4722 return drm_match_cea_mode(mode) > 1 ?
4723 HDMI_QUANTIZATION_RANGE_LIMITED :
4724 HDMI_QUANTIZATION_RANGE_FULL;
4725}
4726EXPORT_SYMBOL(drm_default_rgb_quant_range);
4727
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004728static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4729{
4730 struct drm_display_info *info = &connector->display_info;
4731
4732 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4733
4734 if (db[2] & EDID_CEA_VCDB_QS)
4735 info->rgb_quant_range_selectable = true;
4736}
4737
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304738static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4739 const u8 *db)
4740{
4741 u8 dc_mask;
4742 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4743
4744 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
Clint Taylor9068e022018-10-05 14:52:15 -07004745 hdmi->y420_dc_modes = dc_mask;
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304746}
4747
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304748static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4749 const u8 *hf_vsdb)
4750{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304751 struct drm_display_info *display = &connector->display_info;
4752 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304753
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004754 display->has_hdmi_infoframe = true;
4755
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304756 if (hf_vsdb[6] & 0x80) {
4757 hdmi->scdc.supported = true;
4758 if (hf_vsdb[6] & 0x40)
4759 hdmi->scdc.read_request = true;
4760 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304761
4762 /*
4763 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4764 * And as per the spec, three factors confirm this:
4765 * * Availability of a HF-VSDB block in EDID (check)
4766 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4767 * * SCDC support available (let's check)
4768 * Lets check it out.
4769 */
4770
4771 if (hf_vsdb[5]) {
4772 /* max clock is 5000 KHz times block value */
4773 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4774 struct drm_scdc *scdc = &hdmi->scdc;
4775
4776 if (max_tmds_clock > 340000) {
4777 display->max_tmds_clock = max_tmds_clock;
4778 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4779 display->max_tmds_clock);
4780 }
4781
4782 if (scdc->supported) {
4783 scdc->scrambling.supported = true;
4784
Thierry Redingdbe2d2b2019-12-06 14:53:35 +01004785 /* Few sinks support scrambling for clocks < 340M */
Shashank Sharma62c58af2017-03-13 16:54:02 +05304786 if ((hf_vsdb[6] & 0x8))
4787 scdc->scrambling.low_rates = true;
4788 }
4789 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304790
4791 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304792}
4793
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004794static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4795 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004796{
Ville Syrjälä18267502016-09-28 16:51:38 +03004797 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004798 unsigned int dc_bpc = 0;
4799
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004800 /* HDMI supports at least 8 bpc */
4801 info->bpc = 8;
4802
4803 if (cea_db_payload_len(hdmi) < 6)
4804 return;
4805
4806 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4807 dc_bpc = 10;
4808 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4809 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4810 connector->name);
4811 }
4812
4813 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4814 dc_bpc = 12;
4815 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4816 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4817 connector->name);
4818 }
4819
4820 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4821 dc_bpc = 16;
4822 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4823 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4824 connector->name);
4825 }
4826
4827 if (dc_bpc == 0) {
4828 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4829 connector->name);
4830 return;
4831 }
4832
4833 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4834 connector->name, dc_bpc);
4835 info->bpc = dc_bpc;
4836
4837 /*
4838 * Deep color support mandates RGB444 support for all video
4839 * modes and forbids YCRCB422 support for all video modes per
4840 * HDMI 1.3 spec.
4841 */
4842 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4843
4844 /* YCRCB444 is optional according to spec. */
4845 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4846 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4847 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4848 connector->name);
4849 }
4850
4851 /*
4852 * Spec says that if any deep color mode is supported at all,
4853 * then deep color 36 bit must be supported.
4854 */
4855 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4856 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4857 connector->name);
4858 }
4859}
4860
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004861static void
4862drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4863{
4864 struct drm_display_info *info = &connector->display_info;
4865 u8 len = cea_db_payload_len(db);
4866
4867 if (len >= 6)
4868 info->dvi_dual = db[6] & 1;
4869 if (len >= 7)
4870 info->max_tmds_clock = db[7] * 5000;
4871
4872 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4873 "max TMDS clock %d kHz\n",
4874 info->dvi_dual,
4875 info->max_tmds_clock);
4876
4877 drm_parse_hdmi_deep_color_info(connector, db);
4878}
4879
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004880static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08004881 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004882{
4883 struct drm_display_info *info = &connector->display_info;
4884 const u8 *edid_ext;
4885 int i, start, end;
4886
Mario Kleinerd0c94692014-03-27 19:59:39 +01004887 edid_ext = drm_find_cea_extension(edid);
4888 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004889 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004890
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004891 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004892
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004893 /* The existence of a CEA block should imply RGB support */
4894 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4895 if (edid_ext[3] & EDID_CEA_YCRCB444)
4896 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4897 if (edid_ext[3] & EDID_CEA_YCRCB422)
4898 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004899
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004900 if (cea_db_offsets(edid_ext, &start, &end))
4901 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004902
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004903 for_each_cea_db(edid_ext, i, start, end) {
4904 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004905
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004906 if (cea_db_is_hdmi_vsdb(db))
4907 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304908 if (cea_db_is_hdmi_forum_vsdb(db))
4909 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304910 if (cea_db_is_y420cmdb(db))
4911 drm_parse_y420cmdb_bitmap(connector, db);
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004912 if (cea_db_is_vcdb(db))
4913 drm_parse_vcdb(connector, db);
Uma Shankare85959d2019-05-16 19:40:08 +05304914 if (cea_db_is_hdmi_hdr_metadata_block(db))
4915 drm_parse_hdr_metadata_block(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004916 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004917}
4918
Keith Packard170178f2017-12-13 00:44:26 -08004919/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
4920 * all of the values which would have been set from EDID
4921 */
4922void
4923drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07004924{
Ville Syrjälä18267502016-09-28 16:51:38 +03004925 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07004926
Keith Packard170178f2017-12-13 00:44:26 -08004927 info->width_mm = 0;
4928 info->height_mm = 0;
4929
4930 info->bpc = 0;
4931 info->color_formats = 0;
4932 info->cea_rev = 0;
4933 info->max_tmds_clock = 0;
4934 info->dvi_dual = false;
4935 info->has_hdmi_infoframe = false;
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004936 info->rgb_quant_range_selectable = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004937 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08004938
4939 info->non_desktop = 0;
4940}
Keith Packard170178f2017-12-13 00:44:26 -08004941
4942u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
4943{
4944 struct drm_display_info *info = &connector->display_info;
4945
4946 u32 quirks = edid_get_quirks(edid);
4947
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004948 drm_reset_display_info(connector);
4949
Jesse Barnes3b112282011-04-15 12:49:23 -07004950 info->width_mm = edid->width_cm * 10;
4951 info->height_mm = edid->height_cm * 10;
4952
Dave Airlie66660d42017-10-16 05:08:09 +01004953 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
4954
Keith Packard170178f2017-12-13 00:44:26 -08004955 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
4956
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004957 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08004958 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004959
4960 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08004961 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004962
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004963 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004964
Mario Kleiner210a0212016-07-06 12:05:48 +02004965 /*
4966 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4967 *
4968 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4969 * tells us to assume 8 bpc color depth if the EDID doesn't have
4970 * extensions which tell otherwise.
4971 */
Ville Syrjälä3bde4492019-05-29 14:02:04 +03004972 if (info->bpc == 0 && edid->revision == 3 &&
4973 edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
Mario Kleiner210a0212016-07-06 12:05:48 +02004974 info->bpc = 8;
4975 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4976 connector->name, info->bpc);
4977 }
4978
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004979 /* Only defined for 1.4 with digital displays */
4980 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08004981 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004982
Jesse Barnes3b112282011-04-15 12:49:23 -07004983 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4984 case DRM_EDID_DIGITAL_DEPTH_6:
4985 info->bpc = 6;
4986 break;
4987 case DRM_EDID_DIGITAL_DEPTH_8:
4988 info->bpc = 8;
4989 break;
4990 case DRM_EDID_DIGITAL_DEPTH_10:
4991 info->bpc = 10;
4992 break;
4993 case DRM_EDID_DIGITAL_DEPTH_12:
4994 info->bpc = 12;
4995 break;
4996 case DRM_EDID_DIGITAL_DEPTH_14:
4997 info->bpc = 14;
4998 break;
4999 case DRM_EDID_DIGITAL_DEPTH_16:
5000 info->bpc = 16;
5001 break;
5002 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
5003 default:
5004 info->bpc = 0;
5005 break;
5006 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07005007
Mario Kleinerd0c94692014-03-27 19:59:39 +01005008 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005009 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005010
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005011 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02005012 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
5013 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5014 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
5015 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08005016 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005017}
5018
Dave Airliec97291772016-05-03 15:38:37 +10005019static int validate_displayid(u8 *displayid, int length, int idx)
5020{
5021 int i;
5022 u8 csum = 0;
5023 struct displayid_hdr *base;
5024
5025 base = (struct displayid_hdr *)&displayid[idx];
5026
5027 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
5028 base->rev, base->bytes, base->prod_id, base->ext_count);
5029
5030 if (base->bytes + 5 > length - idx)
5031 return -EINVAL;
5032 for (i = idx; i <= base->bytes + 5; i++) {
5033 csum += displayid[i];
5034 }
5035 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00005036 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10005037 return -EINVAL;
5038 }
5039 return 0;
5040}
5041
Dave Airliea39ed682016-05-02 08:35:05 +10005042static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5043 struct displayid_detailed_timings_1 *timings)
5044{
5045 struct drm_display_mode *mode;
5046 unsigned pixel_clock = (timings->pixel_clock[0] |
5047 (timings->pixel_clock[1] << 8) |
5048 (timings->pixel_clock[2] << 16));
5049 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5050 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5051 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5052 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5053 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5054 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5055 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5056 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5057 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5058 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
5059 mode = drm_mode_create(dev);
5060 if (!mode)
5061 return NULL;
5062
5063 mode->clock = pixel_clock * 10;
5064 mode->hdisplay = hactive;
5065 mode->hsync_start = mode->hdisplay + hsync;
5066 mode->hsync_end = mode->hsync_start + hsync_width;
5067 mode->htotal = mode->hdisplay + hblank;
5068
5069 mode->vdisplay = vactive;
5070 mode->vsync_start = mode->vdisplay + vsync;
5071 mode->vsync_end = mode->vsync_start + vsync_width;
5072 mode->vtotal = mode->vdisplay + vblank;
5073
5074 mode->flags = 0;
5075 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5076 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5077 mode->type = DRM_MODE_TYPE_DRIVER;
5078
5079 if (timings->flags & 0x80)
5080 mode->type |= DRM_MODE_TYPE_PREFERRED;
5081 mode->vrefresh = drm_mode_vrefresh(mode);
5082 drm_mode_set_name(mode);
5083
5084 return mode;
5085}
5086
5087static int add_displayid_detailed_1_modes(struct drm_connector *connector,
5088 struct displayid_block *block)
5089{
5090 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5091 int i;
5092 int num_timings;
5093 struct drm_display_mode *newmode;
5094 int num_modes = 0;
5095 /* blocks must be multiple of 20 bytes length */
5096 if (block->num_bytes % 20)
5097 return 0;
5098
5099 num_timings = block->num_bytes / 20;
5100 for (i = 0; i < num_timings; i++) {
5101 struct displayid_detailed_timings_1 *timings = &det->timings[i];
5102
5103 newmode = drm_mode_displayid_detailed(connector->dev, timings);
5104 if (!newmode)
5105 continue;
5106
5107 drm_mode_probed_add(connector, newmode);
5108 num_modes++;
5109 }
5110 return num_modes;
5111}
5112
5113static int add_displayid_detailed_modes(struct drm_connector *connector,
5114 struct edid *edid)
5115{
5116 u8 *displayid;
5117 int ret;
5118 int idx = 1;
5119 int length = EDID_LENGTH;
5120 struct displayid_block *block;
5121 int num_modes = 0;
5122
5123 displayid = drm_find_displayid_extension(edid);
5124 if (!displayid)
5125 return 0;
5126
5127 ret = validate_displayid(displayid, length, idx);
5128 if (ret)
5129 return 0;
5130
5131 idx += sizeof(struct displayid_hdr);
Andres Rodriguez80d42db2019-06-19 14:30:33 -04005132 for_each_displayid_db(displayid, block, idx, length) {
Dave Airliea39ed682016-05-02 08:35:05 +10005133 switch (block->tag) {
5134 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5135 num_modes += add_displayid_detailed_1_modes(connector, block);
5136 break;
5137 }
5138 }
5139 return num_modes;
5140}
5141
Jesse Barnes3b112282011-04-15 12:49:23 -07005142/**
Dave Airlief453ba02008-11-07 14:05:41 -08005143 * drm_add_edid_modes - add modes from EDID data, if available
5144 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005145 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08005146 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02005147 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02005148 * &drm_display_info structure and ELD in @connector with any information which
5149 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08005150 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005151 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08005152 */
5153int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5154{
5155 int num_modes = 0;
5156 u32 quirks;
5157
5158 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005159 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08005160 return 0;
5161 }
Alex Deucher3c537882010-02-05 04:21:19 -05005162 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005163 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06005164 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005165 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08005166 return 0;
5167 }
5168
Jani Nikulac945b8c2017-11-01 16:21:01 +02005169 drm_edid_to_eld(connector, edid);
5170
Adam Jacksonc867df72010-03-29 21:43:21 +00005171 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305172 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5173 * To avoid multiple parsing of same block, lets parse that map
5174 * from sink info, before parsing CEA modes.
5175 */
Keith Packard170178f2017-12-13 00:44:26 -08005176 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305177
5178 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00005179 * EDID spec says modes should be preferred in this order:
5180 * - preferred detailed mode
5181 * - other detailed modes from base block
5182 * - detailed modes from extension blocks
5183 * - CVT 3-byte code modes
5184 * - standard timing codes
5185 * - established timing codes
5186 * - modes inferred from GTF or CVT range information
5187 *
Adam Jackson13931572010-08-03 14:38:19 -04005188 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00005189 *
5190 * XXX order for additional mode types in extension blocks?
5191 */
Adam Jackson13931572010-08-03 14:38:19 -04005192 num_modes += add_detailed_modes(connector, edid, quirks);
5193 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00005194 num_modes += add_standard_modes(connector, edid);
5195 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00005196 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03005197 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10005198 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03005199 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5200 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08005201
5202 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5203 edid_fixup_preferred(connector, quirks);
5204
Mario Kleinere10aec62016-07-06 12:05:44 +02005205 if (quirks & EDID_QUIRK_FORCE_6BPC)
5206 connector->display_info.bpc = 6;
5207
Rafał Miłecki49d45a312013-12-07 13:22:42 +01005208 if (quirks & EDID_QUIRK_FORCE_8BPC)
5209 connector->display_info.bpc = 8;
5210
Mario Kleinere345da82017-04-21 17:05:08 +02005211 if (quirks & EDID_QUIRK_FORCE_10BPC)
5212 connector->display_info.bpc = 10;
5213
Mario Kleinerbc5b9642014-05-23 21:40:55 +02005214 if (quirks & EDID_QUIRK_FORCE_12BPC)
5215 connector->display_info.bpc = 12;
5216
Dave Airlief453ba02008-11-07 14:05:41 -08005217 return num_modes;
5218}
5219EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005220
5221/**
5222 * drm_add_modes_noedid - add modes for the connectors without EDID
5223 * @connector: connector we're probing
5224 * @hdisplay: the horizontal display limit
5225 * @vdisplay: the vertical display limit
5226 *
5227 * Add the specified modes to the connector's mode list. Only when the
5228 * hdisplay/vdisplay is not beyond the given limit, it will be added.
5229 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005230 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005231 */
5232int drm_add_modes_noedid(struct drm_connector *connector,
5233 int hdisplay, int vdisplay)
5234{
5235 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005236 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005237 struct drm_device *dev = connector->dev;
5238
Daniel Vetterfbb40b22015-08-10 11:55:37 +02005239 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005240 if (hdisplay < 0)
5241 hdisplay = 0;
5242 if (vdisplay < 0)
5243 vdisplay = 0;
5244
5245 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005246 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005247 if (hdisplay && vdisplay) {
5248 /*
5249 * Only when two are valid, they will be used to check
5250 * whether the mode should be added to the mode list of
5251 * the connector.
5252 */
5253 if (ptr->hdisplay > hdisplay ||
5254 ptr->vdisplay > vdisplay)
5255 continue;
5256 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05005257 if (drm_mode_vrefresh(ptr) > 61)
5258 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005259 mode = drm_mode_duplicate(dev, ptr);
5260 if (mode) {
5261 drm_mode_probed_add(connector, mode);
5262 num_modes++;
5263 }
5264 }
5265 return num_modes;
5266}
5267EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01005268
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005269/**
5270 * drm_set_preferred_mode - Sets the preferred mode of a connector
5271 * @connector: connector whose mode list should be processed
5272 * @hpref: horizontal resolution of preferred mode
5273 * @vpref: vertical resolution of preferred mode
5274 *
5275 * Marks a mode as preferred if it matches the resolution specified by @hpref
5276 * and @vpref.
5277 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005278void drm_set_preferred_mode(struct drm_connector *connector,
5279 int hpref, int vpref)
5280{
5281 struct drm_display_mode *mode;
5282
5283 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005284 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01005285 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005286 mode->type |= DRM_MODE_TYPE_PREFERRED;
5287 }
5288}
5289EXPORT_SYMBOL(drm_set_preferred_mode);
5290
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005291static bool is_hdmi2_sink(struct drm_connector *connector)
5292{
5293 /*
5294 * FIXME: sil-sii8620 doesn't have a connector around when
5295 * we need one, so we have to be prepared for a NULL connector.
5296 */
5297 if (!connector)
5298 return true;
5299
5300 return connector->display_info.hdmi.scdc.supported ||
5301 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5302}
5303
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305304static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5305{
5306 return sink_eotf & BIT(output_eotf);
5307}
5308
5309/**
5310 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5311 * HDR metadata from userspace
5312 * @frame: HDMI DRM infoframe
Sean Paul6ac98822019-05-23 09:54:58 -04005313 * @conn_state: Connector state containing HDR metadata
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305314 *
5315 * Return: 0 on success or a negative error code on failure.
5316 */
5317int
5318drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5319 const struct drm_connector_state *conn_state)
5320{
5321 struct drm_connector *connector;
5322 struct hdr_output_metadata *hdr_metadata;
5323 int err;
5324
5325 if (!frame || !conn_state)
5326 return -EINVAL;
5327
5328 connector = conn_state->connector;
5329
5330 if (!conn_state->hdr_output_metadata)
5331 return -EINVAL;
5332
5333 hdr_metadata = conn_state->hdr_output_metadata->data;
5334
5335 if (!hdr_metadata || !connector)
5336 return -EINVAL;
5337
5338 /* Sink EOTF is Bit map while infoframe is absolute values */
5339 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5340 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5341 DRM_DEBUG_KMS("EOTF Not Supported\n");
5342 return -EINVAL;
5343 }
5344
5345 err = hdmi_drm_infoframe_init(frame);
5346 if (err < 0)
5347 return err;
5348
5349 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5350 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5351
5352 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5353 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5354 BUILD_BUG_ON(sizeof(frame->white_point) !=
5355 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5356
5357 memcpy(&frame->display_primaries,
5358 &hdr_metadata->hdmi_metadata_type1.display_primaries,
5359 sizeof(frame->display_primaries));
5360
5361 memcpy(&frame->white_point,
5362 &hdr_metadata->hdmi_metadata_type1.white_point,
5363 sizeof(frame->white_point));
5364
5365 frame->max_display_mastering_luminance =
5366 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5367 frame->min_display_mastering_luminance =
5368 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5369 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5370 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5371
5372 return 0;
5373}
5374EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5375
Ville Syrjälä949561e2019-10-04 17:19:13 +03005376static u8 drm_mode_hdmi_vic(struct drm_connector *connector,
5377 const struct drm_display_mode *mode)
5378{
5379 bool has_hdmi_infoframe = connector ?
5380 connector->display_info.has_hdmi_infoframe : false;
5381
5382 if (!has_hdmi_infoframe)
5383 return 0;
5384
5385 /* No HDMI VIC when signalling 3D video format */
5386 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5387 return 0;
5388
5389 return drm_match_hdmi_mode(mode);
5390}
5391
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005392static u8 drm_mode_cea_vic(struct drm_connector *connector,
5393 const struct drm_display_mode *mode)
5394{
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005395 u8 vic;
5396
5397 /*
5398 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5399 * we should send its VIC in vendor infoframes, else send the
5400 * VIC in AVI infoframes. Lets check if this mode is present in
5401 * HDMI 1.4b 4K modes
5402 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005403 if (drm_mode_hdmi_vic(connector, mode))
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005404 return 0;
5405
5406 vic = drm_match_cea_mode(mode);
5407
5408 /*
5409 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5410 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5411 * have to make sure we dont break HDMI 1.4 sinks.
5412 */
5413 if (!is_hdmi2_sink(connector) && vic > 64)
5414 return 0;
5415
5416 return vic;
5417}
5418
Thierry Reding10a85122012-11-21 15:31:35 +01005419/**
5420 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5421 * data from a DRM display mode
5422 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005423 * @connector: the connector
Thierry Reding10a85122012-11-21 15:31:35 +01005424 * @mode: DRM display mode
5425 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005426 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01005427 */
5428int
5429drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005430 struct drm_connector *connector,
5431 const struct drm_display_mode *mode)
Thierry Reding10a85122012-11-21 15:31:35 +01005432{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305433 enum hdmi_picture_aspect picture_aspect;
Wayne Lind2b43472019-11-18 18:18:31 +08005434 u8 vic, hdmi_vic;
Thierry Reding10a85122012-11-21 15:31:35 +01005435 int err;
5436
5437 if (!frame || !mode)
5438 return -EINVAL;
5439
5440 err = hdmi_avi_infoframe_init(frame);
5441 if (err < 0)
5442 return err;
5443
Damien Lespiaubf02db92013-08-06 20:32:22 +01005444 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5445 frame->pixel_repeat = 1;
5446
Wayne Lind2b43472019-11-18 18:18:31 +08005447 vic = drm_mode_cea_vic(connector, mode);
5448 hdmi_vic = drm_mode_hdmi_vic(connector, mode);
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305449
Thierry Reding10a85122012-11-21 15:31:35 +01005450 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305451
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305452 /*
Stanislav Lisovskiy50525c32018-05-15 16:59:27 +03005453 * As some drivers don't support atomic, we can't use connector state.
5454 * So just initialize the frame with default values, just the same way
5455 * as it's done with other properties here.
5456 */
5457 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5458 frame->itc = 0;
5459
5460 /*
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305461 * Populate picture aspect ratio from either
Wayne Lind2b43472019-11-18 18:18:31 +08005462 * user input (if specified) or from the CEA/HDMI mode lists.
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305463 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305464 picture_aspect = mode->picture_aspect_ratio;
Wayne Lind2b43472019-11-18 18:18:31 +08005465 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
5466 if (vic)
5467 picture_aspect = drm_get_cea_aspect_ratio(vic);
5468 else if (hdmi_vic)
5469 picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
5470 }
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305471
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305472 /*
5473 * The infoframe can't convey anything but none, 4:3
5474 * and 16:9, so if the user has asked for anything else
5475 * we can only satisfy it by specifying the right VIC.
5476 */
5477 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
Wayne Lind2b43472019-11-18 18:18:31 +08005478 if (vic) {
5479 if (picture_aspect != drm_get_cea_aspect_ratio(vic))
5480 return -EINVAL;
5481 } else if (hdmi_vic) {
5482 if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
5483 return -EINVAL;
5484 } else {
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305485 return -EINVAL;
Wayne Lind2b43472019-11-18 18:18:31 +08005486 }
5487
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305488 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5489 }
5490
Wayne Lind2b43472019-11-18 18:18:31 +08005491 frame->video_code = vic;
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305492 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01005493 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06005494 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01005495
5496 return 0;
5497}
5498EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005499
Uma Shankar0d68b882019-02-19 22:43:00 +05305500/* HDMI Colorspace Spec Definitions */
5501#define FULL_COLORIMETRY_MASK 0x1FF
5502#define NORMAL_COLORIMETRY_MASK 0x3
5503#define EXTENDED_COLORIMETRY_MASK 0x7
5504#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5505
5506#define C(x) ((x) << 0)
5507#define EC(x) ((x) << 2)
5508#define ACE(x) ((x) << 5)
5509
5510#define HDMI_COLORIMETRY_NO_DATA 0x0
5511#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5512#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5513#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5514#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5515#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5516#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5517#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5518#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5519#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5520#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5521#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5522#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5523
5524static const u32 hdmi_colorimetry_val[] = {
5525 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5526 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5527 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5528 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5529 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5530 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5531 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5532 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5533 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5534 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5535 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5536};
5537
5538#undef C
5539#undef EC
5540#undef ACE
5541
5542/**
5543 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5544 * colorspace information
5545 * @frame: HDMI AVI infoframe
5546 * @conn_state: connector state
5547 */
5548void
5549drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5550 const struct drm_connector_state *conn_state)
5551{
5552 u32 colorimetry_val;
5553 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5554
5555 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5556 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5557 else
5558 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5559
5560 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5561 /*
5562 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5563 * structure and extend it in drivers/video/hdmi
5564 */
5565 frame->extended_colorimetry = (colorimetry_val >> 2) &
5566 EXTENDED_COLORIMETRY_MASK;
5567}
5568EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5569
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005570/**
5571 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5572 * quantization range information
5573 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005574 * @connector: the connector
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005575 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005576 * @rgb_quant_range: RGB quantization range (Q)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005577 */
5578void
5579drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005580 struct drm_connector *connector,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005581 const struct drm_display_mode *mode,
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005582 enum hdmi_quantization_range rgb_quant_range)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005583{
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005584 const struct drm_display_info *info = &connector->display_info;
5585
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005586 /*
5587 * CEA-861:
5588 * "A Source shall not send a non-zero Q value that does not correspond
5589 * to the default RGB Quantization Range for the transmitted Picture
5590 * unless the Sink indicates support for the Q bit in a Video
5591 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005592 *
5593 * HDMI 2.0 recommends sending non-zero Q when it does match the
5594 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005595 */
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005596 if (info->rgb_quant_range_selectable ||
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005597 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005598 frame->quantization_range = rgb_quant_range;
5599 else
5600 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005601
5602 /*
5603 * CEA-861-F:
5604 * "When transmitting any RGB colorimetry, the Source should set the
5605 * YQ-field to match the RGB Quantization Range being transmitted
5606 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5607 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005608 *
5609 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5610 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5611 * good way to tell which version of CEA-861 the sink supports, so
5612 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5613 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005614 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005615 if (!is_hdmi2_sink(connector) ||
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005616 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005617 frame->ycc_quantization_range =
5618 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5619 else
5620 frame->ycc_quantization_range =
5621 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005622}
5623EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5624
Ville Syrjälä076d9a52019-10-08 19:48:13 +03005625/**
5626 * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
5627 * bar information
5628 * @frame: HDMI AVI infoframe
5629 * @conn_state: connector state
5630 */
5631void
5632drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
5633 const struct drm_connector_state *conn_state)
5634{
5635 frame->right_bar = conn_state->tv.margins.right;
5636 frame->left_bar = conn_state->tv.margins.left;
5637 frame->top_bar = conn_state->tv.margins.top;
5638 frame->bottom_bar = conn_state->tv.margins.bottom;
5639}
5640EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
5641
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005642static enum hdmi_3d_structure
5643s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5644{
5645 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5646
5647 switch (layout) {
5648 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5649 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5650 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5651 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5652 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5653 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5654 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5655 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5656 case DRM_MODE_FLAG_3D_L_DEPTH:
5657 return HDMI_3D_STRUCTURE_L_DEPTH;
5658 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5659 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5660 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5661 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5662 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5663 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5664 default:
5665 return HDMI_3D_STRUCTURE_INVALID;
5666 }
5667}
5668
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005669/**
5670 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5671 * data from a DRM display mode
5672 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005673 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005674 * @mode: DRM display mode
5675 *
5676 * Note that there's is a need to send HDMI vendor infoframes only when using a
5677 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5678 * function will return -EINVAL, error that can be safely ignored.
5679 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005680 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005681 */
5682int
5683drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005684 struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005685 const struct drm_display_mode *mode)
5686{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005687 /*
5688 * FIXME: sil-sii8620 doesn't have a connector around when
5689 * we need one, so we have to be prepared for a NULL connector.
5690 */
5691 bool has_hdmi_infoframe = connector ?
5692 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005693 int err;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005694
5695 if (!frame || !mode)
5696 return -EINVAL;
5697
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005698 if (!has_hdmi_infoframe)
5699 return -EINVAL;
5700
Ville Syrjälä949561e2019-10-04 17:19:13 +03005701 err = hdmi_vendor_infoframe_init(frame);
5702 if (err < 0)
5703 return err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005704
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005705 /*
5706 * Even if it's not absolutely necessary to send the infoframe
5707 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5708 * know that the sink can handle it. This is based on a
5709 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5710 * have trouble realizing that they shuld switch from 3D to 2D
5711 * mode if the source simply stops sending the infoframe when
5712 * it wants to switch from 3D to 2D.
5713 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005714 frame->vic = drm_mode_hdmi_vic(connector, mode);
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005715 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005716
5717 return 0;
5718}
5719EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005720
Dave Airlie5e546cd2016-05-03 15:31:12 +10005721static int drm_parse_tiled_block(struct drm_connector *connector,
5722 struct displayid_block *block)
5723{
5724 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
5725 u16 w, h;
5726 u8 tile_v_loc, tile_h_loc;
5727 u8 num_v_tile, num_h_tile;
5728 struct drm_tile_group *tg;
5729
5730 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5731 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5732
5733 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5734 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5735 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5736 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5737
5738 connector->has_tile = true;
5739 if (tile->tile_cap & 0x80)
5740 connector->tile_is_single_monitor = true;
5741
5742 connector->num_h_tile = num_h_tile + 1;
5743 connector->num_v_tile = num_v_tile + 1;
5744 connector->tile_h_loc = tile_h_loc;
5745 connector->tile_v_loc = tile_v_loc;
5746 connector->tile_h_size = w + 1;
5747 connector->tile_v_size = h + 1;
5748
5749 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5750 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5751 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5752 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5753 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5754
5755 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5756 if (!tg) {
5757 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5758 }
5759 if (!tg)
5760 return -ENOMEM;
5761
5762 if (connector->tile_group != tg) {
5763 /* if we haven't got a pointer,
5764 take the reference, drop ref to old tile group */
5765 if (connector->tile_group) {
5766 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5767 }
5768 connector->tile_group = tg;
5769 } else
5770 /* if same tile group, then release the ref we just took. */
5771 drm_mode_put_tile_group(connector->dev, tg);
5772 return 0;
5773}
5774
Dave Airlie40d9b042014-10-20 16:29:33 +10005775static int drm_parse_display_id(struct drm_connector *connector,
5776 u8 *displayid, int length,
5777 bool is_edid_extension)
5778{
5779 /* if this is an EDID extension the first byte will be 0x70 */
5780 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10005781 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005782 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005783
5784 if (is_edid_extension)
5785 idx = 1;
5786
Dave Airliec97291772016-05-03 15:38:37 +10005787 ret = validate_displayid(displayid, length, idx);
5788 if (ret)
5789 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005790
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005791 idx += sizeof(struct displayid_hdr);
Andres Rodriguez80d42db2019-06-19 14:30:33 -04005792 for_each_displayid_db(displayid, block, idx, length) {
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005793 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5794 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005795
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005796 switch (block->tag) {
5797 case DATA_BLOCK_TILED_DISPLAY:
5798 ret = drm_parse_tiled_block(connector, block);
5799 if (ret)
5800 return ret;
5801 break;
Dave Airliea39ed682016-05-02 08:35:05 +10005802 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5803 /* handled in mode gathering code. */
5804 break;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04005805 case DATA_BLOCK_CTA:
5806 /* handled in the cea parser code. */
5807 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005808 default:
5809 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5810 break;
5811 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005812 }
5813 return 0;
5814}
5815
5816static void drm_get_displayid(struct drm_connector *connector,
5817 struct edid *edid)
5818{
5819 void *displayid = NULL;
5820 int ret;
5821 connector->has_tile = false;
5822 displayid = drm_find_displayid_extension(edid);
5823 if (!displayid) {
5824 /* drop reference to any tile group we had */
5825 goto out_drop_ref;
5826 }
5827
5828 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
5829 if (ret < 0)
5830 goto out_drop_ref;
5831 if (!connector->has_tile)
5832 goto out_drop_ref;
5833 return;
5834out_drop_ref:
5835 if (connector->tile_group) {
5836 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5837 connector->tile_group = NULL;
5838 }
5839 return;
5840}