blob: 225705aac814ba84ff5f65d8d52d910e00b473d4 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000046#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047
48#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
50#include <asm/processor.h>
51#include <asm/mmu.h>
52#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110053#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110054#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010056#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000058#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010059#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#ifdef CONFIG_PPC64
61#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053062#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100063#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110064#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110065#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053067#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100068#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110069#include <asm/stacktrace.h>
Michael Neulingc1fe1902019-04-01 17:03:12 +110070#include <asm/hw_breakpoint.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110071
Luis Machadod6a61bf2008-07-24 02:10:41 +100072#include <linux/kprobes.h>
73#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074
Michael Neuling8b3c34c2013-02-13 16:21:32 +000075/* Transactional Memory debug */
76#ifdef TM_DEBUG_SW
77#define TM_DEBUG(x...) printk(KERN_INFO x)
78#else
79#define TM_DEBUG(x...) do { } while(0)
80#endif
81
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082extern unsigned long _get_SP(void);
83
Paul Mackerrasd31626f2014-01-13 15:56:29 +110084#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110085/*
86 * Are we running in "Suspend disabled" mode? If so we have to block any
87 * sigreturn that would get us into suspended state, and we also warn in some
88 * other paths that we should never reach with suspend disabled.
89 */
90bool tm_suspend_disabled __ro_after_init = false;
91
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110092static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110093{
94 /*
95 * If we are saving the current thread's registers, and the
96 * thread is in a transactional state, set the TIF_RESTORE_TM
97 * bit so that we know to restore the registers before
98 * returning to userspace.
99 */
100 if (tsk == current && tsk->thread.regs &&
101 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
102 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530103 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100104 set_thread_flag(TIF_RESTORE_TM);
105 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100106}
Cyril Burdc16b552016-09-23 16:18:08 +1000107
Cyril Bura7771172017-11-02 14:09:03 +1100108static bool tm_active_with_fp(struct task_struct *tsk)
109{
Breno Leitao5c784c82018-08-16 14:21:07 -0300110 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100111 (tsk->thread.ckpt_regs.msr & MSR_FP);
112}
113
114static bool tm_active_with_altivec(struct task_struct *tsk)
115{
Breno Leitao5c784c82018-08-16 14:21:07 -0300116 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100117 (tsk->thread.ckpt_regs.msr & MSR_VEC);
118}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100119#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100120static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100121static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
122static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100123#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
124
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100125bool strict_msr_control;
126EXPORT_SYMBOL(strict_msr_control);
127
128static int __init enable_strict_msr_control(char *str)
129{
130 strict_msr_control = true;
131 pr_info("Enabling strict facility control\n");
132
133 return 0;
134}
135early_param("ppc_strict_facility_enable", enable_strict_msr_control);
136
Cyril Bur3cee0702016-09-23 16:18:10 +1000137unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100138{
139 unsigned long oldmsr = mfmsr();
140 unsigned long newmsr;
141
142 newmsr = oldmsr | bits;
143
144#ifdef CONFIG_VSX
145 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
146 newmsr |= MSR_VSX;
147#endif
148
149 if (oldmsr != newmsr)
150 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000151
152 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100153}
Simon Guod1c72112018-05-23 15:01:44 +0800154EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100155
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100156void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100157{
158 unsigned long oldmsr = mfmsr();
159 unsigned long newmsr;
160
161 newmsr = oldmsr & ~bits;
162
163#ifdef CONFIG_VSX
164 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
165 newmsr &= ~MSR_VSX;
166#endif
167
168 if (oldmsr != newmsr)
169 mtmsr_isync(newmsr);
170}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100171EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100172
Kevin Hao037f0ee2013-07-14 17:02:05 +0800173#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100174static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100175{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000176 unsigned long msr;
177
Cyril Bur87924682016-02-29 17:53:49 +1100178 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000179 msr = tsk->thread.regs->msr;
Mark Cave-Aylandfe1ef6b2019-02-08 14:33:19 +0000180 msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
Cyril Bur87924682016-02-29 17:53:49 +1100181#ifdef CONFIG_VSX
182 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000183 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100184#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000185 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100186}
187
Anton Blanchard98da5812015-10-29 11:44:01 +1100188void giveup_fpu(struct task_struct *tsk)
189{
Anton Blanchard98da5812015-10-29 11:44:01 +1100190 check_if_tm_restore_required(tsk);
191
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100192 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100193 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100194 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100195}
196EXPORT_SYMBOL(giveup_fpu);
197
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198/*
199 * Make sure the floating-point register state in the
200 * the thread_struct is up to date for task tsk.
201 */
202void flush_fp_to_thread(struct task_struct *tsk)
203{
204 if (tsk->thread.regs) {
205 /*
206 * We need to disable preemption here because if we didn't,
207 * another process could get scheduled after the regs->msr
208 * test but before we have finished saving the FP registers
209 * to the thread_struct. That process could take over the
210 * FPU, and then when we get scheduled again we would store
211 * bogus values for the remaining FP registers.
212 */
213 preempt_disable();
214 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000215 /*
216 * This should only ever be called for current or
217 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100218 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219 * there is something wrong if a stopped child appears
220 * to still have its FP state in the CPU registers.
221 */
222 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100223 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 }
225 preempt_enable();
226 }
227}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000228EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229
230void enable_kernel_fp(void)
231{
Cyril Bure909fb82016-09-23 16:18:11 +1000232 unsigned long cpumsr;
233
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234 WARN_ON(preemptible());
235
Cyril Bure909fb82016-09-23 16:18:11 +1000236 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100237
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100238 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
239 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000240 /*
241 * If a thread has already been reclaimed then the
242 * checkpointed registers are on the CPU but have definitely
243 * been saved by the reclaim code. Don't need to and *cannot*
244 * giveup as this would save to the 'live' structure not the
245 * checkpointed structure.
246 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300247 if (!MSR_TM_ACTIVE(cpumsr) &&
248 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000249 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100250 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100251 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252}
253EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100254
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000255static int restore_fp(struct task_struct *tsk)
256{
Cyril Bura7771172017-11-02 14:09:03 +1100257 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100258 load_fp_state(&current->thread.fp_state);
259 current->thread.load_fp++;
260 return 1;
261 }
262 return 0;
263}
264#else
265static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100266#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100269#define loadvec(thr) ((thr).load_vec)
270
Cyril Bur6f515d82016-02-29 17:53:50 +1100271static void __giveup_altivec(struct task_struct *tsk)
272{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000273 unsigned long msr;
274
Cyril Bur6f515d82016-02-29 17:53:50 +1100275 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000276 msr = tsk->thread.regs->msr;
277 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100278#ifdef CONFIG_VSX
279 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000280 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100281#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000282 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100283}
284
Anton Blanchard98da5812015-10-29 11:44:01 +1100285void giveup_altivec(struct task_struct *tsk)
286{
Anton Blanchard98da5812015-10-29 11:44:01 +1100287 check_if_tm_restore_required(tsk);
288
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100289 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100290 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100291 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100292}
293EXPORT_SYMBOL(giveup_altivec);
294
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295void enable_kernel_altivec(void)
296{
Cyril Bure909fb82016-09-23 16:18:11 +1000297 unsigned long cpumsr;
298
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000299 WARN_ON(preemptible());
300
Cyril Bure909fb82016-09-23 16:18:11 +1000301 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100302
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100303 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
304 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000305 /*
306 * If a thread has already been reclaimed then the
307 * checkpointed registers are on the CPU but have definitely
308 * been saved by the reclaim code. Don't need to and *cannot*
309 * giveup as this would save to the 'live' structure not the
310 * checkpointed structure.
311 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300312 if (!MSR_TM_ACTIVE(cpumsr) &&
313 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000314 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100315 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100316 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317}
318EXPORT_SYMBOL(enable_kernel_altivec);
319
320/*
321 * Make sure the VMX/Altivec register state in the
322 * the thread_struct is up to date for task tsk.
323 */
324void flush_altivec_to_thread(struct task_struct *tsk)
325{
326 if (tsk->thread.regs) {
327 preempt_disable();
328 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100330 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000331 }
332 preempt_enable();
333 }
334}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000335EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100336
337static int restore_altivec(struct task_struct *tsk)
338{
Cyril Burdc16b552016-09-23 16:18:08 +1000339 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100340 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100341 load_vr_state(&tsk->thread.vr_state);
342 tsk->thread.used_vr = 1;
343 tsk->thread.load_vec++;
344
345 return 1;
346 }
347 return 0;
348}
349#else
350#define loadvec(thr) 0
351static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352#endif /* CONFIG_ALTIVEC */
353
Michael Neulingce48b212008-06-25 14:07:18 +1000354#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100355static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000357 unsigned long msr = tsk->thread.regs->msr;
358
359 /*
360 * We should never be ssetting MSR_VSX without also setting
361 * MSR_FP and MSR_VEC
362 */
363 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
364
365 /* __giveup_fpu will clear MSR_VSX */
366 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100367 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000368 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100369 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100370}
371
372static void giveup_vsx(struct task_struct *tsk)
373{
374 check_if_tm_restore_required(tsk);
375
376 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100377 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100378 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100379}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100380
Michael Neulingce48b212008-06-25 14:07:18 +1000381void enable_kernel_vsx(void)
382{
Cyril Bure909fb82016-09-23 16:18:11 +1000383 unsigned long cpumsr;
384
Michael Neulingce48b212008-06-25 14:07:18 +1000385 WARN_ON(preemptible());
386
Cyril Bure909fb82016-09-23 16:18:11 +1000387 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100388
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000389 if (current->thread.regs &&
390 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100391 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000392 /*
393 * If a thread has already been reclaimed then the
394 * checkpointed registers are on the CPU but have definitely
395 * been saved by the reclaim code. Don't need to and *cannot*
396 * giveup as this would save to the 'live' structure not the
397 * checkpointed structure.
398 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300399 if (!MSR_TM_ACTIVE(cpumsr) &&
400 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000401 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100402 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100403 }
Michael Neulingce48b212008-06-25 14:07:18 +1000404}
405EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000406
407void flush_vsx_to_thread(struct task_struct *tsk)
408{
409 if (tsk->thread.regs) {
410 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000411 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000412 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000413 giveup_vsx(tsk);
414 }
415 preempt_enable();
416 }
417}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000418EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100419
420static int restore_vsx(struct task_struct *tsk)
421{
422 if (cpu_has_feature(CPU_FTR_VSX)) {
423 tsk->thread.used_vsr = 1;
424 return 1;
425 }
426
427 return 0;
428}
429#else
430static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000431#endif /* CONFIG_VSX */
432
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000433#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100434void giveup_spe(struct task_struct *tsk)
435{
Anton Blanchard98da5812015-10-29 11:44:01 +1100436 check_if_tm_restore_required(tsk);
437
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100438 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100439 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100440 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100441}
442EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000443
444void enable_kernel_spe(void)
445{
446 WARN_ON(preemptible());
447
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100448 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100449
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100450 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
451 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100452 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100453 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454}
455EXPORT_SYMBOL(enable_kernel_spe);
456
457void flush_spe_to_thread(struct task_struct *tsk)
458{
459 if (tsk->thread.regs) {
460 preempt_disable();
461 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500463 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500464 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465 }
466 preempt_enable();
467 }
468}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469#endif /* CONFIG_SPE */
470
Anton Blanchardc2085052015-10-29 11:44:08 +1100471static unsigned long msr_all_available;
472
473static int __init init_msr_all_available(void)
474{
475#ifdef CONFIG_PPC_FPU
476 msr_all_available |= MSR_FP;
477#endif
478#ifdef CONFIG_ALTIVEC
479 if (cpu_has_feature(CPU_FTR_ALTIVEC))
480 msr_all_available |= MSR_VEC;
481#endif
482#ifdef CONFIG_VSX
483 if (cpu_has_feature(CPU_FTR_VSX))
484 msr_all_available |= MSR_VSX;
485#endif
486#ifdef CONFIG_SPE
487 if (cpu_has_feature(CPU_FTR_SPE))
488 msr_all_available |= MSR_SPE;
489#endif
490
491 return 0;
492}
493early_initcall(init_msr_all_available);
494
495void giveup_all(struct task_struct *tsk)
496{
497 unsigned long usermsr;
498
499 if (!tsk->thread.regs)
500 return;
501
502 usermsr = tsk->thread.regs->msr;
503
504 if ((usermsr & msr_all_available) == 0)
505 return;
506
507 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000508 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100509
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000510 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
511
Anton Blanchardc2085052015-10-29 11:44:08 +1100512#ifdef CONFIG_PPC_FPU
513 if (usermsr & MSR_FP)
514 __giveup_fpu(tsk);
515#endif
516#ifdef CONFIG_ALTIVEC
517 if (usermsr & MSR_VEC)
518 __giveup_altivec(tsk);
519#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100520#ifdef CONFIG_SPE
521 if (usermsr & MSR_SPE)
522 __giveup_spe(tsk);
523#endif
524
525 msr_check_and_clear(msr_all_available);
526}
527EXPORT_SYMBOL(giveup_all);
528
Cyril Bur70fe3d92016-02-29 17:53:47 +1100529void restore_math(struct pt_regs *regs)
530{
531 unsigned long msr;
532
Breno Leitao5c784c82018-08-16 14:21:07 -0300533 if (!MSR_TM_ACTIVE(regs->msr) &&
Cyril Burdc16b552016-09-23 16:18:08 +1000534 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100535 return;
536
537 msr = regs->msr;
538 msr_check_and_set(msr_all_available);
539
540 /*
541 * Only reload if the bit is not set in the user MSR, the bit BEING set
542 * indicates that the registers are hot
543 */
544 if ((!(msr & MSR_FP)) && restore_fp(current))
545 msr |= MSR_FP | current->thread.fpexc_mode;
546
547 if ((!(msr & MSR_VEC)) && restore_altivec(current))
548 msr |= MSR_VEC;
549
550 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
551 restore_vsx(current)) {
552 msr |= MSR_VSX;
553 }
554
555 msr_check_and_clear(msr_all_available);
556
557 regs->msr = msr;
558}
559
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100560static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100561{
562 unsigned long usermsr;
563
564 if (!tsk->thread.regs)
565 return;
566
567 usermsr = tsk->thread.regs->msr;
568
569 if ((usermsr & msr_all_available) == 0)
570 return;
571
572 msr_check_and_set(msr_all_available);
573
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000574 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100575
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000576 if (usermsr & MSR_FP)
577 save_fpu(tsk);
578
579 if (usermsr & MSR_VEC)
580 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100581
582 if (usermsr & MSR_SPE)
583 __giveup_spe(tsk);
584
585 msr_check_and_clear(msr_all_available);
Ram Paic76662e2018-07-17 06:51:05 -0700586 thread_pkey_regs_save(&tsk->thread);
Cyril Burde2a20a2016-02-29 17:53:48 +1100587}
588
Anton Blanchard579e6332015-10-29 11:44:09 +1100589void flush_all_to_thread(struct task_struct *tsk)
590{
591 if (tsk->thread.regs) {
592 preempt_disable();
593 BUG_ON(tsk != current);
Anton Blanchard579e6332015-10-29 11:44:09 +1100594#ifdef CONFIG_SPE
595 if (tsk->thread.regs->msr & MSR_SPE)
596 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
597#endif
Felipe Rechiae9013782018-10-24 10:57:22 -0300598 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100599
600 preempt_enable();
601 }
602}
603EXPORT_SYMBOL(flush_all_to_thread);
604
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000605#ifdef CONFIG_PPC_ADV_DEBUG_REGS
606void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600607 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608{
Eric W. Biederman47355042018-01-16 16:12:38 -0600609 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600615 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
616 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617}
618#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000619void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000620 unsigned long error_code)
621{
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000622 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000623 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
624 11, SIGSEGV) == NOTIFY_STOP)
625 return;
626
Michael Neuling9422de32012-12-20 14:06:44 +0000627 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000628 return;
629
Michael Neuling9422de32012-12-20 14:06:44 +0000630 /* Clear the breakpoint */
631 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000632
633 /* Deliver the signal to userspace */
Eric W. Biedermanf383d8b2018-09-18 10:00:32 +0200634 force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)address, current);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000635}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000636#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000637
Michael Neuling9422de32012-12-20 14:06:44 +0000638static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100639
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000640#ifdef CONFIG_PPC_ADV_DEBUG_REGS
641/*
642 * Set the debug registers back to their default "safe" values.
643 */
644static void set_debug_reg_defaults(struct thread_struct *thread)
645{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530646 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530648 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000649#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530650 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000651#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530652 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000653#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530654 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000655#ifdef CONFIG_BOOKE
656 /*
657 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
658 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660 DBCR1_IAC3US | DBCR1_IAC4US;
661 /*
662 * Force Data Address Compare User/Supervisor bits to be User-only
663 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
664 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530665 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000666#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530667 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000668#endif
669}
670
Scott Woodf5f97212013-11-22 15:52:29 -0600671static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000672{
Scott Wood6cecf762013-05-13 14:14:53 +0000673 /*
674 * We could have inherited MSR_DE from userspace, since
675 * it doesn't get cleared on exception entry. Make sure
676 * MSR_DE is clear before we enable any debug events.
677 */
678 mtmsr(mfmsr() & ~MSR_DE);
679
Scott Woodf5f97212013-11-22 15:52:29 -0600680 mtspr(SPRN_IAC1, debug->iac1);
681 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000682#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600683 mtspr(SPRN_IAC3, debug->iac3);
684 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000685#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600686 mtspr(SPRN_DAC1, debug->dac1);
687 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000688#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600689 mtspr(SPRN_DVC1, debug->dvc1);
690 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000691#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600692 mtspr(SPRN_DBCR0, debug->dbcr0);
693 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000694#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600695 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000696#endif
697}
698/*
699 * Unless neither the old or new thread are making use of the
700 * debug registers, set the debug registers from the values
701 * stored in the new thread.
702 */
Scott Woodf5f97212013-11-22 15:52:29 -0600703void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000704{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530705 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600706 || (new_debug->dbcr0 & DBCR0_IDM))
707 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000708}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530709EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000710#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000711#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000712static void set_breakpoint(struct arch_hw_breakpoint *brk)
713{
714 preempt_disable();
715 __set_breakpoint(brk);
716 preempt_enable();
717}
718
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000719static void set_debug_reg_defaults(struct thread_struct *thread)
720{
Michael Neuling9422de32012-12-20 14:06:44 +0000721 thread->hw_brk.address = 0;
722 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000723 if (ppc_breakpoint_available())
724 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000725}
K.Prasade0780b72011-02-10 04:44:35 +0000726#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000727#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
728
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000729#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000730static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
731{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000732 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000733#ifdef CONFIG_PPC_47x
734 isync();
735#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000736 return 0;
737}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000738#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000739static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
740{
Michael Ellermancab0af92005-11-03 15:30:49 +1100741 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000742 if (cpu_has_feature(CPU_FTR_DABRX))
743 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100744 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000745}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100746#elif defined(CONFIG_PPC_8xx)
747static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
748{
749 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
750 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
751 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
752
753 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
754 lctrl1 |= 0xa0000;
755 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
756 lctrl1 |= 0xf0000;
757 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
758 lctrl2 = 0;
759
760 mtspr(SPRN_LCTRL2, 0);
761 mtspr(SPRN_CMPE, addr);
762 mtspr(SPRN_CMPF, addr + 4);
763 mtspr(SPRN_LCTRL1, lctrl1);
764 mtspr(SPRN_LCTRL2, lctrl2);
765
766 return 0;
767}
Michael Neuling9422de32012-12-20 14:06:44 +0000768#else
769static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
770{
771 return -EINVAL;
772}
773#endif
774
775static inline int set_dabr(struct arch_hw_breakpoint *brk)
776{
777 unsigned long dabr, dabrx;
778
779 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
780 dabrx = ((brk->type >> 3) & 0x7);
781
782 if (ppc_md.set_dabr)
783 return ppc_md.set_dabr(dabr, dabrx);
784
785 return __set_dabr(dabr, dabrx);
786}
787
Michael Neulingc1fe1902019-04-01 17:03:12 +1100788int set_dawr(struct arch_hw_breakpoint *brk)
Michael Neulingbf99de32012-12-20 14:06:45 +0000789{
Michael Neuling05d694e2013-01-24 15:02:58 +0000790 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000791
792 dawr = brk->address;
793
794 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
795 << (63 - 58); //* read/write bits */
796 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
797 << (63 - 59); //* translate */
798 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
799 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000800 /* dawr length is stored in field MDR bits 48:53. Matches range in
801 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
802 0b111111=64DW.
803 brk->len is in bytes.
804 This aligns up to double word size, shifts and does the bias.
805 */
806 mrd = ((brk->len + 7) >> 3) - 1;
807 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000808
809 if (ppc_md.set_dawr)
810 return ppc_md.set_dawr(dawr, dawrx);
811 mtspr(SPRN_DAWR, dawr);
812 mtspr(SPRN_DAWRX, dawrx);
813 return 0;
814}
815
Paul Gortmaker21f58502014-04-29 15:25:17 -0400816void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000817{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500818 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000819
Michael Neulingc1fe1902019-04-01 17:03:12 +1100820 if (dawr_enabled())
Nicholas Piggin252988c2018-04-01 15:50:36 +1000821 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400822 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000823 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
824 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400825 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000826 else
827 // Shouldn't happen due to higher level checks
828 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000829}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830
Michael Neuling404b27d2018-03-27 15:37:17 +1100831/* Check if we have DAWR or DABR hardware */
832bool ppc_breakpoint_available(void)
833{
Michael Neulingc1fe1902019-04-01 17:03:12 +1100834 if (dawr_enabled())
835 return true; /* POWER8 DAWR or POWER9 forced DAWR */
Michael Neuling404b27d2018-03-27 15:37:17 +1100836 if (cpu_has_feature(CPU_FTR_ARCH_207S))
837 return false; /* POWER9 with DAWR disabled */
838 /* DABR: Everything but POWER8 and POWER9 */
839 return true;
840}
841EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
842
Michael Neuling9422de32012-12-20 14:06:44 +0000843static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
844 struct arch_hw_breakpoint *b)
845{
846 if (a->address != b->address)
847 return false;
848 if (a->type != b->type)
849 return false;
850 if (a->len != b->len)
851 return false;
852 return true;
853}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100854
Michael Neulingfb096922013-02-13 16:21:37 +0000855#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000856
857static inline bool tm_enabled(struct task_struct *tsk)
858{
859 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
860}
861
Cyril Buredd00b82018-02-01 12:07:46 +1100862static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100863{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100864 /*
865 * Use the current MSR TM suspended bit to track if we have
866 * checkpointed state outstanding.
867 * On signal delivery, we'd normally reclaim the checkpointed
868 * state to obtain stack pointer (see:get_tm_stackpointer()).
869 * This will then directly return to userspace without going
870 * through __switch_to(). However, if the stack frame is bad,
871 * we need to exit this thread which calls __switch_to() which
872 * will again attempt to reclaim the already saved tm state.
873 * Hence we need to check that we've not already reclaimed
874 * this state.
875 * We do this using the current MSR, rather tracking it in
876 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000877 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100878 */
879 if (!MSR_TM_SUSPENDED(mfmsr()))
880 return;
881
Cyril Bur91381b92017-11-02 14:09:04 +1100882 giveup_all(container_of(thr, struct task_struct, thread));
883
Cyril Bureb5c3f12017-11-02 14:09:05 +1100884 tm_reclaim(thr, cause);
885
Michael Neulingf48e91e2017-05-08 17:16:26 +1000886 /*
887 * If we are in a transaction and FP is off then we can't have
888 * used FP inside that transaction. Hence the checkpointed
889 * state is the same as the live state. We need to copy the
890 * live state to the checkpointed state so that when the
891 * transaction is restored, the checkpointed state is correct
892 * and the aborted transaction sees the correct state. We use
893 * ckpt_regs.msr here as that's what tm_reclaim will use to
894 * determine if it's going to write the checkpointed state or
895 * not. So either this will write the checkpointed registers,
896 * or reclaim will. Similarly for VMX.
897 */
898 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
899 memcpy(&thr->ckfp_state, &thr->fp_state,
900 sizeof(struct thread_fp_state));
901 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
902 memcpy(&thr->ckvr_state, &thr->vr_state,
903 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100904}
905
906void tm_reclaim_current(uint8_t cause)
907{
908 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100909 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100910}
911
Michael Neulingfb096922013-02-13 16:21:37 +0000912static inline void tm_reclaim_task(struct task_struct *tsk)
913{
914 /* We have to work out if we're switching from/to a task that's in the
915 * middle of a transaction.
916 *
917 * In switching we need to maintain a 2nd register state as
918 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000919 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
920 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000921 *
922 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
923 */
924 struct thread_struct *thr = &tsk->thread;
925
926 if (!thr->regs)
927 return;
928
929 if (!MSR_TM_ACTIVE(thr->regs->msr))
930 goto out_and_saveregs;
931
Michael Neuling92fb8692017-10-12 21:17:19 +1100932 WARN_ON(tm_suspend_disabled);
933
Michael Neulingfb096922013-02-13 16:21:37 +0000934 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
935 "ccr=%lx, msr=%lx, trap=%lx)\n",
936 tsk->pid, thr->regs->nip,
937 thr->regs->ccr, thr->regs->msr,
938 thr->regs->trap);
939
Cyril Buredd00b82018-02-01 12:07:46 +1100940 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000941
942 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
943 tsk->pid);
944
945out_and_saveregs:
946 /* Always save the regs here, even if a transaction's not active.
947 * This context-switches a thread's TM info SPRs. We do it here to
948 * be consistent with the restore path (in recheckpoint) which
949 * cannot happen later in _switch().
950 */
951 tm_save_sprs(thr);
952}
953
Cyril Bureb5c3f12017-11-02 14:09:05 +1100954extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100955
Cyril Bureb5c3f12017-11-02 14:09:05 +1100956void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100957{
958 unsigned long flags;
959
Cyril Bur5d176f72016-09-14 18:02:16 +1000960 if (!(thread->regs->msr & MSR_TM))
961 return;
962
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100963 /* We really can't be interrupted here as the TEXASR registers can't
964 * change and later in the trecheckpoint code, we have a userspace R1.
965 * So let's hard disable over this region.
966 */
967 local_irq_save(flags);
968 hard_irq_disable();
969
970 /* The TM SPRs are restored here, so that TEXASR.FS can be set
971 * before the trecheckpoint and no explosion occurs.
972 */
973 tm_restore_sprs(thread);
974
Cyril Bureb5c3f12017-11-02 14:09:05 +1100975 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100976
977 local_irq_restore(flags);
978}
979
Michael Neulingbc2a9402013-02-13 16:21:40 +0000980static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000981{
Michael Neulingfb096922013-02-13 16:21:37 +0000982 if (!cpu_has_feature(CPU_FTR_TM))
983 return;
984
985 /* Recheckpoint the registers of the thread we're about to switch to.
986 *
987 * If the task was using FP, we non-lazily reload both the original and
988 * the speculative FP register states. This is because the kernel
989 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000990 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000991 * need to be restored.
992 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000993 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000994 return;
995
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100996 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
997 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000998 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100999 }
Michael Neulingfb096922013-02-13 16:21:37 +00001000 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001001 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1002 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001003
Cyril Bureb5c3f12017-11-02 14:09:05 +11001004 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001005
Cyril Burdc310662016-09-23 16:18:24 +10001006 /*
1007 * The checkpointed state has been restored but the live state has
1008 * not, ensure all the math functionality is turned off to trigger
1009 * restore_math() to reload.
1010 */
1011 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001012
1013 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1014 "(kernel msr 0x%lx)\n",
1015 new->pid, mfmsr());
1016}
1017
Cyril Burdc310662016-09-23 16:18:24 +10001018static inline void __switch_to_tm(struct task_struct *prev,
1019 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001020{
1021 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001022 if (tm_enabled(prev) || tm_enabled(new))
1023 tm_enable();
1024
1025 if (tm_enabled(prev)) {
1026 prev->thread.load_tm++;
1027 tm_reclaim_task(prev);
1028 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1029 prev->thread.regs->msr &= ~MSR_TM;
1030 }
1031
Cyril Burdc310662016-09-23 16:18:24 +10001032 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001033 }
1034}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001035
1036/*
1037 * This is called if we are on the way out to userspace and the
1038 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1039 * FP and/or vector state and does so if necessary.
1040 * If userspace is inside a transaction (whether active or
1041 * suspended) and FP/VMX/VSX instructions have ever been enabled
1042 * inside that transaction, then we have to keep them enabled
1043 * and keep the FP/VMX/VSX state loaded while ever the transaction
1044 * continues. The reason is that if we didn't, and subsequently
1045 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1046 * we don't know whether it's the same transaction, and thus we
1047 * don't know which of the checkpointed state and the transactional
1048 * state to use.
1049 */
1050void restore_tm_state(struct pt_regs *regs)
1051{
1052 unsigned long msr_diff;
1053
Cyril Burdc310662016-09-23 16:18:24 +10001054 /*
1055 * This is the only moment we should clear TIF_RESTORE_TM as
1056 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1057 * again, anything else could lead to an incorrect ckpt_msr being
1058 * saved and therefore incorrect signal contexts.
1059 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001060 clear_thread_flag(TIF_RESTORE_TM);
1061 if (!MSR_TM_ACTIVE(regs->msr))
1062 return;
1063
Anshuman Khandual829023d2015-07-06 16:24:10 +05301064 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001065 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001066
Cyril Burdc16b552016-09-23 16:18:08 +10001067 /* Ensure that restore_math() will restore */
1068 if (msr_diff & MSR_FP)
1069 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001070#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001071 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1072 current->thread.load_vec = 1;
1073#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001074 restore_math(regs);
1075
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001076 regs->msr |= msr_diff;
1077}
1078
Michael Neulingfb096922013-02-13 16:21:37 +00001079#else
1080#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001081#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001082#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001083
Anton Blanchard152d5232015-10-29 11:43:55 +11001084static inline void save_sprs(struct thread_struct *t)
1085{
1086#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001087 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001088 t->vrsave = mfspr(SPRN_VRSAVE);
1089#endif
1090#ifdef CONFIG_PPC_BOOK3S_64
1091 if (cpu_has_feature(CPU_FTR_DSCR))
1092 t->dscr = mfspr(SPRN_DSCR);
1093
1094 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1095 t->bescr = mfspr(SPRN_BESCR);
1096 t->ebbhr = mfspr(SPRN_EBBHR);
1097 t->ebbrr = mfspr(SPRN_EBBRR);
1098
1099 t->fscr = mfspr(SPRN_FSCR);
1100
1101 /*
1102 * Note that the TAR is not available for use in the kernel.
1103 * (To provide this, the TAR should be backed up/restored on
1104 * exception entry/exit instead, and be in pt_regs. FIXME,
1105 * this should be in pt_regs anyway (for debug).)
1106 */
1107 t->tar = mfspr(SPRN_TAR);
1108 }
1109#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001110
1111 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001112}
1113
1114static inline void restore_sprs(struct thread_struct *old_thread,
1115 struct thread_struct *new_thread)
1116{
1117#ifdef CONFIG_ALTIVEC
1118 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1119 old_thread->vrsave != new_thread->vrsave)
1120 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1121#endif
1122#ifdef CONFIG_PPC_BOOK3S_64
1123 if (cpu_has_feature(CPU_FTR_DSCR)) {
1124 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001125 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001126 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001127
1128 if (old_thread->dscr != dscr)
1129 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001130 }
1131
1132 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1133 if (old_thread->bescr != new_thread->bescr)
1134 mtspr(SPRN_BESCR, new_thread->bescr);
1135 if (old_thread->ebbhr != new_thread->ebbhr)
1136 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1137 if (old_thread->ebbrr != new_thread->ebbrr)
1138 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1139
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001140 if (old_thread->fscr != new_thread->fscr)
1141 mtspr(SPRN_FSCR, new_thread->fscr);
1142
Anton Blanchard152d5232015-10-29 11:43:55 +11001143 if (old_thread->tar != new_thread->tar)
1144 mtspr(SPRN_TAR, new_thread->tar);
1145 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001146
Alastair D'Silva3449f192018-05-11 16:12:58 +10001147 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001148 old_thread->tidr != new_thread->tidr)
1149 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001150#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001151
1152 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001153}
1154
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001155#ifdef CONFIG_PPC_BOOK3S_64
1156#define CP_SIZE 128
1157static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1158#endif
1159
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001160struct task_struct *__switch_to(struct task_struct *prev,
1161 struct task_struct *new)
1162{
1163 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001164 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001165#ifdef CONFIG_PPC_BOOK3S_64
1166 struct ppc64_tlb_batch *batch;
1167#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168
Anton Blanchard152d5232015-10-29 11:43:55 +11001169 new_thread = &new->thread;
1170 old_thread = &current->thread;
1171
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001172 WARN_ON(!irqs_disabled());
1173
Michael Ellerman4e003742017-10-19 15:08:43 +11001174#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001175 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001176 if (batch->active) {
1177 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1178 if (batch->index)
1179 __flush_tlb_pending(batch);
1180 batch->active = 0;
1181 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001182#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001183
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001184#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1185 switch_booke_debug_regs(&new->thread.debug);
1186#else
1187/*
1188 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1189 * schedule DABR
1190 */
1191#ifndef CONFIG_HAVE_HW_BREAKPOINT
1192 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1193 __set_breakpoint(&new->thread.hw_brk);
1194#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1195#endif
1196
1197 /*
1198 * We need to save SPRs before treclaim/trecheckpoint as these will
1199 * change a number of them.
1200 */
1201 save_sprs(&prev->thread);
1202
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001203 /* Save FPU, Altivec, VSX and SPE state */
1204 giveup_all(prev);
1205
Cyril Burdc310662016-09-23 16:18:24 +10001206 __switch_to_tm(prev, new);
1207
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001208 if (!radix_enabled()) {
1209 /*
1210 * We can't take a PMU exception inside _switch() since there
1211 * is a window where the kernel stack SLB and the kernel stack
1212 * are out of sync. Hard disable here.
1213 */
1214 hard_irq_disable();
1215 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001216
Anton Blanchard20dbe672015-12-10 20:44:39 +11001217 /*
1218 * Call restore_sprs() before calling _switch(). If we move it after
1219 * _switch() then we miss out on calling it for new tasks. The reason
1220 * for this is we manually create a stack frame for new tasks that
1221 * directly returns through ret_from_fork() or
1222 * ret_from_kernel_thread(). See copy_thread() for details.
1223 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001224 restore_sprs(old_thread, new_thread);
1225
Anton Blanchard20dbe672015-12-10 20:44:39 +11001226 last = _switch(old_thread, new_thread);
1227
Michael Ellerman4e003742017-10-19 15:08:43 +11001228#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001229 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1230 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001231 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001232 batch->active = 1;
1233 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001234
Christophe Leroy05b98792019-01-17 23:25:12 +11001235 if (current->thread.regs) {
1236 restore_math(current->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001237
1238 /*
1239 * The copy-paste buffer can only store into foreign real
1240 * addresses, so unprivileged processes can not see the
1241 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001242 * mappings. If the new process has the foreign real address
1243 * mappings, we must issue a cp_abort to clear any state and
1244 * prevent snooping, corruption or a covert channel.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001245 */
Christophe Leroy05b98792019-01-17 23:25:12 +11001246 if (current->thread.used_vas)
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001247 asm volatile(PPC_CP_ABORT);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001248 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001249#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001250
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001251 return last;
1252}
1253
Christophe Leroydf131022018-10-06 16:51:16 +00001254#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001255
Paul Mackerras06d67d52005-10-10 22:29:05 +10001256static void show_instructions(struct pt_regs *regs)
1257{
1258 int i;
Christophe Leroydf131022018-10-06 16:51:16 +00001259 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001260
1261 printk("Instruction dump:");
1262
Christophe Leroydf131022018-10-06 16:51:16 +00001263 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001264 int instr;
1265
1266 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001267 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268
Scott Wood0de2d822007-09-28 04:38:55 +10001269#if !defined(CONFIG_BOOKE)
1270 /* If executing with the IMMU off, adjust pc rather
1271 * than print XXXXXXXX.
1272 */
1273 if (!(regs->msr & MSR_IR))
1274 pc = (unsigned long)phys_to_virt(pc);
1275#endif
1276
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001277 if (!__kernel_text_address(pc) ||
Christophe Leroy3b35bd42018-10-06 16:51:12 +00001278 probe_kernel_address((const void *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001279 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001280 } else {
1281 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001282 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001283 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001284 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001285 }
1286
1287 pc += sizeof(int);
1288 }
1289
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001290 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001291}
1292
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001293void show_user_instructions(struct pt_regs *regs)
1294{
1295 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001296 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001297 struct seq_buf s;
1298 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001299
Christophe Leroydf131022018-10-06 16:51:16 +00001300 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001301
Michael Ellermana932ed32018-10-05 16:43:55 +10001302 /*
1303 * Make sure the NIP points at userspace, not kernel text/data or
1304 * elsewhere.
1305 */
Christophe Leroydf131022018-10-06 16:51:16 +00001306 if (!__access_ok(pc, NR_INSN_TO_PRINT * sizeof(int), USER_DS)) {
Michael Ellermana932ed32018-10-05 16:43:55 +10001307 pr_info("%s[%d]: Bad NIP, not dumping instructions.\n",
1308 current->comm, current->pid);
1309 return;
1310 }
1311
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001312 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001313
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001314 while (n) {
1315 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001316
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001317 seq_buf_clear(&s);
1318
1319 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1320 int instr;
1321
1322 if (probe_kernel_address((const void *)pc, instr)) {
1323 seq_buf_printf(&s, "XXXXXXXX ");
1324 continue;
1325 }
1326 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001327 }
1328
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001329 if (!seq_buf_has_overflowed(&s))
1330 pr_info("%s[%d]: code: %s\n", current->comm,
1331 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001332 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001333}
1334
Michael Neuling801c0b22015-11-20 15:15:32 +11001335struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001336 unsigned long bit;
1337 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001338};
1339
1340static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001341#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1342 {MSR_SF, "SF"},
1343 {MSR_HV, "HV"},
1344#endif
1345 {MSR_VEC, "VEC"},
1346 {MSR_VSX, "VSX"},
1347#ifdef CONFIG_BOOKE
1348 {MSR_CE, "CE"},
1349#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001350 {MSR_EE, "EE"},
1351 {MSR_PR, "PR"},
1352 {MSR_FP, "FP"},
1353 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001354#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001355 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001356#else
1357 {MSR_SE, "SE"},
1358 {MSR_BE, "BE"},
1359#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001360 {MSR_IR, "IR"},
1361 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001362 {MSR_PMM, "PMM"},
1363#ifndef CONFIG_BOOKE
1364 {MSR_RI, "RI"},
1365 {MSR_LE, "LE"},
1366#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001367 {0, NULL}
1368};
1369
Michael Neuling801c0b22015-11-20 15:15:32 +11001370static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001371{
Michael Neuling801c0b22015-11-20 15:15:32 +11001372 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001373
Paul Mackerras06d67d52005-10-10 22:29:05 +10001374 for (; bits->bit; ++bits)
1375 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001376 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001377 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001378 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001379}
1380
1381#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1382static struct regbit msr_tm_bits[] = {
1383 {MSR_TS_T, "T"},
1384 {MSR_TS_S, "S"},
1385 {MSR_TM, "E"},
1386 {0, NULL}
1387};
1388
1389static void print_tm_bits(unsigned long val)
1390{
1391/*
1392 * This only prints something if at least one of the TM bit is set.
1393 * Inside the TM[], the output means:
1394 * E: Enabled (bit 32)
1395 * S: Suspended (bit 33)
1396 * T: Transactional (bit 34)
1397 */
1398 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001399 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001400 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001401 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001402 }
1403}
1404#else
1405static void print_tm_bits(unsigned long val) {}
1406#endif
1407
1408static void print_msr_bits(unsigned long val)
1409{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001410 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001411 print_bits(val, msr_bits, ",");
1412 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001413 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001414}
1415
1416#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001417#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001418#define REGS_PER_LINE 4
1419#define LAST_VOLATILE 13
1420#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001421#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001422#define REGS_PER_LINE 8
1423#define LAST_VOLATILE 12
1424#endif
1425
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001426void show_regs(struct pt_regs * regs)
1427{
1428 int i, trap;
1429
Tejun Heoa43cb952013-04-30 15:27:17 -07001430 show_regs_print_info(KERN_DEFAULT);
1431
Michael Ellermana6036102017-08-23 23:56:24 +10001432 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001433 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001434 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001435 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001436 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001437 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001438 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001440 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001441 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001442 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001443#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001444 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001445#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001446 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001447#endif
1448#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001449 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001450#endif
1451#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001452 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001453 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001454#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455
1456 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001457 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001458 pr_cont("\nGPR%02d: ", i);
1459 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001460 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001461 break;
1462 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001463 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464#ifdef CONFIG_KALLSYMS
1465 /*
1466 * Lookup NIP late so we have the best change of getting the
1467 * above info out without failing
1468 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001469 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1470 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471#endif
1472 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001473 if (!user_mode(regs))
1474 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475}
1476
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001477void flush_thread(void)
1478{
K.Prasade0780b72011-02-10 04:44:35 +00001479#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301480 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001481#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001482 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001483#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001484}
1485
Nicholas Piggin425d3312018-09-15 01:30:55 +10001486#ifdef CONFIG_PPC_BOOK3S_64
1487void arch_setup_new_exec(void)
1488{
1489 if (radix_enabled())
1490 return;
1491 hash__setup_new_exec();
1492}
1493#endif
1494
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001495int set_thread_uses_vas(void)
1496{
1497#ifdef CONFIG_PPC_BOOK3S_64
1498 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1499 return -EINVAL;
1500
1501 current->thread.used_vas = 1;
1502
1503 /*
1504 * Even a process that has no foreign real address mapping can use
1505 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1506 * to clear any pending COPY and prevent a covert channel.
1507 *
1508 * __switch_to() will issue CP_ABORT on future context switches.
1509 */
1510 asm volatile(PPC_CP_ABORT);
1511
1512#endif /* CONFIG_PPC_BOOK3S_64 */
1513 return 0;
1514}
1515
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001516#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001517/**
1518 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001519 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001520 *
1521 * Since the TID value is a truncated form of it PID, it is possible
1522 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1523 * that 2 threads share the same TID and are waiting, one of the following
1524 * cases will happen:
1525 *
1526 * 1. The correct thread is running, the wrong thread is not
1527 * In this situation, the correct thread is woken and proceeds to pass it's
1528 * condition check.
1529 *
1530 * 2. Neither threads are running
1531 * In this situation, neither thread will be woken. When scheduled, the waiting
1532 * threads will execute either a wait, which will return immediately, followed
1533 * by a condition check, which will pass for the correct thread and fail
1534 * for the wrong thread, or they will execute the condition check immediately.
1535 *
1536 * 3. The wrong thread is running, the correct thread is not
1537 * The wrong thread will be woken, but will fail it's condition check and
1538 * re-execute wait. The correct thread, when scheduled, will execute either
1539 * it's condition check (which will pass), or wait, which returns immediately
1540 * when called the first time after the thread is scheduled, followed by it's
1541 * condition check (which will pass).
1542 *
1543 * 4. Both threads are running
1544 * Both threads will be woken. The wrong thread will fail it's condition check
1545 * and execute another wait, while the correct thread will pass it's condition
1546 * check.
1547 *
1548 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001549 */
1550int set_thread_tidr(struct task_struct *t)
1551{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001552 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001553 return -EINVAL;
1554
1555 if (t != current)
1556 return -EINVAL;
1557
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301558 if (t->thread.tidr)
1559 return 0;
1560
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001561 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001562 mtspr(SPRN_TIDR, t->thread.tidr);
1563
1564 return 0;
1565}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001566EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001567
1568#endif /* CONFIG_PPC64 */
1569
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570void
1571release_thread(struct task_struct *t)
1572{
1573}
1574
1575/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001576 * this gets called so that we can store coprocessor state into memory and
1577 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001578 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001579int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001580{
Anton Blanchard579e6332015-10-29 11:44:09 +11001581 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001582 /*
1583 * Flush TM state out so we can copy it. __switch_to_tm() does this
1584 * flush but it removes the checkpointed state from the current CPU and
1585 * transitions the CPU out of TM mode. Hence we need to call
1586 * tm_recheckpoint_new_task() (on the same task) to restore the
1587 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001588 *
1589 * Can't pass dst because it isn't ready. Doesn't matter, passing
1590 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001591 */
Cyril Burdc310662016-09-23 16:18:24 +10001592 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001593
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001594 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001595
1596 clear_task_ebb(dst);
1597
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001598 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001599}
1600
Michael Ellermancec15482014-07-10 12:29:21 +10001601static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1602{
Michael Ellerman4e003742017-10-19 15:08:43 +11001603#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001604 unsigned long sp_vsid;
1605 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1606
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001607 if (radix_enabled())
1608 return;
1609
Michael Ellermancec15482014-07-10 12:29:21 +10001610 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1611 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1612 << SLB_VSID_SHIFT_1T;
1613 else
1614 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1615 << SLB_VSID_SHIFT;
1616 sp_vsid |= SLB_VSID_KERNEL | llp;
1617 p->thread.ksp_vsid = sp_vsid;
1618#endif
1619}
1620
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621/*
1622 * Copy a thread..
1623 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001624
Alex Dowad6eca8932015-03-13 20:14:46 +02001625/*
1626 * Copy architecture-specific thread state
1627 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001628int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001629 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001630{
1631 struct pt_regs *childregs, *kregs;
1632 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001633 extern void ret_from_kernel_thread(void);
1634 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001635 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001636 struct thread_info *ti = task_thread_info(p);
1637
Christophe Leroyed1cd6d2019-01-31 10:08:58 +00001638 klp_init_thread_info(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001639
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001640 /* Copy registers */
1641 sp -= sizeof(struct pt_regs);
1642 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001643 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001644 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001645 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001646 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001647 /* function */
1648 if (usp)
1649 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001650#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001651 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301652 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001653#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001654 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001655 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001656 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001657 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001658 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001659 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001660 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001661 CHECK_FULL_REGS(regs);
1662 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001663 if (usp)
1664 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001665 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001666 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001667 if (clone_flags & CLONE_SETTLS) {
1668#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001669 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001670 childregs->gpr[13] = childregs->gpr[6];
1671 else
1672#endif
1673 childregs->gpr[2] = childregs->gpr[6];
1674 }
Al Viro58254e12012-09-12 18:32:42 -04001675
1676 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677 }
Cyril Burd272f662016-02-29 17:53:46 +11001678 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001679 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001680
1681 /*
1682 * The way this works is that at some point in the future
1683 * some task will call _switch to switch to the new task.
1684 * That will pop off the stack frame created below and start
1685 * the new task running at ret_from_fork. The new task will
1686 * do some house keeping and then return from the fork or clone
1687 * system call, using the stack frame created above.
1688 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001689 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001690 sp -= sizeof(struct pt_regs);
1691 kregs = (struct pt_regs *) sp;
1692 sp -= STACK_FRAME_OVERHEAD;
1693 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001694#ifdef CONFIG_PPC32
Christophe Leroya7916a12019-01-31 10:09:00 +00001695 p->thread.ksp_limit = (unsigned long)end_of_stack(p);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001696#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001697#ifdef CONFIG_HAVE_HW_BREAKPOINT
1698 p->thread.ptrace_bps[0] = NULL;
1699#endif
1700
Paul Mackerras18461962013-09-10 20:21:10 +10001701 p->thread.fp_save_area = NULL;
1702#ifdef CONFIG_ALTIVEC
1703 p->thread.vr_save_area = NULL;
1704#endif
1705
Michael Ellermancec15482014-07-10 12:29:21 +10001706 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001707
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001708#ifdef CONFIG_PPC64
1709 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001710 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001711 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001712 }
Haren Myneni92779242012-12-06 21:49:56 +00001713 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001714 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001715
1716 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001717#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001718 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719 return 0;
1720}
1721
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001722void preload_new_slb_context(unsigned long start, unsigned long sp);
1723
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001724/*
1725 * Set up a thread for executing a new program
1726 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001727void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001728{
Michael Ellerman90eac722005-10-21 16:01:33 +10001729#ifdef CONFIG_PPC64
1730 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001731
1732#ifdef CONFIG_PPC_BOOK3S_64
1733 preload_new_slb_context(start, sp);
1734#endif
Michael Ellerman90eac722005-10-21 16:01:33 +10001735#endif
1736
Paul Mackerras06d67d52005-10-10 22:29:05 +10001737 /*
1738 * If we exec out of a kernel thread then thread.regs will not be
1739 * set. Do it now.
1740 */
1741 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001742 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1743 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001744 }
1745
Cyril Bur8e96a872016-06-17 14:58:34 +10001746#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1747 /*
1748 * Clear any transactional state, we're exec()ing. The cause is
1749 * not important as there will never be a recheckpoint so it's not
1750 * user visible.
1751 */
1752 if (MSR_TM_SUSPENDED(mfmsr()))
1753 tm_reclaim_current(0);
1754#endif
1755
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001756 memset(regs->gpr, 0, sizeof(regs->gpr));
1757 regs->ctr = 0;
1758 regs->link = 0;
1759 regs->xer = 0;
1760 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001761 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001762
Roland McGrath474f8192007-09-24 16:52:44 -07001763 /*
1764 * We have just cleared all the nonvolatile GPRs, so make
1765 * FULL_REGS(regs) return true. This is necessary to allow
1766 * ptrace to examine the thread immediately after exec.
1767 */
1768 regs->trap &= ~1UL;
1769
Paul Mackerras06d67d52005-10-10 22:29:05 +10001770#ifdef CONFIG_PPC32
1771 regs->mq = 0;
1772 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001773 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001775 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001776 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001777
Rusty Russell94af3ab2013-11-20 22:15:02 +11001778 if (is_elf2_task()) {
1779 /* Look ma, no function descriptors! */
1780 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001781
Rusty Russell94af3ab2013-11-20 22:15:02 +11001782 /*
1783 * Ulrich says:
1784 * The latest iteration of the ABI requires that when
1785 * calling a function (at its global entry point),
1786 * the caller must ensure r12 holds the entry point
1787 * address (so that the function can quickly
1788 * establish addressability).
1789 */
1790 regs->gpr[12] = start;
1791 /* Make sure that's restored on entry to userspace. */
1792 set_thread_flag(TIF_RESTOREALL);
1793 } else {
1794 unsigned long toc;
1795
1796 /* start is a relocated pointer to the function
1797 * descriptor for the elf _start routine. The first
1798 * entry in the function descriptor is the entry
1799 * address of _start and the second entry is the TOC
1800 * value we need to use.
1801 */
1802 __get_user(entry, (unsigned long __user *)start);
1803 __get_user(toc, (unsigned long __user *)start+1);
1804
1805 /* Check whether the e_entry function descriptor entries
1806 * need to be relocated before we can use them.
1807 */
1808 if (load_addr != 0) {
1809 entry += load_addr;
1810 toc += load_addr;
1811 }
1812 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001813 }
1814 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001815 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001816 } else {
1817 regs->nip = start;
1818 regs->gpr[2] = 0;
1819 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001820 }
1821#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001822#ifdef CONFIG_VSX
1823 current->thread.used_vsr = 0;
1824#endif
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001825 current->thread.load_slb = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001826 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001827 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001828 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001829#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001830 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1831 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001832 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001833 current->thread.vrsave = 0;
1834 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001835 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001836#endif /* CONFIG_ALTIVEC */
1837#ifdef CONFIG_SPE
1838 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1839 current->thread.acc = 0;
1840 current->thread.spefscr = 0;
1841 current->thread.used_spe = 0;
1842#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001843#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001844 current->thread.tm_tfhar = 0;
1845 current->thread.tm_texasr = 0;
1846 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001847 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001848#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001849
1850 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001851}
Anton Blancharde1802b02014-08-20 08:00:02 +10001852EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001853
1854#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1855 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1856
1857int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1858{
1859 struct pt_regs *regs = tsk->thread.regs;
1860
1861 /* This is a bit hairy. If we are an SPE enabled processor
1862 * (have embedded fp) we store the IEEE exception enable flags in
1863 * fpexc_mode. fpexc_mode is also used for setting FP exception
1864 * mode (asyn, precise, disabled) for 'Classic' FP. */
1865 if (val & PR_FP_EXC_SW_ENABLE) {
1866#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001867 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001868 /*
1869 * When the sticky exception bits are set
1870 * directly by userspace, it must call prctl
1871 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1872 * in the existing prctl settings) or
1873 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1874 * the bits being set). <fenv.h> functions
1875 * saving and restoring the whole
1876 * floating-point environment need to do so
1877 * anyway to restore the prctl settings from
1878 * the saved environment.
1879 */
1880 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001881 tsk->thread.fpexc_mode = val &
1882 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1883 return 0;
1884 } else {
1885 return -EINVAL;
1886 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001887#else
1888 return -EINVAL;
1889#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001890 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001891
1892 /* on a CONFIG_SPE this does not hurt us. The bits that
1893 * __pack_fe01 use do not overlap with bits used for
1894 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1895 * on CONFIG_SPE implementations are reserved so writing to
1896 * them does not change anything */
1897 if (val > PR_FP_EXC_PRECISE)
1898 return -EINVAL;
1899 tsk->thread.fpexc_mode = __pack_fe01(val);
1900 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1901 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1902 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001903 return 0;
1904}
1905
1906int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1907{
1908 unsigned int val;
1909
1910 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1911#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001912 if (cpu_has_feature(CPU_FTR_SPE)) {
1913 /*
1914 * When the sticky exception bits are set
1915 * directly by userspace, it must call prctl
1916 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1917 * in the existing prctl settings) or
1918 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1919 * the bits being set). <fenv.h> functions
1920 * saving and restoring the whole
1921 * floating-point environment need to do so
1922 * anyway to restore the prctl settings from
1923 * the saved environment.
1924 */
1925 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001926 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001927 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001928 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929#else
1930 return -EINVAL;
1931#endif
1932 else
1933 val = __unpack_fe01(tsk->thread.fpexc_mode);
1934 return put_user(val, (unsigned int __user *) adr);
1935}
1936
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001937int set_endian(struct task_struct *tsk, unsigned int val)
1938{
1939 struct pt_regs *regs = tsk->thread.regs;
1940
1941 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1942 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1943 return -EINVAL;
1944
1945 if (regs == NULL)
1946 return -EINVAL;
1947
1948 if (val == PR_ENDIAN_BIG)
1949 regs->msr &= ~MSR_LE;
1950 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1951 regs->msr |= MSR_LE;
1952 else
1953 return -EINVAL;
1954
1955 return 0;
1956}
1957
1958int get_endian(struct task_struct *tsk, unsigned long adr)
1959{
1960 struct pt_regs *regs = tsk->thread.regs;
1961 unsigned int val;
1962
1963 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1964 !cpu_has_feature(CPU_FTR_REAL_LE))
1965 return -EINVAL;
1966
1967 if (regs == NULL)
1968 return -EINVAL;
1969
1970 if (regs->msr & MSR_LE) {
1971 if (cpu_has_feature(CPU_FTR_REAL_LE))
1972 val = PR_ENDIAN_LITTLE;
1973 else
1974 val = PR_ENDIAN_PPC_LITTLE;
1975 } else
1976 val = PR_ENDIAN_BIG;
1977
1978 return put_user(val, (unsigned int __user *)adr);
1979}
1980
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001981int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1982{
1983 tsk->thread.align_ctl = val;
1984 return 0;
1985}
1986
1987int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1988{
1989 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1990}
1991
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001992static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1993 unsigned long nbytes)
1994{
1995 unsigned long stack_page;
1996 unsigned long cpu = task_cpu(p);
1997
Christophe Leroya7916a12019-01-31 10:09:00 +00001998 stack_page = (unsigned long)hardirq_ctx[cpu];
1999 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2000 return 1;
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002001
Christophe Leroya7916a12019-01-31 10:09:00 +00002002 stack_page = (unsigned long)softirq_ctx[cpu];
2003 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2004 return 1;
2005
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002006 return 0;
2007}
2008
Anton Blanchard2f251942006-03-27 11:46:18 +11002009int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002010 unsigned long nbytes)
2011{
Al Viro0cec6fd2006-01-12 01:06:02 -08002012 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002013
Christophe Leroya7916a12019-01-31 10:09:00 +00002014 if (sp < THREAD_SIZE)
2015 return 0;
2016
2017 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002018 return 1;
2019
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002020 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021}
2022
Anton Blanchard2f251942006-03-27 11:46:18 +11002023EXPORT_SYMBOL(validate_sp);
2024
Christophe Leroy018cce32019-01-31 10:08:52 +00002025static unsigned long __get_wchan(struct task_struct *p)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002026{
2027 unsigned long ip, sp;
2028 int count = 0;
2029
2030 if (!p || p == current || p->state == TASK_RUNNING)
2031 return 0;
2032
2033 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002034 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002035 return 0;
2036
2037 do {
2038 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302039 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2040 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002041 return 0;
2042 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002043 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002044 if (!in_sched_functions(ip))
2045 return ip;
2046 }
2047 } while (count++ < 16);
2048 return 0;
2049}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002050
Christophe Leroy018cce32019-01-31 10:08:52 +00002051unsigned long get_wchan(struct task_struct *p)
2052{
2053 unsigned long ret;
2054
2055 if (!try_get_task_stack(p))
2056 return 0;
2057
2058 ret = __get_wchan(p);
2059
2060 put_task_stack(p);
2061
2062 return ret;
2063}
2064
Johannes Bergc4d04be2008-11-20 03:24:07 +00002065static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002066
2067void show_stack(struct task_struct *tsk, unsigned long *stack)
2068{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002069 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002070 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002071 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002072#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002073 struct ftrace_ret_stack *ret_stack;
Steven Rostedt6794c782009-02-09 21:10:27 -08002074 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002075 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002076 int curr_frame = 0;
Steven Rostedt6794c782009-02-09 21:10:27 -08002077#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002078
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002079 if (tsk == NULL)
2080 tsk = current;
Christophe Leroy018cce32019-01-31 10:08:52 +00002081
2082 if (!try_get_task_stack(tsk))
2083 return;
2084
2085 sp = (unsigned long) stack;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002086 if (sp == 0) {
2087 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002088 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002089 else
2090 sp = tsk->thread.ksp;
2091 }
2092
Paul Mackerras06d67d52005-10-10 22:29:05 +10002093 lr = 0;
2094 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002095 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002096 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Christophe Leroy018cce32019-01-31 10:08:52 +00002097 break;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002098
2099 stack = (unsigned long *) sp;
2100 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002101 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002102 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002103 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002104#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002105 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002106 ret_stack = ftrace_graph_get_ret_stack(current,
2107 curr_frame++);
2108 if (ret_stack)
2109 pr_cont(" (%pS)",
2110 (void *)ret_stack->ret);
2111 else
2112 curr_frame = -1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002113 }
2114#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002115 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002116 pr_cont(" (unreliable)");
2117 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002118 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002119 firstframe = 0;
2120
2121 /*
2122 * See if this is an exception frame.
2123 * We look for the "regshere" marker in the current frame.
2124 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002125 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2126 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002127 struct pt_regs *regs = (struct pt_regs *)
2128 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002129 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002130 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002131 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002132 firstframe = 1;
2133 }
2134
2135 sp = newsp;
2136 } while (count++ < kstack_depth_to_print);
Christophe Leroy018cce32019-01-31 10:08:52 +00002137
2138 put_task_stack(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002139}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002140
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002141#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002142/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002143void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002144{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002145 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002146
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002147 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2148 /*
2149 * Least significant bit (RUN) is the only writable bit of
2150 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2151 * earliest ISA where this is the case, but it's convenient.
2152 */
2153 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2154 } else {
2155 unsigned long ctrl;
2156
2157 /*
2158 * Some architectures (e.g., Cell) have writable fields other
2159 * than RUN, so do the read-modify-write.
2160 */
2161 ctrl = mfspr(SPRN_CTRLF);
2162 ctrl |= CTRL_RUNLATCH;
2163 mtspr(SPRN_CTRLT, ctrl);
2164 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002165
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002166 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002167}
2168
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002169/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002170void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002171{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002172 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002173
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002174 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002175
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002176 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2177 mtspr(SPRN_CTRLT, 0);
2178 } else {
2179 unsigned long ctrl;
2180
2181 ctrl = mfspr(SPRN_CTRLF);
2182 ctrl &= ~CTRL_RUNLATCH;
2183 mtspr(SPRN_CTRLT, ctrl);
2184 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002185}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002186#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002187
Anton Blanchardd8390882009-02-22 01:50:03 +00002188unsigned long arch_align_stack(unsigned long sp)
2189{
2190 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2191 sp -= get_random_int() & ~PAGE_MASK;
2192 return sp & ~0xf;
2193}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002194
2195static inline unsigned long brk_rnd(void)
2196{
2197 unsigned long rnd = 0;
2198
2199 /* 8MB for 32bit, 1GB for 64bit */
2200 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002201 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002202 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002203 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002204
2205 return rnd << PAGE_SHIFT;
2206}
2207
2208unsigned long arch_randomize_brk(struct mm_struct *mm)
2209{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002210 unsigned long base = mm->brk;
2211 unsigned long ret;
2212
Michael Ellerman4e003742017-10-19 15:08:43 +11002213#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002214 /*
2215 * If we are using 1TB segments and we are allowed to randomise
2216 * the heap, we can put it above 1TB so it is backed by a 1TB
2217 * segment. Otherwise the heap will be in the bottom 1TB
2218 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002219 * performance penalty. We don't need to worry about radix. For
2220 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002221 */
2222 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2223 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2224#endif
2225
2226 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002227
2228 if (ret < mm->brk)
2229 return mm->brk;
2230
2231 return ret;
2232}
Anton Blanchard501cb162009-02-22 01:50:07 +00002233