blob: 1563d1190da301ca6eaedbbcc1b7d6af6c4395e7 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053060#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100061#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110062#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110063#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110064#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053065#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100066#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110067
Luis Machadod6a61bf2008-07-24 02:10:41 +100068#include <linux/kprobes.h>
69#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100070
Michael Neuling8b3c34c2013-02-13 16:21:32 +000071/* Transactional Memory debug */
72#ifdef TM_DEBUG_SW
73#define TM_DEBUG(x...) printk(KERN_INFO x)
74#else
75#define TM_DEBUG(x...) do { } while(0)
76#endif
77
Paul Mackerras14cf11a2005-09-26 16:04:21 +100078extern unsigned long _get_SP(void);
79
Paul Mackerrasd31626f2014-01-13 15:56:29 +110080#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110081/*
82 * Are we running in "Suspend disabled" mode? If so we have to block any
83 * sigreturn that would get us into suspended state, and we also warn in some
84 * other paths that we should never reach with suspend disabled.
85 */
86bool tm_suspend_disabled __ro_after_init = false;
87
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110088static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110089{
90 /*
91 * If we are saving the current thread's registers, and the
92 * thread is in a transactional state, set the TIF_RESTORE_TM
93 * bit so that we know to restore the registers before
94 * returning to userspace.
95 */
96 if (tsk == current && tsk->thread.regs &&
97 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
98 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053099 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100 set_thread_flag(TIF_RESTORE_TM);
101 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100102}
Cyril Burdc16b552016-09-23 16:18:08 +1000103
104static inline bool msr_tm_active(unsigned long msr)
105{
106 return MSR_TM_ACTIVE(msr);
107}
Cyril Bura7771172017-11-02 14:09:03 +1100108
109static bool tm_active_with_fp(struct task_struct *tsk)
110{
111 return msr_tm_active(tsk->thread.regs->msr) &&
112 (tsk->thread.ckpt_regs.msr & MSR_FP);
113}
114
115static bool tm_active_with_altivec(struct task_struct *tsk)
116{
117 return msr_tm_active(tsk->thread.regs->msr) &&
118 (tsk->thread.ckpt_regs.msr & MSR_VEC);
119}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100120#else
Cyril Burdc16b552016-09-23 16:18:08 +1000121static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100122static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100123static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
124static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100125#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
126
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100127bool strict_msr_control;
128EXPORT_SYMBOL(strict_msr_control);
129
130static int __init enable_strict_msr_control(char *str)
131{
132 strict_msr_control = true;
133 pr_info("Enabling strict facility control\n");
134
135 return 0;
136}
137early_param("ppc_strict_facility_enable", enable_strict_msr_control);
138
Cyril Bur3cee0702016-09-23 16:18:10 +1000139unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100140{
141 unsigned long oldmsr = mfmsr();
142 unsigned long newmsr;
143
144 newmsr = oldmsr | bits;
145
146#ifdef CONFIG_VSX
147 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
148 newmsr |= MSR_VSX;
149#endif
150
151 if (oldmsr != newmsr)
152 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000153
154 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100155}
156
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100157void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100158{
159 unsigned long oldmsr = mfmsr();
160 unsigned long newmsr;
161
162 newmsr = oldmsr & ~bits;
163
164#ifdef CONFIG_VSX
165 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
166 newmsr &= ~MSR_VSX;
167#endif
168
169 if (oldmsr != newmsr)
170 mtmsr_isync(newmsr);
171}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100172EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100173
Kevin Hao037f0ee2013-07-14 17:02:05 +0800174#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100175void __giveup_fpu(struct task_struct *tsk)
176{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000177 unsigned long msr;
178
Cyril Bur87924682016-02-29 17:53:49 +1100179 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000180 msr = tsk->thread.regs->msr;
181 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100182#ifdef CONFIG_VSX
183 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000184 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100185#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000186 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100187}
188
Anton Blanchard98da5812015-10-29 11:44:01 +1100189void giveup_fpu(struct task_struct *tsk)
190{
Anton Blanchard98da5812015-10-29 11:44:01 +1100191 check_if_tm_restore_required(tsk);
192
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100193 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100194 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100195 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100196}
197EXPORT_SYMBOL(giveup_fpu);
198
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199/*
200 * Make sure the floating-point register state in the
201 * the thread_struct is up to date for task tsk.
202 */
203void flush_fp_to_thread(struct task_struct *tsk)
204{
205 if (tsk->thread.regs) {
206 /*
207 * We need to disable preemption here because if we didn't,
208 * another process could get scheduled after the regs->msr
209 * test but before we have finished saving the FP registers
210 * to the thread_struct. That process could take over the
211 * FPU, and then when we get scheduled again we would store
212 * bogus values for the remaining FP registers.
213 */
214 preempt_disable();
215 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216 /*
217 * This should only ever be called for current or
218 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100219 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 * there is something wrong if a stopped child appears
221 * to still have its FP state in the CPU registers.
222 */
223 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100224 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000225 }
226 preempt_enable();
227 }
228}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000229EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230
231void enable_kernel_fp(void)
232{
Cyril Bure909fb82016-09-23 16:18:11 +1000233 unsigned long cpumsr;
234
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000235 WARN_ON(preemptible());
236
Cyril Bure909fb82016-09-23 16:18:11 +1000237 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100238
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100239 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
240 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000241 /*
242 * If a thread has already been reclaimed then the
243 * checkpointed registers are on the CPU but have definitely
244 * been saved by the reclaim code. Don't need to and *cannot*
245 * giveup as this would save to the 'live' structure not the
246 * checkpointed structure.
247 */
248 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
249 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100250 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100251 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252}
253EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100254
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000255static int restore_fp(struct task_struct *tsk)
256{
Cyril Bura7771172017-11-02 14:09:03 +1100257 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100258 load_fp_state(&current->thread.fp_state);
259 current->thread.load_fp++;
260 return 1;
261 }
262 return 0;
263}
264#else
265static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100266#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100269#define loadvec(thr) ((thr).load_vec)
270
Cyril Bur6f515d82016-02-29 17:53:50 +1100271static void __giveup_altivec(struct task_struct *tsk)
272{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000273 unsigned long msr;
274
Cyril Bur6f515d82016-02-29 17:53:50 +1100275 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000276 msr = tsk->thread.regs->msr;
277 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100278#ifdef CONFIG_VSX
279 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000280 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100281#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000282 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100283}
284
Anton Blanchard98da5812015-10-29 11:44:01 +1100285void giveup_altivec(struct task_struct *tsk)
286{
Anton Blanchard98da5812015-10-29 11:44:01 +1100287 check_if_tm_restore_required(tsk);
288
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100289 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100290 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100291 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100292}
293EXPORT_SYMBOL(giveup_altivec);
294
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295void enable_kernel_altivec(void)
296{
Cyril Bure909fb82016-09-23 16:18:11 +1000297 unsigned long cpumsr;
298
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000299 WARN_ON(preemptible());
300
Cyril Bure909fb82016-09-23 16:18:11 +1000301 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100302
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100303 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
304 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000305 /*
306 * If a thread has already been reclaimed then the
307 * checkpointed registers are on the CPU but have definitely
308 * been saved by the reclaim code. Don't need to and *cannot*
309 * giveup as this would save to the 'live' structure not the
310 * checkpointed structure.
311 */
312 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
313 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100314 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100315 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000316}
317EXPORT_SYMBOL(enable_kernel_altivec);
318
319/*
320 * Make sure the VMX/Altivec register state in the
321 * the thread_struct is up to date for task tsk.
322 */
323void flush_altivec_to_thread(struct task_struct *tsk)
324{
325 if (tsk->thread.regs) {
326 preempt_disable();
327 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100329 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330 }
331 preempt_enable();
332 }
333}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000334EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100335
336static int restore_altivec(struct task_struct *tsk)
337{
Cyril Burdc16b552016-09-23 16:18:08 +1000338 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100339 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100340 load_vr_state(&tsk->thread.vr_state);
341 tsk->thread.used_vr = 1;
342 tsk->thread.load_vec++;
343
344 return 1;
345 }
346 return 0;
347}
348#else
349#define loadvec(thr) 0
350static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351#endif /* CONFIG_ALTIVEC */
352
Michael Neulingce48b212008-06-25 14:07:18 +1000353#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100354static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100355{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000356 unsigned long msr = tsk->thread.regs->msr;
357
358 /*
359 * We should never be ssetting MSR_VSX without also setting
360 * MSR_FP and MSR_VEC
361 */
362 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
363
364 /* __giveup_fpu will clear MSR_VSX */
365 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100366 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000367 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100368 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100369}
370
371static void giveup_vsx(struct task_struct *tsk)
372{
373 check_if_tm_restore_required(tsk);
374
375 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100376 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100377 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100378}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100379
Michael Neulingce48b212008-06-25 14:07:18 +1000380void enable_kernel_vsx(void)
381{
Cyril Bure909fb82016-09-23 16:18:11 +1000382 unsigned long cpumsr;
383
Michael Neulingce48b212008-06-25 14:07:18 +1000384 WARN_ON(preemptible());
385
Cyril Bure909fb82016-09-23 16:18:11 +1000386 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100387
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000388 if (current->thread.regs &&
389 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100390 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000391 /*
392 * If a thread has already been reclaimed then the
393 * checkpointed registers are on the CPU but have definitely
394 * been saved by the reclaim code. Don't need to and *cannot*
395 * giveup as this would save to the 'live' structure not the
396 * checkpointed structure.
397 */
398 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
399 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100400 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100401 }
Michael Neulingce48b212008-06-25 14:07:18 +1000402}
403EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000404
405void flush_vsx_to_thread(struct task_struct *tsk)
406{
407 if (tsk->thread.regs) {
408 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000409 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000410 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000411 giveup_vsx(tsk);
412 }
413 preempt_enable();
414 }
415}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000416EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100417
418static int restore_vsx(struct task_struct *tsk)
419{
420 if (cpu_has_feature(CPU_FTR_VSX)) {
421 tsk->thread.used_vsr = 1;
422 return 1;
423 }
424
425 return 0;
426}
427#else
428static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000429#endif /* CONFIG_VSX */
430
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000431#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100432void giveup_spe(struct task_struct *tsk)
433{
Anton Blanchard98da5812015-10-29 11:44:01 +1100434 check_if_tm_restore_required(tsk);
435
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100436 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100437 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100438 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100439}
440EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000441
442void enable_kernel_spe(void)
443{
444 WARN_ON(preemptible());
445
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100446 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100447
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100448 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
449 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100450 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100451 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000452}
453EXPORT_SYMBOL(enable_kernel_spe);
454
455void flush_spe_to_thread(struct task_struct *tsk)
456{
457 if (tsk->thread.regs) {
458 preempt_disable();
459 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500461 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500462 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463 }
464 preempt_enable();
465 }
466}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000467#endif /* CONFIG_SPE */
468
Anton Blanchardc2085052015-10-29 11:44:08 +1100469static unsigned long msr_all_available;
470
471static int __init init_msr_all_available(void)
472{
473#ifdef CONFIG_PPC_FPU
474 msr_all_available |= MSR_FP;
475#endif
476#ifdef CONFIG_ALTIVEC
477 if (cpu_has_feature(CPU_FTR_ALTIVEC))
478 msr_all_available |= MSR_VEC;
479#endif
480#ifdef CONFIG_VSX
481 if (cpu_has_feature(CPU_FTR_VSX))
482 msr_all_available |= MSR_VSX;
483#endif
484#ifdef CONFIG_SPE
485 if (cpu_has_feature(CPU_FTR_SPE))
486 msr_all_available |= MSR_SPE;
487#endif
488
489 return 0;
490}
491early_initcall(init_msr_all_available);
492
493void giveup_all(struct task_struct *tsk)
494{
495 unsigned long usermsr;
496
497 if (!tsk->thread.regs)
498 return;
499
500 usermsr = tsk->thread.regs->msr;
501
502 if ((usermsr & msr_all_available) == 0)
503 return;
504
505 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000506 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100507
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000508 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
509
Anton Blanchardc2085052015-10-29 11:44:08 +1100510#ifdef CONFIG_PPC_FPU
511 if (usermsr & MSR_FP)
512 __giveup_fpu(tsk);
513#endif
514#ifdef CONFIG_ALTIVEC
515 if (usermsr & MSR_VEC)
516 __giveup_altivec(tsk);
517#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100518#ifdef CONFIG_SPE
519 if (usermsr & MSR_SPE)
520 __giveup_spe(tsk);
521#endif
522
523 msr_check_and_clear(msr_all_available);
524}
525EXPORT_SYMBOL(giveup_all);
526
Cyril Bur70fe3d92016-02-29 17:53:47 +1100527void restore_math(struct pt_regs *regs)
528{
529 unsigned long msr;
530
Cyril Burdc16b552016-09-23 16:18:08 +1000531 if (!msr_tm_active(regs->msr) &&
532 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100533 return;
534
535 msr = regs->msr;
536 msr_check_and_set(msr_all_available);
537
538 /*
539 * Only reload if the bit is not set in the user MSR, the bit BEING set
540 * indicates that the registers are hot
541 */
542 if ((!(msr & MSR_FP)) && restore_fp(current))
543 msr |= MSR_FP | current->thread.fpexc_mode;
544
545 if ((!(msr & MSR_VEC)) && restore_altivec(current))
546 msr |= MSR_VEC;
547
548 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
549 restore_vsx(current)) {
550 msr |= MSR_VSX;
551 }
552
553 msr_check_and_clear(msr_all_available);
554
555 regs->msr = msr;
556}
557
Cyril Burde2a20a2016-02-29 17:53:48 +1100558void save_all(struct task_struct *tsk)
559{
560 unsigned long usermsr;
561
562 if (!tsk->thread.regs)
563 return;
564
565 usermsr = tsk->thread.regs->msr;
566
567 if ((usermsr & msr_all_available) == 0)
568 return;
569
570 msr_check_and_set(msr_all_available);
571
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000572 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100573
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000574 if (usermsr & MSR_FP)
575 save_fpu(tsk);
576
577 if (usermsr & MSR_VEC)
578 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100579
580 if (usermsr & MSR_SPE)
581 __giveup_spe(tsk);
582
583 msr_check_and_clear(msr_all_available);
584}
585
Anton Blanchard579e6332015-10-29 11:44:09 +1100586void flush_all_to_thread(struct task_struct *tsk)
587{
588 if (tsk->thread.regs) {
589 preempt_disable();
590 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100591 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100592
593#ifdef CONFIG_SPE
594 if (tsk->thread.regs->msr & MSR_SPE)
595 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
596#endif
597
598 preempt_enable();
599 }
600}
601EXPORT_SYMBOL(flush_all_to_thread);
602
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000603#ifdef CONFIG_PPC_ADV_DEBUG_REGS
604void do_send_trap(struct pt_regs *regs, unsigned long address,
605 unsigned long error_code, int signal_code, int breakpt)
606{
607 siginfo_t info;
608
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000609 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
615 info.si_signo = SIGTRAP;
616 info.si_errno = breakpt; /* breakpoint or watchpoint id */
617 info.si_code = signal_code;
618 info.si_addr = (void __user *)address;
619 force_sig_info(SIGTRAP, &info, current);
620}
621#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000622void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000623 unsigned long error_code)
624{
625 siginfo_t info;
626
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000627 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000628 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
629 11, SIGSEGV) == NOTIFY_STOP)
630 return;
631
Michael Neuling9422de32012-12-20 14:06:44 +0000632 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000633 return;
634
Michael Neuling9422de32012-12-20 14:06:44 +0000635 /* Clear the breakpoint */
636 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000637
638 /* Deliver the signal to userspace */
639 info.si_signo = SIGTRAP;
640 info.si_errno = 0;
641 info.si_code = TRAP_HWBKPT;
642 info.si_addr = (void __user *)address;
643 force_sig_info(SIGTRAP, &info, current);
644}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000646
Michael Neuling9422de32012-12-20 14:06:44 +0000647static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100648
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000649#ifdef CONFIG_PPC_ADV_DEBUG_REGS
650/*
651 * Set the debug registers back to their default "safe" values.
652 */
653static void set_debug_reg_defaults(struct thread_struct *thread)
654{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530661 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530663 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000664#ifdef CONFIG_BOOKE
665 /*
666 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
667 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530668 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000669 DBCR1_IAC3US | DBCR1_IAC4US;
670 /*
671 * Force Data Address Compare User/Supervisor bits to be User-only
672 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
673 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530674 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000675#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530676 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000677#endif
678}
679
Scott Woodf5f97212013-11-22 15:52:29 -0600680static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000681{
Scott Wood6cecf762013-05-13 14:14:53 +0000682 /*
683 * We could have inherited MSR_DE from userspace, since
684 * it doesn't get cleared on exception entry. Make sure
685 * MSR_DE is clear before we enable any debug events.
686 */
687 mtmsr(mfmsr() & ~MSR_DE);
688
Scott Woodf5f97212013-11-22 15:52:29 -0600689 mtspr(SPRN_IAC1, debug->iac1);
690 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000691#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600692 mtspr(SPRN_IAC3, debug->iac3);
693 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000694#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600695 mtspr(SPRN_DAC1, debug->dac1);
696 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000697#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600698 mtspr(SPRN_DVC1, debug->dvc1);
699 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000700#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600701 mtspr(SPRN_DBCR0, debug->dbcr0);
702 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000703#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600704 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000705#endif
706}
707/*
708 * Unless neither the old or new thread are making use of the
709 * debug registers, set the debug registers from the values
710 * stored in the new thread.
711 */
Scott Woodf5f97212013-11-22 15:52:29 -0600712void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000713{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530714 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600715 || (new_debug->dbcr0 & DBCR0_IDM))
716 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530718EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000719#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000720#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000721static void set_debug_reg_defaults(struct thread_struct *thread)
722{
Michael Neuling9422de32012-12-20 14:06:44 +0000723 thread->hw_brk.address = 0;
724 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000725 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000726}
K.Prasade0780b72011-02-10 04:44:35 +0000727#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000728#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
729
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000730#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000731static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
732{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000733 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000734#ifdef CONFIG_PPC_47x
735 isync();
736#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000737 return 0;
738}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000739#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000740static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
741{
Michael Ellermancab0af92005-11-03 15:30:49 +1100742 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000743 if (cpu_has_feature(CPU_FTR_DABRX))
744 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100745 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000746}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100747#elif defined(CONFIG_PPC_8xx)
748static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
749{
750 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
751 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
752 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
753
754 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
755 lctrl1 |= 0xa0000;
756 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
757 lctrl1 |= 0xf0000;
758 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
759 lctrl2 = 0;
760
761 mtspr(SPRN_LCTRL2, 0);
762 mtspr(SPRN_CMPE, addr);
763 mtspr(SPRN_CMPF, addr + 4);
764 mtspr(SPRN_LCTRL1, lctrl1);
765 mtspr(SPRN_LCTRL2, lctrl2);
766
767 return 0;
768}
Michael Neuling9422de32012-12-20 14:06:44 +0000769#else
770static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
771{
772 return -EINVAL;
773}
774#endif
775
776static inline int set_dabr(struct arch_hw_breakpoint *brk)
777{
778 unsigned long dabr, dabrx;
779
780 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
781 dabrx = ((brk->type >> 3) & 0x7);
782
783 if (ppc_md.set_dabr)
784 return ppc_md.set_dabr(dabr, dabrx);
785
786 return __set_dabr(dabr, dabrx);
787}
788
Michael Neulingbf99de32012-12-20 14:06:45 +0000789static inline int set_dawr(struct arch_hw_breakpoint *brk)
790{
Michael Neuling05d694e2013-01-24 15:02:58 +0000791 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000792
793 dawr = brk->address;
794
795 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
796 << (63 - 58); //* read/write bits */
797 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
798 << (63 - 59); //* translate */
799 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
800 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000801 /* dawr length is stored in field MDR bits 48:53. Matches range in
802 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
803 0b111111=64DW.
804 brk->len is in bytes.
805 This aligns up to double word size, shifts and does the bias.
806 */
807 mrd = ((brk->len + 7) >> 3) - 1;
808 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000809
810 if (ppc_md.set_dawr)
811 return ppc_md.set_dawr(dawr, dawrx);
812 mtspr(SPRN_DAWR, dawr);
813 mtspr(SPRN_DAWRX, dawrx);
814 return 0;
815}
816
Paul Gortmaker21f58502014-04-29 15:25:17 -0400817void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000818{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500819 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000820
Michael Neulingbf99de32012-12-20 14:06:45 +0000821 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400822 set_dawr(brk);
823 else
824 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000825}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826
Paul Gortmaker21f58502014-04-29 15:25:17 -0400827void set_breakpoint(struct arch_hw_breakpoint *brk)
828{
829 preempt_disable();
830 __set_breakpoint(brk);
831 preempt_enable();
832}
833
Paul Mackerras06d67d52005-10-10 22:29:05 +1000834#ifdef CONFIG_PPC64
835DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000836#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837
Michael Neuling9422de32012-12-20 14:06:44 +0000838static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
839 struct arch_hw_breakpoint *b)
840{
841 if (a->address != b->address)
842 return false;
843 if (a->type != b->type)
844 return false;
845 if (a->len != b->len)
846 return false;
847 return true;
848}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100849
Michael Neulingfb096922013-02-13 16:21:37 +0000850#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000851
852static inline bool tm_enabled(struct task_struct *tsk)
853{
854 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
855}
856
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100857static void tm_reclaim_thread(struct thread_struct *thr,
858 struct thread_info *ti, uint8_t cause)
859{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100860 /*
861 * Use the current MSR TM suspended bit to track if we have
862 * checkpointed state outstanding.
863 * On signal delivery, we'd normally reclaim the checkpointed
864 * state to obtain stack pointer (see:get_tm_stackpointer()).
865 * This will then directly return to userspace without going
866 * through __switch_to(). However, if the stack frame is bad,
867 * we need to exit this thread which calls __switch_to() which
868 * will again attempt to reclaim the already saved tm state.
869 * Hence we need to check that we've not already reclaimed
870 * this state.
871 * We do this using the current MSR, rather tracking it in
872 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000873 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100874 */
875 if (!MSR_TM_SUSPENDED(mfmsr()))
876 return;
877
Cyril Bur91381b92017-11-02 14:09:04 +1100878 giveup_all(container_of(thr, struct task_struct, thread));
879
Cyril Bureb5c3f12017-11-02 14:09:05 +1100880 tm_reclaim(thr, cause);
881
Michael Neulingf48e91e2017-05-08 17:16:26 +1000882 /*
883 * If we are in a transaction and FP is off then we can't have
884 * used FP inside that transaction. Hence the checkpointed
885 * state is the same as the live state. We need to copy the
886 * live state to the checkpointed state so that when the
887 * transaction is restored, the checkpointed state is correct
888 * and the aborted transaction sees the correct state. We use
889 * ckpt_regs.msr here as that's what tm_reclaim will use to
890 * determine if it's going to write the checkpointed state or
891 * not. So either this will write the checkpointed registers,
892 * or reclaim will. Similarly for VMX.
893 */
894 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
895 memcpy(&thr->ckfp_state, &thr->fp_state,
896 sizeof(struct thread_fp_state));
897 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
898 memcpy(&thr->ckvr_state, &thr->vr_state,
899 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100900}
901
902void tm_reclaim_current(uint8_t cause)
903{
904 tm_enable();
905 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
906}
907
Michael Neulingfb096922013-02-13 16:21:37 +0000908static inline void tm_reclaim_task(struct task_struct *tsk)
909{
910 /* We have to work out if we're switching from/to a task that's in the
911 * middle of a transaction.
912 *
913 * In switching we need to maintain a 2nd register state as
914 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000915 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
916 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000917 *
918 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
919 */
920 struct thread_struct *thr = &tsk->thread;
921
922 if (!thr->regs)
923 return;
924
925 if (!MSR_TM_ACTIVE(thr->regs->msr))
926 goto out_and_saveregs;
927
Michael Neuling92fb8692017-10-12 21:17:19 +1100928 WARN_ON(tm_suspend_disabled);
929
Michael Neulingfb096922013-02-13 16:21:37 +0000930 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
931 "ccr=%lx, msr=%lx, trap=%lx)\n",
932 tsk->pid, thr->regs->nip,
933 thr->regs->ccr, thr->regs->msr,
934 thr->regs->trap);
935
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100936 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000937
938 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
939 tsk->pid);
940
941out_and_saveregs:
942 /* Always save the regs here, even if a transaction's not active.
943 * This context-switches a thread's TM info SPRs. We do it here to
944 * be consistent with the restore path (in recheckpoint) which
945 * cannot happen later in _switch().
946 */
947 tm_save_sprs(thr);
948}
949
Cyril Bureb5c3f12017-11-02 14:09:05 +1100950extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100951
Cyril Bureb5c3f12017-11-02 14:09:05 +1100952void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100953{
954 unsigned long flags;
955
Cyril Bur5d176f72016-09-14 18:02:16 +1000956 if (!(thread->regs->msr & MSR_TM))
957 return;
958
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100959 /* We really can't be interrupted here as the TEXASR registers can't
960 * change and later in the trecheckpoint code, we have a userspace R1.
961 * So let's hard disable over this region.
962 */
963 local_irq_save(flags);
964 hard_irq_disable();
965
966 /* The TM SPRs are restored here, so that TEXASR.FS can be set
967 * before the trecheckpoint and no explosion occurs.
968 */
969 tm_restore_sprs(thread);
970
Cyril Bureb5c3f12017-11-02 14:09:05 +1100971 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100972
973 local_irq_restore(flags);
974}
975
Michael Neulingbc2a9402013-02-13 16:21:40 +0000976static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000977{
Michael Neulingfb096922013-02-13 16:21:37 +0000978 if (!cpu_has_feature(CPU_FTR_TM))
979 return;
980
981 /* Recheckpoint the registers of the thread we're about to switch to.
982 *
983 * If the task was using FP, we non-lazily reload both the original and
984 * the speculative FP register states. This is because the kernel
985 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000986 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000987 * need to be restored.
988 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000989 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000990 return;
991
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100992 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
993 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000994 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100995 }
Michael Neulingfb096922013-02-13 16:21:37 +0000996 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +1100997 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
998 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +0000999
Cyril Bureb5c3f12017-11-02 14:09:05 +11001000 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001001
Cyril Burdc310662016-09-23 16:18:24 +10001002 /*
1003 * The checkpointed state has been restored but the live state has
1004 * not, ensure all the math functionality is turned off to trigger
1005 * restore_math() to reload.
1006 */
1007 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001008
1009 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1010 "(kernel msr 0x%lx)\n",
1011 new->pid, mfmsr());
1012}
1013
Cyril Burdc310662016-09-23 16:18:24 +10001014static inline void __switch_to_tm(struct task_struct *prev,
1015 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001016{
1017 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001018 if (tm_enabled(prev) || tm_enabled(new))
1019 tm_enable();
1020
1021 if (tm_enabled(prev)) {
1022 prev->thread.load_tm++;
1023 tm_reclaim_task(prev);
1024 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1025 prev->thread.regs->msr &= ~MSR_TM;
1026 }
1027
Cyril Burdc310662016-09-23 16:18:24 +10001028 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001029 }
1030}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001031
1032/*
1033 * This is called if we are on the way out to userspace and the
1034 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1035 * FP and/or vector state and does so if necessary.
1036 * If userspace is inside a transaction (whether active or
1037 * suspended) and FP/VMX/VSX instructions have ever been enabled
1038 * inside that transaction, then we have to keep them enabled
1039 * and keep the FP/VMX/VSX state loaded while ever the transaction
1040 * continues. The reason is that if we didn't, and subsequently
1041 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1042 * we don't know whether it's the same transaction, and thus we
1043 * don't know which of the checkpointed state and the transactional
1044 * state to use.
1045 */
1046void restore_tm_state(struct pt_regs *regs)
1047{
1048 unsigned long msr_diff;
1049
Cyril Burdc310662016-09-23 16:18:24 +10001050 /*
1051 * This is the only moment we should clear TIF_RESTORE_TM as
1052 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1053 * again, anything else could lead to an incorrect ckpt_msr being
1054 * saved and therefore incorrect signal contexts.
1055 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001056 clear_thread_flag(TIF_RESTORE_TM);
1057 if (!MSR_TM_ACTIVE(regs->msr))
1058 return;
1059
Anshuman Khandual829023d2015-07-06 16:24:10 +05301060 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001061 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001062
Cyril Burdc16b552016-09-23 16:18:08 +10001063 /* Ensure that restore_math() will restore */
1064 if (msr_diff & MSR_FP)
1065 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001066#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001067 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1068 current->thread.load_vec = 1;
1069#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001070 restore_math(regs);
1071
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001072 regs->msr |= msr_diff;
1073}
1074
Michael Neulingfb096922013-02-13 16:21:37 +00001075#else
1076#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001077#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001078#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001079
Anton Blanchard152d5232015-10-29 11:43:55 +11001080static inline void save_sprs(struct thread_struct *t)
1081{
1082#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001083 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001084 t->vrsave = mfspr(SPRN_VRSAVE);
1085#endif
1086#ifdef CONFIG_PPC_BOOK3S_64
1087 if (cpu_has_feature(CPU_FTR_DSCR))
1088 t->dscr = mfspr(SPRN_DSCR);
1089
1090 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1091 t->bescr = mfspr(SPRN_BESCR);
1092 t->ebbhr = mfspr(SPRN_EBBHR);
1093 t->ebbrr = mfspr(SPRN_EBBRR);
1094
1095 t->fscr = mfspr(SPRN_FSCR);
1096
1097 /*
1098 * Note that the TAR is not available for use in the kernel.
1099 * (To provide this, the TAR should be backed up/restored on
1100 * exception entry/exit instead, and be in pt_regs. FIXME,
1101 * this should be in pt_regs anyway (for debug).)
1102 */
1103 t->tar = mfspr(SPRN_TAR);
1104 }
1105#endif
1106}
1107
1108static inline void restore_sprs(struct thread_struct *old_thread,
1109 struct thread_struct *new_thread)
1110{
1111#ifdef CONFIG_ALTIVEC
1112 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1113 old_thread->vrsave != new_thread->vrsave)
1114 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1115#endif
1116#ifdef CONFIG_PPC_BOOK3S_64
1117 if (cpu_has_feature(CPU_FTR_DSCR)) {
1118 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001119 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001120 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001121
1122 if (old_thread->dscr != dscr)
1123 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001124 }
1125
1126 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1127 if (old_thread->bescr != new_thread->bescr)
1128 mtspr(SPRN_BESCR, new_thread->bescr);
1129 if (old_thread->ebbhr != new_thread->ebbhr)
1130 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1131 if (old_thread->ebbrr != new_thread->ebbrr)
1132 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1133
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001134 if (old_thread->fscr != new_thread->fscr)
1135 mtspr(SPRN_FSCR, new_thread->fscr);
1136
Anton Blanchard152d5232015-10-29 11:43:55 +11001137 if (old_thread->tar != new_thread->tar)
1138 mtspr(SPRN_TAR, new_thread->tar);
1139 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001140
1141 if (cpu_has_feature(CPU_FTR_ARCH_300) &&
1142 old_thread->tidr != new_thread->tidr)
1143 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001144#endif
1145}
1146
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001147#ifdef CONFIG_PPC_BOOK3S_64
1148#define CP_SIZE 128
1149static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1150#endif
1151
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001152struct task_struct *__switch_to(struct task_struct *prev,
1153 struct task_struct *new)
1154{
1155 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001156 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001157#ifdef CONFIG_PPC_BOOK3S_64
1158 struct ppc64_tlb_batch *batch;
1159#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001160
Anton Blanchard152d5232015-10-29 11:43:55 +11001161 new_thread = &new->thread;
1162 old_thread = &current->thread;
1163
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001164 WARN_ON(!irqs_disabled());
1165
Paul Mackerras06d67d52005-10-10 22:29:05 +10001166#ifdef CONFIG_PPC64
1167 /*
1168 * Collect processor utilization data per process
1169 */
1170 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001171 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001172 long unsigned start_tb, current_tb;
1173 start_tb = old_thread->start_tb;
1174 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1175 old_thread->accum_tb += (current_tb - start_tb);
1176 new_thread->start_tb = current_tb;
1177 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001178#endif /* CONFIG_PPC64 */
1179
Michael Ellerman4e003742017-10-19 15:08:43 +11001180#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001181 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001182 if (batch->active) {
1183 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1184 if (batch->index)
1185 __flush_tlb_pending(batch);
1186 batch->active = 0;
1187 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001188#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001189
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001190#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1191 switch_booke_debug_regs(&new->thread.debug);
1192#else
1193/*
1194 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1195 * schedule DABR
1196 */
1197#ifndef CONFIG_HAVE_HW_BREAKPOINT
1198 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1199 __set_breakpoint(&new->thread.hw_brk);
1200#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1201#endif
1202
1203 /*
1204 * We need to save SPRs before treclaim/trecheckpoint as these will
1205 * change a number of them.
1206 */
1207 save_sprs(&prev->thread);
1208
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001209 /* Save FPU, Altivec, VSX and SPE state */
1210 giveup_all(prev);
1211
Cyril Burdc310662016-09-23 16:18:24 +10001212 __switch_to_tm(prev, new);
1213
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001214 if (!radix_enabled()) {
1215 /*
1216 * We can't take a PMU exception inside _switch() since there
1217 * is a window where the kernel stack SLB and the kernel stack
1218 * are out of sync. Hard disable here.
1219 */
1220 hard_irq_disable();
1221 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001222
Anton Blanchard20dbe672015-12-10 20:44:39 +11001223 /*
1224 * Call restore_sprs() before calling _switch(). If we move it after
1225 * _switch() then we miss out on calling it for new tasks. The reason
1226 * for this is we manually create a stack frame for new tasks that
1227 * directly returns through ret_from_fork() or
1228 * ret_from_kernel_thread(). See copy_thread() for details.
1229 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001230 restore_sprs(old_thread, new_thread);
1231
Anton Blanchard20dbe672015-12-10 20:44:39 +11001232 last = _switch(old_thread, new_thread);
1233
Michael Ellerman4e003742017-10-19 15:08:43 +11001234#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001235 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1236 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001237 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001238 batch->active = 1;
1239 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001240
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001241 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001242 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001243
1244 /*
1245 * The copy-paste buffer can only store into foreign real
1246 * addresses, so unprivileged processes can not see the
1247 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001248 * mappings. If the new process has the foreign real address
1249 * mappings, we must issue a cp_abort to clear any state and
1250 * prevent snooping, corruption or a covert channel.
1251 *
1252 * DD1 allows paste into normal system memory so we do an
1253 * unpaired copy, rather than cp_abort, to clear the buffer,
1254 * since cp_abort is quite expensive.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001255 */
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001256 if (current_thread_info()->task->thread.used_vas) {
1257 asm volatile(PPC_CP_ABORT);
1258 } else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001259 asm volatile(PPC_COPY(%0, %1)
1260 : : "r"(dummy_copy_buffer), "r"(0));
1261 }
1262 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001263#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001264
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001265 return last;
1266}
1267
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268static int instructions_to_print = 16;
1269
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270static void show_instructions(struct pt_regs *regs)
1271{
1272 int i;
1273 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1274 sizeof(int));
1275
1276 printk("Instruction dump:");
1277
1278 for (i = 0; i < instructions_to_print; i++) {
1279 int instr;
1280
1281 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001282 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001283
Scott Wood0de2d822007-09-28 04:38:55 +10001284#if !defined(CONFIG_BOOKE)
1285 /* If executing with the IMMU off, adjust pc rather
1286 * than print XXXXXXXX.
1287 */
1288 if (!(regs->msr & MSR_IR))
1289 pc = (unsigned long)phys_to_virt(pc);
1290#endif
1291
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001292 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001293 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001294 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001295 } else {
1296 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001297 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001298 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001299 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001300 }
1301
1302 pc += sizeof(int);
1303 }
1304
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001305 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001306}
1307
Michael Neuling801c0b22015-11-20 15:15:32 +11001308struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001309 unsigned long bit;
1310 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001311};
1312
1313static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001314#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1315 {MSR_SF, "SF"},
1316 {MSR_HV, "HV"},
1317#endif
1318 {MSR_VEC, "VEC"},
1319 {MSR_VSX, "VSX"},
1320#ifdef CONFIG_BOOKE
1321 {MSR_CE, "CE"},
1322#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001323 {MSR_EE, "EE"},
1324 {MSR_PR, "PR"},
1325 {MSR_FP, "FP"},
1326 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001327#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001328 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001329#else
1330 {MSR_SE, "SE"},
1331 {MSR_BE, "BE"},
1332#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001333 {MSR_IR, "IR"},
1334 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001335 {MSR_PMM, "PMM"},
1336#ifndef CONFIG_BOOKE
1337 {MSR_RI, "RI"},
1338 {MSR_LE, "LE"},
1339#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001340 {0, NULL}
1341};
1342
Michael Neuling801c0b22015-11-20 15:15:32 +11001343static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001344{
Michael Neuling801c0b22015-11-20 15:15:32 +11001345 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001346
Paul Mackerras06d67d52005-10-10 22:29:05 +10001347 for (; bits->bit; ++bits)
1348 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001349 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001350 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001351 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001352}
1353
1354#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1355static struct regbit msr_tm_bits[] = {
1356 {MSR_TS_T, "T"},
1357 {MSR_TS_S, "S"},
1358 {MSR_TM, "E"},
1359 {0, NULL}
1360};
1361
1362static void print_tm_bits(unsigned long val)
1363{
1364/*
1365 * This only prints something if at least one of the TM bit is set.
1366 * Inside the TM[], the output means:
1367 * E: Enabled (bit 32)
1368 * S: Suspended (bit 33)
1369 * T: Transactional (bit 34)
1370 */
1371 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001372 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001373 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001374 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001375 }
1376}
1377#else
1378static void print_tm_bits(unsigned long val) {}
1379#endif
1380
1381static void print_msr_bits(unsigned long val)
1382{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001383 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001384 print_bits(val, msr_bits, ",");
1385 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001386 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001387}
1388
1389#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001390#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001391#define REGS_PER_LINE 4
1392#define LAST_VOLATILE 13
1393#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001394#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001395#define REGS_PER_LINE 8
1396#define LAST_VOLATILE 12
1397#endif
1398
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399void show_regs(struct pt_regs * regs)
1400{
1401 int i, trap;
1402
Tejun Heoa43cb952013-04-30 15:27:17 -07001403 show_regs_print_info(KERN_DEFAULT);
1404
Michael Ellermana6036102017-08-23 23:56:24 +10001405 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001406 regs->nip, regs->link, regs->ctr);
1407 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001408 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001409 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001410 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001411 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001413 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001414 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001415 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001416#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001417 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001418#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001419 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001420#endif
1421#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001422 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001423#endif
1424#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001425 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001426 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001427#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001428
1429 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001430 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001431 pr_cont("\nGPR%02d: ", i);
1432 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001433 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001434 break;
1435 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001436 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437#ifdef CONFIG_KALLSYMS
1438 /*
1439 * Lookup NIP late so we have the best change of getting the
1440 * above info out without failing
1441 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001442 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1443 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444#endif
1445 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001446 if (!user_mode(regs))
1447 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448}
1449
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450void flush_thread(void)
1451{
K.Prasade0780b72011-02-10 04:44:35 +00001452#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301453 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001454#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001455 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001456#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457}
1458
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001459int set_thread_uses_vas(void)
1460{
1461#ifdef CONFIG_PPC_BOOK3S_64
1462 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1463 return -EINVAL;
1464
1465 current->thread.used_vas = 1;
1466
1467 /*
1468 * Even a process that has no foreign real address mapping can use
1469 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1470 * to clear any pending COPY and prevent a covert channel.
1471 *
1472 * __switch_to() will issue CP_ABORT on future context switches.
1473 */
1474 asm volatile(PPC_CP_ABORT);
1475
1476#endif /* CONFIG_PPC_BOOK3S_64 */
1477 return 0;
1478}
1479
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001480#ifdef CONFIG_PPC64
1481static DEFINE_SPINLOCK(vas_thread_id_lock);
1482static DEFINE_IDA(vas_thread_ida);
1483
1484/*
1485 * We need to assign a unique thread id to each thread in a process.
1486 *
1487 * This thread id, referred to as TIDR, and separate from the Linux's tgid,
1488 * is intended to be used to direct an ASB_Notify from the hardware to the
1489 * thread, when a suitable event occurs in the system.
1490 *
1491 * One such event is a "paste" instruction in the context of Fast Thread
1492 * Wakeup (aka Core-to-core wake up in the Virtual Accelerator Switchboard
1493 * (VAS) in POWER9.
1494 *
1495 * To get a unique TIDR per process we could simply reuse task_pid_nr() but
1496 * the problem is that task_pid_nr() is not yet available copy_thread() is
1497 * called. Fixing that would require changing more intrusive arch-neutral
1498 * code in code path in copy_process()?.
1499 *
1500 * Further, to assign unique TIDRs within each process, we need an atomic
1501 * field (or an IDR) in task_struct, which again intrudes into the arch-
1502 * neutral code. So try to assign globally unique TIDRs for now.
1503 *
1504 * NOTE: TIDR 0 indicates that the thread does not need a TIDR value.
1505 * For now, only threads that expect to be notified by the VAS
1506 * hardware need a TIDR value and we assign values > 0 for those.
1507 */
1508#define MAX_THREAD_CONTEXT ((1 << 16) - 1)
1509static int assign_thread_tidr(void)
1510{
1511 int index;
1512 int err;
1513
1514again:
1515 if (!ida_pre_get(&vas_thread_ida, GFP_KERNEL))
1516 return -ENOMEM;
1517
1518 spin_lock(&vas_thread_id_lock);
1519 err = ida_get_new_above(&vas_thread_ida, 1, &index);
1520 spin_unlock(&vas_thread_id_lock);
1521
1522 if (err == -EAGAIN)
1523 goto again;
1524 else if (err)
1525 return err;
1526
1527 if (index > MAX_THREAD_CONTEXT) {
1528 spin_lock(&vas_thread_id_lock);
1529 ida_remove(&vas_thread_ida, index);
1530 spin_unlock(&vas_thread_id_lock);
1531 return -ENOMEM;
1532 }
1533
1534 return index;
1535}
1536
1537static void free_thread_tidr(int id)
1538{
1539 spin_lock(&vas_thread_id_lock);
1540 ida_remove(&vas_thread_ida, id);
1541 spin_unlock(&vas_thread_id_lock);
1542}
1543
1544/*
1545 * Clear any TIDR value assigned to this thread.
1546 */
1547void clear_thread_tidr(struct task_struct *t)
1548{
1549 if (!t->thread.tidr)
1550 return;
1551
1552 if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1553 WARN_ON_ONCE(1);
1554 return;
1555 }
1556
1557 mtspr(SPRN_TIDR, 0);
1558 free_thread_tidr(t->thread.tidr);
1559 t->thread.tidr = 0;
1560}
1561
1562void arch_release_task_struct(struct task_struct *t)
1563{
1564 clear_thread_tidr(t);
1565}
1566
1567/*
1568 * Assign a unique TIDR (thread id) for task @t and set it in the thread
1569 * structure. For now, we only support setting TIDR for 'current' task.
1570 */
1571int set_thread_tidr(struct task_struct *t)
1572{
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301573 int rc;
1574
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001575 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1576 return -EINVAL;
1577
1578 if (t != current)
1579 return -EINVAL;
1580
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301581 if (t->thread.tidr)
1582 return 0;
1583
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301584 rc = assign_thread_tidr();
1585 if (rc < 0)
1586 return rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001587
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301588 t->thread.tidr = rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001589 mtspr(SPRN_TIDR, t->thread.tidr);
1590
1591 return 0;
1592}
1593
1594#endif /* CONFIG_PPC64 */
1595
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001596void
1597release_thread(struct task_struct *t)
1598{
1599}
1600
1601/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001602 * this gets called so that we can store coprocessor state into memory and
1603 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001604 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001605int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606{
Anton Blanchard579e6332015-10-29 11:44:09 +11001607 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001608 /*
1609 * Flush TM state out so we can copy it. __switch_to_tm() does this
1610 * flush but it removes the checkpointed state from the current CPU and
1611 * transitions the CPU out of TM mode. Hence we need to call
1612 * tm_recheckpoint_new_task() (on the same task) to restore the
1613 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001614 *
1615 * Can't pass dst because it isn't ready. Doesn't matter, passing
1616 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001617 */
Cyril Burdc310662016-09-23 16:18:24 +10001618 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001619
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001620 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001621
1622 clear_task_ebb(dst);
1623
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001624 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001625}
1626
Michael Ellermancec15482014-07-10 12:29:21 +10001627static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1628{
Michael Ellerman4e003742017-10-19 15:08:43 +11001629#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001630 unsigned long sp_vsid;
1631 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1632
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001633 if (radix_enabled())
1634 return;
1635
Michael Ellermancec15482014-07-10 12:29:21 +10001636 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1637 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1638 << SLB_VSID_SHIFT_1T;
1639 else
1640 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1641 << SLB_VSID_SHIFT;
1642 sp_vsid |= SLB_VSID_KERNEL | llp;
1643 p->thread.ksp_vsid = sp_vsid;
1644#endif
1645}
1646
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001647/*
1648 * Copy a thread..
1649 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001650
Alex Dowad6eca8932015-03-13 20:14:46 +02001651/*
1652 * Copy architecture-specific thread state
1653 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001654int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001655 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001656{
1657 struct pt_regs *childregs, *kregs;
1658 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001659 extern void ret_from_kernel_thread(void);
1660 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001661 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001662 struct thread_info *ti = task_thread_info(p);
1663
1664 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001665
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001666 /* Copy registers */
1667 sp -= sizeof(struct pt_regs);
1668 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001669 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001670 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001671 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001672 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001673 /* function */
1674 if (usp)
1675 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001676#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001677 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301678 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001679#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001680 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001681 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001682 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001683 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001684 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001685 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001686 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001687 CHECK_FULL_REGS(regs);
1688 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001689 if (usp)
1690 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001691 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001692 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001693 if (clone_flags & CLONE_SETTLS) {
1694#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001695 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001696 childregs->gpr[13] = childregs->gpr[6];
1697 else
1698#endif
1699 childregs->gpr[2] = childregs->gpr[6];
1700 }
Al Viro58254e12012-09-12 18:32:42 -04001701
1702 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001703 }
Cyril Burd272f662016-02-29 17:53:46 +11001704 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001705 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001706
1707 /*
1708 * The way this works is that at some point in the future
1709 * some task will call _switch to switch to the new task.
1710 * That will pop off the stack frame created below and start
1711 * the new task running at ret_from_fork. The new task will
1712 * do some house keeping and then return from the fork or clone
1713 * system call, using the stack frame created above.
1714 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001715 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001716 sp -= sizeof(struct pt_regs);
1717 kregs = (struct pt_regs *) sp;
1718 sp -= STACK_FRAME_OVERHEAD;
1719 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001720#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001721 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1722 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001723#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001724#ifdef CONFIG_HAVE_HW_BREAKPOINT
1725 p->thread.ptrace_bps[0] = NULL;
1726#endif
1727
Paul Mackerras18461962013-09-10 20:21:10 +10001728 p->thread.fp_save_area = NULL;
1729#ifdef CONFIG_ALTIVEC
1730 p->thread.vr_save_area = NULL;
1731#endif
1732
Michael Ellermancec15482014-07-10 12:29:21 +10001733 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001734
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001735#ifdef CONFIG_PPC64
1736 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001737 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001738 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001739 }
Haren Myneni92779242012-12-06 21:49:56 +00001740 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1741 p->thread.ppr = INIT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001742
1743 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001744#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001745 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001746 return 0;
1747}
1748
1749/*
1750 * Set up a thread for executing a new program
1751 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001752void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001753{
Michael Ellerman90eac722005-10-21 16:01:33 +10001754#ifdef CONFIG_PPC64
1755 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1756#endif
1757
Paul Mackerras06d67d52005-10-10 22:29:05 +10001758 /*
1759 * If we exec out of a kernel thread then thread.regs will not be
1760 * set. Do it now.
1761 */
1762 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001763 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1764 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001765 }
1766
Cyril Bur8e96a872016-06-17 14:58:34 +10001767#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1768 /*
1769 * Clear any transactional state, we're exec()ing. The cause is
1770 * not important as there will never be a recheckpoint so it's not
1771 * user visible.
1772 */
1773 if (MSR_TM_SUSPENDED(mfmsr()))
1774 tm_reclaim_current(0);
1775#endif
1776
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001777 memset(regs->gpr, 0, sizeof(regs->gpr));
1778 regs->ctr = 0;
1779 regs->link = 0;
1780 regs->xer = 0;
1781 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001782 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001783
Roland McGrath474f8192007-09-24 16:52:44 -07001784 /*
1785 * We have just cleared all the nonvolatile GPRs, so make
1786 * FULL_REGS(regs) return true. This is necessary to allow
1787 * ptrace to examine the thread immediately after exec.
1788 */
1789 regs->trap &= ~1UL;
1790
Paul Mackerras06d67d52005-10-10 22:29:05 +10001791#ifdef CONFIG_PPC32
1792 regs->mq = 0;
1793 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001794 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001795#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001796 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001797 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001798
Rusty Russell94af3ab2013-11-20 22:15:02 +11001799 if (is_elf2_task()) {
1800 /* Look ma, no function descriptors! */
1801 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001802
Rusty Russell94af3ab2013-11-20 22:15:02 +11001803 /*
1804 * Ulrich says:
1805 * The latest iteration of the ABI requires that when
1806 * calling a function (at its global entry point),
1807 * the caller must ensure r12 holds the entry point
1808 * address (so that the function can quickly
1809 * establish addressability).
1810 */
1811 regs->gpr[12] = start;
1812 /* Make sure that's restored on entry to userspace. */
1813 set_thread_flag(TIF_RESTOREALL);
1814 } else {
1815 unsigned long toc;
1816
1817 /* start is a relocated pointer to the function
1818 * descriptor for the elf _start routine. The first
1819 * entry in the function descriptor is the entry
1820 * address of _start and the second entry is the TOC
1821 * value we need to use.
1822 */
1823 __get_user(entry, (unsigned long __user *)start);
1824 __get_user(toc, (unsigned long __user *)start+1);
1825
1826 /* Check whether the e_entry function descriptor entries
1827 * need to be relocated before we can use them.
1828 */
1829 if (load_addr != 0) {
1830 entry += load_addr;
1831 toc += load_addr;
1832 }
1833 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001834 }
1835 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001836 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001837 } else {
1838 regs->nip = start;
1839 regs->gpr[2] = 0;
1840 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001841 }
1842#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001843#ifdef CONFIG_VSX
1844 current->thread.used_vsr = 0;
1845#endif
Breno Leitao11958922017-06-02 18:43:30 -03001846 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001847 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001848 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001849#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001850 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1851 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001852 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001853 current->thread.vrsave = 0;
1854 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001855 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001856#endif /* CONFIG_ALTIVEC */
1857#ifdef CONFIG_SPE
1858 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1859 current->thread.acc = 0;
1860 current->thread.spefscr = 0;
1861 current->thread.used_spe = 0;
1862#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001863#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001864 current->thread.tm_tfhar = 0;
1865 current->thread.tm_texasr = 0;
1866 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001867 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001868#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001869}
Anton Blancharde1802b02014-08-20 08:00:02 +10001870EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001871
1872#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1873 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1874
1875int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1876{
1877 struct pt_regs *regs = tsk->thread.regs;
1878
1879 /* This is a bit hairy. If we are an SPE enabled processor
1880 * (have embedded fp) we store the IEEE exception enable flags in
1881 * fpexc_mode. fpexc_mode is also used for setting FP exception
1882 * mode (asyn, precise, disabled) for 'Classic' FP. */
1883 if (val & PR_FP_EXC_SW_ENABLE) {
1884#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001885 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001886 /*
1887 * When the sticky exception bits are set
1888 * directly by userspace, it must call prctl
1889 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1890 * in the existing prctl settings) or
1891 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1892 * the bits being set). <fenv.h> functions
1893 * saving and restoring the whole
1894 * floating-point environment need to do so
1895 * anyway to restore the prctl settings from
1896 * the saved environment.
1897 */
1898 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001899 tsk->thread.fpexc_mode = val &
1900 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1901 return 0;
1902 } else {
1903 return -EINVAL;
1904 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001905#else
1906 return -EINVAL;
1907#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001908 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001909
1910 /* on a CONFIG_SPE this does not hurt us. The bits that
1911 * __pack_fe01 use do not overlap with bits used for
1912 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1913 * on CONFIG_SPE implementations are reserved so writing to
1914 * them does not change anything */
1915 if (val > PR_FP_EXC_PRECISE)
1916 return -EINVAL;
1917 tsk->thread.fpexc_mode = __pack_fe01(val);
1918 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1919 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1920 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001921 return 0;
1922}
1923
1924int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1925{
1926 unsigned int val;
1927
1928 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1929#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001930 if (cpu_has_feature(CPU_FTR_SPE)) {
1931 /*
1932 * When the sticky exception bits are set
1933 * directly by userspace, it must call prctl
1934 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1935 * in the existing prctl settings) or
1936 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1937 * the bits being set). <fenv.h> functions
1938 * saving and restoring the whole
1939 * floating-point environment need to do so
1940 * anyway to restore the prctl settings from
1941 * the saved environment.
1942 */
1943 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001944 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001945 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001946 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001947#else
1948 return -EINVAL;
1949#endif
1950 else
1951 val = __unpack_fe01(tsk->thread.fpexc_mode);
1952 return put_user(val, (unsigned int __user *) adr);
1953}
1954
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001955int set_endian(struct task_struct *tsk, unsigned int val)
1956{
1957 struct pt_regs *regs = tsk->thread.regs;
1958
1959 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1960 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1961 return -EINVAL;
1962
1963 if (regs == NULL)
1964 return -EINVAL;
1965
1966 if (val == PR_ENDIAN_BIG)
1967 regs->msr &= ~MSR_LE;
1968 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1969 regs->msr |= MSR_LE;
1970 else
1971 return -EINVAL;
1972
1973 return 0;
1974}
1975
1976int get_endian(struct task_struct *tsk, unsigned long adr)
1977{
1978 struct pt_regs *regs = tsk->thread.regs;
1979 unsigned int val;
1980
1981 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1982 !cpu_has_feature(CPU_FTR_REAL_LE))
1983 return -EINVAL;
1984
1985 if (regs == NULL)
1986 return -EINVAL;
1987
1988 if (regs->msr & MSR_LE) {
1989 if (cpu_has_feature(CPU_FTR_REAL_LE))
1990 val = PR_ENDIAN_LITTLE;
1991 else
1992 val = PR_ENDIAN_PPC_LITTLE;
1993 } else
1994 val = PR_ENDIAN_BIG;
1995
1996 return put_user(val, (unsigned int __user *)adr);
1997}
1998
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001999int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2000{
2001 tsk->thread.align_ctl = val;
2002 return 0;
2003}
2004
2005int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2006{
2007 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2008}
2009
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002010static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2011 unsigned long nbytes)
2012{
2013 unsigned long stack_page;
2014 unsigned long cpu = task_cpu(p);
2015
2016 /*
2017 * Avoid crashing if the stack has overflowed and corrupted
2018 * task_cpu(p), which is in the thread_info struct.
2019 */
2020 if (cpu < NR_CPUS && cpu_possible(cpu)) {
2021 stack_page = (unsigned long) hardirq_ctx[cpu];
2022 if (sp >= stack_page + sizeof(struct thread_struct)
2023 && sp <= stack_page + THREAD_SIZE - nbytes)
2024 return 1;
2025
2026 stack_page = (unsigned long) softirq_ctx[cpu];
2027 if (sp >= stack_page + sizeof(struct thread_struct)
2028 && sp <= stack_page + THREAD_SIZE - nbytes)
2029 return 1;
2030 }
2031 return 0;
2032}
2033
Anton Blanchard2f251942006-03-27 11:46:18 +11002034int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002035 unsigned long nbytes)
2036{
Al Viro0cec6fd2006-01-12 01:06:02 -08002037 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002038
2039 if (sp >= stack_page + sizeof(struct thread_struct)
2040 && sp <= stack_page + THREAD_SIZE - nbytes)
2041 return 1;
2042
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002043 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002044}
2045
Anton Blanchard2f251942006-03-27 11:46:18 +11002046EXPORT_SYMBOL(validate_sp);
2047
Paul Mackerras06d67d52005-10-10 22:29:05 +10002048unsigned long get_wchan(struct task_struct *p)
2049{
2050 unsigned long ip, sp;
2051 int count = 0;
2052
2053 if (!p || p == current || p->state == TASK_RUNNING)
2054 return 0;
2055
2056 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002057 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002058 return 0;
2059
2060 do {
2061 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302062 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2063 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002064 return 0;
2065 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002066 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002067 if (!in_sched_functions(ip))
2068 return ip;
2069 }
2070 } while (count++ < 16);
2071 return 0;
2072}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002073
Johannes Bergc4d04be2008-11-20 03:24:07 +00002074static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002075
2076void show_stack(struct task_struct *tsk, unsigned long *stack)
2077{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002078 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002079 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002080 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002081#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2082 int curr_frame = current->curr_ret_stack;
2083 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002084 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002085#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002086
2087 sp = (unsigned long) stack;
2088 if (tsk == NULL)
2089 tsk = current;
2090 if (sp == 0) {
2091 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002092 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002093 else
2094 sp = tsk->thread.ksp;
2095 }
2096
Paul Mackerras06d67d52005-10-10 22:29:05 +10002097 lr = 0;
2098 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002100 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002101 return;
2102
2103 stack = (unsigned long *) sp;
2104 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002105 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002106 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002107 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002108#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002109 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002110 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002111 (void *)current->ret_stack[curr_frame].ret);
2112 curr_frame--;
2113 }
2114#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002115 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002116 pr_cont(" (unreliable)");
2117 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002118 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002119 firstframe = 0;
2120
2121 /*
2122 * See if this is an exception frame.
2123 * We look for the "regshere" marker in the current frame.
2124 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002125 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2126 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002127 struct pt_regs *regs = (struct pt_regs *)
2128 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002129 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002130 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002131 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002132 firstframe = 1;
2133 }
2134
2135 sp = newsp;
2136 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002137}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002138
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002139#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002140/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002141void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002142{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002143 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002144
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002145 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2146 /*
2147 * Least significant bit (RUN) is the only writable bit of
2148 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2149 * earliest ISA where this is the case, but it's convenient.
2150 */
2151 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2152 } else {
2153 unsigned long ctrl;
2154
2155 /*
2156 * Some architectures (e.g., Cell) have writable fields other
2157 * than RUN, so do the read-modify-write.
2158 */
2159 ctrl = mfspr(SPRN_CTRLF);
2160 ctrl |= CTRL_RUNLATCH;
2161 mtspr(SPRN_CTRLT, ctrl);
2162 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002163
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002164 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002165}
2166
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002167/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002168void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002169{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002170 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002171
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002172 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002173
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002174 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2175 mtspr(SPRN_CTRLT, 0);
2176 } else {
2177 unsigned long ctrl;
2178
2179 ctrl = mfspr(SPRN_CTRLF);
2180 ctrl &= ~CTRL_RUNLATCH;
2181 mtspr(SPRN_CTRLT, ctrl);
2182 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002183}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002184#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002185
Anton Blanchardd8390882009-02-22 01:50:03 +00002186unsigned long arch_align_stack(unsigned long sp)
2187{
2188 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2189 sp -= get_random_int() & ~PAGE_MASK;
2190 return sp & ~0xf;
2191}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002192
2193static inline unsigned long brk_rnd(void)
2194{
2195 unsigned long rnd = 0;
2196
2197 /* 8MB for 32bit, 1GB for 64bit */
2198 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002199 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002200 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002201 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002202
2203 return rnd << PAGE_SHIFT;
2204}
2205
2206unsigned long arch_randomize_brk(struct mm_struct *mm)
2207{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002208 unsigned long base = mm->brk;
2209 unsigned long ret;
2210
Michael Ellerman4e003742017-10-19 15:08:43 +11002211#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002212 /*
2213 * If we are using 1TB segments and we are allowed to randomise
2214 * the heap, we can put it above 1TB so it is backed by a 1TB
2215 * segment. Otherwise the heap will be in the bottom 1TB
2216 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002217 * performance penalty. We don't need to worry about radix. For
2218 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002219 */
2220 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2221 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2222#endif
2223
2224 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002225
2226 if (ret < mm->brk)
2227 return mm->brk;
2228
2229 return ret;
2230}
Anton Blanchard501cb162009-02-22 01:50:07 +00002231