blob: 3aabed4a60a995ab04dc3f41c1d658481d5f73b8 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/prctl.h>
29#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040030#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/kallsyms.h>
32#include <linux/mqueue.h>
33#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100034#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080035#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010036#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000037#include <linux/personality.h>
38#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053039#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110040#include <linux/uaccess.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041
42#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#include <asm/io.h>
44#include <asm/processor.h>
45#include <asm/mmu.h>
46#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110047#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110048#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010049#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010050#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010051#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000052#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100054#ifdef CONFIG_PPC64
55#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100056#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110057#include <asm/code-patching.h>
Luis Machadod6a61bf2008-07-24 02:10:41 +100058#include <linux/kprobes.h>
59#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Michael Neuling8b3c34c2013-02-13 16:21:32 +000061/* Transactional Memory debug */
62#ifdef TM_DEBUG_SW
63#define TM_DEBUG(x...) printk(KERN_INFO x)
64#else
65#define TM_DEBUG(x...) do { } while(0)
66#endif
67
Paul Mackerras14cf11a2005-09-26 16:04:21 +100068extern unsigned long _get_SP(void);
69
70#ifndef CONFIG_SMP
71struct task_struct *last_task_used_math = NULL;
72struct task_struct *last_task_used_altivec = NULL;
Michael Neulingce48b212008-06-25 14:07:18 +100073struct task_struct *last_task_used_vsx = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074struct task_struct *last_task_used_spe = NULL;
75#endif
76
Paul Mackerrasd31626f2014-01-13 15:56:29 +110077#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
78void giveup_fpu_maybe_transactional(struct task_struct *tsk)
79{
80 /*
81 * If we are saving the current thread's registers, and the
82 * thread is in a transactional state, set the TIF_RESTORE_TM
83 * bit so that we know to restore the registers before
84 * returning to userspace.
85 */
86 if (tsk == current && tsk->thread.regs &&
87 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
88 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053089 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110090 set_thread_flag(TIF_RESTORE_TM);
91 }
92
93 giveup_fpu(tsk);
94}
95
96void giveup_altivec_maybe_transactional(struct task_struct *tsk)
97{
98 /*
99 * If we are saving the current thread's registers, and the
100 * thread is in a transactional state, set the TIF_RESTORE_TM
101 * bit so that we know to restore the registers before
102 * returning to userspace.
103 */
104 if (tsk == current && tsk->thread.regs &&
105 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
106 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530107 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100108 set_thread_flag(TIF_RESTORE_TM);
109 }
110
111 giveup_altivec(tsk);
112}
113
114#else
115#define giveup_fpu_maybe_transactional(tsk) giveup_fpu(tsk)
116#define giveup_altivec_maybe_transactional(tsk) giveup_altivec(tsk)
117#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
118
Kevin Hao037f0ee2013-07-14 17:02:05 +0800119#ifdef CONFIG_PPC_FPU
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120/*
121 * Make sure the floating-point register state in the
122 * the thread_struct is up to date for task tsk.
123 */
124void flush_fp_to_thread(struct task_struct *tsk)
125{
126 if (tsk->thread.regs) {
127 /*
128 * We need to disable preemption here because if we didn't,
129 * another process could get scheduled after the regs->msr
130 * test but before we have finished saving the FP registers
131 * to the thread_struct. That process could take over the
132 * FPU, and then when we get scheduled again we would store
133 * bogus values for the remaining FP registers.
134 */
135 preempt_disable();
136 if (tsk->thread.regs->msr & MSR_FP) {
137#ifdef CONFIG_SMP
138 /*
139 * This should only ever be called for current or
140 * for a stopped child process. Since we save away
141 * the FP register state on context switch on SMP,
142 * there is something wrong if a stopped child appears
143 * to still have its FP state in the CPU registers.
144 */
145 BUG_ON(tsk != current);
146#endif
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100147 giveup_fpu_maybe_transactional(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148 }
149 preempt_enable();
150 }
151}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000152EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100153#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000154
155void enable_kernel_fp(void)
156{
157 WARN_ON(preemptible());
158
159#ifdef CONFIG_SMP
160 if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100161 giveup_fpu_maybe_transactional(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000162 else
163 giveup_fpu(NULL); /* just enables FP for kernel */
164#else
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100165 giveup_fpu_maybe_transactional(last_task_used_math);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000166#endif /* CONFIG_SMP */
167}
168EXPORT_SYMBOL(enable_kernel_fp);
169
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000170#ifdef CONFIG_ALTIVEC
171void enable_kernel_altivec(void)
172{
173 WARN_ON(preemptible());
174
175#ifdef CONFIG_SMP
176 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100177 giveup_altivec_maybe_transactional(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178 else
Anton Blanchard35000872012-04-15 20:56:45 +0000179 giveup_altivec_notask();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000180#else
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100181 giveup_altivec_maybe_transactional(last_task_used_altivec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182#endif /* CONFIG_SMP */
183}
184EXPORT_SYMBOL(enable_kernel_altivec);
185
186/*
187 * Make sure the VMX/Altivec register state in the
188 * the thread_struct is up to date for task tsk.
189 */
190void flush_altivec_to_thread(struct task_struct *tsk)
191{
192 if (tsk->thread.regs) {
193 preempt_disable();
194 if (tsk->thread.regs->msr & MSR_VEC) {
195#ifdef CONFIG_SMP
196 BUG_ON(tsk != current);
197#endif
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100198 giveup_altivec_maybe_transactional(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199 }
200 preempt_enable();
201 }
202}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000203EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000204#endif /* CONFIG_ALTIVEC */
205
Michael Neulingce48b212008-06-25 14:07:18 +1000206#ifdef CONFIG_VSX
Michael Neulingce48b212008-06-25 14:07:18 +1000207void enable_kernel_vsx(void)
208{
209 WARN_ON(preemptible());
210
211#ifdef CONFIG_SMP
212 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX))
213 giveup_vsx(current);
214 else
215 giveup_vsx(NULL); /* just enable vsx for kernel - force */
216#else
217 giveup_vsx(last_task_used_vsx);
218#endif /* CONFIG_SMP */
219}
220EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000221
Michael Neuling7c292172008-07-11 16:29:12 +1000222void giveup_vsx(struct task_struct *tsk)
223{
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100224 giveup_fpu_maybe_transactional(tsk);
225 giveup_altivec_maybe_transactional(tsk);
Michael Neuling7c292172008-07-11 16:29:12 +1000226 __giveup_vsx(tsk);
227}
Anton Blancharde1802b02014-08-20 08:00:02 +1000228EXPORT_SYMBOL(giveup_vsx);
Michael Neuling7c292172008-07-11 16:29:12 +1000229
Michael Neulingce48b212008-06-25 14:07:18 +1000230void flush_vsx_to_thread(struct task_struct *tsk)
231{
232 if (tsk->thread.regs) {
233 preempt_disable();
234 if (tsk->thread.regs->msr & MSR_VSX) {
235#ifdef CONFIG_SMP
236 BUG_ON(tsk != current);
237#endif
238 giveup_vsx(tsk);
239 }
240 preempt_enable();
241 }
242}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000243EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Michael Neulingce48b212008-06-25 14:07:18 +1000244#endif /* CONFIG_VSX */
245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246#ifdef CONFIG_SPE
247
248void enable_kernel_spe(void)
249{
250 WARN_ON(preemptible());
251
252#ifdef CONFIG_SMP
253 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
254 giveup_spe(current);
255 else
256 giveup_spe(NULL); /* just enable SPE for kernel - force */
257#else
258 giveup_spe(last_task_used_spe);
259#endif /* __SMP __ */
260}
261EXPORT_SYMBOL(enable_kernel_spe);
262
263void flush_spe_to_thread(struct task_struct *tsk)
264{
265 if (tsk->thread.regs) {
266 preempt_disable();
267 if (tsk->thread.regs->msr & MSR_SPE) {
268#ifdef CONFIG_SMP
269 BUG_ON(tsk != current);
270#endif
yu liu685659e2011-06-14 18:34:25 -0500271 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500272 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273 }
274 preempt_enable();
275 }
276}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277#endif /* CONFIG_SPE */
278
Paul Mackerras5388fb12006-01-11 22:11:39 +1100279#ifndef CONFIG_SMP
Paul Mackerras48abec02005-11-30 13:20:54 +1100280/*
281 * If we are doing lazy switching of CPU state (FP, altivec or SPE),
282 * and the current task has some state, discard it.
283 */
Paul Mackerras5388fb12006-01-11 22:11:39 +1100284void discard_lazy_cpu_state(void)
Paul Mackerras48abec02005-11-30 13:20:54 +1100285{
Paul Mackerras48abec02005-11-30 13:20:54 +1100286 preempt_disable();
287 if (last_task_used_math == current)
288 last_task_used_math = NULL;
289#ifdef CONFIG_ALTIVEC
290 if (last_task_used_altivec == current)
291 last_task_used_altivec = NULL;
292#endif /* CONFIG_ALTIVEC */
Michael Neulingce48b212008-06-25 14:07:18 +1000293#ifdef CONFIG_VSX
294 if (last_task_used_vsx == current)
295 last_task_used_vsx = NULL;
296#endif /* CONFIG_VSX */
Paul Mackerras48abec02005-11-30 13:20:54 +1100297#ifdef CONFIG_SPE
298 if (last_task_used_spe == current)
299 last_task_used_spe = NULL;
300#endif
301 preempt_enable();
Paul Mackerras48abec02005-11-30 13:20:54 +1100302}
Paul Mackerras5388fb12006-01-11 22:11:39 +1100303#endif /* CONFIG_SMP */
Paul Mackerras48abec02005-11-30 13:20:54 +1100304
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000305#ifdef CONFIG_PPC_ADV_DEBUG_REGS
306void do_send_trap(struct pt_regs *regs, unsigned long address,
307 unsigned long error_code, int signal_code, int breakpt)
308{
309 siginfo_t info;
310
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000311 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000312 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
313 11, SIGSEGV) == NOTIFY_STOP)
314 return;
315
316 /* Deliver the signal to userspace */
317 info.si_signo = SIGTRAP;
318 info.si_errno = breakpt; /* breakpoint or watchpoint id */
319 info.si_code = signal_code;
320 info.si_addr = (void __user *)address;
321 force_sig_info(SIGTRAP, &info, current);
322}
323#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000324void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000325 unsigned long error_code)
326{
327 siginfo_t info;
328
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000329 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000330 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
331 11, SIGSEGV) == NOTIFY_STOP)
332 return;
333
Michael Neuling9422de32012-12-20 14:06:44 +0000334 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000335 return;
336
Michael Neuling9422de32012-12-20 14:06:44 +0000337 /* Clear the breakpoint */
338 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000339
340 /* Deliver the signal to userspace */
341 info.si_signo = SIGTRAP;
342 info.si_errno = 0;
343 info.si_code = TRAP_HWBKPT;
344 info.si_addr = (void __user *)address;
345 force_sig_info(SIGTRAP, &info, current);
346}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000347#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000348
Michael Neuling9422de32012-12-20 14:06:44 +0000349static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100350
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000351#ifdef CONFIG_PPC_ADV_DEBUG_REGS
352/*
353 * Set the debug registers back to their default "safe" values.
354 */
355static void set_debug_reg_defaults(struct thread_struct *thread)
356{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530357 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000358#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530359 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000360#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530361 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000362#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530363 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000364#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530365 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000366#ifdef CONFIG_BOOKE
367 /*
368 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
369 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530370 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000371 DBCR1_IAC3US | DBCR1_IAC4US;
372 /*
373 * Force Data Address Compare User/Supervisor bits to be User-only
374 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
375 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530376 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000377#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530378 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000379#endif
380}
381
Scott Woodf5f97212013-11-22 15:52:29 -0600382static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000383{
Scott Wood6cecf762013-05-13 14:14:53 +0000384 /*
385 * We could have inherited MSR_DE from userspace, since
386 * it doesn't get cleared on exception entry. Make sure
387 * MSR_DE is clear before we enable any debug events.
388 */
389 mtmsr(mfmsr() & ~MSR_DE);
390
Scott Woodf5f97212013-11-22 15:52:29 -0600391 mtspr(SPRN_IAC1, debug->iac1);
392 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000393#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600394 mtspr(SPRN_IAC3, debug->iac3);
395 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000396#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600397 mtspr(SPRN_DAC1, debug->dac1);
398 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000399#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600400 mtspr(SPRN_DVC1, debug->dvc1);
401 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000402#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600403 mtspr(SPRN_DBCR0, debug->dbcr0);
404 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000405#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600406 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000407#endif
408}
409/*
410 * Unless neither the old or new thread are making use of the
411 * debug registers, set the debug registers from the values
412 * stored in the new thread.
413 */
Scott Woodf5f97212013-11-22 15:52:29 -0600414void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000415{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530416 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600417 || (new_debug->dbcr0 & DBCR0_IDM))
418 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000419}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530420EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000421#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000422#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000423static void set_debug_reg_defaults(struct thread_struct *thread)
424{
Michael Neuling9422de32012-12-20 14:06:44 +0000425 thread->hw_brk.address = 0;
426 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000427 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000428}
K.Prasade0780b72011-02-10 04:44:35 +0000429#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000430#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
431
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000432#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000433static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
434{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000435 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000436#ifdef CONFIG_PPC_47x
437 isync();
438#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000439 return 0;
440}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000441#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000442static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
443{
Michael Ellermancab0af92005-11-03 15:30:49 +1100444 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000445 if (cpu_has_feature(CPU_FTR_DABRX))
446 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100447 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000448}
Michael Neuling9422de32012-12-20 14:06:44 +0000449#else
450static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
451{
452 return -EINVAL;
453}
454#endif
455
456static inline int set_dabr(struct arch_hw_breakpoint *brk)
457{
458 unsigned long dabr, dabrx;
459
460 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
461 dabrx = ((brk->type >> 3) & 0x7);
462
463 if (ppc_md.set_dabr)
464 return ppc_md.set_dabr(dabr, dabrx);
465
466 return __set_dabr(dabr, dabrx);
467}
468
Michael Neulingbf99de32012-12-20 14:06:45 +0000469static inline int set_dawr(struct arch_hw_breakpoint *brk)
470{
Michael Neuling05d694e2013-01-24 15:02:58 +0000471 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000472
473 dawr = brk->address;
474
475 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
476 << (63 - 58); //* read/write bits */
477 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
478 << (63 - 59); //* translate */
479 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
480 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000481 /* dawr length is stored in field MDR bits 48:53. Matches range in
482 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
483 0b111111=64DW.
484 brk->len is in bytes.
485 This aligns up to double word size, shifts and does the bias.
486 */
487 mrd = ((brk->len + 7) >> 3) - 1;
488 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000489
490 if (ppc_md.set_dawr)
491 return ppc_md.set_dawr(dawr, dawrx);
492 mtspr(SPRN_DAWR, dawr);
493 mtspr(SPRN_DAWRX, dawrx);
494 return 0;
495}
496
Paul Gortmaker21f58502014-04-29 15:25:17 -0400497void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000498{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500499 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000500
Michael Neulingbf99de32012-12-20 14:06:45 +0000501 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400502 set_dawr(brk);
503 else
504 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000505}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000506
Paul Gortmaker21f58502014-04-29 15:25:17 -0400507void set_breakpoint(struct arch_hw_breakpoint *brk)
508{
509 preempt_disable();
510 __set_breakpoint(brk);
511 preempt_enable();
512}
513
Paul Mackerras06d67d52005-10-10 22:29:05 +1000514#ifdef CONFIG_PPC64
515DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000516#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000517
Michael Neuling9422de32012-12-20 14:06:44 +0000518static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
519 struct arch_hw_breakpoint *b)
520{
521 if (a->address != b->address)
522 return false;
523 if (a->type != b->type)
524 return false;
525 if (a->len != b->len)
526 return false;
527 return true;
528}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100529
Michael Neulingfb096922013-02-13 16:21:37 +0000530#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100531static void tm_reclaim_thread(struct thread_struct *thr,
532 struct thread_info *ti, uint8_t cause)
533{
534 unsigned long msr_diff = 0;
535
536 /*
537 * If FP/VSX registers have been already saved to the
538 * thread_struct, move them to the transact_fp array.
539 * We clear the TIF_RESTORE_TM bit since after the reclaim
540 * the thread will no longer be transactional.
541 */
542 if (test_ti_thread_flag(ti, TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530543 msr_diff = thr->ckpt_regs.msr & ~thr->regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100544 if (msr_diff & MSR_FP)
545 memcpy(&thr->transact_fp, &thr->fp_state,
546 sizeof(struct thread_fp_state));
547 if (msr_diff & MSR_VEC)
548 memcpy(&thr->transact_vr, &thr->vr_state,
549 sizeof(struct thread_vr_state));
550 clear_ti_thread_flag(ti, TIF_RESTORE_TM);
551 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX | MSR_FE0 | MSR_FE1;
552 }
553
554 tm_reclaim(thr, thr->regs->msr, cause);
555
556 /* Having done the reclaim, we now have the checkpointed
557 * FP/VSX values in the registers. These might be valid
558 * even if we have previously called enable_kernel_fp() or
559 * flush_fp_to_thread(), so update thr->regs->msr to
560 * indicate their current validity.
561 */
562 thr->regs->msr |= msr_diff;
563}
564
565void tm_reclaim_current(uint8_t cause)
566{
567 tm_enable();
568 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
569}
570
Michael Neulingfb096922013-02-13 16:21:37 +0000571static inline void tm_reclaim_task(struct task_struct *tsk)
572{
573 /* We have to work out if we're switching from/to a task that's in the
574 * middle of a transaction.
575 *
576 * In switching we need to maintain a 2nd register state as
577 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
578 * checkpointed (tbegin) state in ckpt_regs and saves the transactional
579 * (current) FPRs into oldtask->thread.transact_fpr[].
580 *
581 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
582 */
583 struct thread_struct *thr = &tsk->thread;
584
585 if (!thr->regs)
586 return;
587
588 if (!MSR_TM_ACTIVE(thr->regs->msr))
589 goto out_and_saveregs;
590
591 /* Stash the original thread MSR, as giveup_fpu et al will
592 * modify it. We hold onto it to see whether the task used
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100593 * FP & vector regs. If the TIF_RESTORE_TM flag is set,
Anshuman Khandual829023d2015-07-06 16:24:10 +0530594 * ckpt_regs.msr is already set.
Michael Neulingfb096922013-02-13 16:21:37 +0000595 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100596 if (!test_ti_thread_flag(task_thread_info(tsk), TIF_RESTORE_TM))
Anshuman Khandual829023d2015-07-06 16:24:10 +0530597 thr->ckpt_regs.msr = thr->regs->msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000598
599 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
600 "ccr=%lx, msr=%lx, trap=%lx)\n",
601 tsk->pid, thr->regs->nip,
602 thr->regs->ccr, thr->regs->msr,
603 thr->regs->trap);
604
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100605 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000606
607 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
608 tsk->pid);
609
610out_and_saveregs:
611 /* Always save the regs here, even if a transaction's not active.
612 * This context-switches a thread's TM info SPRs. We do it here to
613 * be consistent with the restore path (in recheckpoint) which
614 * cannot happen later in _switch().
615 */
616 tm_save_sprs(thr);
617}
618
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100619extern void __tm_recheckpoint(struct thread_struct *thread,
620 unsigned long orig_msr);
621
622void tm_recheckpoint(struct thread_struct *thread,
623 unsigned long orig_msr)
624{
625 unsigned long flags;
626
627 /* We really can't be interrupted here as the TEXASR registers can't
628 * change and later in the trecheckpoint code, we have a userspace R1.
629 * So let's hard disable over this region.
630 */
631 local_irq_save(flags);
632 hard_irq_disable();
633
634 /* The TM SPRs are restored here, so that TEXASR.FS can be set
635 * before the trecheckpoint and no explosion occurs.
636 */
637 tm_restore_sprs(thread);
638
639 __tm_recheckpoint(thread, orig_msr);
640
641 local_irq_restore(flags);
642}
643
Michael Neulingbc2a9402013-02-13 16:21:40 +0000644static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000645{
646 unsigned long msr;
647
648 if (!cpu_has_feature(CPU_FTR_TM))
649 return;
650
651 /* Recheckpoint the registers of the thread we're about to switch to.
652 *
653 * If the task was using FP, we non-lazily reload both the original and
654 * the speculative FP register states. This is because the kernel
655 * doesn't see if/when a TM rollback occurs, so if we take an FP
656 * unavoidable later, we are unable to determine which set of FP regs
657 * need to be restored.
658 */
659 if (!new->thread.regs)
660 return;
661
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100662 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
663 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000664 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100665 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530666 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000667 /* Recheckpoint to restore original checkpointed register state. */
668 TM_DEBUG("*** tm_recheckpoint of pid %d "
669 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
670 new->pid, new->thread.regs->msr, msr);
671
672 /* This loads the checkpointed FP/VEC state, if used */
673 tm_recheckpoint(&new->thread, msr);
674
675 /* This loads the speculative FP/VEC state, if used */
676 if (msr & MSR_FP) {
677 do_load_up_transact_fpu(&new->thread);
678 new->thread.regs->msr |=
679 (MSR_FP | new->thread.fpexc_mode);
680 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000681#ifdef CONFIG_ALTIVEC
Michael Neulingfb096922013-02-13 16:21:37 +0000682 if (msr & MSR_VEC) {
683 do_load_up_transact_altivec(&new->thread);
684 new->thread.regs->msr |= MSR_VEC;
685 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000686#endif
Michael Neulingfb096922013-02-13 16:21:37 +0000687 /* We may as well turn on VSX too since all the state is restored now */
688 if (msr & MSR_VSX)
689 new->thread.regs->msr |= MSR_VSX;
690
691 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
692 "(kernel msr 0x%lx)\n",
693 new->pid, mfmsr());
694}
695
696static inline void __switch_to_tm(struct task_struct *prev)
697{
698 if (cpu_has_feature(CPU_FTR_TM)) {
699 tm_enable();
700 tm_reclaim_task(prev);
701 }
702}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100703
704/*
705 * This is called if we are on the way out to userspace and the
706 * TIF_RESTORE_TM flag is set. It checks if we need to reload
707 * FP and/or vector state and does so if necessary.
708 * If userspace is inside a transaction (whether active or
709 * suspended) and FP/VMX/VSX instructions have ever been enabled
710 * inside that transaction, then we have to keep them enabled
711 * and keep the FP/VMX/VSX state loaded while ever the transaction
712 * continues. The reason is that if we didn't, and subsequently
713 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
714 * we don't know whether it's the same transaction, and thus we
715 * don't know which of the checkpointed state and the transactional
716 * state to use.
717 */
718void restore_tm_state(struct pt_regs *regs)
719{
720 unsigned long msr_diff;
721
722 clear_thread_flag(TIF_RESTORE_TM);
723 if (!MSR_TM_ACTIVE(regs->msr))
724 return;
725
Anshuman Khandual829023d2015-07-06 16:24:10 +0530726 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100727 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
728 if (msr_diff & MSR_FP) {
729 fp_enable();
730 load_fp_state(&current->thread.fp_state);
731 regs->msr |= current->thread.fpexc_mode;
732 }
733 if (msr_diff & MSR_VEC) {
734 vec_enable();
735 load_vr_state(&current->thread.vr_state);
736 }
737 regs->msr |= msr_diff;
738}
739
Michael Neulingfb096922013-02-13 16:21:37 +0000740#else
741#define tm_recheckpoint_new_task(new)
742#define __switch_to_tm(prev)
743#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +0000744
Anton Blanchard152d5232015-10-29 11:43:55 +1100745static inline void save_sprs(struct thread_struct *t)
746{
747#ifdef CONFIG_ALTIVEC
748 if (cpu_has_feature(cpu_has_feature(CPU_FTR_ALTIVEC)))
749 t->vrsave = mfspr(SPRN_VRSAVE);
750#endif
751#ifdef CONFIG_PPC_BOOK3S_64
752 if (cpu_has_feature(CPU_FTR_DSCR))
753 t->dscr = mfspr(SPRN_DSCR);
754
755 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
756 t->bescr = mfspr(SPRN_BESCR);
757 t->ebbhr = mfspr(SPRN_EBBHR);
758 t->ebbrr = mfspr(SPRN_EBBRR);
759
760 t->fscr = mfspr(SPRN_FSCR);
761
762 /*
763 * Note that the TAR is not available for use in the kernel.
764 * (To provide this, the TAR should be backed up/restored on
765 * exception entry/exit instead, and be in pt_regs. FIXME,
766 * this should be in pt_regs anyway (for debug).)
767 */
768 t->tar = mfspr(SPRN_TAR);
769 }
770#endif
771}
772
773static inline void restore_sprs(struct thread_struct *old_thread,
774 struct thread_struct *new_thread)
775{
776#ifdef CONFIG_ALTIVEC
777 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
778 old_thread->vrsave != new_thread->vrsave)
779 mtspr(SPRN_VRSAVE, new_thread->vrsave);
780#endif
781#ifdef CONFIG_PPC_BOOK3S_64
782 if (cpu_has_feature(CPU_FTR_DSCR)) {
783 u64 dscr = get_paca()->dscr_default;
784 u64 fscr = old_thread->fscr & ~FSCR_DSCR;
785
786 if (new_thread->dscr_inherit) {
787 dscr = new_thread->dscr;
788 fscr |= FSCR_DSCR;
789 }
790
791 if (old_thread->dscr != dscr)
792 mtspr(SPRN_DSCR, dscr);
793
794 if (old_thread->fscr != fscr)
795 mtspr(SPRN_FSCR, fscr);
796 }
797
798 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
799 if (old_thread->bescr != new_thread->bescr)
800 mtspr(SPRN_BESCR, new_thread->bescr);
801 if (old_thread->ebbhr != new_thread->ebbhr)
802 mtspr(SPRN_EBBHR, new_thread->ebbhr);
803 if (old_thread->ebbrr != new_thread->ebbrr)
804 mtspr(SPRN_EBBRR, new_thread->ebbrr);
805
806 if (old_thread->tar != new_thread->tar)
807 mtspr(SPRN_TAR, new_thread->tar);
808 }
809#endif
810}
811
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000812struct task_struct *__switch_to(struct task_struct *prev,
813 struct task_struct *new)
814{
815 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700817#ifdef CONFIG_PPC_BOOK3S_64
818 struct ppc64_tlb_batch *batch;
819#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000820
Anton Blanchard152d5232015-10-29 11:43:55 +1100821 new_thread = &new->thread;
822 old_thread = &current->thread;
823
Michael Neuling7ba5fef2013-10-02 17:15:14 +1000824 WARN_ON(!irqs_disabled());
825
Anton Blanchard152d5232015-10-29 11:43:55 +1100826 /*
827 * We need to save SPRs before treclaim/trecheckpoint as these will
828 * change a number of them.
Michael Neulingc2d52642013-08-09 17:29:30 +1000829 */
Anton Blanchard152d5232015-10-29 11:43:55 +1100830 save_sprs(&prev->thread);
Michael Neulingc2d52642013-08-09 17:29:30 +1000831
Michael Neulingbc2a9402013-02-13 16:21:40 +0000832 __switch_to_tm(prev);
833
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000834#ifdef CONFIG_SMP
835 /* avoid complexity of lazy save/restore of fpu
836 * by just saving it every time we switch out if
837 * this task used the fpu during the last quantum.
838 *
839 * If it tries to use the fpu again, it'll trap and
840 * reload its fp regs. So we don't have to do a restore
841 * every switch, just a save.
842 * -- Cort
843 */
844 if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
845 giveup_fpu(prev);
846#ifdef CONFIG_ALTIVEC
847 /*
848 * If the previous thread used altivec in the last quantum
849 * (thus changing altivec regs) then save them.
850 * We used to check the VRSAVE register but not all apps
851 * set it, so we don't rely on it now (and in fact we need
852 * to save & restore VSCR even if VRSAVE == 0). -- paulus
853 *
854 * On SMP we always save/restore altivec regs just to avoid the
855 * complexity of changing processors.
856 * -- Cort
857 */
858 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
859 giveup_altivec(prev);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000860#endif /* CONFIG_ALTIVEC */
Michael Neulingce48b212008-06-25 14:07:18 +1000861#ifdef CONFIG_VSX
862 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
Michael Neuling7c292172008-07-11 16:29:12 +1000863 /* VMX and FPU registers are already save here */
864 __giveup_vsx(prev);
Michael Neulingce48b212008-06-25 14:07:18 +1000865#endif /* CONFIG_VSX */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000866#ifdef CONFIG_SPE
867 /*
868 * If the previous thread used spe in the last quantum
869 * (thus changing spe regs) then save them.
870 *
871 * On SMP we always save/restore spe regs just to avoid the
872 * complexity of changing processors.
873 */
874 if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
875 giveup_spe(prev);
Paul Mackerrasc0c0d992005-10-01 13:49:08 +1000876#endif /* CONFIG_SPE */
877
878#else /* CONFIG_SMP */
879#ifdef CONFIG_ALTIVEC
880 /* Avoid the trap. On smp this this never happens since
881 * we don't set last_task_used_altivec -- Cort
882 */
883 if (new->thread.regs && last_task_used_altivec == new)
884 new->thread.regs->msr |= MSR_VEC;
885#endif /* CONFIG_ALTIVEC */
Michael Neulingce48b212008-06-25 14:07:18 +1000886#ifdef CONFIG_VSX
887 if (new->thread.regs && last_task_used_vsx == new)
888 new->thread.regs->msr |= MSR_VSX;
889#endif /* CONFIG_VSX */
Paul Mackerrasc0c0d992005-10-01 13:49:08 +1000890#ifdef CONFIG_SPE
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000891 /* Avoid the trap. On smp this this never happens since
892 * we don't set last_task_used_spe
893 */
894 if (new->thread.regs && last_task_used_spe == new)
895 new->thread.regs->msr |= MSR_SPE;
896#endif /* CONFIG_SPE */
Paul Mackerrasc0c0d992005-10-01 13:49:08 +1000897
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000898#endif /* CONFIG_SMP */
899
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000900#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Scott Woodf5f97212013-11-22 15:52:29 -0600901 switch_booke_debug_regs(&new->thread.debug);
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000902#else
K.Prasad5aae8a52010-06-15 11:35:19 +0530903/*
904 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
905 * schedule DABR
906 */
907#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christoph Lameter69111ba2014-10-21 15:23:25 -0500908 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
Paul Gortmaker21f58502014-04-29 15:25:17 -0400909 __set_breakpoint(&new->thread.hw_brk);
K.Prasad5aae8a52010-06-15 11:35:19 +0530910#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000911#endif
912
Paul Mackerras06d67d52005-10-10 22:29:05 +1000913#ifdef CONFIG_PPC64
914 /*
915 * Collect processor utilization data per process
916 */
917 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -0500918 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000919 long unsigned start_tb, current_tb;
920 start_tb = old_thread->start_tb;
921 cu->current_tb = current_tb = mfspr(SPRN_PURR);
922 old_thread->accum_tb += (current_tb - start_tb);
923 new_thread->start_tb = current_tb;
924 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700925#endif /* CONFIG_PPC64 */
926
927#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -0500928 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700929 if (batch->active) {
930 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
931 if (batch->index)
932 __flush_tlb_pending(batch);
933 batch->active = 0;
934 }
935#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +1000936
Anton Blanchard44387e92008-03-17 15:27:09 +1100937 /*
938 * We can't take a PMU exception inside _switch() since there is a
939 * window where the kernel stack SLB and the kernel stack are out
940 * of sync. Hard disable here.
941 */
942 hard_irq_disable();
Michael Neulingbc2a9402013-02-13 16:21:40 +0000943
944 tm_recheckpoint_new_task(new);
945
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000946 last = _switch(old_thread, new_thread);
947
Anton Blanchard152d5232015-10-29 11:43:55 +1100948 /* Need to recalculate these after calling _switch() */
949 old_thread = &last->thread;
950 new_thread = &current->thread;
951
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700952#ifdef CONFIG_PPC_BOOK3S_64
953 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
954 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -0500955 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700956 batch->active = 1;
957 }
958#endif /* CONFIG_PPC_BOOK3S_64 */
959
Anton Blanchard152d5232015-10-29 11:43:55 +1100960 restore_sprs(old_thread, new_thread);
961
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000962 return last;
963}
964
Paul Mackerras06d67d52005-10-10 22:29:05 +1000965static int instructions_to_print = 16;
966
Paul Mackerras06d67d52005-10-10 22:29:05 +1000967static void show_instructions(struct pt_regs *regs)
968{
969 int i;
970 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
971 sizeof(int));
972
973 printk("Instruction dump:");
974
975 for (i = 0; i < instructions_to_print; i++) {
976 int instr;
977
978 if (!(i % 8))
979 printk("\n");
980
Scott Wood0de2d822007-09-28 04:38:55 +1000981#if !defined(CONFIG_BOOKE)
982 /* If executing with the IMMU off, adjust pc rather
983 * than print XXXXXXXX.
984 */
985 if (!(regs->msr & MSR_IR))
986 pc = (unsigned long)phys_to_virt(pc);
987#endif
988
Anton Blanchard00ae36d2006-10-13 12:17:16 +1000989 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +1100990 probe_kernel_address((unsigned int __user *)pc, instr)) {
Ira Snyder40c8cef2012-01-06 12:34:07 +0000991 printk(KERN_CONT "XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +1000992 } else {
993 if (regs->nip == pc)
Ira Snyder40c8cef2012-01-06 12:34:07 +0000994 printk(KERN_CONT "<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000995 else
Ira Snyder40c8cef2012-01-06 12:34:07 +0000996 printk(KERN_CONT "%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000997 }
998
999 pc += sizeof(int);
1000 }
1001
1002 printk("\n");
1003}
1004
1005static struct regbit {
1006 unsigned long bit;
1007 const char *name;
1008} msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001009#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1010 {MSR_SF, "SF"},
1011 {MSR_HV, "HV"},
1012#endif
1013 {MSR_VEC, "VEC"},
1014 {MSR_VSX, "VSX"},
1015#ifdef CONFIG_BOOKE
1016 {MSR_CE, "CE"},
1017#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001018 {MSR_EE, "EE"},
1019 {MSR_PR, "PR"},
1020 {MSR_FP, "FP"},
1021 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001022#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001023 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001024#else
1025 {MSR_SE, "SE"},
1026 {MSR_BE, "BE"},
1027#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001028 {MSR_IR, "IR"},
1029 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001030 {MSR_PMM, "PMM"},
1031#ifndef CONFIG_BOOKE
1032 {MSR_RI, "RI"},
1033 {MSR_LE, "LE"},
1034#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001035 {0, NULL}
1036};
1037
1038static void printbits(unsigned long val, struct regbit *bits)
1039{
1040 const char *sep = "";
1041
1042 printk("<");
1043 for (; bits->bit; ++bits)
1044 if (val & bits->bit) {
1045 printk("%s%s", sep, bits->name);
1046 sep = ",";
1047 }
1048 printk(">");
1049}
1050
1051#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001052#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001053#define REGS_PER_LINE 4
1054#define LAST_VOLATILE 13
1055#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001056#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001057#define REGS_PER_LINE 8
1058#define LAST_VOLATILE 12
1059#endif
1060
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001061void show_regs(struct pt_regs * regs)
1062{
1063 int i, trap;
1064
Tejun Heoa43cb952013-04-30 15:27:17 -07001065 show_regs_print_info(KERN_DEFAULT);
1066
Paul Mackerras06d67d52005-10-10 22:29:05 +10001067 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1068 regs->nip, regs->link, regs->ctr);
1069 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001070 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001071 printk("MSR: "REG" ", regs->msr);
1072 printbits(regs->msr, msr_bits);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001073 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001074 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001075 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001076 printk("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001077 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001078#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001079 printk("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001080#else
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001081 printk("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1082#endif
1083#ifdef CONFIG_PPC64
1084 printk("SOFTE: %ld ", regs->softe);
1085#endif
1086#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001087 if (MSR_TM_ACTIVE(regs->msr))
1088 printk("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001089#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001090
1091 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001092 if ((i % REGS_PER_LINE) == 0)
Kumar Galaa2367192009-06-18 22:29:55 +00001093 printk("\nGPR%02d: ", i);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001094 printk(REG " ", regs->gpr[i]);
1095 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001096 break;
1097 }
1098 printk("\n");
1099#ifdef CONFIG_KALLSYMS
1100 /*
1101 * Lookup NIP late so we have the best change of getting the
1102 * above info out without failing
1103 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001104 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1105 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001106#endif
1107 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001108 if (!user_mode(regs))
1109 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001110}
1111
1112void exit_thread(void)
1113{
Paul Mackerras48abec02005-11-30 13:20:54 +11001114 discard_lazy_cpu_state();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115}
1116
1117void flush_thread(void)
1118{
Paul Mackerras48abec02005-11-30 13:20:54 +11001119 discard_lazy_cpu_state();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001120
K.Prasade0780b72011-02-10 04:44:35 +00001121#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301122 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001123#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001124 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001125#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001126}
1127
1128void
1129release_thread(struct task_struct *t)
1130{
1131}
1132
1133/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001134 * this gets called so that we can store coprocessor state into memory and
1135 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001136 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001137int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001138{
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001139 flush_fp_to_thread(src);
1140 flush_altivec_to_thread(src);
1141 flush_vsx_to_thread(src);
1142 flush_spe_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001143 /*
1144 * Flush TM state out so we can copy it. __switch_to_tm() does this
1145 * flush but it removes the checkpointed state from the current CPU and
1146 * transitions the CPU out of TM mode. Hence we need to call
1147 * tm_recheckpoint_new_task() (on the same task) to restore the
1148 * checkpointed state back and the TM mode.
1149 */
1150 __switch_to_tm(src);
1151 tm_recheckpoint_new_task(src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001152
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001153 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001154
1155 clear_task_ebb(dst);
1156
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001157 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001158}
1159
Michael Ellermancec15482014-07-10 12:29:21 +10001160static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1161{
1162#ifdef CONFIG_PPC_STD_MMU_64
1163 unsigned long sp_vsid;
1164 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1165
1166 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1167 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1168 << SLB_VSID_SHIFT_1T;
1169 else
1170 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1171 << SLB_VSID_SHIFT;
1172 sp_vsid |= SLB_VSID_KERNEL | llp;
1173 p->thread.ksp_vsid = sp_vsid;
1174#endif
1175}
1176
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001177/*
1178 * Copy a thread..
1179 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001180
Alex Dowad6eca8932015-03-13 20:14:46 +02001181/*
1182 * Copy architecture-specific thread state
1183 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001184int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001185 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001186{
1187 struct pt_regs *childregs, *kregs;
1188 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001189 extern void ret_from_kernel_thread(void);
1190 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001191 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001192
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001193 /* Copy registers */
1194 sp -= sizeof(struct pt_regs);
1195 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001196 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001197 /* kernel thread */
Al Viro138d1ce2012-10-11 08:41:43 -04001198 struct thread_info *ti = (void *)task_stack_page(p);
Al Viro58254e12012-09-12 18:32:42 -04001199 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001200 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001201 /* function */
1202 if (usp)
1203 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001204#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001205 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001206 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001207#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001208 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001209 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001210 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001211 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001212 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001213 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001214 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001215 CHECK_FULL_REGS(regs);
1216 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001217 if (usp)
1218 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001219 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001220 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001221 if (clone_flags & CLONE_SETTLS) {
1222#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001223 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001224 childregs->gpr[13] = childregs->gpr[6];
1225 else
1226#endif
1227 childregs->gpr[2] = childregs->gpr[6];
1228 }
Al Viro58254e12012-09-12 18:32:42 -04001229
1230 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001231 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001232 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001233
1234 /*
1235 * The way this works is that at some point in the future
1236 * some task will call _switch to switch to the new task.
1237 * That will pop off the stack frame created below and start
1238 * the new task running at ret_from_fork. The new task will
1239 * do some house keeping and then return from the fork or clone
1240 * system call, using the stack frame created above.
1241 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001242 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001243 sp -= sizeof(struct pt_regs);
1244 kregs = (struct pt_regs *) sp;
1245 sp -= STACK_FRAME_OVERHEAD;
1246 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001247#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001248 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1249 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001250#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001251#ifdef CONFIG_HAVE_HW_BREAKPOINT
1252 p->thread.ptrace_bps[0] = NULL;
1253#endif
1254
Paul Mackerras18461962013-09-10 20:21:10 +10001255 p->thread.fp_save_area = NULL;
1256#ifdef CONFIG_ALTIVEC
1257 p->thread.vr_save_area = NULL;
1258#endif
1259
Michael Ellermancec15482014-07-10 12:29:21 +10001260 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001261
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001262#ifdef CONFIG_PPC64
1263 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001264 p->thread.dscr_inherit = current->thread.dscr_inherit;
1265 p->thread.dscr = current->thread.dscr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001266 }
Haren Myneni92779242012-12-06 21:49:56 +00001267 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1268 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001269#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001270 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001271 return 0;
1272}
1273
1274/*
1275 * Set up a thread for executing a new program
1276 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001277void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001278{
Michael Ellerman90eac722005-10-21 16:01:33 +10001279#ifdef CONFIG_PPC64
1280 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1281#endif
1282
Paul Mackerras06d67d52005-10-10 22:29:05 +10001283 /*
1284 * If we exec out of a kernel thread then thread.regs will not be
1285 * set. Do it now.
1286 */
1287 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001288 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1289 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001290 }
1291
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001292 memset(regs->gpr, 0, sizeof(regs->gpr));
1293 regs->ctr = 0;
1294 regs->link = 0;
1295 regs->xer = 0;
1296 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001297 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001298
Roland McGrath474f8192007-09-24 16:52:44 -07001299 /*
1300 * We have just cleared all the nonvolatile GPRs, so make
1301 * FULL_REGS(regs) return true. This is necessary to allow
1302 * ptrace to examine the thread immediately after exec.
1303 */
1304 regs->trap &= ~1UL;
1305
Paul Mackerras06d67d52005-10-10 22:29:05 +10001306#ifdef CONFIG_PPC32
1307 regs->mq = 0;
1308 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001310#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001311 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001312 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001313
Rusty Russell94af3ab2013-11-20 22:15:02 +11001314 if (is_elf2_task()) {
1315 /* Look ma, no function descriptors! */
1316 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001317
Rusty Russell94af3ab2013-11-20 22:15:02 +11001318 /*
1319 * Ulrich says:
1320 * The latest iteration of the ABI requires that when
1321 * calling a function (at its global entry point),
1322 * the caller must ensure r12 holds the entry point
1323 * address (so that the function can quickly
1324 * establish addressability).
1325 */
1326 regs->gpr[12] = start;
1327 /* Make sure that's restored on entry to userspace. */
1328 set_thread_flag(TIF_RESTOREALL);
1329 } else {
1330 unsigned long toc;
1331
1332 /* start is a relocated pointer to the function
1333 * descriptor for the elf _start routine. The first
1334 * entry in the function descriptor is the entry
1335 * address of _start and the second entry is the TOC
1336 * value we need to use.
1337 */
1338 __get_user(entry, (unsigned long __user *)start);
1339 __get_user(toc, (unsigned long __user *)start+1);
1340
1341 /* Check whether the e_entry function descriptor entries
1342 * need to be relocated before we can use them.
1343 */
1344 if (load_addr != 0) {
1345 entry += load_addr;
1346 toc += load_addr;
1347 }
1348 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349 }
1350 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001351 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001352 } else {
1353 regs->nip = start;
1354 regs->gpr[2] = 0;
1355 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001356 }
1357#endif
Paul Mackerras48abec02005-11-30 13:20:54 +11001358 discard_lazy_cpu_state();
Michael Neulingce48b212008-06-25 14:07:18 +10001359#ifdef CONFIG_VSX
1360 current->thread.used_vsr = 0;
1361#endif
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001362 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001363 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001365 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1366 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001367 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001368 current->thread.vrsave = 0;
1369 current->thread.used_vr = 0;
1370#endif /* CONFIG_ALTIVEC */
1371#ifdef CONFIG_SPE
1372 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1373 current->thread.acc = 0;
1374 current->thread.spefscr = 0;
1375 current->thread.used_spe = 0;
1376#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001377#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1378 if (cpu_has_feature(CPU_FTR_TM))
1379 regs->msr |= MSR_TM;
1380 current->thread.tm_tfhar = 0;
1381 current->thread.tm_texasr = 0;
1382 current->thread.tm_tfiar = 0;
1383#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001384}
Anton Blancharde1802b02014-08-20 08:00:02 +10001385EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001386
1387#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1388 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1389
1390int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1391{
1392 struct pt_regs *regs = tsk->thread.regs;
1393
1394 /* This is a bit hairy. If we are an SPE enabled processor
1395 * (have embedded fp) we store the IEEE exception enable flags in
1396 * fpexc_mode. fpexc_mode is also used for setting FP exception
1397 * mode (asyn, precise, disabled) for 'Classic' FP. */
1398 if (val & PR_FP_EXC_SW_ENABLE) {
1399#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001400 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001401 /*
1402 * When the sticky exception bits are set
1403 * directly by userspace, it must call prctl
1404 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1405 * in the existing prctl settings) or
1406 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1407 * the bits being set). <fenv.h> functions
1408 * saving and restoring the whole
1409 * floating-point environment need to do so
1410 * anyway to restore the prctl settings from
1411 * the saved environment.
1412 */
1413 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001414 tsk->thread.fpexc_mode = val &
1415 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1416 return 0;
1417 } else {
1418 return -EINVAL;
1419 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001420#else
1421 return -EINVAL;
1422#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001423 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001424
1425 /* on a CONFIG_SPE this does not hurt us. The bits that
1426 * __pack_fe01 use do not overlap with bits used for
1427 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1428 * on CONFIG_SPE implementations are reserved so writing to
1429 * them does not change anything */
1430 if (val > PR_FP_EXC_PRECISE)
1431 return -EINVAL;
1432 tsk->thread.fpexc_mode = __pack_fe01(val);
1433 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1434 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1435 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436 return 0;
1437}
1438
1439int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1440{
1441 unsigned int val;
1442
1443 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1444#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001445 if (cpu_has_feature(CPU_FTR_SPE)) {
1446 /*
1447 * When the sticky exception bits are set
1448 * directly by userspace, it must call prctl
1449 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1450 * in the existing prctl settings) or
1451 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1452 * the bits being set). <fenv.h> functions
1453 * saving and restoring the whole
1454 * floating-point environment need to do so
1455 * anyway to restore the prctl settings from
1456 * the saved environment.
1457 */
1458 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001459 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001460 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001461 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462#else
1463 return -EINVAL;
1464#endif
1465 else
1466 val = __unpack_fe01(tsk->thread.fpexc_mode);
1467 return put_user(val, (unsigned int __user *) adr);
1468}
1469
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001470int set_endian(struct task_struct *tsk, unsigned int val)
1471{
1472 struct pt_regs *regs = tsk->thread.regs;
1473
1474 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1475 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1476 return -EINVAL;
1477
1478 if (regs == NULL)
1479 return -EINVAL;
1480
1481 if (val == PR_ENDIAN_BIG)
1482 regs->msr &= ~MSR_LE;
1483 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1484 regs->msr |= MSR_LE;
1485 else
1486 return -EINVAL;
1487
1488 return 0;
1489}
1490
1491int get_endian(struct task_struct *tsk, unsigned long adr)
1492{
1493 struct pt_regs *regs = tsk->thread.regs;
1494 unsigned int val;
1495
1496 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1497 !cpu_has_feature(CPU_FTR_REAL_LE))
1498 return -EINVAL;
1499
1500 if (regs == NULL)
1501 return -EINVAL;
1502
1503 if (regs->msr & MSR_LE) {
1504 if (cpu_has_feature(CPU_FTR_REAL_LE))
1505 val = PR_ENDIAN_LITTLE;
1506 else
1507 val = PR_ENDIAN_PPC_LITTLE;
1508 } else
1509 val = PR_ENDIAN_BIG;
1510
1511 return put_user(val, (unsigned int __user *)adr);
1512}
1513
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001514int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1515{
1516 tsk->thread.align_ctl = val;
1517 return 0;
1518}
1519
1520int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1521{
1522 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1523}
1524
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001525static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1526 unsigned long nbytes)
1527{
1528 unsigned long stack_page;
1529 unsigned long cpu = task_cpu(p);
1530
1531 /*
1532 * Avoid crashing if the stack has overflowed and corrupted
1533 * task_cpu(p), which is in the thread_info struct.
1534 */
1535 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1536 stack_page = (unsigned long) hardirq_ctx[cpu];
1537 if (sp >= stack_page + sizeof(struct thread_struct)
1538 && sp <= stack_page + THREAD_SIZE - nbytes)
1539 return 1;
1540
1541 stack_page = (unsigned long) softirq_ctx[cpu];
1542 if (sp >= stack_page + sizeof(struct thread_struct)
1543 && sp <= stack_page + THREAD_SIZE - nbytes)
1544 return 1;
1545 }
1546 return 0;
1547}
1548
Anton Blanchard2f251942006-03-27 11:46:18 +11001549int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001550 unsigned long nbytes)
1551{
Al Viro0cec6fd2006-01-12 01:06:02 -08001552 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553
1554 if (sp >= stack_page + sizeof(struct thread_struct)
1555 && sp <= stack_page + THREAD_SIZE - nbytes)
1556 return 1;
1557
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001558 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001559}
1560
Anton Blanchard2f251942006-03-27 11:46:18 +11001561EXPORT_SYMBOL(validate_sp);
1562
Paul Mackerras06d67d52005-10-10 22:29:05 +10001563unsigned long get_wchan(struct task_struct *p)
1564{
1565 unsigned long ip, sp;
1566 int count = 0;
1567
1568 if (!p || p == current || p->state == TASK_RUNNING)
1569 return 0;
1570
1571 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001572 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001573 return 0;
1574
1575 do {
1576 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001577 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001578 return 0;
1579 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001580 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001581 if (!in_sched_functions(ip))
1582 return ip;
1583 }
1584 } while (count++ < 16);
1585 return 0;
1586}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001587
Johannes Bergc4d04be2008-11-20 03:24:07 +00001588static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001589
1590void show_stack(struct task_struct *tsk, unsigned long *stack)
1591{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001592 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001593 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001594 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001595#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1596 int curr_frame = current->curr_ret_stack;
1597 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001598 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001599#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600
1601 sp = (unsigned long) stack;
1602 if (tsk == NULL)
1603 tsk = current;
1604 if (sp == 0) {
1605 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001606 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001607 else
1608 sp = tsk->thread.ksp;
1609 }
1610
Paul Mackerras06d67d52005-10-10 22:29:05 +10001611 lr = 0;
1612 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001613 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001614 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001615 return;
1616
1617 stack = (unsigned long *) sp;
1618 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001619 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001620 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001621 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001622#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001623 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt6794c782009-02-09 21:10:27 -08001624 printk(" (%pS)",
1625 (void *)current->ret_stack[curr_frame].ret);
1626 curr_frame--;
1627 }
1628#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001629 if (firstframe)
1630 printk(" (unreliable)");
1631 printk("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001632 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001633 firstframe = 0;
1634
1635 /*
1636 * See if this is an exception frame.
1637 * We look for the "regshere" marker in the current frame.
1638 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001639 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1640 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001641 struct pt_regs *regs = (struct pt_regs *)
1642 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001643 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001644 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001645 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001646 firstframe = 1;
1647 }
1648
1649 sp = newsp;
1650 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001651}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001652
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001653#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001654/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001655void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001656{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001657 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001658 unsigned long ctrl;
1659
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001660 ctrl = mfspr(SPRN_CTRLF);
1661 ctrl |= CTRL_RUNLATCH;
1662 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001663
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001664 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001665}
1666
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001667/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001668void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001669{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001670 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001671 unsigned long ctrl;
1672
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001673 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001674
Anton Blanchard4138d652010-08-06 03:28:19 +00001675 ctrl = mfspr(SPRN_CTRLF);
1676 ctrl &= ~CTRL_RUNLATCH;
1677 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001678}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001679#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10001680
Anton Blanchardd8390882009-02-22 01:50:03 +00001681unsigned long arch_align_stack(unsigned long sp)
1682{
1683 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1684 sp -= get_random_int() & ~PAGE_MASK;
1685 return sp & ~0xf;
1686}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001687
1688static inline unsigned long brk_rnd(void)
1689{
1690 unsigned long rnd = 0;
1691
1692 /* 8MB for 32bit, 1GB for 64bit */
1693 if (is_32bit_task())
1694 rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
1695 else
1696 rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
1697
1698 return rnd << PAGE_SHIFT;
1699}
1700
1701unsigned long arch_randomize_brk(struct mm_struct *mm)
1702{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001703 unsigned long base = mm->brk;
1704 unsigned long ret;
1705
Kumar Galace7a35c2009-10-16 07:05:17 +00001706#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001707 /*
1708 * If we are using 1TB segments and we are allowed to randomise
1709 * the heap, we can put it above 1TB so it is backed by a 1TB
1710 * segment. Otherwise the heap will be in the bottom 1TB
1711 * which always uses 256MB segments and this may result in a
1712 * performance penalty.
1713 */
1714 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1715 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1716#endif
1717
1718 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001719
1720 if (ret < mm->brk)
1721 return mm->brk;
1722
1723 return ret;
1724}
Anton Blanchard501cb162009-02-22 01:50:07 +00001725