blob: ff522bf75d53dd9ca65a986224e28ca0a654f7c4 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110061#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110062#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053064#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100065#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110080static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081{
82 /*
83 * If we are saving the current thread's registers, and the
84 * thread is in a transactional state, set the TIF_RESTORE_TM
85 * bit so that we know to restore the registers before
86 * returning to userspace.
87 */
88 if (tsk == current && tsk->thread.regs &&
89 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
90 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053091 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110092 set_thread_flag(TIF_RESTORE_TM);
93 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110094}
Cyril Burdc16b552016-09-23 16:18:08 +100095
96static inline bool msr_tm_active(unsigned long msr)
97{
98 return MSR_TM_ACTIVE(msr);
99}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100#else
Cyril Burdc16b552016-09-23 16:18:08 +1000101static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100102static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
104
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100105bool strict_msr_control;
106EXPORT_SYMBOL(strict_msr_control);
107
108static int __init enable_strict_msr_control(char *str)
109{
110 strict_msr_control = true;
111 pr_info("Enabling strict facility control\n");
112
113 return 0;
114}
115early_param("ppc_strict_facility_enable", enable_strict_msr_control);
116
Cyril Bur3cee0702016-09-23 16:18:10 +1000117unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100118{
119 unsigned long oldmsr = mfmsr();
120 unsigned long newmsr;
121
122 newmsr = oldmsr | bits;
123
124#ifdef CONFIG_VSX
125 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
126 newmsr |= MSR_VSX;
127#endif
128
129 if (oldmsr != newmsr)
130 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000131
132 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100133}
134
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100135void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100136{
137 unsigned long oldmsr = mfmsr();
138 unsigned long newmsr;
139
140 newmsr = oldmsr & ~bits;
141
142#ifdef CONFIG_VSX
143 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
144 newmsr &= ~MSR_VSX;
145#endif
146
147 if (oldmsr != newmsr)
148 mtmsr_isync(newmsr);
149}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100150EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100151
Kevin Hao037f0ee2013-07-14 17:02:05 +0800152#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100153void __giveup_fpu(struct task_struct *tsk)
154{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000155 unsigned long msr;
156
Cyril Bur87924682016-02-29 17:53:49 +1100157 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000158 msr = tsk->thread.regs->msr;
159 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100160#ifdef CONFIG_VSX
161 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000162 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100163#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000164 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100165}
166
Anton Blanchard98da5812015-10-29 11:44:01 +1100167void giveup_fpu(struct task_struct *tsk)
168{
Anton Blanchard98da5812015-10-29 11:44:01 +1100169 check_if_tm_restore_required(tsk);
170
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100171 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100172 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100173 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100174}
175EXPORT_SYMBOL(giveup_fpu);
176
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000177/*
178 * Make sure the floating-point register state in the
179 * the thread_struct is up to date for task tsk.
180 */
181void flush_fp_to_thread(struct task_struct *tsk)
182{
183 if (tsk->thread.regs) {
184 /*
185 * We need to disable preemption here because if we didn't,
186 * another process could get scheduled after the regs->msr
187 * test but before we have finished saving the FP registers
188 * to the thread_struct. That process could take over the
189 * FPU, and then when we get scheduled again we would store
190 * bogus values for the remaining FP registers.
191 */
192 preempt_disable();
193 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194 /*
195 * This should only ever be called for current or
196 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100197 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198 * there is something wrong if a stopped child appears
199 * to still have its FP state in the CPU registers.
200 */
201 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100202 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203 }
204 preempt_enable();
205 }
206}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000207EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
209void enable_kernel_fp(void)
210{
Cyril Bure909fb82016-09-23 16:18:11 +1000211 unsigned long cpumsr;
212
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 WARN_ON(preemptible());
214
Cyril Bure909fb82016-09-23 16:18:11 +1000215 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100216
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100217 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
218 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000219 /*
220 * If a thread has already been reclaimed then the
221 * checkpointed registers are on the CPU but have definitely
222 * been saved by the reclaim code. Don't need to and *cannot*
223 * giveup as this would save to the 'live' structure not the
224 * checkpointed structure.
225 */
226 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
227 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100228 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100229 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230}
231EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100232
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000233static int restore_fp(struct task_struct *tsk)
234{
Cyril Burdc16b552016-09-23 16:18:08 +1000235 if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100236 load_fp_state(&current->thread.fp_state);
237 current->thread.load_fp++;
238 return 1;
239 }
240 return 0;
241}
242#else
243static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100244#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100247#define loadvec(thr) ((thr).load_vec)
248
Cyril Bur6f515d82016-02-29 17:53:50 +1100249static void __giveup_altivec(struct task_struct *tsk)
250{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000251 unsigned long msr;
252
Cyril Bur6f515d82016-02-29 17:53:50 +1100253 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000254 msr = tsk->thread.regs->msr;
255 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100256#ifdef CONFIG_VSX
257 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000258 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100259#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000260 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100261}
262
Anton Blanchard98da5812015-10-29 11:44:01 +1100263void giveup_altivec(struct task_struct *tsk)
264{
Anton Blanchard98da5812015-10-29 11:44:01 +1100265 check_if_tm_restore_required(tsk);
266
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100267 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100268 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100269 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100270}
271EXPORT_SYMBOL(giveup_altivec);
272
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273void enable_kernel_altivec(void)
274{
Cyril Bure909fb82016-09-23 16:18:11 +1000275 unsigned long cpumsr;
276
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277 WARN_ON(preemptible());
278
Cyril Bure909fb82016-09-23 16:18:11 +1000279 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100280
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100281 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
282 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000283 /*
284 * If a thread has already been reclaimed then the
285 * checkpointed registers are on the CPU but have definitely
286 * been saved by the reclaim code. Don't need to and *cannot*
287 * giveup as this would save to the 'live' structure not the
288 * checkpointed structure.
289 */
290 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
291 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100292 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100293 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294}
295EXPORT_SYMBOL(enable_kernel_altivec);
296
297/*
298 * Make sure the VMX/Altivec register state in the
299 * the thread_struct is up to date for task tsk.
300 */
301void flush_altivec_to_thread(struct task_struct *tsk)
302{
303 if (tsk->thread.regs) {
304 preempt_disable();
305 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100307 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000308 }
309 preempt_enable();
310 }
311}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000312EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100313
314static int restore_altivec(struct task_struct *tsk)
315{
Cyril Burdc16b552016-09-23 16:18:08 +1000316 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
317 (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100318 load_vr_state(&tsk->thread.vr_state);
319 tsk->thread.used_vr = 1;
320 tsk->thread.load_vec++;
321
322 return 1;
323 }
324 return 0;
325}
326#else
327#define loadvec(thr) 0
328static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329#endif /* CONFIG_ALTIVEC */
330
Michael Neulingce48b212008-06-25 14:07:18 +1000331#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100332static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100333{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000334 unsigned long msr = tsk->thread.regs->msr;
335
336 /*
337 * We should never be ssetting MSR_VSX without also setting
338 * MSR_FP and MSR_VEC
339 */
340 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
341
342 /* __giveup_fpu will clear MSR_VSX */
343 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100344 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000345 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100346 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100347}
348
349static void giveup_vsx(struct task_struct *tsk)
350{
351 check_if_tm_restore_required(tsk);
352
353 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100354 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100355 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100357
358static void save_vsx(struct task_struct *tsk)
359{
360 if (tsk->thread.regs->msr & MSR_FP)
361 save_fpu(tsk);
362 if (tsk->thread.regs->msr & MSR_VEC)
363 save_altivec(tsk);
364}
Anton Blancharda7d623d2015-10-29 11:44:02 +1100365
Michael Neulingce48b212008-06-25 14:07:18 +1000366void enable_kernel_vsx(void)
367{
Cyril Bure909fb82016-09-23 16:18:11 +1000368 unsigned long cpumsr;
369
Michael Neulingce48b212008-06-25 14:07:18 +1000370 WARN_ON(preemptible());
371
Cyril Bure909fb82016-09-23 16:18:11 +1000372 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100373
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100374 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100375 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000376 /*
377 * If a thread has already been reclaimed then the
378 * checkpointed registers are on the CPU but have definitely
379 * been saved by the reclaim code. Don't need to and *cannot*
380 * giveup as this would save to the 'live' structure not the
381 * checkpointed structure.
382 */
383 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
384 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100385 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100386 }
Michael Neulingce48b212008-06-25 14:07:18 +1000387}
388EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000389
390void flush_vsx_to_thread(struct task_struct *tsk)
391{
392 if (tsk->thread.regs) {
393 preempt_disable();
394 if (tsk->thread.regs->msr & MSR_VSX) {
Michael Neulingce48b212008-06-25 14:07:18 +1000395 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000396 giveup_vsx(tsk);
397 }
398 preempt_enable();
399 }
400}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000401EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100402
403static int restore_vsx(struct task_struct *tsk)
404{
405 if (cpu_has_feature(CPU_FTR_VSX)) {
406 tsk->thread.used_vsr = 1;
407 return 1;
408 }
409
410 return 0;
411}
412#else
413static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Cyril Burbf6a4d52016-02-29 17:53:51 +1100414static inline void save_vsx(struct task_struct *tsk) { }
Michael Neulingce48b212008-06-25 14:07:18 +1000415#endif /* CONFIG_VSX */
416
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000417#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100418void giveup_spe(struct task_struct *tsk)
419{
Anton Blanchard98da5812015-10-29 11:44:01 +1100420 check_if_tm_restore_required(tsk);
421
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100422 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100423 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100424 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100425}
426EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000427
428void enable_kernel_spe(void)
429{
430 WARN_ON(preemptible());
431
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100432 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100433
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100434 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
435 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100436 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100437 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000438}
439EXPORT_SYMBOL(enable_kernel_spe);
440
441void flush_spe_to_thread(struct task_struct *tsk)
442{
443 if (tsk->thread.regs) {
444 preempt_disable();
445 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000446 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500447 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500448 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000449 }
450 preempt_enable();
451 }
452}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453#endif /* CONFIG_SPE */
454
Anton Blanchardc2085052015-10-29 11:44:08 +1100455static unsigned long msr_all_available;
456
457static int __init init_msr_all_available(void)
458{
459#ifdef CONFIG_PPC_FPU
460 msr_all_available |= MSR_FP;
461#endif
462#ifdef CONFIG_ALTIVEC
463 if (cpu_has_feature(CPU_FTR_ALTIVEC))
464 msr_all_available |= MSR_VEC;
465#endif
466#ifdef CONFIG_VSX
467 if (cpu_has_feature(CPU_FTR_VSX))
468 msr_all_available |= MSR_VSX;
469#endif
470#ifdef CONFIG_SPE
471 if (cpu_has_feature(CPU_FTR_SPE))
472 msr_all_available |= MSR_SPE;
473#endif
474
475 return 0;
476}
477early_initcall(init_msr_all_available);
478
479void giveup_all(struct task_struct *tsk)
480{
481 unsigned long usermsr;
482
483 if (!tsk->thread.regs)
484 return;
485
486 usermsr = tsk->thread.regs->msr;
487
488 if ((usermsr & msr_all_available) == 0)
489 return;
490
491 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000492 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100493
494#ifdef CONFIG_PPC_FPU
495 if (usermsr & MSR_FP)
496 __giveup_fpu(tsk);
497#endif
498#ifdef CONFIG_ALTIVEC
499 if (usermsr & MSR_VEC)
500 __giveup_altivec(tsk);
501#endif
502#ifdef CONFIG_VSX
503 if (usermsr & MSR_VSX)
504 __giveup_vsx(tsk);
505#endif
506#ifdef CONFIG_SPE
507 if (usermsr & MSR_SPE)
508 __giveup_spe(tsk);
509#endif
510
511 msr_check_and_clear(msr_all_available);
512}
513EXPORT_SYMBOL(giveup_all);
514
Cyril Bur70fe3d92016-02-29 17:53:47 +1100515void restore_math(struct pt_regs *regs)
516{
517 unsigned long msr;
518
Nicholas Pigginbc4f65e2017-06-09 01:35:05 +1000519 /*
520 * Syscall exit makes a similar initial check before branching
521 * to restore_math. Keep them in synch.
522 */
Cyril Burdc16b552016-09-23 16:18:08 +1000523 if (!msr_tm_active(regs->msr) &&
524 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100525 return;
526
527 msr = regs->msr;
528 msr_check_and_set(msr_all_available);
529
530 /*
531 * Only reload if the bit is not set in the user MSR, the bit BEING set
532 * indicates that the registers are hot
533 */
534 if ((!(msr & MSR_FP)) && restore_fp(current))
535 msr |= MSR_FP | current->thread.fpexc_mode;
536
537 if ((!(msr & MSR_VEC)) && restore_altivec(current))
538 msr |= MSR_VEC;
539
540 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
541 restore_vsx(current)) {
542 msr |= MSR_VSX;
543 }
544
545 msr_check_and_clear(msr_all_available);
546
547 regs->msr = msr;
548}
549
Cyril Burde2a20a2016-02-29 17:53:48 +1100550void save_all(struct task_struct *tsk)
551{
552 unsigned long usermsr;
553
554 if (!tsk->thread.regs)
555 return;
556
557 usermsr = tsk->thread.regs->msr;
558
559 if ((usermsr & msr_all_available) == 0)
560 return;
561
562 msr_check_and_set(msr_all_available);
563
Cyril Burbf6a4d52016-02-29 17:53:51 +1100564 /*
565 * Saving the way the register space is in hardware, save_vsx boils
566 * down to a save_fpu() and save_altivec()
567 */
568 if (usermsr & MSR_VSX) {
569 save_vsx(tsk);
570 } else {
571 if (usermsr & MSR_FP)
572 save_fpu(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100573
Cyril Burbf6a4d52016-02-29 17:53:51 +1100574 if (usermsr & MSR_VEC)
575 save_altivec(tsk);
576 }
Cyril Burde2a20a2016-02-29 17:53:48 +1100577
578 if (usermsr & MSR_SPE)
579 __giveup_spe(tsk);
580
581 msr_check_and_clear(msr_all_available);
582}
583
Anton Blanchard579e6332015-10-29 11:44:09 +1100584void flush_all_to_thread(struct task_struct *tsk)
585{
586 if (tsk->thread.regs) {
587 preempt_disable();
588 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100589 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100590
591#ifdef CONFIG_SPE
592 if (tsk->thread.regs->msr & MSR_SPE)
593 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
594#endif
595
596 preempt_enable();
597 }
598}
599EXPORT_SYMBOL(flush_all_to_thread);
600
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000601#ifdef CONFIG_PPC_ADV_DEBUG_REGS
602void do_send_trap(struct pt_regs *regs, unsigned long address,
603 unsigned long error_code, int signal_code, int breakpt)
604{
605 siginfo_t info;
606
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000607 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
609 11, SIGSEGV) == NOTIFY_STOP)
610 return;
611
612 /* Deliver the signal to userspace */
613 info.si_signo = SIGTRAP;
614 info.si_errno = breakpt; /* breakpoint or watchpoint id */
615 info.si_code = signal_code;
616 info.si_addr = (void __user *)address;
617 force_sig_info(SIGTRAP, &info, current);
618}
619#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000620void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000621 unsigned long error_code)
622{
623 siginfo_t info;
624
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000625 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000626 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
627 11, SIGSEGV) == NOTIFY_STOP)
628 return;
629
Michael Neuling9422de32012-12-20 14:06:44 +0000630 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000631 return;
632
Michael Neuling9422de32012-12-20 14:06:44 +0000633 /* Clear the breakpoint */
634 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000635
636 /* Deliver the signal to userspace */
637 info.si_signo = SIGTRAP;
638 info.si_errno = 0;
639 info.si_code = TRAP_HWBKPT;
640 info.si_addr = (void __user *)address;
641 force_sig_info(SIGTRAP, &info, current);
642}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000643#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000644
Michael Neuling9422de32012-12-20 14:06:44 +0000645static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100646
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#ifdef CONFIG_PPC_ADV_DEBUG_REGS
648/*
649 * Set the debug registers back to their default "safe" values.
650 */
651static void set_debug_reg_defaults(struct thread_struct *thread)
652{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530661 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662#ifdef CONFIG_BOOKE
663 /*
664 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
665 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530666 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000667 DBCR1_IAC3US | DBCR1_IAC4US;
668 /*
669 * Force Data Address Compare User/Supervisor bits to be User-only
670 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
671 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530672 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000673#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530674 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000675#endif
676}
677
Scott Woodf5f97212013-11-22 15:52:29 -0600678static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679{
Scott Wood6cecf762013-05-13 14:14:53 +0000680 /*
681 * We could have inherited MSR_DE from userspace, since
682 * it doesn't get cleared on exception entry. Make sure
683 * MSR_DE is clear before we enable any debug events.
684 */
685 mtmsr(mfmsr() & ~MSR_DE);
686
Scott Woodf5f97212013-11-22 15:52:29 -0600687 mtspr(SPRN_IAC1, debug->iac1);
688 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000689#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600690 mtspr(SPRN_IAC3, debug->iac3);
691 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000692#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600693 mtspr(SPRN_DAC1, debug->dac1);
694 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000695#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600696 mtspr(SPRN_DVC1, debug->dvc1);
697 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600699 mtspr(SPRN_DBCR0, debug->dbcr0);
700 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600702 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000703#endif
704}
705/*
706 * Unless neither the old or new thread are making use of the
707 * debug registers, set the debug registers from the values
708 * stored in the new thread.
709 */
Scott Woodf5f97212013-11-22 15:52:29 -0600710void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000711{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530712 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600713 || (new_debug->dbcr0 & DBCR0_IDM))
714 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530716EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000718#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000719static void set_debug_reg_defaults(struct thread_struct *thread)
720{
Michael Neuling9422de32012-12-20 14:06:44 +0000721 thread->hw_brk.address = 0;
722 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000723 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000724}
K.Prasade0780b72011-02-10 04:44:35 +0000725#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000726#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
727
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000728#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000729static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
730{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000731 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000732#ifdef CONFIG_PPC_47x
733 isync();
734#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000735 return 0;
736}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000737#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000738static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
739{
Michael Ellermancab0af92005-11-03 15:30:49 +1100740 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000741 if (cpu_has_feature(CPU_FTR_DABRX))
742 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100743 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100745#elif defined(CONFIG_PPC_8xx)
746static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
747{
748 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
749 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
750 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
751
752 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
753 lctrl1 |= 0xa0000;
754 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
755 lctrl1 |= 0xf0000;
756 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
757 lctrl2 = 0;
758
759 mtspr(SPRN_LCTRL2, 0);
760 mtspr(SPRN_CMPE, addr);
761 mtspr(SPRN_CMPF, addr + 4);
762 mtspr(SPRN_LCTRL1, lctrl1);
763 mtspr(SPRN_LCTRL2, lctrl2);
764
765 return 0;
766}
Michael Neuling9422de32012-12-20 14:06:44 +0000767#else
768static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
769{
770 return -EINVAL;
771}
772#endif
773
774static inline int set_dabr(struct arch_hw_breakpoint *brk)
775{
776 unsigned long dabr, dabrx;
777
778 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
779 dabrx = ((brk->type >> 3) & 0x7);
780
781 if (ppc_md.set_dabr)
782 return ppc_md.set_dabr(dabr, dabrx);
783
784 return __set_dabr(dabr, dabrx);
785}
786
Michael Neulingbf99de32012-12-20 14:06:45 +0000787static inline int set_dawr(struct arch_hw_breakpoint *brk)
788{
Michael Neuling05d694e2013-01-24 15:02:58 +0000789 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000790
791 dawr = brk->address;
792
793 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
794 << (63 - 58); //* read/write bits */
795 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
796 << (63 - 59); //* translate */
797 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
798 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000799 /* dawr length is stored in field MDR bits 48:53. Matches range in
800 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
801 0b111111=64DW.
802 brk->len is in bytes.
803 This aligns up to double word size, shifts and does the bias.
804 */
805 mrd = ((brk->len + 7) >> 3) - 1;
806 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000807
808 if (ppc_md.set_dawr)
809 return ppc_md.set_dawr(dawr, dawrx);
810 mtspr(SPRN_DAWR, dawr);
811 mtspr(SPRN_DAWRX, dawrx);
812 return 0;
813}
814
Paul Gortmaker21f58502014-04-29 15:25:17 -0400815void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000816{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500817 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000818
Michael Neulingbf99de32012-12-20 14:06:45 +0000819 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400820 set_dawr(brk);
821 else
822 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000823}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000824
Paul Gortmaker21f58502014-04-29 15:25:17 -0400825void set_breakpoint(struct arch_hw_breakpoint *brk)
826{
827 preempt_disable();
828 __set_breakpoint(brk);
829 preempt_enable();
830}
831
Paul Mackerras06d67d52005-10-10 22:29:05 +1000832#ifdef CONFIG_PPC64
833DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000834#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000835
Michael Neuling9422de32012-12-20 14:06:44 +0000836static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
837 struct arch_hw_breakpoint *b)
838{
839 if (a->address != b->address)
840 return false;
841 if (a->type != b->type)
842 return false;
843 if (a->len != b->len)
844 return false;
845 return true;
846}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100847
Michael Neulingfb096922013-02-13 16:21:37 +0000848#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000849
850static inline bool tm_enabled(struct task_struct *tsk)
851{
852 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
853}
854
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100855static void tm_reclaim_thread(struct thread_struct *thr,
856 struct thread_info *ti, uint8_t cause)
857{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100858 /*
859 * Use the current MSR TM suspended bit to track if we have
860 * checkpointed state outstanding.
861 * On signal delivery, we'd normally reclaim the checkpointed
862 * state to obtain stack pointer (see:get_tm_stackpointer()).
863 * This will then directly return to userspace without going
864 * through __switch_to(). However, if the stack frame is bad,
865 * we need to exit this thread which calls __switch_to() which
866 * will again attempt to reclaim the already saved tm state.
867 * Hence we need to check that we've not already reclaimed
868 * this state.
869 * We do this using the current MSR, rather tracking it in
870 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000871 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100872 */
873 if (!MSR_TM_SUSPENDED(mfmsr()))
874 return;
875
Michael Neulingf48e91e2017-05-08 17:16:26 +1000876 /*
877 * If we are in a transaction and FP is off then we can't have
878 * used FP inside that transaction. Hence the checkpointed
879 * state is the same as the live state. We need to copy the
880 * live state to the checkpointed state so that when the
881 * transaction is restored, the checkpointed state is correct
882 * and the aborted transaction sees the correct state. We use
883 * ckpt_regs.msr here as that's what tm_reclaim will use to
884 * determine if it's going to write the checkpointed state or
885 * not. So either this will write the checkpointed registers,
886 * or reclaim will. Similarly for VMX.
887 */
888 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
889 memcpy(&thr->ckfp_state, &thr->fp_state,
890 sizeof(struct thread_fp_state));
891 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
892 memcpy(&thr->ckvr_state, &thr->vr_state,
893 sizeof(struct thread_vr_state));
894
Cyril Burdc310662016-09-23 16:18:24 +1000895 giveup_all(container_of(thr, struct task_struct, thread));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100896
Cyril Burdc310662016-09-23 16:18:24 +1000897 tm_reclaim(thr, thr->ckpt_regs.msr, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100898}
899
900void tm_reclaim_current(uint8_t cause)
901{
902 tm_enable();
903 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
904}
905
Michael Neulingfb096922013-02-13 16:21:37 +0000906static inline void tm_reclaim_task(struct task_struct *tsk)
907{
908 /* We have to work out if we're switching from/to a task that's in the
909 * middle of a transaction.
910 *
911 * In switching we need to maintain a 2nd register state as
912 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000913 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
914 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000915 *
916 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
917 */
918 struct thread_struct *thr = &tsk->thread;
919
920 if (!thr->regs)
921 return;
922
923 if (!MSR_TM_ACTIVE(thr->regs->msr))
924 goto out_and_saveregs;
925
Michael Neulingfb096922013-02-13 16:21:37 +0000926 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
927 "ccr=%lx, msr=%lx, trap=%lx)\n",
928 tsk->pid, thr->regs->nip,
929 thr->regs->ccr, thr->regs->msr,
930 thr->regs->trap);
931
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100932 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000933
934 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
935 tsk->pid);
936
937out_and_saveregs:
938 /* Always save the regs here, even if a transaction's not active.
939 * This context-switches a thread's TM info SPRs. We do it here to
940 * be consistent with the restore path (in recheckpoint) which
941 * cannot happen later in _switch().
942 */
943 tm_save_sprs(thr);
944}
945
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100946extern void __tm_recheckpoint(struct thread_struct *thread,
947 unsigned long orig_msr);
948
949void tm_recheckpoint(struct thread_struct *thread,
950 unsigned long orig_msr)
951{
952 unsigned long flags;
953
Cyril Bur5d176f72016-09-14 18:02:16 +1000954 if (!(thread->regs->msr & MSR_TM))
955 return;
956
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100957 /* We really can't be interrupted here as the TEXASR registers can't
958 * change and later in the trecheckpoint code, we have a userspace R1.
959 * So let's hard disable over this region.
960 */
961 local_irq_save(flags);
962 hard_irq_disable();
963
964 /* The TM SPRs are restored here, so that TEXASR.FS can be set
965 * before the trecheckpoint and no explosion occurs.
966 */
967 tm_restore_sprs(thread);
968
969 __tm_recheckpoint(thread, orig_msr);
970
971 local_irq_restore(flags);
972}
973
Michael Neulingbc2a9402013-02-13 16:21:40 +0000974static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000975{
976 unsigned long msr;
977
978 if (!cpu_has_feature(CPU_FTR_TM))
979 return;
980
981 /* Recheckpoint the registers of the thread we're about to switch to.
982 *
983 * If the task was using FP, we non-lazily reload both the original and
984 * the speculative FP register states. This is because the kernel
985 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000986 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000987 * need to be restored.
988 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000989 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000990 return;
991
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100992 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
993 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000994 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100995 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530996 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000997 /* Recheckpoint to restore original checkpointed register state. */
998 TM_DEBUG("*** tm_recheckpoint of pid %d "
999 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
1000 new->pid, new->thread.regs->msr, msr);
1001
Michael Neulingfb096922013-02-13 16:21:37 +00001002 tm_recheckpoint(&new->thread, msr);
1003
Cyril Burdc310662016-09-23 16:18:24 +10001004 /*
1005 * The checkpointed state has been restored but the live state has
1006 * not, ensure all the math functionality is turned off to trigger
1007 * restore_math() to reload.
1008 */
1009 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001010
1011 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1012 "(kernel msr 0x%lx)\n",
1013 new->pid, mfmsr());
1014}
1015
Cyril Burdc310662016-09-23 16:18:24 +10001016static inline void __switch_to_tm(struct task_struct *prev,
1017 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001018{
1019 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001020 if (tm_enabled(prev) || tm_enabled(new))
1021 tm_enable();
1022
1023 if (tm_enabled(prev)) {
1024 prev->thread.load_tm++;
1025 tm_reclaim_task(prev);
1026 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1027 prev->thread.regs->msr &= ~MSR_TM;
1028 }
1029
Cyril Burdc310662016-09-23 16:18:24 +10001030 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001031 }
1032}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001033
1034/*
1035 * This is called if we are on the way out to userspace and the
1036 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1037 * FP and/or vector state and does so if necessary.
1038 * If userspace is inside a transaction (whether active or
1039 * suspended) and FP/VMX/VSX instructions have ever been enabled
1040 * inside that transaction, then we have to keep them enabled
1041 * and keep the FP/VMX/VSX state loaded while ever the transaction
1042 * continues. The reason is that if we didn't, and subsequently
1043 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1044 * we don't know whether it's the same transaction, and thus we
1045 * don't know which of the checkpointed state and the transactional
1046 * state to use.
1047 */
1048void restore_tm_state(struct pt_regs *regs)
1049{
1050 unsigned long msr_diff;
1051
Cyril Burdc310662016-09-23 16:18:24 +10001052 /*
1053 * This is the only moment we should clear TIF_RESTORE_TM as
1054 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1055 * again, anything else could lead to an incorrect ckpt_msr being
1056 * saved and therefore incorrect signal contexts.
1057 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001058 clear_thread_flag(TIF_RESTORE_TM);
1059 if (!MSR_TM_ACTIVE(regs->msr))
1060 return;
1061
Anshuman Khandual829023d2015-07-06 16:24:10 +05301062 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001063 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001064
Cyril Burdc16b552016-09-23 16:18:08 +10001065 /* Ensure that restore_math() will restore */
1066 if (msr_diff & MSR_FP)
1067 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001068#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001069 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1070 current->thread.load_vec = 1;
1071#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001072 restore_math(regs);
1073
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001074 regs->msr |= msr_diff;
1075}
1076
Michael Neulingfb096922013-02-13 16:21:37 +00001077#else
1078#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001079#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001080#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001081
Anton Blanchard152d5232015-10-29 11:43:55 +11001082static inline void save_sprs(struct thread_struct *t)
1083{
1084#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001085 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001086 t->vrsave = mfspr(SPRN_VRSAVE);
1087#endif
1088#ifdef CONFIG_PPC_BOOK3S_64
1089 if (cpu_has_feature(CPU_FTR_DSCR))
1090 t->dscr = mfspr(SPRN_DSCR);
1091
1092 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1093 t->bescr = mfspr(SPRN_BESCR);
1094 t->ebbhr = mfspr(SPRN_EBBHR);
1095 t->ebbrr = mfspr(SPRN_EBBRR);
1096
1097 t->fscr = mfspr(SPRN_FSCR);
1098
1099 /*
1100 * Note that the TAR is not available for use in the kernel.
1101 * (To provide this, the TAR should be backed up/restored on
1102 * exception entry/exit instead, and be in pt_regs. FIXME,
1103 * this should be in pt_regs anyway (for debug).)
1104 */
1105 t->tar = mfspr(SPRN_TAR);
1106 }
1107#endif
1108}
1109
1110static inline void restore_sprs(struct thread_struct *old_thread,
1111 struct thread_struct *new_thread)
1112{
1113#ifdef CONFIG_ALTIVEC
1114 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1115 old_thread->vrsave != new_thread->vrsave)
1116 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1117#endif
1118#ifdef CONFIG_PPC_BOOK3S_64
1119 if (cpu_has_feature(CPU_FTR_DSCR)) {
1120 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001121 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001122 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001123
1124 if (old_thread->dscr != dscr)
1125 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001126 }
1127
1128 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1129 if (old_thread->bescr != new_thread->bescr)
1130 mtspr(SPRN_BESCR, new_thread->bescr);
1131 if (old_thread->ebbhr != new_thread->ebbhr)
1132 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1133 if (old_thread->ebbrr != new_thread->ebbrr)
1134 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1135
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001136 if (old_thread->fscr != new_thread->fscr)
1137 mtspr(SPRN_FSCR, new_thread->fscr);
1138
Anton Blanchard152d5232015-10-29 11:43:55 +11001139 if (old_thread->tar != new_thread->tar)
1140 mtspr(SPRN_TAR, new_thread->tar);
1141 }
1142#endif
1143}
1144
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001145#ifdef CONFIG_PPC_BOOK3S_64
1146#define CP_SIZE 128
1147static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1148#endif
1149
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001150struct task_struct *__switch_to(struct task_struct *prev,
1151 struct task_struct *new)
1152{
1153 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001154 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001155#ifdef CONFIG_PPC_BOOK3S_64
1156 struct ppc64_tlb_batch *batch;
1157#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001158
Anton Blanchard152d5232015-10-29 11:43:55 +11001159 new_thread = &new->thread;
1160 old_thread = &current->thread;
1161
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001162 WARN_ON(!irqs_disabled());
1163
Paul Mackerras06d67d52005-10-10 22:29:05 +10001164#ifdef CONFIG_PPC64
1165 /*
1166 * Collect processor utilization data per process
1167 */
1168 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001169 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001170 long unsigned start_tb, current_tb;
1171 start_tb = old_thread->start_tb;
1172 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1173 old_thread->accum_tb += (current_tb - start_tb);
1174 new_thread->start_tb = current_tb;
1175 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001176#endif /* CONFIG_PPC64 */
1177
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001178#ifdef CONFIG_PPC_STD_MMU_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001179 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001180 if (batch->active) {
1181 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1182 if (batch->index)
1183 __flush_tlb_pending(batch);
1184 batch->active = 0;
1185 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001186#endif /* CONFIG_PPC_STD_MMU_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001187
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001188#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1189 switch_booke_debug_regs(&new->thread.debug);
1190#else
1191/*
1192 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1193 * schedule DABR
1194 */
1195#ifndef CONFIG_HAVE_HW_BREAKPOINT
1196 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1197 __set_breakpoint(&new->thread.hw_brk);
1198#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1199#endif
1200
1201 /*
1202 * We need to save SPRs before treclaim/trecheckpoint as these will
1203 * change a number of them.
1204 */
1205 save_sprs(&prev->thread);
1206
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001207 /* Save FPU, Altivec, VSX and SPE state */
1208 giveup_all(prev);
1209
Cyril Burdc310662016-09-23 16:18:24 +10001210 __switch_to_tm(prev, new);
1211
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001212 if (!radix_enabled()) {
1213 /*
1214 * We can't take a PMU exception inside _switch() since there
1215 * is a window where the kernel stack SLB and the kernel stack
1216 * are out of sync. Hard disable here.
1217 */
1218 hard_irq_disable();
1219 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001220
Anton Blanchard20dbe672015-12-10 20:44:39 +11001221 /*
1222 * Call restore_sprs() before calling _switch(). If we move it after
1223 * _switch() then we miss out on calling it for new tasks. The reason
1224 * for this is we manually create a stack frame for new tasks that
1225 * directly returns through ret_from_fork() or
1226 * ret_from_kernel_thread(). See copy_thread() for details.
1227 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001228 restore_sprs(old_thread, new_thread);
1229
Anton Blanchard20dbe672015-12-10 20:44:39 +11001230 last = _switch(old_thread, new_thread);
1231
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001232#ifdef CONFIG_PPC_STD_MMU_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001233 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1234 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001235 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001236 batch->active = 1;
1237 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001238
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001239 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001240 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001241
1242 /*
1243 * The copy-paste buffer can only store into foreign real
1244 * addresses, so unprivileged processes can not see the
1245 * data or use it in any way unless they have foreign real
1246 * mappings. We don't have a VAS driver that allocates those
1247 * yet, so no cpabort is required.
1248 */
1249 if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
1250 /*
1251 * DD1 allows paste into normal system memory, so we
1252 * do an unpaired copy here to clear the buffer and
1253 * prevent a covert channel being set up.
1254 *
1255 * cpabort is not used because it is quite expensive.
1256 */
1257 asm volatile(PPC_COPY(%0, %1)
1258 : : "r"(dummy_copy_buffer), "r"(0));
1259 }
1260 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001261#endif /* CONFIG_PPC_STD_MMU_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001262
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001263 return last;
1264}
1265
Paul Mackerras06d67d52005-10-10 22:29:05 +10001266static int instructions_to_print = 16;
1267
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268static void show_instructions(struct pt_regs *regs)
1269{
1270 int i;
1271 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1272 sizeof(int));
1273
1274 printk("Instruction dump:");
1275
1276 for (i = 0; i < instructions_to_print; i++) {
1277 int instr;
1278
1279 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001280 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001281
Scott Wood0de2d822007-09-28 04:38:55 +10001282#if !defined(CONFIG_BOOKE)
1283 /* If executing with the IMMU off, adjust pc rather
1284 * than print XXXXXXXX.
1285 */
1286 if (!(regs->msr & MSR_IR))
1287 pc = (unsigned long)phys_to_virt(pc);
1288#endif
1289
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001290 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001291 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001292 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001293 } else {
1294 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001295 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001296 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001297 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001298 }
1299
1300 pc += sizeof(int);
1301 }
1302
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001303 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001304}
1305
Michael Neuling801c0b22015-11-20 15:15:32 +11001306struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001307 unsigned long bit;
1308 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001309};
1310
1311static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001312#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1313 {MSR_SF, "SF"},
1314 {MSR_HV, "HV"},
1315#endif
1316 {MSR_VEC, "VEC"},
1317 {MSR_VSX, "VSX"},
1318#ifdef CONFIG_BOOKE
1319 {MSR_CE, "CE"},
1320#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001321 {MSR_EE, "EE"},
1322 {MSR_PR, "PR"},
1323 {MSR_FP, "FP"},
1324 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001325#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001326 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001327#else
1328 {MSR_SE, "SE"},
1329 {MSR_BE, "BE"},
1330#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001331 {MSR_IR, "IR"},
1332 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001333 {MSR_PMM, "PMM"},
1334#ifndef CONFIG_BOOKE
1335 {MSR_RI, "RI"},
1336 {MSR_LE, "LE"},
1337#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001338 {0, NULL}
1339};
1340
Michael Neuling801c0b22015-11-20 15:15:32 +11001341static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001342{
Michael Neuling801c0b22015-11-20 15:15:32 +11001343 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001344
Paul Mackerras06d67d52005-10-10 22:29:05 +10001345 for (; bits->bit; ++bits)
1346 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001347 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001348 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001350}
1351
1352#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1353static struct regbit msr_tm_bits[] = {
1354 {MSR_TS_T, "T"},
1355 {MSR_TS_S, "S"},
1356 {MSR_TM, "E"},
1357 {0, NULL}
1358};
1359
1360static void print_tm_bits(unsigned long val)
1361{
1362/*
1363 * This only prints something if at least one of the TM bit is set.
1364 * Inside the TM[], the output means:
1365 * E: Enabled (bit 32)
1366 * S: Suspended (bit 33)
1367 * T: Transactional (bit 34)
1368 */
1369 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001370 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001371 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001372 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001373 }
1374}
1375#else
1376static void print_tm_bits(unsigned long val) {}
1377#endif
1378
1379static void print_msr_bits(unsigned long val)
1380{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001381 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001382 print_bits(val, msr_bits, ",");
1383 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001384 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001385}
1386
1387#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001388#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001389#define REGS_PER_LINE 4
1390#define LAST_VOLATILE 13
1391#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001392#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001393#define REGS_PER_LINE 8
1394#define LAST_VOLATILE 12
1395#endif
1396
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001397void show_regs(struct pt_regs * regs)
1398{
1399 int i, trap;
1400
Tejun Heoa43cb952013-04-30 15:27:17 -07001401 show_regs_print_info(KERN_DEFAULT);
1402
Paul Mackerras06d67d52005-10-10 22:29:05 +10001403 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1404 regs->nip, regs->link, regs->ctr);
1405 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001406 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001407 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001408 print_msr_bits(regs->msr);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001409 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001410 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001411 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001412 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001413 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001414#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001415 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001416#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001417 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001418#endif
1419#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001420 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001421#endif
1422#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001423 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001424 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001425#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001426
1427 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001428 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001429 pr_cont("\nGPR%02d: ", i);
1430 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001431 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001432 break;
1433 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001434 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001435#ifdef CONFIG_KALLSYMS
1436 /*
1437 * Lookup NIP late so we have the best change of getting the
1438 * above info out without failing
1439 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001440 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1441 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001442#endif
1443 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001444 if (!user_mode(regs))
1445 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446}
1447
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448void flush_thread(void)
1449{
K.Prasade0780b72011-02-10 04:44:35 +00001450#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301451 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001452#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001453 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001454#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455}
1456
1457void
1458release_thread(struct task_struct *t)
1459{
1460}
1461
1462/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001463 * this gets called so that we can store coprocessor state into memory and
1464 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001465 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001466int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467{
Anton Blanchard579e6332015-10-29 11:44:09 +11001468 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001469 /*
1470 * Flush TM state out so we can copy it. __switch_to_tm() does this
1471 * flush but it removes the checkpointed state from the current CPU and
1472 * transitions the CPU out of TM mode. Hence we need to call
1473 * tm_recheckpoint_new_task() (on the same task) to restore the
1474 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001475 *
1476 * Can't pass dst because it isn't ready. Doesn't matter, passing
1477 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001478 */
Cyril Burdc310662016-09-23 16:18:24 +10001479 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001480
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001481 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001482
1483 clear_task_ebb(dst);
1484
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001485 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001486}
1487
Michael Ellermancec15482014-07-10 12:29:21 +10001488static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1489{
1490#ifdef CONFIG_PPC_STD_MMU_64
1491 unsigned long sp_vsid;
1492 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1493
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001494 if (radix_enabled())
1495 return;
1496
Michael Ellermancec15482014-07-10 12:29:21 +10001497 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1498 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1499 << SLB_VSID_SHIFT_1T;
1500 else
1501 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1502 << SLB_VSID_SHIFT;
1503 sp_vsid |= SLB_VSID_KERNEL | llp;
1504 p->thread.ksp_vsid = sp_vsid;
1505#endif
1506}
1507
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001508/*
1509 * Copy a thread..
1510 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001511
Alex Dowad6eca8932015-03-13 20:14:46 +02001512/*
1513 * Copy architecture-specific thread state
1514 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001515int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001516 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001517{
1518 struct pt_regs *childregs, *kregs;
1519 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001520 extern void ret_from_kernel_thread(void);
1521 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001522 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001523 struct thread_info *ti = task_thread_info(p);
1524
1525 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001527 /* Copy registers */
1528 sp -= sizeof(struct pt_regs);
1529 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001530 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001531 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001532 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001533 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001534 /* function */
1535 if (usp)
1536 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001537#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001538 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001539 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001540#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001541 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001542 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001543 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001544 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001545 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001546 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001547 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001548 CHECK_FULL_REGS(regs);
1549 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001550 if (usp)
1551 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001552 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001553 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001554 if (clone_flags & CLONE_SETTLS) {
1555#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001556 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001557 childregs->gpr[13] = childregs->gpr[6];
1558 else
1559#endif
1560 childregs->gpr[2] = childregs->gpr[6];
1561 }
Al Viro58254e12012-09-12 18:32:42 -04001562
1563 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001564 }
Cyril Burd272f662016-02-29 17:53:46 +11001565 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001566 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567
1568 /*
1569 * The way this works is that at some point in the future
1570 * some task will call _switch to switch to the new task.
1571 * That will pop off the stack frame created below and start
1572 * the new task running at ret_from_fork. The new task will
1573 * do some house keeping and then return from the fork or clone
1574 * system call, using the stack frame created above.
1575 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001576 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577 sp -= sizeof(struct pt_regs);
1578 kregs = (struct pt_regs *) sp;
1579 sp -= STACK_FRAME_OVERHEAD;
1580 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001581#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001582 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1583 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001584#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001585#ifdef CONFIG_HAVE_HW_BREAKPOINT
1586 p->thread.ptrace_bps[0] = NULL;
1587#endif
1588
Paul Mackerras18461962013-09-10 20:21:10 +10001589 p->thread.fp_save_area = NULL;
1590#ifdef CONFIG_ALTIVEC
1591 p->thread.vr_save_area = NULL;
1592#endif
1593
Michael Ellermancec15482014-07-10 12:29:21 +10001594 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001595
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001596#ifdef CONFIG_PPC64
1597 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001598 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001599 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001600 }
Haren Myneni92779242012-12-06 21:49:56 +00001601 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1602 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001603#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001604 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001605 return 0;
1606}
1607
1608/*
1609 * Set up a thread for executing a new program
1610 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001611void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001612{
Michael Ellerman90eac722005-10-21 16:01:33 +10001613#ifdef CONFIG_PPC64
1614 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1615#endif
1616
Paul Mackerras06d67d52005-10-10 22:29:05 +10001617 /*
1618 * If we exec out of a kernel thread then thread.regs will not be
1619 * set. Do it now.
1620 */
1621 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001622 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1623 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001624 }
1625
Cyril Bur8e96a872016-06-17 14:58:34 +10001626#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1627 /*
1628 * Clear any transactional state, we're exec()ing. The cause is
1629 * not important as there will never be a recheckpoint so it's not
1630 * user visible.
1631 */
1632 if (MSR_TM_SUSPENDED(mfmsr()))
1633 tm_reclaim_current(0);
1634#endif
1635
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001636 memset(regs->gpr, 0, sizeof(regs->gpr));
1637 regs->ctr = 0;
1638 regs->link = 0;
1639 regs->xer = 0;
1640 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001641 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001642
Roland McGrath474f8192007-09-24 16:52:44 -07001643 /*
1644 * We have just cleared all the nonvolatile GPRs, so make
1645 * FULL_REGS(regs) return true. This is necessary to allow
1646 * ptrace to examine the thread immediately after exec.
1647 */
1648 regs->trap &= ~1UL;
1649
Paul Mackerras06d67d52005-10-10 22:29:05 +10001650#ifdef CONFIG_PPC32
1651 regs->mq = 0;
1652 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001654#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001655 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001656 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001657
Rusty Russell94af3ab2013-11-20 22:15:02 +11001658 if (is_elf2_task()) {
1659 /* Look ma, no function descriptors! */
1660 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001661
Rusty Russell94af3ab2013-11-20 22:15:02 +11001662 /*
1663 * Ulrich says:
1664 * The latest iteration of the ABI requires that when
1665 * calling a function (at its global entry point),
1666 * the caller must ensure r12 holds the entry point
1667 * address (so that the function can quickly
1668 * establish addressability).
1669 */
1670 regs->gpr[12] = start;
1671 /* Make sure that's restored on entry to userspace. */
1672 set_thread_flag(TIF_RESTOREALL);
1673 } else {
1674 unsigned long toc;
1675
1676 /* start is a relocated pointer to the function
1677 * descriptor for the elf _start routine. The first
1678 * entry in the function descriptor is the entry
1679 * address of _start and the second entry is the TOC
1680 * value we need to use.
1681 */
1682 __get_user(entry, (unsigned long __user *)start);
1683 __get_user(toc, (unsigned long __user *)start+1);
1684
1685 /* Check whether the e_entry function descriptor entries
1686 * need to be relocated before we can use them.
1687 */
1688 if (load_addr != 0) {
1689 entry += load_addr;
1690 toc += load_addr;
1691 }
1692 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001693 }
1694 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001695 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001696 } else {
1697 regs->nip = start;
1698 regs->gpr[2] = 0;
1699 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001700 }
1701#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001702#ifdef CONFIG_VSX
1703 current->thread.used_vsr = 0;
1704#endif
Breno Leitao11958922017-06-02 18:43:30 -03001705 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001706 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001707 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001708#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001709 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1710 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001711 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001712 current->thread.vrsave = 0;
1713 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001714 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001715#endif /* CONFIG_ALTIVEC */
1716#ifdef CONFIG_SPE
1717 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1718 current->thread.acc = 0;
1719 current->thread.spefscr = 0;
1720 current->thread.used_spe = 0;
1721#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001722#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001723 current->thread.tm_tfhar = 0;
1724 current->thread.tm_texasr = 0;
1725 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001726 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001727#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001728}
Anton Blancharde1802b02014-08-20 08:00:02 +10001729EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001730
1731#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1732 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1733
1734int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1735{
1736 struct pt_regs *regs = tsk->thread.regs;
1737
1738 /* This is a bit hairy. If we are an SPE enabled processor
1739 * (have embedded fp) we store the IEEE exception enable flags in
1740 * fpexc_mode. fpexc_mode is also used for setting FP exception
1741 * mode (asyn, precise, disabled) for 'Classic' FP. */
1742 if (val & PR_FP_EXC_SW_ENABLE) {
1743#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001744 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001745 /*
1746 * When the sticky exception bits are set
1747 * directly by userspace, it must call prctl
1748 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1749 * in the existing prctl settings) or
1750 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1751 * the bits being set). <fenv.h> functions
1752 * saving and restoring the whole
1753 * floating-point environment need to do so
1754 * anyway to restore the prctl settings from
1755 * the saved environment.
1756 */
1757 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001758 tsk->thread.fpexc_mode = val &
1759 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1760 return 0;
1761 } else {
1762 return -EINVAL;
1763 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001764#else
1765 return -EINVAL;
1766#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001767 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001768
1769 /* on a CONFIG_SPE this does not hurt us. The bits that
1770 * __pack_fe01 use do not overlap with bits used for
1771 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1772 * on CONFIG_SPE implementations are reserved so writing to
1773 * them does not change anything */
1774 if (val > PR_FP_EXC_PRECISE)
1775 return -EINVAL;
1776 tsk->thread.fpexc_mode = __pack_fe01(val);
1777 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1778 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1779 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001780 return 0;
1781}
1782
1783int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1784{
1785 unsigned int val;
1786
1787 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1788#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001789 if (cpu_has_feature(CPU_FTR_SPE)) {
1790 /*
1791 * When the sticky exception bits are set
1792 * directly by userspace, it must call prctl
1793 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1794 * in the existing prctl settings) or
1795 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1796 * the bits being set). <fenv.h> functions
1797 * saving and restoring the whole
1798 * floating-point environment need to do so
1799 * anyway to restore the prctl settings from
1800 * the saved environment.
1801 */
1802 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001803 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001804 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001805 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001806#else
1807 return -EINVAL;
1808#endif
1809 else
1810 val = __unpack_fe01(tsk->thread.fpexc_mode);
1811 return put_user(val, (unsigned int __user *) adr);
1812}
1813
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001814int set_endian(struct task_struct *tsk, unsigned int val)
1815{
1816 struct pt_regs *regs = tsk->thread.regs;
1817
1818 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1819 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1820 return -EINVAL;
1821
1822 if (regs == NULL)
1823 return -EINVAL;
1824
1825 if (val == PR_ENDIAN_BIG)
1826 regs->msr &= ~MSR_LE;
1827 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1828 regs->msr |= MSR_LE;
1829 else
1830 return -EINVAL;
1831
1832 return 0;
1833}
1834
1835int get_endian(struct task_struct *tsk, unsigned long adr)
1836{
1837 struct pt_regs *regs = tsk->thread.regs;
1838 unsigned int val;
1839
1840 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1841 !cpu_has_feature(CPU_FTR_REAL_LE))
1842 return -EINVAL;
1843
1844 if (regs == NULL)
1845 return -EINVAL;
1846
1847 if (regs->msr & MSR_LE) {
1848 if (cpu_has_feature(CPU_FTR_REAL_LE))
1849 val = PR_ENDIAN_LITTLE;
1850 else
1851 val = PR_ENDIAN_PPC_LITTLE;
1852 } else
1853 val = PR_ENDIAN_BIG;
1854
1855 return put_user(val, (unsigned int __user *)adr);
1856}
1857
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001858int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1859{
1860 tsk->thread.align_ctl = val;
1861 return 0;
1862}
1863
1864int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1865{
1866 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1867}
1868
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001869static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1870 unsigned long nbytes)
1871{
1872 unsigned long stack_page;
1873 unsigned long cpu = task_cpu(p);
1874
1875 /*
1876 * Avoid crashing if the stack has overflowed and corrupted
1877 * task_cpu(p), which is in the thread_info struct.
1878 */
1879 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1880 stack_page = (unsigned long) hardirq_ctx[cpu];
1881 if (sp >= stack_page + sizeof(struct thread_struct)
1882 && sp <= stack_page + THREAD_SIZE - nbytes)
1883 return 1;
1884
1885 stack_page = (unsigned long) softirq_ctx[cpu];
1886 if (sp >= stack_page + sizeof(struct thread_struct)
1887 && sp <= stack_page + THREAD_SIZE - nbytes)
1888 return 1;
1889 }
1890 return 0;
1891}
1892
Anton Blanchard2f251942006-03-27 11:46:18 +11001893int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001894 unsigned long nbytes)
1895{
Al Viro0cec6fd2006-01-12 01:06:02 -08001896 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001897
1898 if (sp >= stack_page + sizeof(struct thread_struct)
1899 && sp <= stack_page + THREAD_SIZE - nbytes)
1900 return 1;
1901
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001902 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001903}
1904
Anton Blanchard2f251942006-03-27 11:46:18 +11001905EXPORT_SYMBOL(validate_sp);
1906
Paul Mackerras06d67d52005-10-10 22:29:05 +10001907unsigned long get_wchan(struct task_struct *p)
1908{
1909 unsigned long ip, sp;
1910 int count = 0;
1911
1912 if (!p || p == current || p->state == TASK_RUNNING)
1913 return 0;
1914
1915 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001916 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001917 return 0;
1918
1919 do {
1920 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001921 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001922 return 0;
1923 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001924 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001925 if (!in_sched_functions(ip))
1926 return ip;
1927 }
1928 } while (count++ < 16);
1929 return 0;
1930}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001931
Johannes Bergc4d04be2008-11-20 03:24:07 +00001932static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001933
1934void show_stack(struct task_struct *tsk, unsigned long *stack)
1935{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001936 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001937 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001938 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001939#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1940 int curr_frame = current->curr_ret_stack;
1941 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001942 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001943#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001944
1945 sp = (unsigned long) stack;
1946 if (tsk == NULL)
1947 tsk = current;
1948 if (sp == 0) {
1949 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001950 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001951 else
1952 sp = tsk->thread.ksp;
1953 }
1954
Paul Mackerras06d67d52005-10-10 22:29:05 +10001955 lr = 0;
1956 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001957 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001958 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001959 return;
1960
1961 stack = (unsigned long *) sp;
1962 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001963 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001964 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001965 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001966#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001967 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001968 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08001969 (void *)current->ret_stack[curr_frame].ret);
1970 curr_frame--;
1971 }
1972#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001973 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001974 pr_cont(" (unreliable)");
1975 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001976 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001977 firstframe = 0;
1978
1979 /*
1980 * See if this is an exception frame.
1981 * We look for the "regshere" marker in the current frame.
1982 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001983 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1984 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001985 struct pt_regs *regs = (struct pt_regs *)
1986 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001987 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001988 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001989 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001990 firstframe = 1;
1991 }
1992
1993 sp = newsp;
1994 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001995}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001996
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001997#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001998/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001999void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002000{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002001 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002002 unsigned long ctrl;
2003
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002004 ctrl = mfspr(SPRN_CTRLF);
2005 ctrl |= CTRL_RUNLATCH;
2006 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002007
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002008 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002009}
2010
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002011/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002012void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002013{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002014 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002015 unsigned long ctrl;
2016
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002017 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002018
Anton Blanchard4138d652010-08-06 03:28:19 +00002019 ctrl = mfspr(SPRN_CTRLF);
2020 ctrl &= ~CTRL_RUNLATCH;
2021 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002022}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002023#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002024
Anton Blanchardd8390882009-02-22 01:50:03 +00002025unsigned long arch_align_stack(unsigned long sp)
2026{
2027 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2028 sp -= get_random_int() & ~PAGE_MASK;
2029 return sp & ~0xf;
2030}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002031
2032static inline unsigned long brk_rnd(void)
2033{
2034 unsigned long rnd = 0;
2035
2036 /* 8MB for 32bit, 1GB for 64bit */
2037 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002038 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002039 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002040 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002041
2042 return rnd << PAGE_SHIFT;
2043}
2044
2045unsigned long arch_randomize_brk(struct mm_struct *mm)
2046{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002047 unsigned long base = mm->brk;
2048 unsigned long ret;
2049
Kumar Galace7a35c2009-10-16 07:05:17 +00002050#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002051 /*
2052 * If we are using 1TB segments and we are allowed to randomise
2053 * the heap, we can put it above 1TB so it is backed by a 1TB
2054 * segment. Otherwise the heap will be in the bottom 1TB
2055 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002056 * performance penalty. We don't need to worry about radix. For
2057 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002058 */
2059 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2060 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2061#endif
2062
2063 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002064
2065 if (ret < mm->brk)
2066 return mm->brk;
2067
2068 return ret;
2069}
Anton Blanchard501cb162009-02-22 01:50:07 +00002070