blob: 34ee5f2e3271e7758a5b8f9c77862200dbb45ca2 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/prctl.h>
29#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040030#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/kallsyms.h>
32#include <linux/mqueue.h>
33#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100034#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080035#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010036#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000037#include <linux/personality.h>
38#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053039#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110040#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110041#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042
43#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044#include <asm/io.h>
45#include <asm/processor.h>
46#include <asm/mmu.h>
47#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110048#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110049#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010050#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010051#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010052#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000053#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100055#ifdef CONFIG_PPC64
56#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100057#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110058#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110059#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110060#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053061#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100062#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063
Luis Machadod6a61bf2008-07-24 02:10:41 +100064#include <linux/kprobes.h>
65#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100066
Michael Neuling8b3c34c2013-02-13 16:21:32 +000067/* Transactional Memory debug */
68#ifdef TM_DEBUG_SW
69#define TM_DEBUG(x...) printk(KERN_INFO x)
70#else
71#define TM_DEBUG(x...) do { } while(0)
72#endif
73
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074extern unsigned long _get_SP(void);
75
Paul Mackerrasd31626f2014-01-13 15:56:29 +110076#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110077static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110078{
79 /*
80 * If we are saving the current thread's registers, and the
81 * thread is in a transactional state, set the TIF_RESTORE_TM
82 * bit so that we know to restore the registers before
83 * returning to userspace.
84 */
85 if (tsk == current && tsk->thread.regs &&
86 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
87 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053088 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110089 set_thread_flag(TIF_RESTORE_TM);
90 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110091}
Cyril Burdc16b552016-09-23 16:18:08 +100092
93static inline bool msr_tm_active(unsigned long msr)
94{
95 return MSR_TM_ACTIVE(msr);
96}
Paul Mackerrasd31626f2014-01-13 15:56:29 +110097#else
Cyril Burdc16b552016-09-23 16:18:08 +100098static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110099static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
101
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100102bool strict_msr_control;
103EXPORT_SYMBOL(strict_msr_control);
104
105static int __init enable_strict_msr_control(char *str)
106{
107 strict_msr_control = true;
108 pr_info("Enabling strict facility control\n");
109
110 return 0;
111}
112early_param("ppc_strict_facility_enable", enable_strict_msr_control);
113
Cyril Bur3cee0702016-09-23 16:18:10 +1000114unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100115{
116 unsigned long oldmsr = mfmsr();
117 unsigned long newmsr;
118
119 newmsr = oldmsr | bits;
120
121#ifdef CONFIG_VSX
122 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
123 newmsr |= MSR_VSX;
124#endif
125
126 if (oldmsr != newmsr)
127 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000128
129 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100130}
131
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100132void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100133{
134 unsigned long oldmsr = mfmsr();
135 unsigned long newmsr;
136
137 newmsr = oldmsr & ~bits;
138
139#ifdef CONFIG_VSX
140 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
141 newmsr &= ~MSR_VSX;
142#endif
143
144 if (oldmsr != newmsr)
145 mtmsr_isync(newmsr);
146}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100147EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100148
Kevin Hao037f0ee2013-07-14 17:02:05 +0800149#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100150void __giveup_fpu(struct task_struct *tsk)
151{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000152 unsigned long msr;
153
Cyril Bur87924682016-02-29 17:53:49 +1100154 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000155 msr = tsk->thread.regs->msr;
156 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100157#ifdef CONFIG_VSX
158 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000159 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100160#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000161 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100162}
163
Anton Blanchard98da5812015-10-29 11:44:01 +1100164void giveup_fpu(struct task_struct *tsk)
165{
Anton Blanchard98da5812015-10-29 11:44:01 +1100166 check_if_tm_restore_required(tsk);
167
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100168 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100169 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100170 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100171}
172EXPORT_SYMBOL(giveup_fpu);
173
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174/*
175 * Make sure the floating-point register state in the
176 * the thread_struct is up to date for task tsk.
177 */
178void flush_fp_to_thread(struct task_struct *tsk)
179{
180 if (tsk->thread.regs) {
181 /*
182 * We need to disable preemption here because if we didn't,
183 * another process could get scheduled after the regs->msr
184 * test but before we have finished saving the FP registers
185 * to the thread_struct. That process could take over the
186 * FPU, and then when we get scheduled again we would store
187 * bogus values for the remaining FP registers.
188 */
189 preempt_disable();
190 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191 /*
192 * This should only ever be called for current or
193 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100194 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000195 * there is something wrong if a stopped child appears
196 * to still have its FP state in the CPU registers.
197 */
198 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100199 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200 }
201 preempt_enable();
202 }
203}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000204EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000205
206void enable_kernel_fp(void)
207{
208 WARN_ON(preemptible());
209
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100210 msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100211
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100212 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
213 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100214 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100215 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216}
217EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100218
219static int restore_fp(struct task_struct *tsk) {
Cyril Burdc16b552016-09-23 16:18:08 +1000220 if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100221 load_fp_state(&current->thread.fp_state);
222 current->thread.load_fp++;
223 return 1;
224 }
225 return 0;
226}
227#else
228static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100229#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100232#define loadvec(thr) ((thr).load_vec)
233
Cyril Bur6f515d82016-02-29 17:53:50 +1100234static void __giveup_altivec(struct task_struct *tsk)
235{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000236 unsigned long msr;
237
Cyril Bur6f515d82016-02-29 17:53:50 +1100238 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000239 msr = tsk->thread.regs->msr;
240 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100241#ifdef CONFIG_VSX
242 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000243 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100244#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000245 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100246}
247
Anton Blanchard98da5812015-10-29 11:44:01 +1100248void giveup_altivec(struct task_struct *tsk)
249{
Anton Blanchard98da5812015-10-29 11:44:01 +1100250 check_if_tm_restore_required(tsk);
251
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100252 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100253 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100254 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100255}
256EXPORT_SYMBOL(giveup_altivec);
257
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258void enable_kernel_altivec(void)
259{
260 WARN_ON(preemptible());
261
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100262 msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100263
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100264 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
265 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100266 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100267 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268}
269EXPORT_SYMBOL(enable_kernel_altivec);
270
271/*
272 * Make sure the VMX/Altivec register state in the
273 * the thread_struct is up to date for task tsk.
274 */
275void flush_altivec_to_thread(struct task_struct *tsk)
276{
277 if (tsk->thread.regs) {
278 preempt_disable();
279 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100281 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000282 }
283 preempt_enable();
284 }
285}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000286EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100287
288static int restore_altivec(struct task_struct *tsk)
289{
Cyril Burdc16b552016-09-23 16:18:08 +1000290 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
291 (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100292 load_vr_state(&tsk->thread.vr_state);
293 tsk->thread.used_vr = 1;
294 tsk->thread.load_vec++;
295
296 return 1;
297 }
298 return 0;
299}
300#else
301#define loadvec(thr) 0
302static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000303#endif /* CONFIG_ALTIVEC */
304
Michael Neulingce48b212008-06-25 14:07:18 +1000305#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100306static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100307{
Anton Blancharda7d623d2015-10-29 11:44:02 +1100308 if (tsk->thread.regs->msr & MSR_FP)
309 __giveup_fpu(tsk);
310 if (tsk->thread.regs->msr & MSR_VEC)
311 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100312 tsk->thread.regs->msr &= ~MSR_VSX;
313}
314
315static void giveup_vsx(struct task_struct *tsk)
316{
317 check_if_tm_restore_required(tsk);
318
319 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100320 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100321 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100322}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100323
324static void save_vsx(struct task_struct *tsk)
325{
326 if (tsk->thread.regs->msr & MSR_FP)
327 save_fpu(tsk);
328 if (tsk->thread.regs->msr & MSR_VEC)
329 save_altivec(tsk);
330}
Anton Blancharda7d623d2015-10-29 11:44:02 +1100331
Michael Neulingce48b212008-06-25 14:07:18 +1000332void enable_kernel_vsx(void)
333{
334 WARN_ON(preemptible());
335
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100336 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100337
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100338 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100339 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100340 if (current->thread.regs->msr & MSR_FP)
341 __giveup_fpu(current);
342 if (current->thread.regs->msr & MSR_VEC)
343 __giveup_altivec(current);
344 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100345 }
Michael Neulingce48b212008-06-25 14:07:18 +1000346}
347EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000348
349void flush_vsx_to_thread(struct task_struct *tsk)
350{
351 if (tsk->thread.regs) {
352 preempt_disable();
353 if (tsk->thread.regs->msr & MSR_VSX) {
Michael Neulingce48b212008-06-25 14:07:18 +1000354 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000355 giveup_vsx(tsk);
356 }
357 preempt_enable();
358 }
359}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000360EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100361
362static int restore_vsx(struct task_struct *tsk)
363{
364 if (cpu_has_feature(CPU_FTR_VSX)) {
365 tsk->thread.used_vsr = 1;
366 return 1;
367 }
368
369 return 0;
370}
371#else
372static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Cyril Burbf6a4d52016-02-29 17:53:51 +1100373static inline void save_vsx(struct task_struct *tsk) { }
Michael Neulingce48b212008-06-25 14:07:18 +1000374#endif /* CONFIG_VSX */
375
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000376#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100377void giveup_spe(struct task_struct *tsk)
378{
Anton Blanchard98da5812015-10-29 11:44:01 +1100379 check_if_tm_restore_required(tsk);
380
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100381 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100382 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100383 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100384}
385EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000386
387void enable_kernel_spe(void)
388{
389 WARN_ON(preemptible());
390
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100391 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100392
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100393 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
394 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100395 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100396 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000397}
398EXPORT_SYMBOL(enable_kernel_spe);
399
400void flush_spe_to_thread(struct task_struct *tsk)
401{
402 if (tsk->thread.regs) {
403 preempt_disable();
404 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000405 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500406 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500407 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000408 }
409 preempt_enable();
410 }
411}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000412#endif /* CONFIG_SPE */
413
Anton Blanchardc2085052015-10-29 11:44:08 +1100414static unsigned long msr_all_available;
415
416static int __init init_msr_all_available(void)
417{
418#ifdef CONFIG_PPC_FPU
419 msr_all_available |= MSR_FP;
420#endif
421#ifdef CONFIG_ALTIVEC
422 if (cpu_has_feature(CPU_FTR_ALTIVEC))
423 msr_all_available |= MSR_VEC;
424#endif
425#ifdef CONFIG_VSX
426 if (cpu_has_feature(CPU_FTR_VSX))
427 msr_all_available |= MSR_VSX;
428#endif
429#ifdef CONFIG_SPE
430 if (cpu_has_feature(CPU_FTR_SPE))
431 msr_all_available |= MSR_SPE;
432#endif
433
434 return 0;
435}
436early_initcall(init_msr_all_available);
437
438void giveup_all(struct task_struct *tsk)
439{
440 unsigned long usermsr;
441
442 if (!tsk->thread.regs)
443 return;
444
445 usermsr = tsk->thread.regs->msr;
446
447 if ((usermsr & msr_all_available) == 0)
448 return;
449
450 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000451 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100452
453#ifdef CONFIG_PPC_FPU
454 if (usermsr & MSR_FP)
455 __giveup_fpu(tsk);
456#endif
457#ifdef CONFIG_ALTIVEC
458 if (usermsr & MSR_VEC)
459 __giveup_altivec(tsk);
460#endif
461#ifdef CONFIG_VSX
462 if (usermsr & MSR_VSX)
463 __giveup_vsx(tsk);
464#endif
465#ifdef CONFIG_SPE
466 if (usermsr & MSR_SPE)
467 __giveup_spe(tsk);
468#endif
469
470 msr_check_and_clear(msr_all_available);
471}
472EXPORT_SYMBOL(giveup_all);
473
Cyril Bur70fe3d92016-02-29 17:53:47 +1100474void restore_math(struct pt_regs *regs)
475{
476 unsigned long msr;
477
Cyril Burdc16b552016-09-23 16:18:08 +1000478 if (!msr_tm_active(regs->msr) &&
479 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100480 return;
481
482 msr = regs->msr;
483 msr_check_and_set(msr_all_available);
484
485 /*
486 * Only reload if the bit is not set in the user MSR, the bit BEING set
487 * indicates that the registers are hot
488 */
489 if ((!(msr & MSR_FP)) && restore_fp(current))
490 msr |= MSR_FP | current->thread.fpexc_mode;
491
492 if ((!(msr & MSR_VEC)) && restore_altivec(current))
493 msr |= MSR_VEC;
494
495 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
496 restore_vsx(current)) {
497 msr |= MSR_VSX;
498 }
499
500 msr_check_and_clear(msr_all_available);
501
502 regs->msr = msr;
503}
504
Cyril Burde2a20a2016-02-29 17:53:48 +1100505void save_all(struct task_struct *tsk)
506{
507 unsigned long usermsr;
508
509 if (!tsk->thread.regs)
510 return;
511
512 usermsr = tsk->thread.regs->msr;
513
514 if ((usermsr & msr_all_available) == 0)
515 return;
516
517 msr_check_and_set(msr_all_available);
518
Cyril Burbf6a4d52016-02-29 17:53:51 +1100519 /*
520 * Saving the way the register space is in hardware, save_vsx boils
521 * down to a save_fpu() and save_altivec()
522 */
523 if (usermsr & MSR_VSX) {
524 save_vsx(tsk);
525 } else {
526 if (usermsr & MSR_FP)
527 save_fpu(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100528
Cyril Burbf6a4d52016-02-29 17:53:51 +1100529 if (usermsr & MSR_VEC)
530 save_altivec(tsk);
531 }
Cyril Burde2a20a2016-02-29 17:53:48 +1100532
533 if (usermsr & MSR_SPE)
534 __giveup_spe(tsk);
535
536 msr_check_and_clear(msr_all_available);
537}
538
Anton Blanchard579e6332015-10-29 11:44:09 +1100539void flush_all_to_thread(struct task_struct *tsk)
540{
541 if (tsk->thread.regs) {
542 preempt_disable();
543 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100544 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100545
546#ifdef CONFIG_SPE
547 if (tsk->thread.regs->msr & MSR_SPE)
548 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
549#endif
550
551 preempt_enable();
552 }
553}
554EXPORT_SYMBOL(flush_all_to_thread);
555
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000556#ifdef CONFIG_PPC_ADV_DEBUG_REGS
557void do_send_trap(struct pt_regs *regs, unsigned long address,
558 unsigned long error_code, int signal_code, int breakpt)
559{
560 siginfo_t info;
561
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000562 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000563 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
564 11, SIGSEGV) == NOTIFY_STOP)
565 return;
566
567 /* Deliver the signal to userspace */
568 info.si_signo = SIGTRAP;
569 info.si_errno = breakpt; /* breakpoint or watchpoint id */
570 info.si_code = signal_code;
571 info.si_addr = (void __user *)address;
572 force_sig_info(SIGTRAP, &info, current);
573}
574#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000575void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000576 unsigned long error_code)
577{
578 siginfo_t info;
579
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000580 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000581 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
582 11, SIGSEGV) == NOTIFY_STOP)
583 return;
584
Michael Neuling9422de32012-12-20 14:06:44 +0000585 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000586 return;
587
Michael Neuling9422de32012-12-20 14:06:44 +0000588 /* Clear the breakpoint */
589 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000590
591 /* Deliver the signal to userspace */
592 info.si_signo = SIGTRAP;
593 info.si_errno = 0;
594 info.si_code = TRAP_HWBKPT;
595 info.si_addr = (void __user *)address;
596 force_sig_info(SIGTRAP, &info, current);
597}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000598#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000599
Michael Neuling9422de32012-12-20 14:06:44 +0000600static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100601
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000602#ifdef CONFIG_PPC_ADV_DEBUG_REGS
603/*
604 * Set the debug registers back to their default "safe" values.
605 */
606static void set_debug_reg_defaults(struct thread_struct *thread)
607{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530608 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000609#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530610 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000611#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530612 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000613#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530614 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000615#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530616 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617#ifdef CONFIG_BOOKE
618 /*
619 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
620 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530621 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000622 DBCR1_IAC3US | DBCR1_IAC4US;
623 /*
624 * Force Data Address Compare User/Supervisor bits to be User-only
625 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
626 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530627 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000628#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530629 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000630#endif
631}
632
Scott Woodf5f97212013-11-22 15:52:29 -0600633static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000634{
Scott Wood6cecf762013-05-13 14:14:53 +0000635 /*
636 * We could have inherited MSR_DE from userspace, since
637 * it doesn't get cleared on exception entry. Make sure
638 * MSR_DE is clear before we enable any debug events.
639 */
640 mtmsr(mfmsr() & ~MSR_DE);
641
Scott Woodf5f97212013-11-22 15:52:29 -0600642 mtspr(SPRN_IAC1, debug->iac1);
643 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000644#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600645 mtspr(SPRN_IAC3, debug->iac3);
646 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600648 mtspr(SPRN_DAC1, debug->dac1);
649 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000650#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600651 mtspr(SPRN_DVC1, debug->dvc1);
652 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000653#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600654 mtspr(SPRN_DBCR0, debug->dbcr0);
655 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600657 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#endif
659}
660/*
661 * Unless neither the old or new thread are making use of the
662 * debug registers, set the debug registers from the values
663 * stored in the new thread.
664 */
Scott Woodf5f97212013-11-22 15:52:29 -0600665void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000666{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530667 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600668 || (new_debug->dbcr0 & DBCR0_IDM))
669 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000670}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530671EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000672#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000673#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000674static void set_debug_reg_defaults(struct thread_struct *thread)
675{
Michael Neuling9422de32012-12-20 14:06:44 +0000676 thread->hw_brk.address = 0;
677 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000678 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679}
K.Prasade0780b72011-02-10 04:44:35 +0000680#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000681#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
682
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000683#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000684static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
685{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000686 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000687#ifdef CONFIG_PPC_47x
688 isync();
689#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000690 return 0;
691}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000692#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000693static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
694{
Michael Ellermancab0af92005-11-03 15:30:49 +1100695 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000696 if (cpu_has_feature(CPU_FTR_DABRX))
697 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100698 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000699}
Michael Neuling9422de32012-12-20 14:06:44 +0000700#else
701static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
702{
703 return -EINVAL;
704}
705#endif
706
707static inline int set_dabr(struct arch_hw_breakpoint *brk)
708{
709 unsigned long dabr, dabrx;
710
711 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
712 dabrx = ((brk->type >> 3) & 0x7);
713
714 if (ppc_md.set_dabr)
715 return ppc_md.set_dabr(dabr, dabrx);
716
717 return __set_dabr(dabr, dabrx);
718}
719
Michael Neulingbf99de32012-12-20 14:06:45 +0000720static inline int set_dawr(struct arch_hw_breakpoint *brk)
721{
Michael Neuling05d694e2013-01-24 15:02:58 +0000722 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000723
724 dawr = brk->address;
725
726 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
727 << (63 - 58); //* read/write bits */
728 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
729 << (63 - 59); //* translate */
730 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
731 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000732 /* dawr length is stored in field MDR bits 48:53. Matches range in
733 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
734 0b111111=64DW.
735 brk->len is in bytes.
736 This aligns up to double word size, shifts and does the bias.
737 */
738 mrd = ((brk->len + 7) >> 3) - 1;
739 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000740
741 if (ppc_md.set_dawr)
742 return ppc_md.set_dawr(dawr, dawrx);
743 mtspr(SPRN_DAWR, dawr);
744 mtspr(SPRN_DAWRX, dawrx);
745 return 0;
746}
747
Paul Gortmaker21f58502014-04-29 15:25:17 -0400748void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000749{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500750 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000751
Michael Neulingbf99de32012-12-20 14:06:45 +0000752 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400753 set_dawr(brk);
754 else
755 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000756}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000757
Paul Gortmaker21f58502014-04-29 15:25:17 -0400758void set_breakpoint(struct arch_hw_breakpoint *brk)
759{
760 preempt_disable();
761 __set_breakpoint(brk);
762 preempt_enable();
763}
764
Paul Mackerras06d67d52005-10-10 22:29:05 +1000765#ifdef CONFIG_PPC64
766DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000767#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000768
Michael Neuling9422de32012-12-20 14:06:44 +0000769static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
770 struct arch_hw_breakpoint *b)
771{
772 if (a->address != b->address)
773 return false;
774 if (a->type != b->type)
775 return false;
776 if (a->len != b->len)
777 return false;
778 return true;
779}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100780
Michael Neulingfb096922013-02-13 16:21:37 +0000781#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100782static void tm_reclaim_thread(struct thread_struct *thr,
783 struct thread_info *ti, uint8_t cause)
784{
785 unsigned long msr_diff = 0;
786
787 /*
788 * If FP/VSX registers have been already saved to the
789 * thread_struct, move them to the transact_fp array.
790 * We clear the TIF_RESTORE_TM bit since after the reclaim
791 * the thread will no longer be transactional.
792 */
793 if (test_ti_thread_flag(ti, TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530794 msr_diff = thr->ckpt_regs.msr & ~thr->regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100795 if (msr_diff & MSR_FP)
796 memcpy(&thr->transact_fp, &thr->fp_state,
797 sizeof(struct thread_fp_state));
798 if (msr_diff & MSR_VEC)
799 memcpy(&thr->transact_vr, &thr->vr_state,
800 sizeof(struct thread_vr_state));
801 clear_ti_thread_flag(ti, TIF_RESTORE_TM);
802 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX | MSR_FE0 | MSR_FE1;
803 }
804
Michael Neuling7f821fc2015-11-19 15:44:45 +1100805 /*
806 * Use the current MSR TM suspended bit to track if we have
807 * checkpointed state outstanding.
808 * On signal delivery, we'd normally reclaim the checkpointed
809 * state to obtain stack pointer (see:get_tm_stackpointer()).
810 * This will then directly return to userspace without going
811 * through __switch_to(). However, if the stack frame is bad,
812 * we need to exit this thread which calls __switch_to() which
813 * will again attempt to reclaim the already saved tm state.
814 * Hence we need to check that we've not already reclaimed
815 * this state.
816 * We do this using the current MSR, rather tracking it in
817 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000818 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100819 */
820 if (!MSR_TM_SUSPENDED(mfmsr()))
821 return;
822
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100823 tm_reclaim(thr, thr->regs->msr, cause);
824
825 /* Having done the reclaim, we now have the checkpointed
826 * FP/VSX values in the registers. These might be valid
827 * even if we have previously called enable_kernel_fp() or
828 * flush_fp_to_thread(), so update thr->regs->msr to
829 * indicate their current validity.
830 */
831 thr->regs->msr |= msr_diff;
832}
833
834void tm_reclaim_current(uint8_t cause)
835{
836 tm_enable();
837 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
838}
839
Michael Neulingfb096922013-02-13 16:21:37 +0000840static inline void tm_reclaim_task(struct task_struct *tsk)
841{
842 /* We have to work out if we're switching from/to a task that's in the
843 * middle of a transaction.
844 *
845 * In switching we need to maintain a 2nd register state as
846 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
847 * checkpointed (tbegin) state in ckpt_regs and saves the transactional
848 * (current) FPRs into oldtask->thread.transact_fpr[].
849 *
850 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
851 */
852 struct thread_struct *thr = &tsk->thread;
853
854 if (!thr->regs)
855 return;
856
857 if (!MSR_TM_ACTIVE(thr->regs->msr))
858 goto out_and_saveregs;
859
860 /* Stash the original thread MSR, as giveup_fpu et al will
861 * modify it. We hold onto it to see whether the task used
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100862 * FP & vector regs. If the TIF_RESTORE_TM flag is set,
Anshuman Khandual829023d2015-07-06 16:24:10 +0530863 * ckpt_regs.msr is already set.
Michael Neulingfb096922013-02-13 16:21:37 +0000864 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100865 if (!test_ti_thread_flag(task_thread_info(tsk), TIF_RESTORE_TM))
Anshuman Khandual829023d2015-07-06 16:24:10 +0530866 thr->ckpt_regs.msr = thr->regs->msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000867
868 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
869 "ccr=%lx, msr=%lx, trap=%lx)\n",
870 tsk->pid, thr->regs->nip,
871 thr->regs->ccr, thr->regs->msr,
872 thr->regs->trap);
873
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100874 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000875
876 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
877 tsk->pid);
878
879out_and_saveregs:
880 /* Always save the regs here, even if a transaction's not active.
881 * This context-switches a thread's TM info SPRs. We do it here to
882 * be consistent with the restore path (in recheckpoint) which
883 * cannot happen later in _switch().
884 */
885 tm_save_sprs(thr);
886}
887
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100888extern void __tm_recheckpoint(struct thread_struct *thread,
889 unsigned long orig_msr);
890
891void tm_recheckpoint(struct thread_struct *thread,
892 unsigned long orig_msr)
893{
894 unsigned long flags;
895
896 /* We really can't be interrupted here as the TEXASR registers can't
897 * change and later in the trecheckpoint code, we have a userspace R1.
898 * So let's hard disable over this region.
899 */
900 local_irq_save(flags);
901 hard_irq_disable();
902
903 /* The TM SPRs are restored here, so that TEXASR.FS can be set
904 * before the trecheckpoint and no explosion occurs.
905 */
906 tm_restore_sprs(thread);
907
908 __tm_recheckpoint(thread, orig_msr);
909
910 local_irq_restore(flags);
911}
912
Michael Neulingbc2a9402013-02-13 16:21:40 +0000913static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000914{
915 unsigned long msr;
916
917 if (!cpu_has_feature(CPU_FTR_TM))
918 return;
919
920 /* Recheckpoint the registers of the thread we're about to switch to.
921 *
922 * If the task was using FP, we non-lazily reload both the original and
923 * the speculative FP register states. This is because the kernel
924 * doesn't see if/when a TM rollback occurs, so if we take an FP
925 * unavoidable later, we are unable to determine which set of FP regs
926 * need to be restored.
927 */
928 if (!new->thread.regs)
929 return;
930
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100931 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
932 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000933 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100934 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530935 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000936 /* Recheckpoint to restore original checkpointed register state. */
937 TM_DEBUG("*** tm_recheckpoint of pid %d "
938 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
939 new->pid, new->thread.regs->msr, msr);
940
941 /* This loads the checkpointed FP/VEC state, if used */
942 tm_recheckpoint(&new->thread, msr);
943
944 /* This loads the speculative FP/VEC state, if used */
945 if (msr & MSR_FP) {
946 do_load_up_transact_fpu(&new->thread);
947 new->thread.regs->msr |=
948 (MSR_FP | new->thread.fpexc_mode);
949 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000950#ifdef CONFIG_ALTIVEC
Michael Neulingfb096922013-02-13 16:21:37 +0000951 if (msr & MSR_VEC) {
952 do_load_up_transact_altivec(&new->thread);
953 new->thread.regs->msr |= MSR_VEC;
954 }
Michael Neulingf110c0c2013-04-09 16:18:55 +1000955#endif
Michael Neulingfb096922013-02-13 16:21:37 +0000956 /* We may as well turn on VSX too since all the state is restored now */
957 if (msr & MSR_VSX)
958 new->thread.regs->msr |= MSR_VSX;
959
960 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
961 "(kernel msr 0x%lx)\n",
962 new->pid, mfmsr());
963}
964
965static inline void __switch_to_tm(struct task_struct *prev)
966{
967 if (cpu_has_feature(CPU_FTR_TM)) {
968 tm_enable();
969 tm_reclaim_task(prev);
970 }
971}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100972
973/*
974 * This is called if we are on the way out to userspace and the
975 * TIF_RESTORE_TM flag is set. It checks if we need to reload
976 * FP and/or vector state and does so if necessary.
977 * If userspace is inside a transaction (whether active or
978 * suspended) and FP/VMX/VSX instructions have ever been enabled
979 * inside that transaction, then we have to keep them enabled
980 * and keep the FP/VMX/VSX state loaded while ever the transaction
981 * continues. The reason is that if we didn't, and subsequently
982 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
983 * we don't know whether it's the same transaction, and thus we
984 * don't know which of the checkpointed state and the transactional
985 * state to use.
986 */
987void restore_tm_state(struct pt_regs *regs)
988{
989 unsigned long msr_diff;
990
991 clear_thread_flag(TIF_RESTORE_TM);
992 if (!MSR_TM_ACTIVE(regs->msr))
993 return;
994
Anshuman Khandual829023d2015-07-06 16:24:10 +0530995 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100996 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100997
Cyril Burdc16b552016-09-23 16:18:08 +1000998 /* Ensure that restore_math() will restore */
999 if (msr_diff & MSR_FP)
1000 current->thread.load_fp = 1;
1001#ifdef CONFIG_ALIVEC
1002 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1003 current->thread.load_vec = 1;
1004#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001005 restore_math(regs);
1006
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001007 regs->msr |= msr_diff;
1008}
1009
Michael Neulingfb096922013-02-13 16:21:37 +00001010#else
1011#define tm_recheckpoint_new_task(new)
1012#define __switch_to_tm(prev)
1013#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001014
Anton Blanchard152d5232015-10-29 11:43:55 +11001015static inline void save_sprs(struct thread_struct *t)
1016{
1017#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001018 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001019 t->vrsave = mfspr(SPRN_VRSAVE);
1020#endif
1021#ifdef CONFIG_PPC_BOOK3S_64
1022 if (cpu_has_feature(CPU_FTR_DSCR))
1023 t->dscr = mfspr(SPRN_DSCR);
1024
1025 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1026 t->bescr = mfspr(SPRN_BESCR);
1027 t->ebbhr = mfspr(SPRN_EBBHR);
1028 t->ebbrr = mfspr(SPRN_EBBRR);
1029
1030 t->fscr = mfspr(SPRN_FSCR);
1031
1032 /*
1033 * Note that the TAR is not available for use in the kernel.
1034 * (To provide this, the TAR should be backed up/restored on
1035 * exception entry/exit instead, and be in pt_regs. FIXME,
1036 * this should be in pt_regs anyway (for debug).)
1037 */
1038 t->tar = mfspr(SPRN_TAR);
1039 }
Jack Millerbd3ea312016-06-09 12:31:09 +10001040
1041 if (cpu_has_feature(CPU_FTR_ARCH_300)) {
1042 /* Conditionally save Load Monitor registers, if enabled */
1043 if (t->fscr & FSCR_LM) {
1044 t->lmrr = mfspr(SPRN_LMRR);
1045 t->lmser = mfspr(SPRN_LMSER);
1046 }
1047 }
Anton Blanchard152d5232015-10-29 11:43:55 +11001048#endif
1049}
1050
1051static inline void restore_sprs(struct thread_struct *old_thread,
1052 struct thread_struct *new_thread)
1053{
1054#ifdef CONFIG_ALTIVEC
1055 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1056 old_thread->vrsave != new_thread->vrsave)
1057 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1058#endif
1059#ifdef CONFIG_PPC_BOOK3S_64
1060 if (cpu_has_feature(CPU_FTR_DSCR)) {
1061 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001062 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001063 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001064
1065 if (old_thread->dscr != dscr)
1066 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001067 }
1068
1069 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1070 if (old_thread->bescr != new_thread->bescr)
1071 mtspr(SPRN_BESCR, new_thread->bescr);
1072 if (old_thread->ebbhr != new_thread->ebbhr)
1073 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1074 if (old_thread->ebbrr != new_thread->ebbrr)
1075 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1076
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001077 if (old_thread->fscr != new_thread->fscr)
1078 mtspr(SPRN_FSCR, new_thread->fscr);
1079
Anton Blanchard152d5232015-10-29 11:43:55 +11001080 if (old_thread->tar != new_thread->tar)
1081 mtspr(SPRN_TAR, new_thread->tar);
1082 }
Jack Millerbd3ea312016-06-09 12:31:09 +10001083
1084 if (cpu_has_feature(CPU_FTR_ARCH_300)) {
1085 /* Conditionally restore Load Monitor registers, if enabled */
1086 if (new_thread->fscr & FSCR_LM) {
1087 if (old_thread->lmrr != new_thread->lmrr)
1088 mtspr(SPRN_LMRR, new_thread->lmrr);
1089 if (old_thread->lmser != new_thread->lmser)
1090 mtspr(SPRN_LMSER, new_thread->lmser);
1091 }
1092 }
Anton Blanchard152d5232015-10-29 11:43:55 +11001093#endif
1094}
1095
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001096struct task_struct *__switch_to(struct task_struct *prev,
1097 struct task_struct *new)
1098{
1099 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001100 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001101#ifdef CONFIG_PPC_BOOK3S_64
1102 struct ppc64_tlb_batch *batch;
1103#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104
Anton Blanchard152d5232015-10-29 11:43:55 +11001105 new_thread = &new->thread;
1106 old_thread = &current->thread;
1107
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001108 WARN_ON(!irqs_disabled());
1109
Paul Mackerras06d67d52005-10-10 22:29:05 +10001110#ifdef CONFIG_PPC64
1111 /*
1112 * Collect processor utilization data per process
1113 */
1114 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001115 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001116 long unsigned start_tb, current_tb;
1117 start_tb = old_thread->start_tb;
1118 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1119 old_thread->accum_tb += (current_tb - start_tb);
1120 new_thread->start_tb = current_tb;
1121 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001122#endif /* CONFIG_PPC64 */
1123
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001124#ifdef CONFIG_PPC_STD_MMU_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001125 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001126 if (batch->active) {
1127 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1128 if (batch->index)
1129 __flush_tlb_pending(batch);
1130 batch->active = 0;
1131 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001132#endif /* CONFIG_PPC_STD_MMU_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001133
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001134#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1135 switch_booke_debug_regs(&new->thread.debug);
1136#else
1137/*
1138 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1139 * schedule DABR
1140 */
1141#ifndef CONFIG_HAVE_HW_BREAKPOINT
1142 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1143 __set_breakpoint(&new->thread.hw_brk);
1144#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1145#endif
1146
1147 /*
1148 * We need to save SPRs before treclaim/trecheckpoint as these will
1149 * change a number of them.
1150 */
1151 save_sprs(&prev->thread);
1152
1153 __switch_to_tm(prev);
1154
1155 /* Save FPU, Altivec, VSX and SPE state */
1156 giveup_all(prev);
1157
Anton Blanchard44387e92008-03-17 15:27:09 +11001158 /*
1159 * We can't take a PMU exception inside _switch() since there is a
1160 * window where the kernel stack SLB and the kernel stack are out
1161 * of sync. Hard disable here.
1162 */
1163 hard_irq_disable();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001164
1165 tm_recheckpoint_new_task(new);
1166
Anton Blanchard20dbe672015-12-10 20:44:39 +11001167 /*
1168 * Call restore_sprs() before calling _switch(). If we move it after
1169 * _switch() then we miss out on calling it for new tasks. The reason
1170 * for this is we manually create a stack frame for new tasks that
1171 * directly returns through ret_from_fork() or
1172 * ret_from_kernel_thread(). See copy_thread() for details.
1173 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001174 restore_sprs(old_thread, new_thread);
1175
Anton Blanchard20dbe672015-12-10 20:44:39 +11001176 last = _switch(old_thread, new_thread);
1177
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001178#ifdef CONFIG_PPC_STD_MMU_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001179 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1180 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001181 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001182 batch->active = 1;
1183 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001184
1185 if (current_thread_info()->task->thread.regs)
1186 restore_math(current_thread_info()->task->thread.regs);
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001187#endif /* CONFIG_PPC_STD_MMU_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001188
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001189 return last;
1190}
1191
Paul Mackerras06d67d52005-10-10 22:29:05 +10001192static int instructions_to_print = 16;
1193
Paul Mackerras06d67d52005-10-10 22:29:05 +10001194static void show_instructions(struct pt_regs *regs)
1195{
1196 int i;
1197 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1198 sizeof(int));
1199
1200 printk("Instruction dump:");
1201
1202 for (i = 0; i < instructions_to_print; i++) {
1203 int instr;
1204
1205 if (!(i % 8))
1206 printk("\n");
1207
Scott Wood0de2d822007-09-28 04:38:55 +10001208#if !defined(CONFIG_BOOKE)
1209 /* If executing with the IMMU off, adjust pc rather
1210 * than print XXXXXXXX.
1211 */
1212 if (!(regs->msr & MSR_IR))
1213 pc = (unsigned long)phys_to_virt(pc);
1214#endif
1215
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001216 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001217 probe_kernel_address((unsigned int __user *)pc, instr)) {
Ira Snyder40c8cef2012-01-06 12:34:07 +00001218 printk(KERN_CONT "XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001219 } else {
1220 if (regs->nip == pc)
Ira Snyder40c8cef2012-01-06 12:34:07 +00001221 printk(KERN_CONT "<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001222 else
Ira Snyder40c8cef2012-01-06 12:34:07 +00001223 printk(KERN_CONT "%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001224 }
1225
1226 pc += sizeof(int);
1227 }
1228
1229 printk("\n");
1230}
1231
Michael Neuling801c0b22015-11-20 15:15:32 +11001232struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001233 unsigned long bit;
1234 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001235};
1236
1237static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001238#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1239 {MSR_SF, "SF"},
1240 {MSR_HV, "HV"},
1241#endif
1242 {MSR_VEC, "VEC"},
1243 {MSR_VSX, "VSX"},
1244#ifdef CONFIG_BOOKE
1245 {MSR_CE, "CE"},
1246#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001247 {MSR_EE, "EE"},
1248 {MSR_PR, "PR"},
1249 {MSR_FP, "FP"},
1250 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001251#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001252 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001253#else
1254 {MSR_SE, "SE"},
1255 {MSR_BE, "BE"},
1256#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001257 {MSR_IR, "IR"},
1258 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001259 {MSR_PMM, "PMM"},
1260#ifndef CONFIG_BOOKE
1261 {MSR_RI, "RI"},
1262 {MSR_LE, "LE"},
1263#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001264 {0, NULL}
1265};
1266
Michael Neuling801c0b22015-11-20 15:15:32 +11001267static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268{
Michael Neuling801c0b22015-11-20 15:15:32 +11001269 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271 for (; bits->bit; ++bits)
1272 if (val & bits->bit) {
Michael Neuling801c0b22015-11-20 15:15:32 +11001273 printk("%s%s", s, bits->name);
1274 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001275 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001276}
1277
1278#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1279static struct regbit msr_tm_bits[] = {
1280 {MSR_TS_T, "T"},
1281 {MSR_TS_S, "S"},
1282 {MSR_TM, "E"},
1283 {0, NULL}
1284};
1285
1286static void print_tm_bits(unsigned long val)
1287{
1288/*
1289 * This only prints something if at least one of the TM bit is set.
1290 * Inside the TM[], the output means:
1291 * E: Enabled (bit 32)
1292 * S: Suspended (bit 33)
1293 * T: Transactional (bit 34)
1294 */
1295 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
1296 printk(",TM[");
1297 print_bits(val, msr_tm_bits, "");
1298 printk("]");
1299 }
1300}
1301#else
1302static void print_tm_bits(unsigned long val) {}
1303#endif
1304
1305static void print_msr_bits(unsigned long val)
1306{
1307 printk("<");
1308 print_bits(val, msr_bits, ",");
1309 print_tm_bits(val);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001310 printk(">");
1311}
1312
1313#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001314#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001315#define REGS_PER_LINE 4
1316#define LAST_VOLATILE 13
1317#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001318#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001319#define REGS_PER_LINE 8
1320#define LAST_VOLATILE 12
1321#endif
1322
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323void show_regs(struct pt_regs * regs)
1324{
1325 int i, trap;
1326
Tejun Heoa43cb952013-04-30 15:27:17 -07001327 show_regs_print_info(KERN_DEFAULT);
1328
Paul Mackerras06d67d52005-10-10 22:29:05 +10001329 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1330 regs->nip, regs->link, regs->ctr);
1331 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001332 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001333 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001334 print_msr_bits(regs->msr);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001335 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001337 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001338 printk("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001339 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001340#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001341 printk("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001342#else
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001343 printk("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1344#endif
1345#ifdef CONFIG_PPC64
1346 printk("SOFTE: %ld ", regs->softe);
1347#endif
1348#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001349 if (MSR_TM_ACTIVE(regs->msr))
1350 printk("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001351#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352
1353 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001354 if ((i % REGS_PER_LINE) == 0)
Kumar Galaa2367192009-06-18 22:29:55 +00001355 printk("\nGPR%02d: ", i);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001356 printk(REG " ", regs->gpr[i]);
1357 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001358 break;
1359 }
1360 printk("\n");
1361#ifdef CONFIG_KALLSYMS
1362 /*
1363 * Lookup NIP late so we have the best change of getting the
1364 * above info out without failing
1365 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001366 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1367 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001368#endif
1369 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001370 if (!user_mode(regs))
1371 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372}
1373
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001374void flush_thread(void)
1375{
K.Prasade0780b72011-02-10 04:44:35 +00001376#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301377 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001378#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001379 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001380#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001381}
1382
1383void
1384release_thread(struct task_struct *t)
1385{
1386}
1387
1388/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001389 * this gets called so that we can store coprocessor state into memory and
1390 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001391 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001392int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001393{
Anton Blanchard579e6332015-10-29 11:44:09 +11001394 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001395 /*
1396 * Flush TM state out so we can copy it. __switch_to_tm() does this
1397 * flush but it removes the checkpointed state from the current CPU and
1398 * transitions the CPU out of TM mode. Hence we need to call
1399 * tm_recheckpoint_new_task() (on the same task) to restore the
1400 * checkpointed state back and the TM mode.
1401 */
1402 __switch_to_tm(src);
1403 tm_recheckpoint_new_task(src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001404
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001405 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001406
1407 clear_task_ebb(dst);
1408
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001409 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001410}
1411
Michael Ellermancec15482014-07-10 12:29:21 +10001412static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1413{
1414#ifdef CONFIG_PPC_STD_MMU_64
1415 unsigned long sp_vsid;
1416 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1417
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001418 if (radix_enabled())
1419 return;
1420
Michael Ellermancec15482014-07-10 12:29:21 +10001421 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1422 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1423 << SLB_VSID_SHIFT_1T;
1424 else
1425 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1426 << SLB_VSID_SHIFT;
1427 sp_vsid |= SLB_VSID_KERNEL | llp;
1428 p->thread.ksp_vsid = sp_vsid;
1429#endif
1430}
1431
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001432/*
1433 * Copy a thread..
1434 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001435
Alex Dowad6eca8932015-03-13 20:14:46 +02001436/*
1437 * Copy architecture-specific thread state
1438 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001439int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001440 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001441{
1442 struct pt_regs *childregs, *kregs;
1443 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001444 extern void ret_from_kernel_thread(void);
1445 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001446 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001447 struct thread_info *ti = task_thread_info(p);
1448
1449 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001451 /* Copy registers */
1452 sp -= sizeof(struct pt_regs);
1453 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001454 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001455 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001456 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001458 /* function */
1459 if (usp)
1460 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001461#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001462 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001463 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001464#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001465 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001467 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001468 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001470 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001471 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001472 CHECK_FULL_REGS(regs);
1473 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001474 if (usp)
1475 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001476 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001477 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001478 if (clone_flags & CLONE_SETTLS) {
1479#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001480 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001481 childregs->gpr[13] = childregs->gpr[6];
1482 else
1483#endif
1484 childregs->gpr[2] = childregs->gpr[6];
1485 }
Al Viro58254e12012-09-12 18:32:42 -04001486
1487 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001488 }
Cyril Burd272f662016-02-29 17:53:46 +11001489 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001490 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491
1492 /*
1493 * The way this works is that at some point in the future
1494 * some task will call _switch to switch to the new task.
1495 * That will pop off the stack frame created below and start
1496 * the new task running at ret_from_fork. The new task will
1497 * do some house keeping and then return from the fork or clone
1498 * system call, using the stack frame created above.
1499 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001500 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001501 sp -= sizeof(struct pt_regs);
1502 kregs = (struct pt_regs *) sp;
1503 sp -= STACK_FRAME_OVERHEAD;
1504 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001505#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001506 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1507 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001508#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001509#ifdef CONFIG_HAVE_HW_BREAKPOINT
1510 p->thread.ptrace_bps[0] = NULL;
1511#endif
1512
Paul Mackerras18461962013-09-10 20:21:10 +10001513 p->thread.fp_save_area = NULL;
1514#ifdef CONFIG_ALTIVEC
1515 p->thread.vr_save_area = NULL;
1516#endif
1517
Michael Ellermancec15482014-07-10 12:29:21 +10001518 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001519
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001520#ifdef CONFIG_PPC64
1521 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001522 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001523 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001524 }
Haren Myneni92779242012-12-06 21:49:56 +00001525 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1526 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001527#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001528 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001529 return 0;
1530}
1531
1532/*
1533 * Set up a thread for executing a new program
1534 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001535void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001536{
Michael Ellerman90eac722005-10-21 16:01:33 +10001537#ifdef CONFIG_PPC64
1538 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1539#endif
1540
Paul Mackerras06d67d52005-10-10 22:29:05 +10001541 /*
1542 * If we exec out of a kernel thread then thread.regs will not be
1543 * set. Do it now.
1544 */
1545 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001546 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1547 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001548 }
1549
Cyril Bur8e96a872016-06-17 14:58:34 +10001550#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1551 /*
1552 * Clear any transactional state, we're exec()ing. The cause is
1553 * not important as there will never be a recheckpoint so it's not
1554 * user visible.
1555 */
1556 if (MSR_TM_SUSPENDED(mfmsr()))
1557 tm_reclaim_current(0);
1558#endif
1559
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001560 memset(regs->gpr, 0, sizeof(regs->gpr));
1561 regs->ctr = 0;
1562 regs->link = 0;
1563 regs->xer = 0;
1564 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001565 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001566
Roland McGrath474f8192007-09-24 16:52:44 -07001567 /*
1568 * We have just cleared all the nonvolatile GPRs, so make
1569 * FULL_REGS(regs) return true. This is necessary to allow
1570 * ptrace to examine the thread immediately after exec.
1571 */
1572 regs->trap &= ~1UL;
1573
Paul Mackerras06d67d52005-10-10 22:29:05 +10001574#ifdef CONFIG_PPC32
1575 regs->mq = 0;
1576 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001578#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001579 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001580 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001581
Rusty Russell94af3ab2013-11-20 22:15:02 +11001582 if (is_elf2_task()) {
1583 /* Look ma, no function descriptors! */
1584 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001585
Rusty Russell94af3ab2013-11-20 22:15:02 +11001586 /*
1587 * Ulrich says:
1588 * The latest iteration of the ABI requires that when
1589 * calling a function (at its global entry point),
1590 * the caller must ensure r12 holds the entry point
1591 * address (so that the function can quickly
1592 * establish addressability).
1593 */
1594 regs->gpr[12] = start;
1595 /* Make sure that's restored on entry to userspace. */
1596 set_thread_flag(TIF_RESTOREALL);
1597 } else {
1598 unsigned long toc;
1599
1600 /* start is a relocated pointer to the function
1601 * descriptor for the elf _start routine. The first
1602 * entry in the function descriptor is the entry
1603 * address of _start and the second entry is the TOC
1604 * value we need to use.
1605 */
1606 __get_user(entry, (unsigned long __user *)start);
1607 __get_user(toc, (unsigned long __user *)start+1);
1608
1609 /* Check whether the e_entry function descriptor entries
1610 * need to be relocated before we can use them.
1611 */
1612 if (load_addr != 0) {
1613 entry += load_addr;
1614 toc += load_addr;
1615 }
1616 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001617 }
1618 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001619 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001620 } else {
1621 regs->nip = start;
1622 regs->gpr[2] = 0;
1623 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001624 }
1625#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001626#ifdef CONFIG_VSX
1627 current->thread.used_vsr = 0;
1628#endif
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001629 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001630 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001631#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001632 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1633 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001634 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001635 current->thread.vrsave = 0;
1636 current->thread.used_vr = 0;
1637#endif /* CONFIG_ALTIVEC */
1638#ifdef CONFIG_SPE
1639 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1640 current->thread.acc = 0;
1641 current->thread.spefscr = 0;
1642 current->thread.used_spe = 0;
1643#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001644#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1645 if (cpu_has_feature(CPU_FTR_TM))
1646 regs->msr |= MSR_TM;
1647 current->thread.tm_tfhar = 0;
1648 current->thread.tm_texasr = 0;
1649 current->thread.tm_tfiar = 0;
1650#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001651}
Anton Blancharde1802b02014-08-20 08:00:02 +10001652EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653
1654#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1655 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1656
1657int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1658{
1659 struct pt_regs *regs = tsk->thread.regs;
1660
1661 /* This is a bit hairy. If we are an SPE enabled processor
1662 * (have embedded fp) we store the IEEE exception enable flags in
1663 * fpexc_mode. fpexc_mode is also used for setting FP exception
1664 * mode (asyn, precise, disabled) for 'Classic' FP. */
1665 if (val & PR_FP_EXC_SW_ENABLE) {
1666#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001667 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001668 /*
1669 * When the sticky exception bits are set
1670 * directly by userspace, it must call prctl
1671 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1672 * in the existing prctl settings) or
1673 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1674 * the bits being set). <fenv.h> functions
1675 * saving and restoring the whole
1676 * floating-point environment need to do so
1677 * anyway to restore the prctl settings from
1678 * the saved environment.
1679 */
1680 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001681 tsk->thread.fpexc_mode = val &
1682 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1683 return 0;
1684 } else {
1685 return -EINVAL;
1686 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001687#else
1688 return -EINVAL;
1689#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001690 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001691
1692 /* on a CONFIG_SPE this does not hurt us. The bits that
1693 * __pack_fe01 use do not overlap with bits used for
1694 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1695 * on CONFIG_SPE implementations are reserved so writing to
1696 * them does not change anything */
1697 if (val > PR_FP_EXC_PRECISE)
1698 return -EINVAL;
1699 tsk->thread.fpexc_mode = __pack_fe01(val);
1700 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1701 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1702 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001703 return 0;
1704}
1705
1706int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1707{
1708 unsigned int val;
1709
1710 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1711#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001712 if (cpu_has_feature(CPU_FTR_SPE)) {
1713 /*
1714 * When the sticky exception bits are set
1715 * directly by userspace, it must call prctl
1716 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1717 * in the existing prctl settings) or
1718 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1719 * the bits being set). <fenv.h> functions
1720 * saving and restoring the whole
1721 * floating-point environment need to do so
1722 * anyway to restore the prctl settings from
1723 * the saved environment.
1724 */
1725 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001726 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001727 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001728 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729#else
1730 return -EINVAL;
1731#endif
1732 else
1733 val = __unpack_fe01(tsk->thread.fpexc_mode);
1734 return put_user(val, (unsigned int __user *) adr);
1735}
1736
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001737int set_endian(struct task_struct *tsk, unsigned int val)
1738{
1739 struct pt_regs *regs = tsk->thread.regs;
1740
1741 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1742 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1743 return -EINVAL;
1744
1745 if (regs == NULL)
1746 return -EINVAL;
1747
1748 if (val == PR_ENDIAN_BIG)
1749 regs->msr &= ~MSR_LE;
1750 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1751 regs->msr |= MSR_LE;
1752 else
1753 return -EINVAL;
1754
1755 return 0;
1756}
1757
1758int get_endian(struct task_struct *tsk, unsigned long adr)
1759{
1760 struct pt_regs *regs = tsk->thread.regs;
1761 unsigned int val;
1762
1763 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1764 !cpu_has_feature(CPU_FTR_REAL_LE))
1765 return -EINVAL;
1766
1767 if (regs == NULL)
1768 return -EINVAL;
1769
1770 if (regs->msr & MSR_LE) {
1771 if (cpu_has_feature(CPU_FTR_REAL_LE))
1772 val = PR_ENDIAN_LITTLE;
1773 else
1774 val = PR_ENDIAN_PPC_LITTLE;
1775 } else
1776 val = PR_ENDIAN_BIG;
1777
1778 return put_user(val, (unsigned int __user *)adr);
1779}
1780
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001781int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1782{
1783 tsk->thread.align_ctl = val;
1784 return 0;
1785}
1786
1787int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1788{
1789 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1790}
1791
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001792static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1793 unsigned long nbytes)
1794{
1795 unsigned long stack_page;
1796 unsigned long cpu = task_cpu(p);
1797
1798 /*
1799 * Avoid crashing if the stack has overflowed and corrupted
1800 * task_cpu(p), which is in the thread_info struct.
1801 */
1802 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1803 stack_page = (unsigned long) hardirq_ctx[cpu];
1804 if (sp >= stack_page + sizeof(struct thread_struct)
1805 && sp <= stack_page + THREAD_SIZE - nbytes)
1806 return 1;
1807
1808 stack_page = (unsigned long) softirq_ctx[cpu];
1809 if (sp >= stack_page + sizeof(struct thread_struct)
1810 && sp <= stack_page + THREAD_SIZE - nbytes)
1811 return 1;
1812 }
1813 return 0;
1814}
1815
Anton Blanchard2f251942006-03-27 11:46:18 +11001816int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001817 unsigned long nbytes)
1818{
Al Viro0cec6fd2006-01-12 01:06:02 -08001819 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001820
1821 if (sp >= stack_page + sizeof(struct thread_struct)
1822 && sp <= stack_page + THREAD_SIZE - nbytes)
1823 return 1;
1824
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001825 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001826}
1827
Anton Blanchard2f251942006-03-27 11:46:18 +11001828EXPORT_SYMBOL(validate_sp);
1829
Paul Mackerras06d67d52005-10-10 22:29:05 +10001830unsigned long get_wchan(struct task_struct *p)
1831{
1832 unsigned long ip, sp;
1833 int count = 0;
1834
1835 if (!p || p == current || p->state == TASK_RUNNING)
1836 return 0;
1837
1838 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001839 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001840 return 0;
1841
1842 do {
1843 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001844 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001845 return 0;
1846 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001847 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001848 if (!in_sched_functions(ip))
1849 return ip;
1850 }
1851 } while (count++ < 16);
1852 return 0;
1853}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001854
Johannes Bergc4d04be2008-11-20 03:24:07 +00001855static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001856
1857void show_stack(struct task_struct *tsk, unsigned long *stack)
1858{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001859 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001860 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001861 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001862#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1863 int curr_frame = current->curr_ret_stack;
1864 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001865 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001866#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001867
1868 sp = (unsigned long) stack;
1869 if (tsk == NULL)
1870 tsk = current;
1871 if (sp == 0) {
1872 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001873 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001874 else
1875 sp = tsk->thread.ksp;
1876 }
1877
Paul Mackerras06d67d52005-10-10 22:29:05 +10001878 lr = 0;
1879 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001880 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001881 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001882 return;
1883
1884 stack = (unsigned long *) sp;
1885 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001886 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001887 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001888 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001889#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001890 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt6794c782009-02-09 21:10:27 -08001891 printk(" (%pS)",
1892 (void *)current->ret_stack[curr_frame].ret);
1893 curr_frame--;
1894 }
1895#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001896 if (firstframe)
1897 printk(" (unreliable)");
1898 printk("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001899 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001900 firstframe = 0;
1901
1902 /*
1903 * See if this is an exception frame.
1904 * We look for the "regshere" marker in the current frame.
1905 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001906 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1907 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001908 struct pt_regs *regs = (struct pt_regs *)
1909 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001910 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001911 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001912 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001913 firstframe = 1;
1914 }
1915
1916 sp = newsp;
1917 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001918}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001919
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001920#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001921/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001922void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001923{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001924 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001925 unsigned long ctrl;
1926
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001927 ctrl = mfspr(SPRN_CTRLF);
1928 ctrl |= CTRL_RUNLATCH;
1929 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001930
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001931 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001932}
1933
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001934/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001935void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001936{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001937 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001938 unsigned long ctrl;
1939
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001940 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001941
Anton Blanchard4138d652010-08-06 03:28:19 +00001942 ctrl = mfspr(SPRN_CTRLF);
1943 ctrl &= ~CTRL_RUNLATCH;
1944 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001945}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001946#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10001947
Anton Blanchardd8390882009-02-22 01:50:03 +00001948unsigned long arch_align_stack(unsigned long sp)
1949{
1950 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1951 sp -= get_random_int() & ~PAGE_MASK;
1952 return sp & ~0xf;
1953}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001954
1955static inline unsigned long brk_rnd(void)
1956{
1957 unsigned long rnd = 0;
1958
1959 /* 8MB for 32bit, 1GB for 64bit */
1960 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08001961 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001962 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08001963 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001964
1965 return rnd << PAGE_SHIFT;
1966}
1967
1968unsigned long arch_randomize_brk(struct mm_struct *mm)
1969{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001970 unsigned long base = mm->brk;
1971 unsigned long ret;
1972
Kumar Galace7a35c2009-10-16 07:05:17 +00001973#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001974 /*
1975 * If we are using 1TB segments and we are allowed to randomise
1976 * the heap, we can put it above 1TB so it is backed by a 1TB
1977 * segment. Otherwise the heap will be in the bottom 1TB
1978 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001979 * performance penalty. We don't need to worry about radix. For
1980 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00001981 */
1982 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1983 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1984#endif
1985
1986 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001987
1988 if (ret < mm->brk)
1989 return mm->brk;
1990
1991 return ret;
1992}
Anton Blanchard501cb162009-02-22 01:50:07 +00001993