blob: 1237f13fed51862cbb5d7d2117c686cc06b2852b [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046
47#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#include <asm/io.h>
49#include <asm/processor.h>
50#include <asm/mmu.h>
51#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110052#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110053#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010055#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010056#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000057#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010058#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#ifdef CONFIG_PPC64
60#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053061#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100062#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110063#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110064#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110065#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053066#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100067#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110068
Luis Machadod6a61bf2008-07-24 02:10:41 +100069#include <linux/kprobes.h>
70#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071
Michael Neuling8b3c34c2013-02-13 16:21:32 +000072/* Transactional Memory debug */
73#ifdef TM_DEBUG_SW
74#define TM_DEBUG(x...) printk(KERN_INFO x)
75#else
76#define TM_DEBUG(x...) do { } while(0)
77#endif
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079extern unsigned long _get_SP(void);
80
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110082/*
83 * Are we running in "Suspend disabled" mode? If so we have to block any
84 * sigreturn that would get us into suspended state, and we also warn in some
85 * other paths that we should never reach with suspend disabled.
86 */
87bool tm_suspend_disabled __ro_after_init = false;
88
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110089static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110090{
91 /*
92 * If we are saving the current thread's registers, and the
93 * thread is in a transactional state, set the TIF_RESTORE_TM
94 * bit so that we know to restore the registers before
95 * returning to userspace.
96 */
97 if (tsk == current && tsk->thread.regs &&
98 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
99 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530100 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101 set_thread_flag(TIF_RESTORE_TM);
102 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103}
Cyril Burdc16b552016-09-23 16:18:08 +1000104
105static inline bool msr_tm_active(unsigned long msr)
106{
107 return MSR_TM_ACTIVE(msr);
108}
Cyril Bura7771172017-11-02 14:09:03 +1100109
110static bool tm_active_with_fp(struct task_struct *tsk)
111{
112 return msr_tm_active(tsk->thread.regs->msr) &&
113 (tsk->thread.ckpt_regs.msr & MSR_FP);
114}
115
116static bool tm_active_with_altivec(struct task_struct *tsk)
117{
118 return msr_tm_active(tsk->thread.regs->msr) &&
119 (tsk->thread.ckpt_regs.msr & MSR_VEC);
120}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100121#else
Cyril Burdc16b552016-09-23 16:18:08 +1000122static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100123static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100124static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
125static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100126#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
127
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100128bool strict_msr_control;
129EXPORT_SYMBOL(strict_msr_control);
130
131static int __init enable_strict_msr_control(char *str)
132{
133 strict_msr_control = true;
134 pr_info("Enabling strict facility control\n");
135
136 return 0;
137}
138early_param("ppc_strict_facility_enable", enable_strict_msr_control);
139
Cyril Bur3cee0702016-09-23 16:18:10 +1000140unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr | bits;
146
147#ifdef CONFIG_VSX
148 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
149 newmsr |= MSR_VSX;
150#endif
151
152 if (oldmsr != newmsr)
153 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000154
155 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156}
157
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100158void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100159{
160 unsigned long oldmsr = mfmsr();
161 unsigned long newmsr;
162
163 newmsr = oldmsr & ~bits;
164
165#ifdef CONFIG_VSX
166 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
167 newmsr &= ~MSR_VSX;
168#endif
169
170 if (oldmsr != newmsr)
171 mtmsr_isync(newmsr);
172}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100173EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100174
Kevin Hao037f0ee2013-07-14 17:02:05 +0800175#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100176static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100177{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000178 unsigned long msr;
179
Cyril Bur87924682016-02-29 17:53:49 +1100180 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000181 msr = tsk->thread.regs->msr;
182 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100183#ifdef CONFIG_VSX
184 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000185 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100186#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000187 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100188}
189
Anton Blanchard98da5812015-10-29 11:44:01 +1100190void giveup_fpu(struct task_struct *tsk)
191{
Anton Blanchard98da5812015-10-29 11:44:01 +1100192 check_if_tm_restore_required(tsk);
193
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100194 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100195 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100196 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100197}
198EXPORT_SYMBOL(giveup_fpu);
199
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200/*
201 * Make sure the floating-point register state in the
202 * the thread_struct is up to date for task tsk.
203 */
204void flush_fp_to_thread(struct task_struct *tsk)
205{
206 if (tsk->thread.regs) {
207 /*
208 * We need to disable preemption here because if we didn't,
209 * another process could get scheduled after the regs->msr
210 * test but before we have finished saving the FP registers
211 * to the thread_struct. That process could take over the
212 * FPU, and then when we get scheduled again we would store
213 * bogus values for the remaining FP registers.
214 */
215 preempt_disable();
216 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 /*
218 * This should only ever be called for current or
219 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100220 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 * there is something wrong if a stopped child appears
222 * to still have its FP state in the CPU registers.
223 */
224 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100225 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226 }
227 preempt_enable();
228 }
229}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000230EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231
232void enable_kernel_fp(void)
233{
Cyril Bure909fb82016-09-23 16:18:11 +1000234 unsigned long cpumsr;
235
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236 WARN_ON(preemptible());
237
Cyril Bure909fb82016-09-23 16:18:11 +1000238 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100239
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100240 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
241 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000242 /*
243 * If a thread has already been reclaimed then the
244 * checkpointed registers are on the CPU but have definitely
245 * been saved by the reclaim code. Don't need to and *cannot*
246 * giveup as this would save to the 'live' structure not the
247 * checkpointed structure.
248 */
249 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
250 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100251 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100252 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253}
254EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100255
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000256static int restore_fp(struct task_struct *tsk)
257{
Cyril Bura7771172017-11-02 14:09:03 +1100258 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100259 load_fp_state(&current->thread.fp_state);
260 current->thread.load_fp++;
261 return 1;
262 }
263 return 0;
264}
265#else
266static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100267#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100270#define loadvec(thr) ((thr).load_vec)
271
Cyril Bur6f515d82016-02-29 17:53:50 +1100272static void __giveup_altivec(struct task_struct *tsk)
273{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000274 unsigned long msr;
275
Cyril Bur6f515d82016-02-29 17:53:50 +1100276 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000277 msr = tsk->thread.regs->msr;
278 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100279#ifdef CONFIG_VSX
280 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000281 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100282#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000283 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100284}
285
Anton Blanchard98da5812015-10-29 11:44:01 +1100286void giveup_altivec(struct task_struct *tsk)
287{
Anton Blanchard98da5812015-10-29 11:44:01 +1100288 check_if_tm_restore_required(tsk);
289
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100291 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100292 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100293}
294EXPORT_SYMBOL(giveup_altivec);
295
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000296void enable_kernel_altivec(void)
297{
Cyril Bure909fb82016-09-23 16:18:11 +1000298 unsigned long cpumsr;
299
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000300 WARN_ON(preemptible());
301
Cyril Bure909fb82016-09-23 16:18:11 +1000302 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100303
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100304 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
305 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000306 /*
307 * If a thread has already been reclaimed then the
308 * checkpointed registers are on the CPU but have definitely
309 * been saved by the reclaim code. Don't need to and *cannot*
310 * giveup as this would save to the 'live' structure not the
311 * checkpointed structure.
312 */
313 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
314 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100315 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100316 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317}
318EXPORT_SYMBOL(enable_kernel_altivec);
319
320/*
321 * Make sure the VMX/Altivec register state in the
322 * the thread_struct is up to date for task tsk.
323 */
324void flush_altivec_to_thread(struct task_struct *tsk)
325{
326 if (tsk->thread.regs) {
327 preempt_disable();
328 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100330 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000331 }
332 preempt_enable();
333 }
334}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000335EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100336
337static int restore_altivec(struct task_struct *tsk)
338{
Cyril Burdc16b552016-09-23 16:18:08 +1000339 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100340 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100341 load_vr_state(&tsk->thread.vr_state);
342 tsk->thread.used_vr = 1;
343 tsk->thread.load_vec++;
344
345 return 1;
346 }
347 return 0;
348}
349#else
350#define loadvec(thr) 0
351static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352#endif /* CONFIG_ALTIVEC */
353
Michael Neulingce48b212008-06-25 14:07:18 +1000354#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100355static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000357 unsigned long msr = tsk->thread.regs->msr;
358
359 /*
360 * We should never be ssetting MSR_VSX without also setting
361 * MSR_FP and MSR_VEC
362 */
363 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
364
365 /* __giveup_fpu will clear MSR_VSX */
366 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100367 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000368 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100369 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100370}
371
372static void giveup_vsx(struct task_struct *tsk)
373{
374 check_if_tm_restore_required(tsk);
375
376 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100377 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100378 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100379}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100380
Michael Neulingce48b212008-06-25 14:07:18 +1000381void enable_kernel_vsx(void)
382{
Cyril Bure909fb82016-09-23 16:18:11 +1000383 unsigned long cpumsr;
384
Michael Neulingce48b212008-06-25 14:07:18 +1000385 WARN_ON(preemptible());
386
Cyril Bure909fb82016-09-23 16:18:11 +1000387 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100388
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000389 if (current->thread.regs &&
390 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100391 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000392 /*
393 * If a thread has already been reclaimed then the
394 * checkpointed registers are on the CPU but have definitely
395 * been saved by the reclaim code. Don't need to and *cannot*
396 * giveup as this would save to the 'live' structure not the
397 * checkpointed structure.
398 */
399 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
400 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100401 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100402 }
Michael Neulingce48b212008-06-25 14:07:18 +1000403}
404EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000405
406void flush_vsx_to_thread(struct task_struct *tsk)
407{
408 if (tsk->thread.regs) {
409 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000410 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000411 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000412 giveup_vsx(tsk);
413 }
414 preempt_enable();
415 }
416}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000417EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100418
419static int restore_vsx(struct task_struct *tsk)
420{
421 if (cpu_has_feature(CPU_FTR_VSX)) {
422 tsk->thread.used_vsr = 1;
423 return 1;
424 }
425
426 return 0;
427}
428#else
429static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000430#endif /* CONFIG_VSX */
431
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100433void giveup_spe(struct task_struct *tsk)
434{
Anton Blanchard98da5812015-10-29 11:44:01 +1100435 check_if_tm_restore_required(tsk);
436
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100437 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100438 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100439 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100440}
441EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442
443void enable_kernel_spe(void)
444{
445 WARN_ON(preemptible());
446
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100447 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100448
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100449 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
450 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100451 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100452 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453}
454EXPORT_SYMBOL(enable_kernel_spe);
455
456void flush_spe_to_thread(struct task_struct *tsk)
457{
458 if (tsk->thread.regs) {
459 preempt_disable();
460 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500462 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500463 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 }
465 preempt_enable();
466 }
467}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468#endif /* CONFIG_SPE */
469
Anton Blanchardc2085052015-10-29 11:44:08 +1100470static unsigned long msr_all_available;
471
472static int __init init_msr_all_available(void)
473{
474#ifdef CONFIG_PPC_FPU
475 msr_all_available |= MSR_FP;
476#endif
477#ifdef CONFIG_ALTIVEC
478 if (cpu_has_feature(CPU_FTR_ALTIVEC))
479 msr_all_available |= MSR_VEC;
480#endif
481#ifdef CONFIG_VSX
482 if (cpu_has_feature(CPU_FTR_VSX))
483 msr_all_available |= MSR_VSX;
484#endif
485#ifdef CONFIG_SPE
486 if (cpu_has_feature(CPU_FTR_SPE))
487 msr_all_available |= MSR_SPE;
488#endif
489
490 return 0;
491}
492early_initcall(init_msr_all_available);
493
494void giveup_all(struct task_struct *tsk)
495{
496 unsigned long usermsr;
497
498 if (!tsk->thread.regs)
499 return;
500
501 usermsr = tsk->thread.regs->msr;
502
503 if ((usermsr & msr_all_available) == 0)
504 return;
505
506 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000507 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100508
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000509 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
510
Anton Blanchardc2085052015-10-29 11:44:08 +1100511#ifdef CONFIG_PPC_FPU
512 if (usermsr & MSR_FP)
513 __giveup_fpu(tsk);
514#endif
515#ifdef CONFIG_ALTIVEC
516 if (usermsr & MSR_VEC)
517 __giveup_altivec(tsk);
518#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100519#ifdef CONFIG_SPE
520 if (usermsr & MSR_SPE)
521 __giveup_spe(tsk);
522#endif
523
524 msr_check_and_clear(msr_all_available);
525}
526EXPORT_SYMBOL(giveup_all);
527
Cyril Bur70fe3d92016-02-29 17:53:47 +1100528void restore_math(struct pt_regs *regs)
529{
530 unsigned long msr;
531
Cyril Burdc16b552016-09-23 16:18:08 +1000532 if (!msr_tm_active(regs->msr) &&
533 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534 return;
535
536 msr = regs->msr;
537 msr_check_and_set(msr_all_available);
538
539 /*
540 * Only reload if the bit is not set in the user MSR, the bit BEING set
541 * indicates that the registers are hot
542 */
543 if ((!(msr & MSR_FP)) && restore_fp(current))
544 msr |= MSR_FP | current->thread.fpexc_mode;
545
546 if ((!(msr & MSR_VEC)) && restore_altivec(current))
547 msr |= MSR_VEC;
548
549 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
550 restore_vsx(current)) {
551 msr |= MSR_VSX;
552 }
553
554 msr_check_and_clear(msr_all_available);
555
556 regs->msr = msr;
557}
558
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100559static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100560{
561 unsigned long usermsr;
562
563 if (!tsk->thread.regs)
564 return;
565
566 usermsr = tsk->thread.regs->msr;
567
568 if ((usermsr & msr_all_available) == 0)
569 return;
570
571 msr_check_and_set(msr_all_available);
572
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000573 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100574
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000575 if (usermsr & MSR_FP)
576 save_fpu(tsk);
577
578 if (usermsr & MSR_VEC)
579 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100580
581 if (usermsr & MSR_SPE)
582 __giveup_spe(tsk);
583
584 msr_check_and_clear(msr_all_available);
585}
586
Anton Blanchard579e6332015-10-29 11:44:09 +1100587void flush_all_to_thread(struct task_struct *tsk)
588{
589 if (tsk->thread.regs) {
590 preempt_disable();
591 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100592 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100593
594#ifdef CONFIG_SPE
595 if (tsk->thread.regs->msr & MSR_SPE)
596 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
597#endif
598
599 preempt_enable();
600 }
601}
602EXPORT_SYMBOL(flush_all_to_thread);
603
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000604#ifdef CONFIG_PPC_ADV_DEBUG_REGS
605void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600606 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000607{
Eric W. Biederman47355042018-01-16 16:12:38 -0600608 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000609 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
610 11, SIGSEGV) == NOTIFY_STOP)
611 return;
612
613 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600614 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
615 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000616}
617#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000618void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000619 unsigned long error_code)
620{
621 siginfo_t info;
622
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000623 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000624 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
625 11, SIGSEGV) == NOTIFY_STOP)
626 return;
627
Michael Neuling9422de32012-12-20 14:06:44 +0000628 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000629 return;
630
Michael Neuling9422de32012-12-20 14:06:44 +0000631 /* Clear the breakpoint */
632 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000633
634 /* Deliver the signal to userspace */
635 info.si_signo = SIGTRAP;
636 info.si_errno = 0;
637 info.si_code = TRAP_HWBKPT;
638 info.si_addr = (void __user *)address;
639 force_sig_info(SIGTRAP, &info, current);
640}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000641#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000642
Michael Neuling9422de32012-12-20 14:06:44 +0000643static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100644
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#ifdef CONFIG_PPC_ADV_DEBUG_REGS
646/*
647 * Set the debug registers back to their default "safe" values.
648 */
649static void set_debug_reg_defaults(struct thread_struct *thread)
650{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530651 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000652#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#ifdef CONFIG_BOOKE
661 /*
662 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
663 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530664 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000665 DBCR1_IAC3US | DBCR1_IAC4US;
666 /*
667 * Force Data Address Compare User/Supervisor bits to be User-only
668 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
669 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530670 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000671#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530672 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000673#endif
674}
675
Scott Woodf5f97212013-11-22 15:52:29 -0600676static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000677{
Scott Wood6cecf762013-05-13 14:14:53 +0000678 /*
679 * We could have inherited MSR_DE from userspace, since
680 * it doesn't get cleared on exception entry. Make sure
681 * MSR_DE is clear before we enable any debug events.
682 */
683 mtmsr(mfmsr() & ~MSR_DE);
684
Scott Woodf5f97212013-11-22 15:52:29 -0600685 mtspr(SPRN_IAC1, debug->iac1);
686 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000687#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600688 mtspr(SPRN_IAC3, debug->iac3);
689 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600691 mtspr(SPRN_DAC1, debug->dac1);
692 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600694 mtspr(SPRN_DVC1, debug->dvc1);
695 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000696#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600697 mtspr(SPRN_DBCR0, debug->dbcr0);
698 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000699#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600700 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701#endif
702}
703/*
704 * Unless neither the old or new thread are making use of the
705 * debug registers, set the debug registers from the values
706 * stored in the new thread.
707 */
Scott Woodf5f97212013-11-22 15:52:29 -0600708void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000709{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530710 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600711 || (new_debug->dbcr0 & DBCR0_IDM))
712 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000713}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530714EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000716#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717static void set_debug_reg_defaults(struct thread_struct *thread)
718{
Michael Neuling9422de32012-12-20 14:06:44 +0000719 thread->hw_brk.address = 0;
720 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000721 if (ppc_breakpoint_available())
722 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000723}
K.Prasade0780b72011-02-10 04:44:35 +0000724#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000725#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
726
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000727#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000728static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
729{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000730 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000731#ifdef CONFIG_PPC_47x
732 isync();
733#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000734 return 0;
735}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000736#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000737static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
738{
Michael Ellermancab0af92005-11-03 15:30:49 +1100739 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000740 if (cpu_has_feature(CPU_FTR_DABRX))
741 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100742 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000743}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100744#elif defined(CONFIG_PPC_8xx)
745static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
746{
747 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
748 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
749 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
750
751 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
752 lctrl1 |= 0xa0000;
753 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
754 lctrl1 |= 0xf0000;
755 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
756 lctrl2 = 0;
757
758 mtspr(SPRN_LCTRL2, 0);
759 mtspr(SPRN_CMPE, addr);
760 mtspr(SPRN_CMPF, addr + 4);
761 mtspr(SPRN_LCTRL1, lctrl1);
762 mtspr(SPRN_LCTRL2, lctrl2);
763
764 return 0;
765}
Michael Neuling9422de32012-12-20 14:06:44 +0000766#else
767static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
768{
769 return -EINVAL;
770}
771#endif
772
773static inline int set_dabr(struct arch_hw_breakpoint *brk)
774{
775 unsigned long dabr, dabrx;
776
777 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
778 dabrx = ((brk->type >> 3) & 0x7);
779
780 if (ppc_md.set_dabr)
781 return ppc_md.set_dabr(dabr, dabrx);
782
783 return __set_dabr(dabr, dabrx);
784}
785
Michael Neulingbf99de32012-12-20 14:06:45 +0000786static inline int set_dawr(struct arch_hw_breakpoint *brk)
787{
Michael Neuling05d694e2013-01-24 15:02:58 +0000788 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000789
790 dawr = brk->address;
791
792 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
793 << (63 - 58); //* read/write bits */
794 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
795 << (63 - 59); //* translate */
796 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
797 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000798 /* dawr length is stored in field MDR bits 48:53. Matches range in
799 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
800 0b111111=64DW.
801 brk->len is in bytes.
802 This aligns up to double word size, shifts and does the bias.
803 */
804 mrd = ((brk->len + 7) >> 3) - 1;
805 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000806
807 if (ppc_md.set_dawr)
808 return ppc_md.set_dawr(dawr, dawrx);
809 mtspr(SPRN_DAWR, dawr);
810 mtspr(SPRN_DAWRX, dawrx);
811 return 0;
812}
813
Paul Gortmaker21f58502014-04-29 15:25:17 -0400814void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000815{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500816 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000817
Michael Neulingbf99de32012-12-20 14:06:45 +0000818 if (cpu_has_feature(CPU_FTR_DAWR))
Nicholas Piggin252988c2018-04-01 15:50:36 +1000819 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400820 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000821 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
822 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400823 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000824 else
825 // Shouldn't happen due to higher level checks
826 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000827}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828
Paul Gortmaker21f58502014-04-29 15:25:17 -0400829void set_breakpoint(struct arch_hw_breakpoint *brk)
830{
831 preempt_disable();
832 __set_breakpoint(brk);
833 preempt_enable();
834}
835
Michael Neuling404b27d2018-03-27 15:37:17 +1100836/* Check if we have DAWR or DABR hardware */
837bool ppc_breakpoint_available(void)
838{
839 if (cpu_has_feature(CPU_FTR_DAWR))
840 return true; /* POWER8 DAWR */
841 if (cpu_has_feature(CPU_FTR_ARCH_207S))
842 return false; /* POWER9 with DAWR disabled */
843 /* DABR: Everything but POWER8 and POWER9 */
844 return true;
845}
846EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
847
Paul Mackerras06d67d52005-10-10 22:29:05 +1000848#ifdef CONFIG_PPC64
849DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000850#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000851
Michael Neuling9422de32012-12-20 14:06:44 +0000852static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
853 struct arch_hw_breakpoint *b)
854{
855 if (a->address != b->address)
856 return false;
857 if (a->type != b->type)
858 return false;
859 if (a->len != b->len)
860 return false;
861 return true;
862}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100863
Michael Neulingfb096922013-02-13 16:21:37 +0000864#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000865
866static inline bool tm_enabled(struct task_struct *tsk)
867{
868 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
869}
870
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100871static void tm_reclaim_thread(struct thread_struct *thr,
872 struct thread_info *ti, uint8_t cause)
873{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100874 /*
875 * Use the current MSR TM suspended bit to track if we have
876 * checkpointed state outstanding.
877 * On signal delivery, we'd normally reclaim the checkpointed
878 * state to obtain stack pointer (see:get_tm_stackpointer()).
879 * This will then directly return to userspace without going
880 * through __switch_to(). However, if the stack frame is bad,
881 * we need to exit this thread which calls __switch_to() which
882 * will again attempt to reclaim the already saved tm state.
883 * Hence we need to check that we've not already reclaimed
884 * this state.
885 * We do this using the current MSR, rather tracking it in
886 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000887 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100888 */
889 if (!MSR_TM_SUSPENDED(mfmsr()))
890 return;
891
Cyril Bur91381b92017-11-02 14:09:04 +1100892 giveup_all(container_of(thr, struct task_struct, thread));
893
Cyril Bureb5c3f12017-11-02 14:09:05 +1100894 tm_reclaim(thr, cause);
895
Michael Neulingf48e91e2017-05-08 17:16:26 +1000896 /*
897 * If we are in a transaction and FP is off then we can't have
898 * used FP inside that transaction. Hence the checkpointed
899 * state is the same as the live state. We need to copy the
900 * live state to the checkpointed state so that when the
901 * transaction is restored, the checkpointed state is correct
902 * and the aborted transaction sees the correct state. We use
903 * ckpt_regs.msr here as that's what tm_reclaim will use to
904 * determine if it's going to write the checkpointed state or
905 * not. So either this will write the checkpointed registers,
906 * or reclaim will. Similarly for VMX.
907 */
908 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
909 memcpy(&thr->ckfp_state, &thr->fp_state,
910 sizeof(struct thread_fp_state));
911 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
912 memcpy(&thr->ckvr_state, &thr->vr_state,
913 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100914}
915
916void tm_reclaim_current(uint8_t cause)
917{
918 tm_enable();
919 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
920}
921
Michael Neulingfb096922013-02-13 16:21:37 +0000922static inline void tm_reclaim_task(struct task_struct *tsk)
923{
924 /* We have to work out if we're switching from/to a task that's in the
925 * middle of a transaction.
926 *
927 * In switching we need to maintain a 2nd register state as
928 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000929 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
930 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000931 *
932 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
933 */
934 struct thread_struct *thr = &tsk->thread;
935
936 if (!thr->regs)
937 return;
938
939 if (!MSR_TM_ACTIVE(thr->regs->msr))
940 goto out_and_saveregs;
941
Michael Neuling92fb8692017-10-12 21:17:19 +1100942 WARN_ON(tm_suspend_disabled);
943
Michael Neulingfb096922013-02-13 16:21:37 +0000944 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
945 "ccr=%lx, msr=%lx, trap=%lx)\n",
946 tsk->pid, thr->regs->nip,
947 thr->regs->ccr, thr->regs->msr,
948 thr->regs->trap);
949
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100950 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000951
952 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
953 tsk->pid);
954
955out_and_saveregs:
956 /* Always save the regs here, even if a transaction's not active.
957 * This context-switches a thread's TM info SPRs. We do it here to
958 * be consistent with the restore path (in recheckpoint) which
959 * cannot happen later in _switch().
960 */
961 tm_save_sprs(thr);
962}
963
Cyril Bureb5c3f12017-11-02 14:09:05 +1100964extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100965
Cyril Bureb5c3f12017-11-02 14:09:05 +1100966void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100967{
968 unsigned long flags;
969
Cyril Bur5d176f72016-09-14 18:02:16 +1000970 if (!(thread->regs->msr & MSR_TM))
971 return;
972
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100973 /* We really can't be interrupted here as the TEXASR registers can't
974 * change and later in the trecheckpoint code, we have a userspace R1.
975 * So let's hard disable over this region.
976 */
977 local_irq_save(flags);
978 hard_irq_disable();
979
980 /* The TM SPRs are restored here, so that TEXASR.FS can be set
981 * before the trecheckpoint and no explosion occurs.
982 */
983 tm_restore_sprs(thread);
984
Cyril Bureb5c3f12017-11-02 14:09:05 +1100985 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100986
987 local_irq_restore(flags);
988}
989
Michael Neulingbc2a9402013-02-13 16:21:40 +0000990static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000991{
Michael Neulingfb096922013-02-13 16:21:37 +0000992 if (!cpu_has_feature(CPU_FTR_TM))
993 return;
994
995 /* Recheckpoint the registers of the thread we're about to switch to.
996 *
997 * If the task was using FP, we non-lazily reload both the original and
998 * the speculative FP register states. This is because the kernel
999 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +10001000 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +00001001 * need to be restored.
1002 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001003 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001004 return;
1005
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001006 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1007 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001008 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001009 }
Michael Neulingfb096922013-02-13 16:21:37 +00001010 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001011 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1012 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001013
Cyril Bureb5c3f12017-11-02 14:09:05 +11001014 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001015
Cyril Burdc310662016-09-23 16:18:24 +10001016 /*
1017 * The checkpointed state has been restored but the live state has
1018 * not, ensure all the math functionality is turned off to trigger
1019 * restore_math() to reload.
1020 */
1021 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001022
1023 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1024 "(kernel msr 0x%lx)\n",
1025 new->pid, mfmsr());
1026}
1027
Cyril Burdc310662016-09-23 16:18:24 +10001028static inline void __switch_to_tm(struct task_struct *prev,
1029 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001030{
1031 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001032 if (tm_enabled(prev) || tm_enabled(new))
1033 tm_enable();
1034
1035 if (tm_enabled(prev)) {
1036 prev->thread.load_tm++;
1037 tm_reclaim_task(prev);
1038 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1039 prev->thread.regs->msr &= ~MSR_TM;
1040 }
1041
Cyril Burdc310662016-09-23 16:18:24 +10001042 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001043 }
1044}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001045
1046/*
1047 * This is called if we are on the way out to userspace and the
1048 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1049 * FP and/or vector state and does so if necessary.
1050 * If userspace is inside a transaction (whether active or
1051 * suspended) and FP/VMX/VSX instructions have ever been enabled
1052 * inside that transaction, then we have to keep them enabled
1053 * and keep the FP/VMX/VSX state loaded while ever the transaction
1054 * continues. The reason is that if we didn't, and subsequently
1055 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1056 * we don't know whether it's the same transaction, and thus we
1057 * don't know which of the checkpointed state and the transactional
1058 * state to use.
1059 */
1060void restore_tm_state(struct pt_regs *regs)
1061{
1062 unsigned long msr_diff;
1063
Cyril Burdc310662016-09-23 16:18:24 +10001064 /*
1065 * This is the only moment we should clear TIF_RESTORE_TM as
1066 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1067 * again, anything else could lead to an incorrect ckpt_msr being
1068 * saved and therefore incorrect signal contexts.
1069 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001070 clear_thread_flag(TIF_RESTORE_TM);
1071 if (!MSR_TM_ACTIVE(regs->msr))
1072 return;
1073
Anshuman Khandual829023d2015-07-06 16:24:10 +05301074 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001075 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001076
Cyril Burdc16b552016-09-23 16:18:08 +10001077 /* Ensure that restore_math() will restore */
1078 if (msr_diff & MSR_FP)
1079 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001080#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001081 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1082 current->thread.load_vec = 1;
1083#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001084 restore_math(regs);
1085
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001086 regs->msr |= msr_diff;
1087}
1088
Michael Neulingfb096922013-02-13 16:21:37 +00001089#else
1090#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001091#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001092#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001093
Anton Blanchard152d5232015-10-29 11:43:55 +11001094static inline void save_sprs(struct thread_struct *t)
1095{
1096#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001097 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001098 t->vrsave = mfspr(SPRN_VRSAVE);
1099#endif
1100#ifdef CONFIG_PPC_BOOK3S_64
1101 if (cpu_has_feature(CPU_FTR_DSCR))
1102 t->dscr = mfspr(SPRN_DSCR);
1103
1104 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1105 t->bescr = mfspr(SPRN_BESCR);
1106 t->ebbhr = mfspr(SPRN_EBBHR);
1107 t->ebbrr = mfspr(SPRN_EBBRR);
1108
1109 t->fscr = mfspr(SPRN_FSCR);
1110
1111 /*
1112 * Note that the TAR is not available for use in the kernel.
1113 * (To provide this, the TAR should be backed up/restored on
1114 * exception entry/exit instead, and be in pt_regs. FIXME,
1115 * this should be in pt_regs anyway (for debug).)
1116 */
1117 t->tar = mfspr(SPRN_TAR);
1118 }
1119#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001120
1121 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001122}
1123
1124static inline void restore_sprs(struct thread_struct *old_thread,
1125 struct thread_struct *new_thread)
1126{
1127#ifdef CONFIG_ALTIVEC
1128 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1129 old_thread->vrsave != new_thread->vrsave)
1130 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1131#endif
1132#ifdef CONFIG_PPC_BOOK3S_64
1133 if (cpu_has_feature(CPU_FTR_DSCR)) {
1134 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001135 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001136 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001137
1138 if (old_thread->dscr != dscr)
1139 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001140 }
1141
1142 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1143 if (old_thread->bescr != new_thread->bescr)
1144 mtspr(SPRN_BESCR, new_thread->bescr);
1145 if (old_thread->ebbhr != new_thread->ebbhr)
1146 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1147 if (old_thread->ebbrr != new_thread->ebbrr)
1148 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1149
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001150 if (old_thread->fscr != new_thread->fscr)
1151 mtspr(SPRN_FSCR, new_thread->fscr);
1152
Anton Blanchard152d5232015-10-29 11:43:55 +11001153 if (old_thread->tar != new_thread->tar)
1154 mtspr(SPRN_TAR, new_thread->tar);
1155 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001156
1157 if (cpu_has_feature(CPU_FTR_ARCH_300) &&
1158 old_thread->tidr != new_thread->tidr)
1159 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001160#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001161
1162 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001163}
1164
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001165#ifdef CONFIG_PPC_BOOK3S_64
1166#define CP_SIZE 128
1167static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1168#endif
1169
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001170struct task_struct *__switch_to(struct task_struct *prev,
1171 struct task_struct *new)
1172{
1173 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001174 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001175#ifdef CONFIG_PPC_BOOK3S_64
1176 struct ppc64_tlb_batch *batch;
1177#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001178
Anton Blanchard152d5232015-10-29 11:43:55 +11001179 new_thread = &new->thread;
1180 old_thread = &current->thread;
1181
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001182 WARN_ON(!irqs_disabled());
1183
Paul Mackerras06d67d52005-10-10 22:29:05 +10001184#ifdef CONFIG_PPC64
1185 /*
1186 * Collect processor utilization data per process
1187 */
1188 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001189 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001190 long unsigned start_tb, current_tb;
1191 start_tb = old_thread->start_tb;
1192 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1193 old_thread->accum_tb += (current_tb - start_tb);
1194 new_thread->start_tb = current_tb;
1195 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001196#endif /* CONFIG_PPC64 */
1197
Michael Ellerman4e003742017-10-19 15:08:43 +11001198#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001199 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001200 if (batch->active) {
1201 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1202 if (batch->index)
1203 __flush_tlb_pending(batch);
1204 batch->active = 0;
1205 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001206#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001207
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001208#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1209 switch_booke_debug_regs(&new->thread.debug);
1210#else
1211/*
1212 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1213 * schedule DABR
1214 */
1215#ifndef CONFIG_HAVE_HW_BREAKPOINT
1216 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1217 __set_breakpoint(&new->thread.hw_brk);
1218#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1219#endif
1220
1221 /*
1222 * We need to save SPRs before treclaim/trecheckpoint as these will
1223 * change a number of them.
1224 */
1225 save_sprs(&prev->thread);
1226
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001227 /* Save FPU, Altivec, VSX and SPE state */
1228 giveup_all(prev);
1229
Cyril Burdc310662016-09-23 16:18:24 +10001230 __switch_to_tm(prev, new);
1231
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001232 if (!radix_enabled()) {
1233 /*
1234 * We can't take a PMU exception inside _switch() since there
1235 * is a window where the kernel stack SLB and the kernel stack
1236 * are out of sync. Hard disable here.
1237 */
1238 hard_irq_disable();
1239 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001240
Anton Blanchard20dbe672015-12-10 20:44:39 +11001241 /*
1242 * Call restore_sprs() before calling _switch(). If we move it after
1243 * _switch() then we miss out on calling it for new tasks. The reason
1244 * for this is we manually create a stack frame for new tasks that
1245 * directly returns through ret_from_fork() or
1246 * ret_from_kernel_thread(). See copy_thread() for details.
1247 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001248 restore_sprs(old_thread, new_thread);
1249
Anton Blanchard20dbe672015-12-10 20:44:39 +11001250 last = _switch(old_thread, new_thread);
1251
Michael Ellerman4e003742017-10-19 15:08:43 +11001252#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001253 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1254 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001255 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001256 batch->active = 1;
1257 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001258
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001259 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001260 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001261
1262 /*
1263 * The copy-paste buffer can only store into foreign real
1264 * addresses, so unprivileged processes can not see the
1265 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001266 * mappings. If the new process has the foreign real address
1267 * mappings, we must issue a cp_abort to clear any state and
1268 * prevent snooping, corruption or a covert channel.
1269 *
1270 * DD1 allows paste into normal system memory so we do an
1271 * unpaired copy, rather than cp_abort, to clear the buffer,
1272 * since cp_abort is quite expensive.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001273 */
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001274 if (current_thread_info()->task->thread.used_vas) {
1275 asm volatile(PPC_CP_ABORT);
1276 } else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001277 asm volatile(PPC_COPY(%0, %1)
1278 : : "r"(dummy_copy_buffer), "r"(0));
1279 }
1280 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001281#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001282
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001283 return last;
1284}
1285
Paul Mackerras06d67d52005-10-10 22:29:05 +10001286static int instructions_to_print = 16;
1287
Paul Mackerras06d67d52005-10-10 22:29:05 +10001288static void show_instructions(struct pt_regs *regs)
1289{
1290 int i;
1291 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1292 sizeof(int));
1293
1294 printk("Instruction dump:");
1295
1296 for (i = 0; i < instructions_to_print; i++) {
1297 int instr;
1298
1299 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001300 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001301
Scott Wood0de2d822007-09-28 04:38:55 +10001302#if !defined(CONFIG_BOOKE)
1303 /* If executing with the IMMU off, adjust pc rather
1304 * than print XXXXXXXX.
1305 */
1306 if (!(regs->msr & MSR_IR))
1307 pc = (unsigned long)phys_to_virt(pc);
1308#endif
1309
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001310 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001311 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001312 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001313 } else {
1314 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001315 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001316 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001317 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001318 }
1319
1320 pc += sizeof(int);
1321 }
1322
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001323 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001324}
1325
Michael Neuling801c0b22015-11-20 15:15:32 +11001326struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001327 unsigned long bit;
1328 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001329};
1330
1331static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001332#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1333 {MSR_SF, "SF"},
1334 {MSR_HV, "HV"},
1335#endif
1336 {MSR_VEC, "VEC"},
1337 {MSR_VSX, "VSX"},
1338#ifdef CONFIG_BOOKE
1339 {MSR_CE, "CE"},
1340#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001341 {MSR_EE, "EE"},
1342 {MSR_PR, "PR"},
1343 {MSR_FP, "FP"},
1344 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001345#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001346 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001347#else
1348 {MSR_SE, "SE"},
1349 {MSR_BE, "BE"},
1350#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001351 {MSR_IR, "IR"},
1352 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001353 {MSR_PMM, "PMM"},
1354#ifndef CONFIG_BOOKE
1355 {MSR_RI, "RI"},
1356 {MSR_LE, "LE"},
1357#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001358 {0, NULL}
1359};
1360
Michael Neuling801c0b22015-11-20 15:15:32 +11001361static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001362{
Michael Neuling801c0b22015-11-20 15:15:32 +11001363 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001364
Paul Mackerras06d67d52005-10-10 22:29:05 +10001365 for (; bits->bit; ++bits)
1366 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001367 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001368 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001369 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001370}
1371
1372#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1373static struct regbit msr_tm_bits[] = {
1374 {MSR_TS_T, "T"},
1375 {MSR_TS_S, "S"},
1376 {MSR_TM, "E"},
1377 {0, NULL}
1378};
1379
1380static void print_tm_bits(unsigned long val)
1381{
1382/*
1383 * This only prints something if at least one of the TM bit is set.
1384 * Inside the TM[], the output means:
1385 * E: Enabled (bit 32)
1386 * S: Suspended (bit 33)
1387 * T: Transactional (bit 34)
1388 */
1389 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001390 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001391 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001392 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001393 }
1394}
1395#else
1396static void print_tm_bits(unsigned long val) {}
1397#endif
1398
1399static void print_msr_bits(unsigned long val)
1400{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001401 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001402 print_bits(val, msr_bits, ",");
1403 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001404 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001405}
1406
1407#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001408#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001409#define REGS_PER_LINE 4
1410#define LAST_VOLATILE 13
1411#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001412#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001413#define REGS_PER_LINE 8
1414#define LAST_VOLATILE 12
1415#endif
1416
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001417void show_regs(struct pt_regs * regs)
1418{
1419 int i, trap;
1420
Tejun Heoa43cb952013-04-30 15:27:17 -07001421 show_regs_print_info(KERN_DEFAULT);
1422
Michael Ellermana6036102017-08-23 23:56:24 +10001423 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001424 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001425 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001426 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001427 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001428 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001429 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001430 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001431 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001432 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001433 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001434#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001435 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001436#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001437 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001438#endif
1439#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001440 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001441#endif
1442#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001443 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001444 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001445#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446
1447 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001448 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001449 pr_cont("\nGPR%02d: ", i);
1450 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001451 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452 break;
1453 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001454 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455#ifdef CONFIG_KALLSYMS
1456 /*
1457 * Lookup NIP late so we have the best change of getting the
1458 * above info out without failing
1459 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001460 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1461 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462#endif
1463 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001464 if (!user_mode(regs))
1465 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466}
1467
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001468void flush_thread(void)
1469{
K.Prasade0780b72011-02-10 04:44:35 +00001470#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301471 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001472#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001473 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001474#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475}
1476
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001477int set_thread_uses_vas(void)
1478{
1479#ifdef CONFIG_PPC_BOOK3S_64
1480 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1481 return -EINVAL;
1482
1483 current->thread.used_vas = 1;
1484
1485 /*
1486 * Even a process that has no foreign real address mapping can use
1487 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1488 * to clear any pending COPY and prevent a covert channel.
1489 *
1490 * __switch_to() will issue CP_ABORT on future context switches.
1491 */
1492 asm volatile(PPC_CP_ABORT);
1493
1494#endif /* CONFIG_PPC_BOOK3S_64 */
1495 return 0;
1496}
1497
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001498#ifdef CONFIG_PPC64
1499static DEFINE_SPINLOCK(vas_thread_id_lock);
1500static DEFINE_IDA(vas_thread_ida);
1501
1502/*
1503 * We need to assign a unique thread id to each thread in a process.
1504 *
1505 * This thread id, referred to as TIDR, and separate from the Linux's tgid,
1506 * is intended to be used to direct an ASB_Notify from the hardware to the
1507 * thread, when a suitable event occurs in the system.
1508 *
1509 * One such event is a "paste" instruction in the context of Fast Thread
1510 * Wakeup (aka Core-to-core wake up in the Virtual Accelerator Switchboard
1511 * (VAS) in POWER9.
1512 *
1513 * To get a unique TIDR per process we could simply reuse task_pid_nr() but
1514 * the problem is that task_pid_nr() is not yet available copy_thread() is
1515 * called. Fixing that would require changing more intrusive arch-neutral
1516 * code in code path in copy_process()?.
1517 *
1518 * Further, to assign unique TIDRs within each process, we need an atomic
1519 * field (or an IDR) in task_struct, which again intrudes into the arch-
1520 * neutral code. So try to assign globally unique TIDRs for now.
1521 *
1522 * NOTE: TIDR 0 indicates that the thread does not need a TIDR value.
1523 * For now, only threads that expect to be notified by the VAS
1524 * hardware need a TIDR value and we assign values > 0 for those.
1525 */
1526#define MAX_THREAD_CONTEXT ((1 << 16) - 1)
1527static int assign_thread_tidr(void)
1528{
1529 int index;
1530 int err;
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001531 unsigned long flags;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001532
1533again:
1534 if (!ida_pre_get(&vas_thread_ida, GFP_KERNEL))
1535 return -ENOMEM;
1536
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001537 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001538 err = ida_get_new_above(&vas_thread_ida, 1, &index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001539 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001540
1541 if (err == -EAGAIN)
1542 goto again;
1543 else if (err)
1544 return err;
1545
1546 if (index > MAX_THREAD_CONTEXT) {
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001547 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001548 ida_remove(&vas_thread_ida, index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001549 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001550 return -ENOMEM;
1551 }
1552
1553 return index;
1554}
1555
1556static void free_thread_tidr(int id)
1557{
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001558 unsigned long flags;
1559
1560 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001561 ida_remove(&vas_thread_ida, id);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001562 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001563}
1564
1565/*
1566 * Clear any TIDR value assigned to this thread.
1567 */
1568void clear_thread_tidr(struct task_struct *t)
1569{
1570 if (!t->thread.tidr)
1571 return;
1572
1573 if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1574 WARN_ON_ONCE(1);
1575 return;
1576 }
1577
1578 mtspr(SPRN_TIDR, 0);
1579 free_thread_tidr(t->thread.tidr);
1580 t->thread.tidr = 0;
1581}
1582
1583void arch_release_task_struct(struct task_struct *t)
1584{
1585 clear_thread_tidr(t);
1586}
1587
1588/*
1589 * Assign a unique TIDR (thread id) for task @t and set it in the thread
1590 * structure. For now, we only support setting TIDR for 'current' task.
1591 */
1592int set_thread_tidr(struct task_struct *t)
1593{
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301594 int rc;
1595
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001596 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1597 return -EINVAL;
1598
1599 if (t != current)
1600 return -EINVAL;
1601
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301602 if (t->thread.tidr)
1603 return 0;
1604
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301605 rc = assign_thread_tidr();
1606 if (rc < 0)
1607 return rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001608
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301609 t->thread.tidr = rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001610 mtspr(SPRN_TIDR, t->thread.tidr);
1611
1612 return 0;
1613}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001614EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001615
1616#endif /* CONFIG_PPC64 */
1617
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001618void
1619release_thread(struct task_struct *t)
1620{
1621}
1622
1623/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001624 * this gets called so that we can store coprocessor state into memory and
1625 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001626 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001627int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001628{
Anton Blanchard579e6332015-10-29 11:44:09 +11001629 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001630 /*
1631 * Flush TM state out so we can copy it. __switch_to_tm() does this
1632 * flush but it removes the checkpointed state from the current CPU and
1633 * transitions the CPU out of TM mode. Hence we need to call
1634 * tm_recheckpoint_new_task() (on the same task) to restore the
1635 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001636 *
1637 * Can't pass dst because it isn't ready. Doesn't matter, passing
1638 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001639 */
Cyril Burdc310662016-09-23 16:18:24 +10001640 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001641
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001642 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001643
1644 clear_task_ebb(dst);
1645
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001646 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001647}
1648
Michael Ellermancec15482014-07-10 12:29:21 +10001649static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1650{
Michael Ellerman4e003742017-10-19 15:08:43 +11001651#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001652 unsigned long sp_vsid;
1653 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1654
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001655 if (radix_enabled())
1656 return;
1657
Michael Ellermancec15482014-07-10 12:29:21 +10001658 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1659 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1660 << SLB_VSID_SHIFT_1T;
1661 else
1662 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1663 << SLB_VSID_SHIFT;
1664 sp_vsid |= SLB_VSID_KERNEL | llp;
1665 p->thread.ksp_vsid = sp_vsid;
1666#endif
1667}
1668
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001669/*
1670 * Copy a thread..
1671 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001672
Alex Dowad6eca8932015-03-13 20:14:46 +02001673/*
1674 * Copy architecture-specific thread state
1675 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001676int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001677 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001678{
1679 struct pt_regs *childregs, *kregs;
1680 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001681 extern void ret_from_kernel_thread(void);
1682 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001683 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001684 struct thread_info *ti = task_thread_info(p);
1685
1686 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001687
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001688 /* Copy registers */
1689 sp -= sizeof(struct pt_regs);
1690 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001691 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001692 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001693 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001694 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001695 /* function */
1696 if (usp)
1697 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001698#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001699 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301700 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001701#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001702 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001703 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001704 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001705 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001706 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001707 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001708 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001709 CHECK_FULL_REGS(regs);
1710 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001711 if (usp)
1712 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001713 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001714 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001715 if (clone_flags & CLONE_SETTLS) {
1716#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001717 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001718 childregs->gpr[13] = childregs->gpr[6];
1719 else
1720#endif
1721 childregs->gpr[2] = childregs->gpr[6];
1722 }
Al Viro58254e12012-09-12 18:32:42 -04001723
1724 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001725 }
Cyril Burd272f662016-02-29 17:53:46 +11001726 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001727 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001728
1729 /*
1730 * The way this works is that at some point in the future
1731 * some task will call _switch to switch to the new task.
1732 * That will pop off the stack frame created below and start
1733 * the new task running at ret_from_fork. The new task will
1734 * do some house keeping and then return from the fork or clone
1735 * system call, using the stack frame created above.
1736 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001737 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001738 sp -= sizeof(struct pt_regs);
1739 kregs = (struct pt_regs *) sp;
1740 sp -= STACK_FRAME_OVERHEAD;
1741 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001742#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001743 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1744 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001745#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001746#ifdef CONFIG_HAVE_HW_BREAKPOINT
1747 p->thread.ptrace_bps[0] = NULL;
1748#endif
1749
Paul Mackerras18461962013-09-10 20:21:10 +10001750 p->thread.fp_save_area = NULL;
1751#ifdef CONFIG_ALTIVEC
1752 p->thread.vr_save_area = NULL;
1753#endif
1754
Michael Ellermancec15482014-07-10 12:29:21 +10001755 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001756
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001757#ifdef CONFIG_PPC64
1758 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001759 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001760 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001761 }
Haren Myneni92779242012-12-06 21:49:56 +00001762 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1763 p->thread.ppr = INIT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001764
1765 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001766#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001767 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001768 return 0;
1769}
1770
1771/*
1772 * Set up a thread for executing a new program
1773 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001775{
Michael Ellerman90eac722005-10-21 16:01:33 +10001776#ifdef CONFIG_PPC64
1777 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1778#endif
1779
Paul Mackerras06d67d52005-10-10 22:29:05 +10001780 /*
1781 * If we exec out of a kernel thread then thread.regs will not be
1782 * set. Do it now.
1783 */
1784 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001785 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1786 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001787 }
1788
Cyril Bur8e96a872016-06-17 14:58:34 +10001789#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1790 /*
1791 * Clear any transactional state, we're exec()ing. The cause is
1792 * not important as there will never be a recheckpoint so it's not
1793 * user visible.
1794 */
1795 if (MSR_TM_SUSPENDED(mfmsr()))
1796 tm_reclaim_current(0);
1797#endif
1798
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001799 memset(regs->gpr, 0, sizeof(regs->gpr));
1800 regs->ctr = 0;
1801 regs->link = 0;
1802 regs->xer = 0;
1803 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001804 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001805
Roland McGrath474f8192007-09-24 16:52:44 -07001806 /*
1807 * We have just cleared all the nonvolatile GPRs, so make
1808 * FULL_REGS(regs) return true. This is necessary to allow
1809 * ptrace to examine the thread immediately after exec.
1810 */
1811 regs->trap &= ~1UL;
1812
Paul Mackerras06d67d52005-10-10 22:29:05 +10001813#ifdef CONFIG_PPC32
1814 regs->mq = 0;
1815 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001816 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001817#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001818 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001819 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001820
Rusty Russell94af3ab2013-11-20 22:15:02 +11001821 if (is_elf2_task()) {
1822 /* Look ma, no function descriptors! */
1823 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001824
Rusty Russell94af3ab2013-11-20 22:15:02 +11001825 /*
1826 * Ulrich says:
1827 * The latest iteration of the ABI requires that when
1828 * calling a function (at its global entry point),
1829 * the caller must ensure r12 holds the entry point
1830 * address (so that the function can quickly
1831 * establish addressability).
1832 */
1833 regs->gpr[12] = start;
1834 /* Make sure that's restored on entry to userspace. */
1835 set_thread_flag(TIF_RESTOREALL);
1836 } else {
1837 unsigned long toc;
1838
1839 /* start is a relocated pointer to the function
1840 * descriptor for the elf _start routine. The first
1841 * entry in the function descriptor is the entry
1842 * address of _start and the second entry is the TOC
1843 * value we need to use.
1844 */
1845 __get_user(entry, (unsigned long __user *)start);
1846 __get_user(toc, (unsigned long __user *)start+1);
1847
1848 /* Check whether the e_entry function descriptor entries
1849 * need to be relocated before we can use them.
1850 */
1851 if (load_addr != 0) {
1852 entry += load_addr;
1853 toc += load_addr;
1854 }
1855 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001856 }
1857 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001858 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001859 } else {
1860 regs->nip = start;
1861 regs->gpr[2] = 0;
1862 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001863 }
1864#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001865#ifdef CONFIG_VSX
1866 current->thread.used_vsr = 0;
1867#endif
Breno Leitao11958922017-06-02 18:43:30 -03001868 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001869 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001870 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001871#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001872 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1873 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001874 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001875 current->thread.vrsave = 0;
1876 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001877 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001878#endif /* CONFIG_ALTIVEC */
1879#ifdef CONFIG_SPE
1880 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1881 current->thread.acc = 0;
1882 current->thread.spefscr = 0;
1883 current->thread.used_spe = 0;
1884#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001885#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001886 current->thread.tm_tfhar = 0;
1887 current->thread.tm_texasr = 0;
1888 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001889 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001890#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001891
1892 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001893}
Anton Blancharde1802b02014-08-20 08:00:02 +10001894EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001895
1896#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1897 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1898
1899int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1900{
1901 struct pt_regs *regs = tsk->thread.regs;
1902
1903 /* This is a bit hairy. If we are an SPE enabled processor
1904 * (have embedded fp) we store the IEEE exception enable flags in
1905 * fpexc_mode. fpexc_mode is also used for setting FP exception
1906 * mode (asyn, precise, disabled) for 'Classic' FP. */
1907 if (val & PR_FP_EXC_SW_ENABLE) {
1908#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001909 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001910 /*
1911 * When the sticky exception bits are set
1912 * directly by userspace, it must call prctl
1913 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1914 * in the existing prctl settings) or
1915 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1916 * the bits being set). <fenv.h> functions
1917 * saving and restoring the whole
1918 * floating-point environment need to do so
1919 * anyway to restore the prctl settings from
1920 * the saved environment.
1921 */
1922 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001923 tsk->thread.fpexc_mode = val &
1924 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1925 return 0;
1926 } else {
1927 return -EINVAL;
1928 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929#else
1930 return -EINVAL;
1931#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001932 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001933
1934 /* on a CONFIG_SPE this does not hurt us. The bits that
1935 * __pack_fe01 use do not overlap with bits used for
1936 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1937 * on CONFIG_SPE implementations are reserved so writing to
1938 * them does not change anything */
1939 if (val > PR_FP_EXC_PRECISE)
1940 return -EINVAL;
1941 tsk->thread.fpexc_mode = __pack_fe01(val);
1942 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1943 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1944 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001945 return 0;
1946}
1947
1948int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1949{
1950 unsigned int val;
1951
1952 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1953#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001954 if (cpu_has_feature(CPU_FTR_SPE)) {
1955 /*
1956 * When the sticky exception bits are set
1957 * directly by userspace, it must call prctl
1958 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1959 * in the existing prctl settings) or
1960 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1961 * the bits being set). <fenv.h> functions
1962 * saving and restoring the whole
1963 * floating-point environment need to do so
1964 * anyway to restore the prctl settings from
1965 * the saved environment.
1966 */
1967 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001968 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001969 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001970 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001971#else
1972 return -EINVAL;
1973#endif
1974 else
1975 val = __unpack_fe01(tsk->thread.fpexc_mode);
1976 return put_user(val, (unsigned int __user *) adr);
1977}
1978
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001979int set_endian(struct task_struct *tsk, unsigned int val)
1980{
1981 struct pt_regs *regs = tsk->thread.regs;
1982
1983 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1984 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1985 return -EINVAL;
1986
1987 if (regs == NULL)
1988 return -EINVAL;
1989
1990 if (val == PR_ENDIAN_BIG)
1991 regs->msr &= ~MSR_LE;
1992 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1993 regs->msr |= MSR_LE;
1994 else
1995 return -EINVAL;
1996
1997 return 0;
1998}
1999
2000int get_endian(struct task_struct *tsk, unsigned long adr)
2001{
2002 struct pt_regs *regs = tsk->thread.regs;
2003 unsigned int val;
2004
2005 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
2006 !cpu_has_feature(CPU_FTR_REAL_LE))
2007 return -EINVAL;
2008
2009 if (regs == NULL)
2010 return -EINVAL;
2011
2012 if (regs->msr & MSR_LE) {
2013 if (cpu_has_feature(CPU_FTR_REAL_LE))
2014 val = PR_ENDIAN_LITTLE;
2015 else
2016 val = PR_ENDIAN_PPC_LITTLE;
2017 } else
2018 val = PR_ENDIAN_BIG;
2019
2020 return put_user(val, (unsigned int __user *)adr);
2021}
2022
Paul Mackerrase9370ae2006-06-07 16:15:39 +10002023int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2024{
2025 tsk->thread.align_ctl = val;
2026 return 0;
2027}
2028
2029int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2030{
2031 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2032}
2033
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002034static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2035 unsigned long nbytes)
2036{
2037 unsigned long stack_page;
2038 unsigned long cpu = task_cpu(p);
2039
2040 /*
2041 * Avoid crashing if the stack has overflowed and corrupted
2042 * task_cpu(p), which is in the thread_info struct.
2043 */
2044 if (cpu < NR_CPUS && cpu_possible(cpu)) {
2045 stack_page = (unsigned long) hardirq_ctx[cpu];
2046 if (sp >= stack_page + sizeof(struct thread_struct)
2047 && sp <= stack_page + THREAD_SIZE - nbytes)
2048 return 1;
2049
2050 stack_page = (unsigned long) softirq_ctx[cpu];
2051 if (sp >= stack_page + sizeof(struct thread_struct)
2052 && sp <= stack_page + THREAD_SIZE - nbytes)
2053 return 1;
2054 }
2055 return 0;
2056}
2057
Anton Blanchard2f251942006-03-27 11:46:18 +11002058int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002059 unsigned long nbytes)
2060{
Al Viro0cec6fd2006-01-12 01:06:02 -08002061 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002062
2063 if (sp >= stack_page + sizeof(struct thread_struct)
2064 && sp <= stack_page + THREAD_SIZE - nbytes)
2065 return 1;
2066
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002067 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002068}
2069
Anton Blanchard2f251942006-03-27 11:46:18 +11002070EXPORT_SYMBOL(validate_sp);
2071
Paul Mackerras06d67d52005-10-10 22:29:05 +10002072unsigned long get_wchan(struct task_struct *p)
2073{
2074 unsigned long ip, sp;
2075 int count = 0;
2076
2077 if (!p || p == current || p->state == TASK_RUNNING)
2078 return 0;
2079
2080 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002081 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002082 return 0;
2083
2084 do {
2085 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302086 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2087 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002088 return 0;
2089 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002090 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002091 if (!in_sched_functions(ip))
2092 return ip;
2093 }
2094 } while (count++ < 16);
2095 return 0;
2096}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002097
Johannes Bergc4d04be2008-11-20 03:24:07 +00002098static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099
2100void show_stack(struct task_struct *tsk, unsigned long *stack)
2101{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002102 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002103 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002104 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002105#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2106 int curr_frame = current->curr_ret_stack;
2107 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002108 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002109#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002110
2111 sp = (unsigned long) stack;
2112 if (tsk == NULL)
2113 tsk = current;
2114 if (sp == 0) {
2115 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002116 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002117 else
2118 sp = tsk->thread.ksp;
2119 }
2120
Paul Mackerras06d67d52005-10-10 22:29:05 +10002121 lr = 0;
2122 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002123 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002124 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002125 return;
2126
2127 stack = (unsigned long *) sp;
2128 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002129 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002130 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002131 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002132#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002133 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002134 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002135 (void *)current->ret_stack[curr_frame].ret);
2136 curr_frame--;
2137 }
2138#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002139 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002140 pr_cont(" (unreliable)");
2141 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002142 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002143 firstframe = 0;
2144
2145 /*
2146 * See if this is an exception frame.
2147 * We look for the "regshere" marker in the current frame.
2148 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002149 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2150 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002151 struct pt_regs *regs = (struct pt_regs *)
2152 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002153 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002154 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002155 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002156 firstframe = 1;
2157 }
2158
2159 sp = newsp;
2160 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002161}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002162
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002163#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002164/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002165void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002166{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002167 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002168
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002169 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2170 /*
2171 * Least significant bit (RUN) is the only writable bit of
2172 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2173 * earliest ISA where this is the case, but it's convenient.
2174 */
2175 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2176 } else {
2177 unsigned long ctrl;
2178
2179 /*
2180 * Some architectures (e.g., Cell) have writable fields other
2181 * than RUN, so do the read-modify-write.
2182 */
2183 ctrl = mfspr(SPRN_CTRLF);
2184 ctrl |= CTRL_RUNLATCH;
2185 mtspr(SPRN_CTRLT, ctrl);
2186 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002187
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002188 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002189}
2190
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002191/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002192void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002193{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002194 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002195
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002196 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002197
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002198 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2199 mtspr(SPRN_CTRLT, 0);
2200 } else {
2201 unsigned long ctrl;
2202
2203 ctrl = mfspr(SPRN_CTRLF);
2204 ctrl &= ~CTRL_RUNLATCH;
2205 mtspr(SPRN_CTRLT, ctrl);
2206 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002207}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002208#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002209
Anton Blanchardd8390882009-02-22 01:50:03 +00002210unsigned long arch_align_stack(unsigned long sp)
2211{
2212 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2213 sp -= get_random_int() & ~PAGE_MASK;
2214 return sp & ~0xf;
2215}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002216
2217static inline unsigned long brk_rnd(void)
2218{
2219 unsigned long rnd = 0;
2220
2221 /* 8MB for 32bit, 1GB for 64bit */
2222 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002223 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002224 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002225 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002226
2227 return rnd << PAGE_SHIFT;
2228}
2229
2230unsigned long arch_randomize_brk(struct mm_struct *mm)
2231{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002232 unsigned long base = mm->brk;
2233 unsigned long ret;
2234
Michael Ellerman4e003742017-10-19 15:08:43 +11002235#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002236 /*
2237 * If we are using 1TB segments and we are allowed to randomise
2238 * the heap, we can put it above 1TB so it is backed by a 1TB
2239 * segment. Otherwise the heap will be in the bottom 1TB
2240 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002241 * performance penalty. We don't need to worry about radix. For
2242 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002243 */
2244 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2245 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2246#endif
2247
2248 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002249
2250 if (ret < mm->brk)
2251 return mm->brk;
2252
2253 return ret;
2254}
Anton Blanchard501cb162009-02-22 01:50:07 +00002255