blob: ec4f363ebb899241b51e5d97b2b3378aa0e068cc [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046
47#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#include <asm/io.h>
49#include <asm/processor.h>
50#include <asm/mmu.h>
51#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110052#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110053#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010055#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010056#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000057#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010058#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#ifdef CONFIG_PPC64
60#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053061#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100062#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110063#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110064#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110065#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053066#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100067#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110068
Luis Machadod6a61bf2008-07-24 02:10:41 +100069#include <linux/kprobes.h>
70#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071
Michael Neuling8b3c34c2013-02-13 16:21:32 +000072/* Transactional Memory debug */
73#ifdef TM_DEBUG_SW
74#define TM_DEBUG(x...) printk(KERN_INFO x)
75#else
76#define TM_DEBUG(x...) do { } while(0)
77#endif
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079extern unsigned long _get_SP(void);
80
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110082/*
83 * Are we running in "Suspend disabled" mode? If so we have to block any
84 * sigreturn that would get us into suspended state, and we also warn in some
85 * other paths that we should never reach with suspend disabled.
86 */
87bool tm_suspend_disabled __ro_after_init = false;
88
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110089static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110090{
91 /*
92 * If we are saving the current thread's registers, and the
93 * thread is in a transactional state, set the TIF_RESTORE_TM
94 * bit so that we know to restore the registers before
95 * returning to userspace.
96 */
97 if (tsk == current && tsk->thread.regs &&
98 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
99 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530100 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101 set_thread_flag(TIF_RESTORE_TM);
102 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103}
Cyril Burdc16b552016-09-23 16:18:08 +1000104
105static inline bool msr_tm_active(unsigned long msr)
106{
107 return MSR_TM_ACTIVE(msr);
108}
Cyril Bura7771172017-11-02 14:09:03 +1100109
110static bool tm_active_with_fp(struct task_struct *tsk)
111{
112 return msr_tm_active(tsk->thread.regs->msr) &&
113 (tsk->thread.ckpt_regs.msr & MSR_FP);
114}
115
116static bool tm_active_with_altivec(struct task_struct *tsk)
117{
118 return msr_tm_active(tsk->thread.regs->msr) &&
119 (tsk->thread.ckpt_regs.msr & MSR_VEC);
120}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100121#else
Cyril Burdc16b552016-09-23 16:18:08 +1000122static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100123static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100124static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
125static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100126#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
127
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100128bool strict_msr_control;
129EXPORT_SYMBOL(strict_msr_control);
130
131static int __init enable_strict_msr_control(char *str)
132{
133 strict_msr_control = true;
134 pr_info("Enabling strict facility control\n");
135
136 return 0;
137}
138early_param("ppc_strict_facility_enable", enable_strict_msr_control);
139
Cyril Bur3cee0702016-09-23 16:18:10 +1000140unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr | bits;
146
147#ifdef CONFIG_VSX
148 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
149 newmsr |= MSR_VSX;
150#endif
151
152 if (oldmsr != newmsr)
153 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000154
155 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156}
157
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100158void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100159{
160 unsigned long oldmsr = mfmsr();
161 unsigned long newmsr;
162
163 newmsr = oldmsr & ~bits;
164
165#ifdef CONFIG_VSX
166 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
167 newmsr &= ~MSR_VSX;
168#endif
169
170 if (oldmsr != newmsr)
171 mtmsr_isync(newmsr);
172}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100173EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100174
Kevin Hao037f0ee2013-07-14 17:02:05 +0800175#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100176static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100177{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000178 unsigned long msr;
179
Cyril Bur87924682016-02-29 17:53:49 +1100180 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000181 msr = tsk->thread.regs->msr;
182 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100183#ifdef CONFIG_VSX
184 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000185 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100186#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000187 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100188}
189
Anton Blanchard98da5812015-10-29 11:44:01 +1100190void giveup_fpu(struct task_struct *tsk)
191{
Anton Blanchard98da5812015-10-29 11:44:01 +1100192 check_if_tm_restore_required(tsk);
193
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100194 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100195 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100196 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100197}
198EXPORT_SYMBOL(giveup_fpu);
199
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200/*
201 * Make sure the floating-point register state in the
202 * the thread_struct is up to date for task tsk.
203 */
204void flush_fp_to_thread(struct task_struct *tsk)
205{
206 if (tsk->thread.regs) {
207 /*
208 * We need to disable preemption here because if we didn't,
209 * another process could get scheduled after the regs->msr
210 * test but before we have finished saving the FP registers
211 * to the thread_struct. That process could take over the
212 * FPU, and then when we get scheduled again we would store
213 * bogus values for the remaining FP registers.
214 */
215 preempt_disable();
216 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 /*
218 * This should only ever be called for current or
219 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100220 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 * there is something wrong if a stopped child appears
222 * to still have its FP state in the CPU registers.
223 */
224 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100225 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226 }
227 preempt_enable();
228 }
229}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000230EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231
232void enable_kernel_fp(void)
233{
Cyril Bure909fb82016-09-23 16:18:11 +1000234 unsigned long cpumsr;
235
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236 WARN_ON(preemptible());
237
Cyril Bure909fb82016-09-23 16:18:11 +1000238 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100239
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100240 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
241 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000242 /*
243 * If a thread has already been reclaimed then the
244 * checkpointed registers are on the CPU but have definitely
245 * been saved by the reclaim code. Don't need to and *cannot*
246 * giveup as this would save to the 'live' structure not the
247 * checkpointed structure.
248 */
249 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
250 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100251 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100252 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253}
254EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100255
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000256static int restore_fp(struct task_struct *tsk)
257{
Cyril Bura7771172017-11-02 14:09:03 +1100258 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100259 load_fp_state(&current->thread.fp_state);
260 current->thread.load_fp++;
261 return 1;
262 }
263 return 0;
264}
265#else
266static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100267#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100270#define loadvec(thr) ((thr).load_vec)
271
Cyril Bur6f515d82016-02-29 17:53:50 +1100272static void __giveup_altivec(struct task_struct *tsk)
273{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000274 unsigned long msr;
275
Cyril Bur6f515d82016-02-29 17:53:50 +1100276 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000277 msr = tsk->thread.regs->msr;
278 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100279#ifdef CONFIG_VSX
280 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000281 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100282#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000283 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100284}
285
Anton Blanchard98da5812015-10-29 11:44:01 +1100286void giveup_altivec(struct task_struct *tsk)
287{
Anton Blanchard98da5812015-10-29 11:44:01 +1100288 check_if_tm_restore_required(tsk);
289
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100291 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100292 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100293}
294EXPORT_SYMBOL(giveup_altivec);
295
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000296void enable_kernel_altivec(void)
297{
Cyril Bure909fb82016-09-23 16:18:11 +1000298 unsigned long cpumsr;
299
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000300 WARN_ON(preemptible());
301
Cyril Bure909fb82016-09-23 16:18:11 +1000302 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100303
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100304 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
305 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000306 /*
307 * If a thread has already been reclaimed then the
308 * checkpointed registers are on the CPU but have definitely
309 * been saved by the reclaim code. Don't need to and *cannot*
310 * giveup as this would save to the 'live' structure not the
311 * checkpointed structure.
312 */
313 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
314 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100315 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100316 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317}
318EXPORT_SYMBOL(enable_kernel_altivec);
319
320/*
321 * Make sure the VMX/Altivec register state in the
322 * the thread_struct is up to date for task tsk.
323 */
324void flush_altivec_to_thread(struct task_struct *tsk)
325{
326 if (tsk->thread.regs) {
327 preempt_disable();
328 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100330 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000331 }
332 preempt_enable();
333 }
334}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000335EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100336
337static int restore_altivec(struct task_struct *tsk)
338{
Cyril Burdc16b552016-09-23 16:18:08 +1000339 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100340 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100341 load_vr_state(&tsk->thread.vr_state);
342 tsk->thread.used_vr = 1;
343 tsk->thread.load_vec++;
344
345 return 1;
346 }
347 return 0;
348}
349#else
350#define loadvec(thr) 0
351static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352#endif /* CONFIG_ALTIVEC */
353
Michael Neulingce48b212008-06-25 14:07:18 +1000354#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100355static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000357 unsigned long msr = tsk->thread.regs->msr;
358
359 /*
360 * We should never be ssetting MSR_VSX without also setting
361 * MSR_FP and MSR_VEC
362 */
363 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
364
365 /* __giveup_fpu will clear MSR_VSX */
366 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100367 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000368 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100369 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100370}
371
372static void giveup_vsx(struct task_struct *tsk)
373{
374 check_if_tm_restore_required(tsk);
375
376 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100377 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100378 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100379}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100380
Michael Neulingce48b212008-06-25 14:07:18 +1000381void enable_kernel_vsx(void)
382{
Cyril Bure909fb82016-09-23 16:18:11 +1000383 unsigned long cpumsr;
384
Michael Neulingce48b212008-06-25 14:07:18 +1000385 WARN_ON(preemptible());
386
Cyril Bure909fb82016-09-23 16:18:11 +1000387 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100388
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000389 if (current->thread.regs &&
390 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100391 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000392 /*
393 * If a thread has already been reclaimed then the
394 * checkpointed registers are on the CPU but have definitely
395 * been saved by the reclaim code. Don't need to and *cannot*
396 * giveup as this would save to the 'live' structure not the
397 * checkpointed structure.
398 */
399 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
400 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100401 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100402 }
Michael Neulingce48b212008-06-25 14:07:18 +1000403}
404EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000405
406void flush_vsx_to_thread(struct task_struct *tsk)
407{
408 if (tsk->thread.regs) {
409 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000410 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000411 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000412 giveup_vsx(tsk);
413 }
414 preempt_enable();
415 }
416}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000417EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100418
419static int restore_vsx(struct task_struct *tsk)
420{
421 if (cpu_has_feature(CPU_FTR_VSX)) {
422 tsk->thread.used_vsr = 1;
423 return 1;
424 }
425
426 return 0;
427}
428#else
429static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000430#endif /* CONFIG_VSX */
431
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100433void giveup_spe(struct task_struct *tsk)
434{
Anton Blanchard98da5812015-10-29 11:44:01 +1100435 check_if_tm_restore_required(tsk);
436
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100437 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100438 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100439 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100440}
441EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442
443void enable_kernel_spe(void)
444{
445 WARN_ON(preemptible());
446
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100447 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100448
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100449 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
450 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100451 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100452 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453}
454EXPORT_SYMBOL(enable_kernel_spe);
455
456void flush_spe_to_thread(struct task_struct *tsk)
457{
458 if (tsk->thread.regs) {
459 preempt_disable();
460 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500462 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500463 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 }
465 preempt_enable();
466 }
467}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468#endif /* CONFIG_SPE */
469
Anton Blanchardc2085052015-10-29 11:44:08 +1100470static unsigned long msr_all_available;
471
472static int __init init_msr_all_available(void)
473{
474#ifdef CONFIG_PPC_FPU
475 msr_all_available |= MSR_FP;
476#endif
477#ifdef CONFIG_ALTIVEC
478 if (cpu_has_feature(CPU_FTR_ALTIVEC))
479 msr_all_available |= MSR_VEC;
480#endif
481#ifdef CONFIG_VSX
482 if (cpu_has_feature(CPU_FTR_VSX))
483 msr_all_available |= MSR_VSX;
484#endif
485#ifdef CONFIG_SPE
486 if (cpu_has_feature(CPU_FTR_SPE))
487 msr_all_available |= MSR_SPE;
488#endif
489
490 return 0;
491}
492early_initcall(init_msr_all_available);
493
494void giveup_all(struct task_struct *tsk)
495{
496 unsigned long usermsr;
497
498 if (!tsk->thread.regs)
499 return;
500
501 usermsr = tsk->thread.regs->msr;
502
503 if ((usermsr & msr_all_available) == 0)
504 return;
505
506 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000507 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100508
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000509 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
510
Anton Blanchardc2085052015-10-29 11:44:08 +1100511#ifdef CONFIG_PPC_FPU
512 if (usermsr & MSR_FP)
513 __giveup_fpu(tsk);
514#endif
515#ifdef CONFIG_ALTIVEC
516 if (usermsr & MSR_VEC)
517 __giveup_altivec(tsk);
518#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100519#ifdef CONFIG_SPE
520 if (usermsr & MSR_SPE)
521 __giveup_spe(tsk);
522#endif
523
524 msr_check_and_clear(msr_all_available);
525}
526EXPORT_SYMBOL(giveup_all);
527
Cyril Bur70fe3d92016-02-29 17:53:47 +1100528void restore_math(struct pt_regs *regs)
529{
530 unsigned long msr;
531
Cyril Burdc16b552016-09-23 16:18:08 +1000532 if (!msr_tm_active(regs->msr) &&
533 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534 return;
535
536 msr = regs->msr;
537 msr_check_and_set(msr_all_available);
538
539 /*
540 * Only reload if the bit is not set in the user MSR, the bit BEING set
541 * indicates that the registers are hot
542 */
543 if ((!(msr & MSR_FP)) && restore_fp(current))
544 msr |= MSR_FP | current->thread.fpexc_mode;
545
546 if ((!(msr & MSR_VEC)) && restore_altivec(current))
547 msr |= MSR_VEC;
548
549 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
550 restore_vsx(current)) {
551 msr |= MSR_VSX;
552 }
553
554 msr_check_and_clear(msr_all_available);
555
556 regs->msr = msr;
557}
558
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100559static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100560{
561 unsigned long usermsr;
562
563 if (!tsk->thread.regs)
564 return;
565
566 usermsr = tsk->thread.regs->msr;
567
568 if ((usermsr & msr_all_available) == 0)
569 return;
570
571 msr_check_and_set(msr_all_available);
572
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000573 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100574
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000575 if (usermsr & MSR_FP)
576 save_fpu(tsk);
577
578 if (usermsr & MSR_VEC)
579 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100580
581 if (usermsr & MSR_SPE)
582 __giveup_spe(tsk);
583
584 msr_check_and_clear(msr_all_available);
585}
586
Anton Blanchard579e6332015-10-29 11:44:09 +1100587void flush_all_to_thread(struct task_struct *tsk)
588{
589 if (tsk->thread.regs) {
590 preempt_disable();
591 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100592 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100593
594#ifdef CONFIG_SPE
595 if (tsk->thread.regs->msr & MSR_SPE)
596 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
597#endif
598
599 preempt_enable();
600 }
601}
602EXPORT_SYMBOL(flush_all_to_thread);
603
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000604#ifdef CONFIG_PPC_ADV_DEBUG_REGS
605void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600606 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000607{
Eric W. Biederman47355042018-01-16 16:12:38 -0600608 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000609 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
610 11, SIGSEGV) == NOTIFY_STOP)
611 return;
612
613 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600614 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
615 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000616}
617#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000618void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000619 unsigned long error_code)
620{
621 siginfo_t info;
622
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000623 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000624 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
625 11, SIGSEGV) == NOTIFY_STOP)
626 return;
627
Michael Neuling9422de32012-12-20 14:06:44 +0000628 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000629 return;
630
Michael Neuling9422de32012-12-20 14:06:44 +0000631 /* Clear the breakpoint */
632 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000633
634 /* Deliver the signal to userspace */
635 info.si_signo = SIGTRAP;
636 info.si_errno = 0;
637 info.si_code = TRAP_HWBKPT;
638 info.si_addr = (void __user *)address;
639 force_sig_info(SIGTRAP, &info, current);
640}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000641#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000642
Michael Neuling9422de32012-12-20 14:06:44 +0000643static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100644
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#ifdef CONFIG_PPC_ADV_DEBUG_REGS
646/*
647 * Set the debug registers back to their default "safe" values.
648 */
649static void set_debug_reg_defaults(struct thread_struct *thread)
650{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530651 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000652#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#ifdef CONFIG_BOOKE
661 /*
662 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
663 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530664 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000665 DBCR1_IAC3US | DBCR1_IAC4US;
666 /*
667 * Force Data Address Compare User/Supervisor bits to be User-only
668 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
669 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530670 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000671#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530672 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000673#endif
674}
675
Scott Woodf5f97212013-11-22 15:52:29 -0600676static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000677{
Scott Wood6cecf762013-05-13 14:14:53 +0000678 /*
679 * We could have inherited MSR_DE from userspace, since
680 * it doesn't get cleared on exception entry. Make sure
681 * MSR_DE is clear before we enable any debug events.
682 */
683 mtmsr(mfmsr() & ~MSR_DE);
684
Scott Woodf5f97212013-11-22 15:52:29 -0600685 mtspr(SPRN_IAC1, debug->iac1);
686 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000687#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600688 mtspr(SPRN_IAC3, debug->iac3);
689 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600691 mtspr(SPRN_DAC1, debug->dac1);
692 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600694 mtspr(SPRN_DVC1, debug->dvc1);
695 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000696#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600697 mtspr(SPRN_DBCR0, debug->dbcr0);
698 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000699#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600700 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701#endif
702}
703/*
704 * Unless neither the old or new thread are making use of the
705 * debug registers, set the debug registers from the values
706 * stored in the new thread.
707 */
Scott Woodf5f97212013-11-22 15:52:29 -0600708void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000709{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530710 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600711 || (new_debug->dbcr0 & DBCR0_IDM))
712 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000713}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530714EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000716#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717static void set_debug_reg_defaults(struct thread_struct *thread)
718{
Michael Neuling9422de32012-12-20 14:06:44 +0000719 thread->hw_brk.address = 0;
720 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000721 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000722}
K.Prasade0780b72011-02-10 04:44:35 +0000723#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000724#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
725
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000726#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000727static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
728{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000729 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000730#ifdef CONFIG_PPC_47x
731 isync();
732#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000733 return 0;
734}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000735#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000736static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
737{
Michael Ellermancab0af92005-11-03 15:30:49 +1100738 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000739 if (cpu_has_feature(CPU_FTR_DABRX))
740 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100741 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000742}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100743#elif defined(CONFIG_PPC_8xx)
744static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
745{
746 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
747 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
748 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
749
750 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
751 lctrl1 |= 0xa0000;
752 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
753 lctrl1 |= 0xf0000;
754 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
755 lctrl2 = 0;
756
757 mtspr(SPRN_LCTRL2, 0);
758 mtspr(SPRN_CMPE, addr);
759 mtspr(SPRN_CMPF, addr + 4);
760 mtspr(SPRN_LCTRL1, lctrl1);
761 mtspr(SPRN_LCTRL2, lctrl2);
762
763 return 0;
764}
Michael Neuling9422de32012-12-20 14:06:44 +0000765#else
766static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
767{
768 return -EINVAL;
769}
770#endif
771
772static inline int set_dabr(struct arch_hw_breakpoint *brk)
773{
774 unsigned long dabr, dabrx;
775
776 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
777 dabrx = ((brk->type >> 3) & 0x7);
778
779 if (ppc_md.set_dabr)
780 return ppc_md.set_dabr(dabr, dabrx);
781
782 return __set_dabr(dabr, dabrx);
783}
784
Michael Neulingbf99de32012-12-20 14:06:45 +0000785static inline int set_dawr(struct arch_hw_breakpoint *brk)
786{
Michael Neuling05d694e2013-01-24 15:02:58 +0000787 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000788
789 dawr = brk->address;
790
791 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
792 << (63 - 58); //* read/write bits */
793 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
794 << (63 - 59); //* translate */
795 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
796 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000797 /* dawr length is stored in field MDR bits 48:53. Matches range in
798 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
799 0b111111=64DW.
800 brk->len is in bytes.
801 This aligns up to double word size, shifts and does the bias.
802 */
803 mrd = ((brk->len + 7) >> 3) - 1;
804 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000805
806 if (ppc_md.set_dawr)
807 return ppc_md.set_dawr(dawr, dawrx);
808 mtspr(SPRN_DAWR, dawr);
809 mtspr(SPRN_DAWRX, dawrx);
810 return 0;
811}
812
Paul Gortmaker21f58502014-04-29 15:25:17 -0400813void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000814{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500815 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000816
Michael Neulingbf99de32012-12-20 14:06:45 +0000817 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400818 set_dawr(brk);
819 else
820 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000821}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822
Paul Gortmaker21f58502014-04-29 15:25:17 -0400823void set_breakpoint(struct arch_hw_breakpoint *brk)
824{
825 preempt_disable();
826 __set_breakpoint(brk);
827 preempt_enable();
828}
829
Paul Mackerras06d67d52005-10-10 22:29:05 +1000830#ifdef CONFIG_PPC64
831DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000832#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000833
Michael Neuling9422de32012-12-20 14:06:44 +0000834static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
835 struct arch_hw_breakpoint *b)
836{
837 if (a->address != b->address)
838 return false;
839 if (a->type != b->type)
840 return false;
841 if (a->len != b->len)
842 return false;
843 return true;
844}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100845
Michael Neulingfb096922013-02-13 16:21:37 +0000846#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000847
848static inline bool tm_enabled(struct task_struct *tsk)
849{
850 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
851}
852
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100853static void tm_reclaim_thread(struct thread_struct *thr,
854 struct thread_info *ti, uint8_t cause)
855{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100856 /*
857 * Use the current MSR TM suspended bit to track if we have
858 * checkpointed state outstanding.
859 * On signal delivery, we'd normally reclaim the checkpointed
860 * state to obtain stack pointer (see:get_tm_stackpointer()).
861 * This will then directly return to userspace without going
862 * through __switch_to(). However, if the stack frame is bad,
863 * we need to exit this thread which calls __switch_to() which
864 * will again attempt to reclaim the already saved tm state.
865 * Hence we need to check that we've not already reclaimed
866 * this state.
867 * We do this using the current MSR, rather tracking it in
868 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000869 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100870 */
871 if (!MSR_TM_SUSPENDED(mfmsr()))
872 return;
873
Cyril Bur91381b92017-11-02 14:09:04 +1100874 giveup_all(container_of(thr, struct task_struct, thread));
875
Cyril Bureb5c3f12017-11-02 14:09:05 +1100876 tm_reclaim(thr, cause);
877
Michael Neulingf48e91e2017-05-08 17:16:26 +1000878 /*
879 * If we are in a transaction and FP is off then we can't have
880 * used FP inside that transaction. Hence the checkpointed
881 * state is the same as the live state. We need to copy the
882 * live state to the checkpointed state so that when the
883 * transaction is restored, the checkpointed state is correct
884 * and the aborted transaction sees the correct state. We use
885 * ckpt_regs.msr here as that's what tm_reclaim will use to
886 * determine if it's going to write the checkpointed state or
887 * not. So either this will write the checkpointed registers,
888 * or reclaim will. Similarly for VMX.
889 */
890 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
891 memcpy(&thr->ckfp_state, &thr->fp_state,
892 sizeof(struct thread_fp_state));
893 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
894 memcpy(&thr->ckvr_state, &thr->vr_state,
895 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100896}
897
898void tm_reclaim_current(uint8_t cause)
899{
900 tm_enable();
901 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
902}
903
Michael Neulingfb096922013-02-13 16:21:37 +0000904static inline void tm_reclaim_task(struct task_struct *tsk)
905{
906 /* We have to work out if we're switching from/to a task that's in the
907 * middle of a transaction.
908 *
909 * In switching we need to maintain a 2nd register state as
910 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000911 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
912 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000913 *
914 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
915 */
916 struct thread_struct *thr = &tsk->thread;
917
918 if (!thr->regs)
919 return;
920
921 if (!MSR_TM_ACTIVE(thr->regs->msr))
922 goto out_and_saveregs;
923
Michael Neuling92fb8692017-10-12 21:17:19 +1100924 WARN_ON(tm_suspend_disabled);
925
Michael Neulingfb096922013-02-13 16:21:37 +0000926 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
927 "ccr=%lx, msr=%lx, trap=%lx)\n",
928 tsk->pid, thr->regs->nip,
929 thr->regs->ccr, thr->regs->msr,
930 thr->regs->trap);
931
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100932 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000933
934 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
935 tsk->pid);
936
937out_and_saveregs:
938 /* Always save the regs here, even if a transaction's not active.
939 * This context-switches a thread's TM info SPRs. We do it here to
940 * be consistent with the restore path (in recheckpoint) which
941 * cannot happen later in _switch().
942 */
943 tm_save_sprs(thr);
944}
945
Cyril Bureb5c3f12017-11-02 14:09:05 +1100946extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100947
Cyril Bureb5c3f12017-11-02 14:09:05 +1100948void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100949{
950 unsigned long flags;
951
Cyril Bur5d176f72016-09-14 18:02:16 +1000952 if (!(thread->regs->msr & MSR_TM))
953 return;
954
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100955 /* We really can't be interrupted here as the TEXASR registers can't
956 * change and later in the trecheckpoint code, we have a userspace R1.
957 * So let's hard disable over this region.
958 */
959 local_irq_save(flags);
960 hard_irq_disable();
961
962 /* The TM SPRs are restored here, so that TEXASR.FS can be set
963 * before the trecheckpoint and no explosion occurs.
964 */
965 tm_restore_sprs(thread);
966
Cyril Bureb5c3f12017-11-02 14:09:05 +1100967 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100968
969 local_irq_restore(flags);
970}
971
Michael Neulingbc2a9402013-02-13 16:21:40 +0000972static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000973{
Michael Neulingfb096922013-02-13 16:21:37 +0000974 if (!cpu_has_feature(CPU_FTR_TM))
975 return;
976
977 /* Recheckpoint the registers of the thread we're about to switch to.
978 *
979 * If the task was using FP, we non-lazily reload both the original and
980 * the speculative FP register states. This is because the kernel
981 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000982 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000983 * need to be restored.
984 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000985 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000986 return;
987
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100988 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
989 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000990 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100991 }
Michael Neulingfb096922013-02-13 16:21:37 +0000992 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +1100993 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
994 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +0000995
Cyril Bureb5c3f12017-11-02 14:09:05 +1100996 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000997
Cyril Burdc310662016-09-23 16:18:24 +1000998 /*
999 * The checkpointed state has been restored but the live state has
1000 * not, ensure all the math functionality is turned off to trigger
1001 * restore_math() to reload.
1002 */
1003 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001004
1005 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1006 "(kernel msr 0x%lx)\n",
1007 new->pid, mfmsr());
1008}
1009
Cyril Burdc310662016-09-23 16:18:24 +10001010static inline void __switch_to_tm(struct task_struct *prev,
1011 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001012{
1013 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001014 if (tm_enabled(prev) || tm_enabled(new))
1015 tm_enable();
1016
1017 if (tm_enabled(prev)) {
1018 prev->thread.load_tm++;
1019 tm_reclaim_task(prev);
1020 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1021 prev->thread.regs->msr &= ~MSR_TM;
1022 }
1023
Cyril Burdc310662016-09-23 16:18:24 +10001024 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001025 }
1026}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001027
1028/*
1029 * This is called if we are on the way out to userspace and the
1030 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1031 * FP and/or vector state and does so if necessary.
1032 * If userspace is inside a transaction (whether active or
1033 * suspended) and FP/VMX/VSX instructions have ever been enabled
1034 * inside that transaction, then we have to keep them enabled
1035 * and keep the FP/VMX/VSX state loaded while ever the transaction
1036 * continues. The reason is that if we didn't, and subsequently
1037 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1038 * we don't know whether it's the same transaction, and thus we
1039 * don't know which of the checkpointed state and the transactional
1040 * state to use.
1041 */
1042void restore_tm_state(struct pt_regs *regs)
1043{
1044 unsigned long msr_diff;
1045
Cyril Burdc310662016-09-23 16:18:24 +10001046 /*
1047 * This is the only moment we should clear TIF_RESTORE_TM as
1048 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1049 * again, anything else could lead to an incorrect ckpt_msr being
1050 * saved and therefore incorrect signal contexts.
1051 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001052 clear_thread_flag(TIF_RESTORE_TM);
1053 if (!MSR_TM_ACTIVE(regs->msr))
1054 return;
1055
Anshuman Khandual829023d2015-07-06 16:24:10 +05301056 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001057 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001058
Cyril Burdc16b552016-09-23 16:18:08 +10001059 /* Ensure that restore_math() will restore */
1060 if (msr_diff & MSR_FP)
1061 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001062#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001063 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1064 current->thread.load_vec = 1;
1065#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001066 restore_math(regs);
1067
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001068 regs->msr |= msr_diff;
1069}
1070
Michael Neulingfb096922013-02-13 16:21:37 +00001071#else
1072#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001073#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001074#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001075
Anton Blanchard152d5232015-10-29 11:43:55 +11001076static inline void save_sprs(struct thread_struct *t)
1077{
1078#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001079 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001080 t->vrsave = mfspr(SPRN_VRSAVE);
1081#endif
1082#ifdef CONFIG_PPC_BOOK3S_64
1083 if (cpu_has_feature(CPU_FTR_DSCR))
1084 t->dscr = mfspr(SPRN_DSCR);
1085
1086 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1087 t->bescr = mfspr(SPRN_BESCR);
1088 t->ebbhr = mfspr(SPRN_EBBHR);
1089 t->ebbrr = mfspr(SPRN_EBBRR);
1090
1091 t->fscr = mfspr(SPRN_FSCR);
1092
1093 /*
1094 * Note that the TAR is not available for use in the kernel.
1095 * (To provide this, the TAR should be backed up/restored on
1096 * exception entry/exit instead, and be in pt_regs. FIXME,
1097 * this should be in pt_regs anyway (for debug).)
1098 */
1099 t->tar = mfspr(SPRN_TAR);
1100 }
1101#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001102
1103 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001104}
1105
1106static inline void restore_sprs(struct thread_struct *old_thread,
1107 struct thread_struct *new_thread)
1108{
1109#ifdef CONFIG_ALTIVEC
1110 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1111 old_thread->vrsave != new_thread->vrsave)
1112 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1113#endif
1114#ifdef CONFIG_PPC_BOOK3S_64
1115 if (cpu_has_feature(CPU_FTR_DSCR)) {
1116 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001117 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001118 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001119
1120 if (old_thread->dscr != dscr)
1121 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001122 }
1123
1124 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1125 if (old_thread->bescr != new_thread->bescr)
1126 mtspr(SPRN_BESCR, new_thread->bescr);
1127 if (old_thread->ebbhr != new_thread->ebbhr)
1128 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1129 if (old_thread->ebbrr != new_thread->ebbrr)
1130 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1131
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001132 if (old_thread->fscr != new_thread->fscr)
1133 mtspr(SPRN_FSCR, new_thread->fscr);
1134
Anton Blanchard152d5232015-10-29 11:43:55 +11001135 if (old_thread->tar != new_thread->tar)
1136 mtspr(SPRN_TAR, new_thread->tar);
1137 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001138
1139 if (cpu_has_feature(CPU_FTR_ARCH_300) &&
1140 old_thread->tidr != new_thread->tidr)
1141 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001142#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001143
1144 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001145}
1146
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001147#ifdef CONFIG_PPC_BOOK3S_64
1148#define CP_SIZE 128
1149static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1150#endif
1151
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001152struct task_struct *__switch_to(struct task_struct *prev,
1153 struct task_struct *new)
1154{
1155 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001156 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001157#ifdef CONFIG_PPC_BOOK3S_64
1158 struct ppc64_tlb_batch *batch;
1159#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001160
Anton Blanchard152d5232015-10-29 11:43:55 +11001161 new_thread = &new->thread;
1162 old_thread = &current->thread;
1163
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001164 WARN_ON(!irqs_disabled());
1165
Paul Mackerras06d67d52005-10-10 22:29:05 +10001166#ifdef CONFIG_PPC64
1167 /*
1168 * Collect processor utilization data per process
1169 */
1170 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001171 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001172 long unsigned start_tb, current_tb;
1173 start_tb = old_thread->start_tb;
1174 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1175 old_thread->accum_tb += (current_tb - start_tb);
1176 new_thread->start_tb = current_tb;
1177 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001178#endif /* CONFIG_PPC64 */
1179
Michael Ellerman4e003742017-10-19 15:08:43 +11001180#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001181 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001182 if (batch->active) {
1183 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1184 if (batch->index)
1185 __flush_tlb_pending(batch);
1186 batch->active = 0;
1187 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001188#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001189
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001190#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1191 switch_booke_debug_regs(&new->thread.debug);
1192#else
1193/*
1194 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1195 * schedule DABR
1196 */
1197#ifndef CONFIG_HAVE_HW_BREAKPOINT
1198 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1199 __set_breakpoint(&new->thread.hw_brk);
1200#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1201#endif
1202
1203 /*
1204 * We need to save SPRs before treclaim/trecheckpoint as these will
1205 * change a number of them.
1206 */
1207 save_sprs(&prev->thread);
1208
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001209 /* Save FPU, Altivec, VSX and SPE state */
1210 giveup_all(prev);
1211
Cyril Burdc310662016-09-23 16:18:24 +10001212 __switch_to_tm(prev, new);
1213
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001214 if (!radix_enabled()) {
1215 /*
1216 * We can't take a PMU exception inside _switch() since there
1217 * is a window where the kernel stack SLB and the kernel stack
1218 * are out of sync. Hard disable here.
1219 */
1220 hard_irq_disable();
1221 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001222
Anton Blanchard20dbe672015-12-10 20:44:39 +11001223 /*
1224 * Call restore_sprs() before calling _switch(). If we move it after
1225 * _switch() then we miss out on calling it for new tasks. The reason
1226 * for this is we manually create a stack frame for new tasks that
1227 * directly returns through ret_from_fork() or
1228 * ret_from_kernel_thread(). See copy_thread() for details.
1229 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001230 restore_sprs(old_thread, new_thread);
1231
Anton Blanchard20dbe672015-12-10 20:44:39 +11001232 last = _switch(old_thread, new_thread);
1233
Michael Ellerman4e003742017-10-19 15:08:43 +11001234#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001235 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1236 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001237 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001238 batch->active = 1;
1239 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001240
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001241 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001242 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001243
1244 /*
1245 * The copy-paste buffer can only store into foreign real
1246 * addresses, so unprivileged processes can not see the
1247 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001248 * mappings. If the new process has the foreign real address
1249 * mappings, we must issue a cp_abort to clear any state and
1250 * prevent snooping, corruption or a covert channel.
1251 *
1252 * DD1 allows paste into normal system memory so we do an
1253 * unpaired copy, rather than cp_abort, to clear the buffer,
1254 * since cp_abort is quite expensive.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001255 */
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001256 if (current_thread_info()->task->thread.used_vas) {
1257 asm volatile(PPC_CP_ABORT);
1258 } else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001259 asm volatile(PPC_COPY(%0, %1)
1260 : : "r"(dummy_copy_buffer), "r"(0));
1261 }
1262 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001263#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001264
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001265 return last;
1266}
1267
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268static int instructions_to_print = 16;
1269
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270static void show_instructions(struct pt_regs *regs)
1271{
1272 int i;
1273 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1274 sizeof(int));
1275
1276 printk("Instruction dump:");
1277
1278 for (i = 0; i < instructions_to_print; i++) {
1279 int instr;
1280
1281 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001282 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001283
Scott Wood0de2d822007-09-28 04:38:55 +10001284#if !defined(CONFIG_BOOKE)
1285 /* If executing with the IMMU off, adjust pc rather
1286 * than print XXXXXXXX.
1287 */
1288 if (!(regs->msr & MSR_IR))
1289 pc = (unsigned long)phys_to_virt(pc);
1290#endif
1291
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001292 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001293 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001294 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001295 } else {
1296 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001297 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001298 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001299 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001300 }
1301
1302 pc += sizeof(int);
1303 }
1304
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001305 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001306}
1307
Michael Neuling801c0b22015-11-20 15:15:32 +11001308struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001309 unsigned long bit;
1310 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001311};
1312
1313static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001314#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1315 {MSR_SF, "SF"},
1316 {MSR_HV, "HV"},
1317#endif
1318 {MSR_VEC, "VEC"},
1319 {MSR_VSX, "VSX"},
1320#ifdef CONFIG_BOOKE
1321 {MSR_CE, "CE"},
1322#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001323 {MSR_EE, "EE"},
1324 {MSR_PR, "PR"},
1325 {MSR_FP, "FP"},
1326 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001327#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001328 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001329#else
1330 {MSR_SE, "SE"},
1331 {MSR_BE, "BE"},
1332#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001333 {MSR_IR, "IR"},
1334 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001335 {MSR_PMM, "PMM"},
1336#ifndef CONFIG_BOOKE
1337 {MSR_RI, "RI"},
1338 {MSR_LE, "LE"},
1339#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001340 {0, NULL}
1341};
1342
Michael Neuling801c0b22015-11-20 15:15:32 +11001343static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001344{
Michael Neuling801c0b22015-11-20 15:15:32 +11001345 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001346
Paul Mackerras06d67d52005-10-10 22:29:05 +10001347 for (; bits->bit; ++bits)
1348 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001349 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001350 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001351 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001352}
1353
1354#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1355static struct regbit msr_tm_bits[] = {
1356 {MSR_TS_T, "T"},
1357 {MSR_TS_S, "S"},
1358 {MSR_TM, "E"},
1359 {0, NULL}
1360};
1361
1362static void print_tm_bits(unsigned long val)
1363{
1364/*
1365 * This only prints something if at least one of the TM bit is set.
1366 * Inside the TM[], the output means:
1367 * E: Enabled (bit 32)
1368 * S: Suspended (bit 33)
1369 * T: Transactional (bit 34)
1370 */
1371 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001372 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001373 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001374 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001375 }
1376}
1377#else
1378static void print_tm_bits(unsigned long val) {}
1379#endif
1380
1381static void print_msr_bits(unsigned long val)
1382{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001383 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001384 print_bits(val, msr_bits, ",");
1385 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001386 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001387}
1388
1389#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001390#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001391#define REGS_PER_LINE 4
1392#define LAST_VOLATILE 13
1393#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001394#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001395#define REGS_PER_LINE 8
1396#define LAST_VOLATILE 12
1397#endif
1398
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399void show_regs(struct pt_regs * regs)
1400{
1401 int i, trap;
1402
Tejun Heoa43cb952013-04-30 15:27:17 -07001403 show_regs_print_info(KERN_DEFAULT);
1404
Michael Ellermana6036102017-08-23 23:56:24 +10001405 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001406 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001407 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001408 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001409 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001410 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001411 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001413 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001414 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001415 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001416#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001417 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001418#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001419 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001420#endif
1421#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001422 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001423#endif
1424#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001425 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001426 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001427#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001428
1429 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001430 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001431 pr_cont("\nGPR%02d: ", i);
1432 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001433 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001434 break;
1435 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001436 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437#ifdef CONFIG_KALLSYMS
1438 /*
1439 * Lookup NIP late so we have the best change of getting the
1440 * above info out without failing
1441 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001442 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1443 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444#endif
1445 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001446 if (!user_mode(regs))
1447 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448}
1449
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450void flush_thread(void)
1451{
K.Prasade0780b72011-02-10 04:44:35 +00001452#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301453 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001454#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001455 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001456#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457}
1458
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001459int set_thread_uses_vas(void)
1460{
1461#ifdef CONFIG_PPC_BOOK3S_64
1462 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1463 return -EINVAL;
1464
1465 current->thread.used_vas = 1;
1466
1467 /*
1468 * Even a process that has no foreign real address mapping can use
1469 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1470 * to clear any pending COPY and prevent a covert channel.
1471 *
1472 * __switch_to() will issue CP_ABORT on future context switches.
1473 */
1474 asm volatile(PPC_CP_ABORT);
1475
1476#endif /* CONFIG_PPC_BOOK3S_64 */
1477 return 0;
1478}
1479
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001480#ifdef CONFIG_PPC64
1481static DEFINE_SPINLOCK(vas_thread_id_lock);
1482static DEFINE_IDA(vas_thread_ida);
1483
1484/*
1485 * We need to assign a unique thread id to each thread in a process.
1486 *
1487 * This thread id, referred to as TIDR, and separate from the Linux's tgid,
1488 * is intended to be used to direct an ASB_Notify from the hardware to the
1489 * thread, when a suitable event occurs in the system.
1490 *
1491 * One such event is a "paste" instruction in the context of Fast Thread
1492 * Wakeup (aka Core-to-core wake up in the Virtual Accelerator Switchboard
1493 * (VAS) in POWER9.
1494 *
1495 * To get a unique TIDR per process we could simply reuse task_pid_nr() but
1496 * the problem is that task_pid_nr() is not yet available copy_thread() is
1497 * called. Fixing that would require changing more intrusive arch-neutral
1498 * code in code path in copy_process()?.
1499 *
1500 * Further, to assign unique TIDRs within each process, we need an atomic
1501 * field (or an IDR) in task_struct, which again intrudes into the arch-
1502 * neutral code. So try to assign globally unique TIDRs for now.
1503 *
1504 * NOTE: TIDR 0 indicates that the thread does not need a TIDR value.
1505 * For now, only threads that expect to be notified by the VAS
1506 * hardware need a TIDR value and we assign values > 0 for those.
1507 */
1508#define MAX_THREAD_CONTEXT ((1 << 16) - 1)
1509static int assign_thread_tidr(void)
1510{
1511 int index;
1512 int err;
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001513 unsigned long flags;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001514
1515again:
1516 if (!ida_pre_get(&vas_thread_ida, GFP_KERNEL))
1517 return -ENOMEM;
1518
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001519 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001520 err = ida_get_new_above(&vas_thread_ida, 1, &index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001521 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001522
1523 if (err == -EAGAIN)
1524 goto again;
1525 else if (err)
1526 return err;
1527
1528 if (index > MAX_THREAD_CONTEXT) {
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001529 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001530 ida_remove(&vas_thread_ida, index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001531 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001532 return -ENOMEM;
1533 }
1534
1535 return index;
1536}
1537
1538static void free_thread_tidr(int id)
1539{
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001540 unsigned long flags;
1541
1542 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001543 ida_remove(&vas_thread_ida, id);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001544 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001545}
1546
1547/*
1548 * Clear any TIDR value assigned to this thread.
1549 */
1550void clear_thread_tidr(struct task_struct *t)
1551{
1552 if (!t->thread.tidr)
1553 return;
1554
1555 if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1556 WARN_ON_ONCE(1);
1557 return;
1558 }
1559
1560 mtspr(SPRN_TIDR, 0);
1561 free_thread_tidr(t->thread.tidr);
1562 t->thread.tidr = 0;
1563}
1564
1565void arch_release_task_struct(struct task_struct *t)
1566{
1567 clear_thread_tidr(t);
1568}
1569
1570/*
1571 * Assign a unique TIDR (thread id) for task @t and set it in the thread
1572 * structure. For now, we only support setting TIDR for 'current' task.
1573 */
1574int set_thread_tidr(struct task_struct *t)
1575{
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301576 int rc;
1577
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001578 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1579 return -EINVAL;
1580
1581 if (t != current)
1582 return -EINVAL;
1583
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301584 if (t->thread.tidr)
1585 return 0;
1586
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301587 rc = assign_thread_tidr();
1588 if (rc < 0)
1589 return rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001590
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301591 t->thread.tidr = rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001592 mtspr(SPRN_TIDR, t->thread.tidr);
1593
1594 return 0;
1595}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001596EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001597
1598#endif /* CONFIG_PPC64 */
1599
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600void
1601release_thread(struct task_struct *t)
1602{
1603}
1604
1605/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001606 * this gets called so that we can store coprocessor state into memory and
1607 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001608 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001609int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001610{
Anton Blanchard579e6332015-10-29 11:44:09 +11001611 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001612 /*
1613 * Flush TM state out so we can copy it. __switch_to_tm() does this
1614 * flush but it removes the checkpointed state from the current CPU and
1615 * transitions the CPU out of TM mode. Hence we need to call
1616 * tm_recheckpoint_new_task() (on the same task) to restore the
1617 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001618 *
1619 * Can't pass dst because it isn't ready. Doesn't matter, passing
1620 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001621 */
Cyril Burdc310662016-09-23 16:18:24 +10001622 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001623
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001624 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001625
1626 clear_task_ebb(dst);
1627
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001628 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001629}
1630
Michael Ellermancec15482014-07-10 12:29:21 +10001631static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1632{
Michael Ellerman4e003742017-10-19 15:08:43 +11001633#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001634 unsigned long sp_vsid;
1635 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1636
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001637 if (radix_enabled())
1638 return;
1639
Michael Ellermancec15482014-07-10 12:29:21 +10001640 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1641 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1642 << SLB_VSID_SHIFT_1T;
1643 else
1644 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1645 << SLB_VSID_SHIFT;
1646 sp_vsid |= SLB_VSID_KERNEL | llp;
1647 p->thread.ksp_vsid = sp_vsid;
1648#endif
1649}
1650
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001651/*
1652 * Copy a thread..
1653 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001654
Alex Dowad6eca8932015-03-13 20:14:46 +02001655/*
1656 * Copy architecture-specific thread state
1657 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001658int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001659 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001660{
1661 struct pt_regs *childregs, *kregs;
1662 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001663 extern void ret_from_kernel_thread(void);
1664 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001665 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001666 struct thread_info *ti = task_thread_info(p);
1667
1668 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001669
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001670 /* Copy registers */
1671 sp -= sizeof(struct pt_regs);
1672 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001673 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001674 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001675 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001676 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001677 /* function */
1678 if (usp)
1679 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001680#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001681 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301682 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001683#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001684 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001685 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001686 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001687 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001688 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001689 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001690 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001691 CHECK_FULL_REGS(regs);
1692 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001693 if (usp)
1694 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001695 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001696 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001697 if (clone_flags & CLONE_SETTLS) {
1698#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001699 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001700 childregs->gpr[13] = childregs->gpr[6];
1701 else
1702#endif
1703 childregs->gpr[2] = childregs->gpr[6];
1704 }
Al Viro58254e12012-09-12 18:32:42 -04001705
1706 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001707 }
Cyril Burd272f662016-02-29 17:53:46 +11001708 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001709 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001710
1711 /*
1712 * The way this works is that at some point in the future
1713 * some task will call _switch to switch to the new task.
1714 * That will pop off the stack frame created below and start
1715 * the new task running at ret_from_fork. The new task will
1716 * do some house keeping and then return from the fork or clone
1717 * system call, using the stack frame created above.
1718 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001719 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001720 sp -= sizeof(struct pt_regs);
1721 kregs = (struct pt_regs *) sp;
1722 sp -= STACK_FRAME_OVERHEAD;
1723 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001724#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001725 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1726 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001727#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001728#ifdef CONFIG_HAVE_HW_BREAKPOINT
1729 p->thread.ptrace_bps[0] = NULL;
1730#endif
1731
Paul Mackerras18461962013-09-10 20:21:10 +10001732 p->thread.fp_save_area = NULL;
1733#ifdef CONFIG_ALTIVEC
1734 p->thread.vr_save_area = NULL;
1735#endif
1736
Michael Ellermancec15482014-07-10 12:29:21 +10001737 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001738
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001739#ifdef CONFIG_PPC64
1740 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001741 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001742 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001743 }
Haren Myneni92779242012-12-06 21:49:56 +00001744 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1745 p->thread.ppr = INIT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001746
1747 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001748#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001749 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001750 return 0;
1751}
1752
1753/*
1754 * Set up a thread for executing a new program
1755 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001756void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001757{
Michael Ellerman90eac722005-10-21 16:01:33 +10001758#ifdef CONFIG_PPC64
1759 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1760#endif
1761
Paul Mackerras06d67d52005-10-10 22:29:05 +10001762 /*
1763 * If we exec out of a kernel thread then thread.regs will not be
1764 * set. Do it now.
1765 */
1766 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001767 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1768 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001769 }
1770
Cyril Bur8e96a872016-06-17 14:58:34 +10001771#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1772 /*
1773 * Clear any transactional state, we're exec()ing. The cause is
1774 * not important as there will never be a recheckpoint so it's not
1775 * user visible.
1776 */
1777 if (MSR_TM_SUSPENDED(mfmsr()))
1778 tm_reclaim_current(0);
1779#endif
1780
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001781 memset(regs->gpr, 0, sizeof(regs->gpr));
1782 regs->ctr = 0;
1783 regs->link = 0;
1784 regs->xer = 0;
1785 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001786 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001787
Roland McGrath474f8192007-09-24 16:52:44 -07001788 /*
1789 * We have just cleared all the nonvolatile GPRs, so make
1790 * FULL_REGS(regs) return true. This is necessary to allow
1791 * ptrace to examine the thread immediately after exec.
1792 */
1793 regs->trap &= ~1UL;
1794
Paul Mackerras06d67d52005-10-10 22:29:05 +10001795#ifdef CONFIG_PPC32
1796 regs->mq = 0;
1797 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001798 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001799#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001800 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001801 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001802
Rusty Russell94af3ab2013-11-20 22:15:02 +11001803 if (is_elf2_task()) {
1804 /* Look ma, no function descriptors! */
1805 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001806
Rusty Russell94af3ab2013-11-20 22:15:02 +11001807 /*
1808 * Ulrich says:
1809 * The latest iteration of the ABI requires that when
1810 * calling a function (at its global entry point),
1811 * the caller must ensure r12 holds the entry point
1812 * address (so that the function can quickly
1813 * establish addressability).
1814 */
1815 regs->gpr[12] = start;
1816 /* Make sure that's restored on entry to userspace. */
1817 set_thread_flag(TIF_RESTOREALL);
1818 } else {
1819 unsigned long toc;
1820
1821 /* start is a relocated pointer to the function
1822 * descriptor for the elf _start routine. The first
1823 * entry in the function descriptor is the entry
1824 * address of _start and the second entry is the TOC
1825 * value we need to use.
1826 */
1827 __get_user(entry, (unsigned long __user *)start);
1828 __get_user(toc, (unsigned long __user *)start+1);
1829
1830 /* Check whether the e_entry function descriptor entries
1831 * need to be relocated before we can use them.
1832 */
1833 if (load_addr != 0) {
1834 entry += load_addr;
1835 toc += load_addr;
1836 }
1837 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001838 }
1839 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001840 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001841 } else {
1842 regs->nip = start;
1843 regs->gpr[2] = 0;
1844 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001845 }
1846#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001847#ifdef CONFIG_VSX
1848 current->thread.used_vsr = 0;
1849#endif
Breno Leitao11958922017-06-02 18:43:30 -03001850 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001851 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001852 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001853#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001854 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1855 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001856 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001857 current->thread.vrsave = 0;
1858 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001859 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001860#endif /* CONFIG_ALTIVEC */
1861#ifdef CONFIG_SPE
1862 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1863 current->thread.acc = 0;
1864 current->thread.spefscr = 0;
1865 current->thread.used_spe = 0;
1866#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001867#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001868 current->thread.tm_tfhar = 0;
1869 current->thread.tm_texasr = 0;
1870 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001871 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001872#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001873
1874 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001875}
Anton Blancharde1802b02014-08-20 08:00:02 +10001876EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001877
1878#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1879 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1880
1881int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1882{
1883 struct pt_regs *regs = tsk->thread.regs;
1884
1885 /* This is a bit hairy. If we are an SPE enabled processor
1886 * (have embedded fp) we store the IEEE exception enable flags in
1887 * fpexc_mode. fpexc_mode is also used for setting FP exception
1888 * mode (asyn, precise, disabled) for 'Classic' FP. */
1889 if (val & PR_FP_EXC_SW_ENABLE) {
1890#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001891 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001892 /*
1893 * When the sticky exception bits are set
1894 * directly by userspace, it must call prctl
1895 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1896 * in the existing prctl settings) or
1897 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1898 * the bits being set). <fenv.h> functions
1899 * saving and restoring the whole
1900 * floating-point environment need to do so
1901 * anyway to restore the prctl settings from
1902 * the saved environment.
1903 */
1904 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001905 tsk->thread.fpexc_mode = val &
1906 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1907 return 0;
1908 } else {
1909 return -EINVAL;
1910 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001911#else
1912 return -EINVAL;
1913#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001914 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001915
1916 /* on a CONFIG_SPE this does not hurt us. The bits that
1917 * __pack_fe01 use do not overlap with bits used for
1918 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1919 * on CONFIG_SPE implementations are reserved so writing to
1920 * them does not change anything */
1921 if (val > PR_FP_EXC_PRECISE)
1922 return -EINVAL;
1923 tsk->thread.fpexc_mode = __pack_fe01(val);
1924 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1925 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1926 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001927 return 0;
1928}
1929
1930int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1931{
1932 unsigned int val;
1933
1934 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1935#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001936 if (cpu_has_feature(CPU_FTR_SPE)) {
1937 /*
1938 * When the sticky exception bits are set
1939 * directly by userspace, it must call prctl
1940 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1941 * in the existing prctl settings) or
1942 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1943 * the bits being set). <fenv.h> functions
1944 * saving and restoring the whole
1945 * floating-point environment need to do so
1946 * anyway to restore the prctl settings from
1947 * the saved environment.
1948 */
1949 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001950 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001951 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001952 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001953#else
1954 return -EINVAL;
1955#endif
1956 else
1957 val = __unpack_fe01(tsk->thread.fpexc_mode);
1958 return put_user(val, (unsigned int __user *) adr);
1959}
1960
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001961int set_endian(struct task_struct *tsk, unsigned int val)
1962{
1963 struct pt_regs *regs = tsk->thread.regs;
1964
1965 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1966 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1967 return -EINVAL;
1968
1969 if (regs == NULL)
1970 return -EINVAL;
1971
1972 if (val == PR_ENDIAN_BIG)
1973 regs->msr &= ~MSR_LE;
1974 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1975 regs->msr |= MSR_LE;
1976 else
1977 return -EINVAL;
1978
1979 return 0;
1980}
1981
1982int get_endian(struct task_struct *tsk, unsigned long adr)
1983{
1984 struct pt_regs *regs = tsk->thread.regs;
1985 unsigned int val;
1986
1987 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1988 !cpu_has_feature(CPU_FTR_REAL_LE))
1989 return -EINVAL;
1990
1991 if (regs == NULL)
1992 return -EINVAL;
1993
1994 if (regs->msr & MSR_LE) {
1995 if (cpu_has_feature(CPU_FTR_REAL_LE))
1996 val = PR_ENDIAN_LITTLE;
1997 else
1998 val = PR_ENDIAN_PPC_LITTLE;
1999 } else
2000 val = PR_ENDIAN_BIG;
2001
2002 return put_user(val, (unsigned int __user *)adr);
2003}
2004
Paul Mackerrase9370ae2006-06-07 16:15:39 +10002005int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2006{
2007 tsk->thread.align_ctl = val;
2008 return 0;
2009}
2010
2011int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2012{
2013 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2014}
2015
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002016static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2017 unsigned long nbytes)
2018{
2019 unsigned long stack_page;
2020 unsigned long cpu = task_cpu(p);
2021
2022 /*
2023 * Avoid crashing if the stack has overflowed and corrupted
2024 * task_cpu(p), which is in the thread_info struct.
2025 */
2026 if (cpu < NR_CPUS && cpu_possible(cpu)) {
2027 stack_page = (unsigned long) hardirq_ctx[cpu];
2028 if (sp >= stack_page + sizeof(struct thread_struct)
2029 && sp <= stack_page + THREAD_SIZE - nbytes)
2030 return 1;
2031
2032 stack_page = (unsigned long) softirq_ctx[cpu];
2033 if (sp >= stack_page + sizeof(struct thread_struct)
2034 && sp <= stack_page + THREAD_SIZE - nbytes)
2035 return 1;
2036 }
2037 return 0;
2038}
2039
Anton Blanchard2f251942006-03-27 11:46:18 +11002040int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002041 unsigned long nbytes)
2042{
Al Viro0cec6fd2006-01-12 01:06:02 -08002043 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002044
2045 if (sp >= stack_page + sizeof(struct thread_struct)
2046 && sp <= stack_page + THREAD_SIZE - nbytes)
2047 return 1;
2048
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002049 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002050}
2051
Anton Blanchard2f251942006-03-27 11:46:18 +11002052EXPORT_SYMBOL(validate_sp);
2053
Paul Mackerras06d67d52005-10-10 22:29:05 +10002054unsigned long get_wchan(struct task_struct *p)
2055{
2056 unsigned long ip, sp;
2057 int count = 0;
2058
2059 if (!p || p == current || p->state == TASK_RUNNING)
2060 return 0;
2061
2062 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002063 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002064 return 0;
2065
2066 do {
2067 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302068 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2069 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002070 return 0;
2071 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002072 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002073 if (!in_sched_functions(ip))
2074 return ip;
2075 }
2076 } while (count++ < 16);
2077 return 0;
2078}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002079
Johannes Bergc4d04be2008-11-20 03:24:07 +00002080static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002081
2082void show_stack(struct task_struct *tsk, unsigned long *stack)
2083{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002084 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002085 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002086 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002087#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2088 int curr_frame = current->curr_ret_stack;
2089 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002090 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002091#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002092
2093 sp = (unsigned long) stack;
2094 if (tsk == NULL)
2095 tsk = current;
2096 if (sp == 0) {
2097 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002098 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099 else
2100 sp = tsk->thread.ksp;
2101 }
2102
Paul Mackerras06d67d52005-10-10 22:29:05 +10002103 lr = 0;
2104 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002105 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002106 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002107 return;
2108
2109 stack = (unsigned long *) sp;
2110 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002111 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002112 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002113 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002114#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002115 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002116 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002117 (void *)current->ret_stack[curr_frame].ret);
2118 curr_frame--;
2119 }
2120#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002121 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002122 pr_cont(" (unreliable)");
2123 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002124 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002125 firstframe = 0;
2126
2127 /*
2128 * See if this is an exception frame.
2129 * We look for the "regshere" marker in the current frame.
2130 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002131 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2132 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002133 struct pt_regs *regs = (struct pt_regs *)
2134 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002135 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002136 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002137 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002138 firstframe = 1;
2139 }
2140
2141 sp = newsp;
2142 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002143}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002144
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002145#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002146/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002147void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002148{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002149 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002150
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002151 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2152 /*
2153 * Least significant bit (RUN) is the only writable bit of
2154 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2155 * earliest ISA where this is the case, but it's convenient.
2156 */
2157 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2158 } else {
2159 unsigned long ctrl;
2160
2161 /*
2162 * Some architectures (e.g., Cell) have writable fields other
2163 * than RUN, so do the read-modify-write.
2164 */
2165 ctrl = mfspr(SPRN_CTRLF);
2166 ctrl |= CTRL_RUNLATCH;
2167 mtspr(SPRN_CTRLT, ctrl);
2168 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002169
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002170 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002171}
2172
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002173/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002174void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002175{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002176 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002177
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002178 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002179
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002180 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2181 mtspr(SPRN_CTRLT, 0);
2182 } else {
2183 unsigned long ctrl;
2184
2185 ctrl = mfspr(SPRN_CTRLF);
2186 ctrl &= ~CTRL_RUNLATCH;
2187 mtspr(SPRN_CTRLT, ctrl);
2188 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002189}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002190#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002191
Anton Blanchardd8390882009-02-22 01:50:03 +00002192unsigned long arch_align_stack(unsigned long sp)
2193{
2194 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2195 sp -= get_random_int() & ~PAGE_MASK;
2196 return sp & ~0xf;
2197}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002198
2199static inline unsigned long brk_rnd(void)
2200{
2201 unsigned long rnd = 0;
2202
2203 /* 8MB for 32bit, 1GB for 64bit */
2204 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002205 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002206 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002207 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002208
2209 return rnd << PAGE_SHIFT;
2210}
2211
2212unsigned long arch_randomize_brk(struct mm_struct *mm)
2213{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002214 unsigned long base = mm->brk;
2215 unsigned long ret;
2216
Michael Ellerman4e003742017-10-19 15:08:43 +11002217#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002218 /*
2219 * If we are using 1TB segments and we are allowed to randomise
2220 * the heap, we can put it above 1TB so it is backed by a 1TB
2221 * segment. Otherwise the heap will be in the bottom 1TB
2222 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002223 * performance penalty. We don't need to worry about radix. For
2224 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002225 */
2226 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2227 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2228#endif
2229
2230 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002231
2232 if (ret < mm->brk)
2233 return mm->brk;
2234
2235 return ret;
2236}
Anton Blanchard501cb162009-02-22 01:50:07 +00002237