Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | * Derived from "arch/i386/kernel/process.c" |
| 3 | * Copyright (C) 1995 Linus Torvalds |
| 4 | * |
| 5 | * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and |
| 6 | * Paul Mackerras (paulus@cs.anu.edu.au) |
| 7 | * |
| 8 | * PowerPC version |
| 9 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License |
| 13 | * as published by the Free Software Foundation; either version |
| 14 | * 2 of the License, or (at your option) any later version. |
| 15 | */ |
| 16 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 17 | #include <linux/errno.h> |
| 18 | #include <linux/sched.h> |
Ingo Molnar | b17b015 | 2017-02-08 18:51:35 +0100 | [diff] [blame] | 19 | #include <linux/sched/debug.h> |
Ingo Molnar | 2993002 | 2017-02-08 18:51:36 +0100 | [diff] [blame] | 20 | #include <linux/sched/task.h> |
Ingo Molnar | 68db0cf | 2017-02-08 18:51:37 +0100 | [diff] [blame] | 21 | #include <linux/sched/task_stack.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 22 | #include <linux/kernel.h> |
| 23 | #include <linux/mm.h> |
| 24 | #include <linux/smp.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 25 | #include <linux/stddef.h> |
| 26 | #include <linux/unistd.h> |
| 27 | #include <linux/ptrace.h> |
| 28 | #include <linux/slab.h> |
| 29 | #include <linux/user.h> |
| 30 | #include <linux/elf.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 31 | #include <linux/prctl.h> |
| 32 | #include <linux/init_task.h> |
Paul Gortmaker | 4b16f8e | 2011-07-22 18:24:23 -0400 | [diff] [blame] | 33 | #include <linux/export.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 34 | #include <linux/kallsyms.h> |
| 35 | #include <linux/mqueue.h> |
| 36 | #include <linux/hardirq.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 37 | #include <linux/utsname.h> |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 38 | #include <linux/ftrace.h> |
Martin Schwidefsky | 79741dd | 2008-12-31 15:11:38 +0100 | [diff] [blame] | 39 | #include <linux/kernel_stat.h> |
Anton Blanchard | d839088 | 2009-02-22 01:50:03 +0000 | [diff] [blame] | 40 | #include <linux/personality.h> |
| 41 | #include <linux/random.h> |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 42 | #include <linux/hw_breakpoint.h> |
Anton Blanchard | 7b051f6 | 2014-10-13 20:27:15 +1100 | [diff] [blame] | 43 | #include <linux/uaccess.h> |
Daniel Axtens | 7f92bc5 | 2016-01-06 11:45:51 +1100 | [diff] [blame] | 44 | #include <linux/elf-randomize.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 45 | |
| 46 | #include <asm/pgtable.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 47 | #include <asm/io.h> |
| 48 | #include <asm/processor.h> |
| 49 | #include <asm/mmu.h> |
| 50 | #include <asm/prom.h> |
Michael Ellerman | 76032de | 2005-11-07 13:12:03 +1100 | [diff] [blame] | 51 | #include <asm/machdep.h> |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 52 | #include <asm/time.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 53 | #include <asm/runlatch.h> |
Arnd Bergmann | a7f3184 | 2006-03-23 00:00:08 +0100 | [diff] [blame] | 54 | #include <asm/syscalls.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 55 | #include <asm/switch_to.h> |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 56 | #include <asm/tm.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 57 | #include <asm/debug.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 58 | #ifdef CONFIG_PPC64 |
| 59 | #include <asm/firmware.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 60 | #endif |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 61 | #include <asm/code-patching.h> |
Daniel Axtens | 7f92bc5 | 2016-01-06 11:45:51 +1100 | [diff] [blame] | 62 | #include <asm/exec.h> |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 63 | #include <asm/livepatch.h> |
Kevin Hao | b92a226 | 2016-07-23 14:42:40 +0530 | [diff] [blame] | 64 | #include <asm/cpu_has_feature.h> |
Daniel Axtens | 0545d54 | 2016-09-06 15:32:43 +1000 | [diff] [blame] | 65 | #include <asm/asm-prototypes.h> |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 66 | |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 67 | #include <linux/kprobes.h> |
| 68 | #include <linux/kdebug.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 69 | |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame] | 70 | /* Transactional Memory debug */ |
| 71 | #ifdef TM_DEBUG_SW |
| 72 | #define TM_DEBUG(x...) printk(KERN_INFO x) |
| 73 | #else |
| 74 | #define TM_DEBUG(x...) do { } while(0) |
| 75 | #endif |
| 76 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 77 | extern unsigned long _get_SP(void); |
| 78 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 79 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 80 | static void check_if_tm_restore_required(struct task_struct *tsk) |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 81 | { |
| 82 | /* |
| 83 | * If we are saving the current thread's registers, and the |
| 84 | * thread is in a transactional state, set the TIF_RESTORE_TM |
| 85 | * bit so that we know to restore the registers before |
| 86 | * returning to userspace. |
| 87 | */ |
| 88 | if (tsk == current && tsk->thread.regs && |
| 89 | MSR_TM_ACTIVE(tsk->thread.regs->msr) && |
| 90 | !test_thread_flag(TIF_RESTORE_TM)) { |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 91 | tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr; |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 92 | set_thread_flag(TIF_RESTORE_TM); |
| 93 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 94 | } |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 95 | |
| 96 | static inline bool msr_tm_active(unsigned long msr) |
| 97 | { |
| 98 | return MSR_TM_ACTIVE(msr); |
| 99 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 100 | #else |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 101 | static inline bool msr_tm_active(unsigned long msr) { return false; } |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 102 | static inline void check_if_tm_restore_required(struct task_struct *tsk) { } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 103 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
| 104 | |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 105 | bool strict_msr_control; |
| 106 | EXPORT_SYMBOL(strict_msr_control); |
| 107 | |
| 108 | static int __init enable_strict_msr_control(char *str) |
| 109 | { |
| 110 | strict_msr_control = true; |
| 111 | pr_info("Enabling strict facility control\n"); |
| 112 | |
| 113 | return 0; |
| 114 | } |
| 115 | early_param("ppc_strict_facility_enable", enable_strict_msr_control); |
| 116 | |
Cyril Bur | 3cee070 | 2016-09-23 16:18:10 +1000 | [diff] [blame] | 117 | unsigned long msr_check_and_set(unsigned long bits) |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 118 | { |
| 119 | unsigned long oldmsr = mfmsr(); |
| 120 | unsigned long newmsr; |
| 121 | |
| 122 | newmsr = oldmsr | bits; |
| 123 | |
| 124 | #ifdef CONFIG_VSX |
| 125 | if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP)) |
| 126 | newmsr |= MSR_VSX; |
| 127 | #endif |
| 128 | |
| 129 | if (oldmsr != newmsr) |
| 130 | mtmsr_isync(newmsr); |
Cyril Bur | 3cee070 | 2016-09-23 16:18:10 +1000 | [diff] [blame] | 131 | |
| 132 | return newmsr; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 133 | } |
| 134 | |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 135 | void __msr_check_and_clear(unsigned long bits) |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 136 | { |
| 137 | unsigned long oldmsr = mfmsr(); |
| 138 | unsigned long newmsr; |
| 139 | |
| 140 | newmsr = oldmsr & ~bits; |
| 141 | |
| 142 | #ifdef CONFIG_VSX |
| 143 | if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP)) |
| 144 | newmsr &= ~MSR_VSX; |
| 145 | #endif |
| 146 | |
| 147 | if (oldmsr != newmsr) |
| 148 | mtmsr_isync(newmsr); |
| 149 | } |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 150 | EXPORT_SYMBOL(__msr_check_and_clear); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 151 | |
Kevin Hao | 037f0ee | 2013-07-14 17:02:05 +0800 | [diff] [blame] | 152 | #ifdef CONFIG_PPC_FPU |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 153 | void __giveup_fpu(struct task_struct *tsk) |
| 154 | { |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 155 | unsigned long msr; |
| 156 | |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 157 | save_fpu(tsk); |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 158 | msr = tsk->thread.regs->msr; |
| 159 | msr &= ~MSR_FP; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 160 | #ifdef CONFIG_VSX |
| 161 | if (cpu_has_feature(CPU_FTR_VSX)) |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 162 | msr &= ~MSR_VSX; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 163 | #endif |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 164 | tsk->thread.regs->msr = msr; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 165 | } |
| 166 | |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 167 | void giveup_fpu(struct task_struct *tsk) |
| 168 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 169 | check_if_tm_restore_required(tsk); |
| 170 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 171 | msr_check_and_set(MSR_FP); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 172 | __giveup_fpu(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 173 | msr_check_and_clear(MSR_FP); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 174 | } |
| 175 | EXPORT_SYMBOL(giveup_fpu); |
| 176 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 177 | /* |
| 178 | * Make sure the floating-point register state in the |
| 179 | * the thread_struct is up to date for task tsk. |
| 180 | */ |
| 181 | void flush_fp_to_thread(struct task_struct *tsk) |
| 182 | { |
| 183 | if (tsk->thread.regs) { |
| 184 | /* |
| 185 | * We need to disable preemption here because if we didn't, |
| 186 | * another process could get scheduled after the regs->msr |
| 187 | * test but before we have finished saving the FP registers |
| 188 | * to the thread_struct. That process could take over the |
| 189 | * FPU, and then when we get scheduled again we would store |
| 190 | * bogus values for the remaining FP registers. |
| 191 | */ |
| 192 | preempt_disable(); |
| 193 | if (tsk->thread.regs->msr & MSR_FP) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 194 | /* |
| 195 | * This should only ever be called for current or |
| 196 | * for a stopped child process. Since we save away |
Anton Blanchard | af1bbc3 | 2015-10-29 11:43:57 +1100 | [diff] [blame] | 197 | * the FP register state on context switch, |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 198 | * there is something wrong if a stopped child appears |
| 199 | * to still have its FP state in the CPU registers. |
| 200 | */ |
| 201 | BUG_ON(tsk != current); |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 202 | giveup_fpu(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 203 | } |
| 204 | preempt_enable(); |
| 205 | } |
| 206 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 207 | EXPORT_SYMBOL_GPL(flush_fp_to_thread); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 208 | |
| 209 | void enable_kernel_fp(void) |
| 210 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 211 | unsigned long cpumsr; |
| 212 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 213 | WARN_ON(preemptible()); |
| 214 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 215 | cpumsr = msr_check_and_set(MSR_FP); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 216 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 217 | if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) { |
| 218 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 219 | /* |
| 220 | * If a thread has already been reclaimed then the |
| 221 | * checkpointed registers are on the CPU but have definitely |
| 222 | * been saved by the reclaim code. Don't need to and *cannot* |
| 223 | * giveup as this would save to the 'live' structure not the |
| 224 | * checkpointed structure. |
| 225 | */ |
| 226 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 227 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 228 | __giveup_fpu(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 229 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 230 | } |
| 231 | EXPORT_SYMBOL(enable_kernel_fp); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 232 | |
Benjamin Herrenschmidt | 6a30383 | 2017-08-16 16:01:15 +1000 | [diff] [blame] | 233 | static int restore_fp(struct task_struct *tsk) |
| 234 | { |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 235 | if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) { |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 236 | load_fp_state(¤t->thread.fp_state); |
| 237 | current->thread.load_fp++; |
| 238 | return 1; |
| 239 | } |
| 240 | return 0; |
| 241 | } |
| 242 | #else |
| 243 | static int restore_fp(struct task_struct *tsk) { return 0; } |
Anton Blanchard | d1e1cf2 | 2015-10-29 11:44:11 +1100 | [diff] [blame] | 244 | #endif /* CONFIG_PPC_FPU */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 245 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 246 | #ifdef CONFIG_ALTIVEC |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 247 | #define loadvec(thr) ((thr).load_vec) |
| 248 | |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 249 | static void __giveup_altivec(struct task_struct *tsk) |
| 250 | { |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 251 | unsigned long msr; |
| 252 | |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 253 | save_altivec(tsk); |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 254 | msr = tsk->thread.regs->msr; |
| 255 | msr &= ~MSR_VEC; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 256 | #ifdef CONFIG_VSX |
| 257 | if (cpu_has_feature(CPU_FTR_VSX)) |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 258 | msr &= ~MSR_VSX; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 259 | #endif |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 260 | tsk->thread.regs->msr = msr; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 261 | } |
| 262 | |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 263 | void giveup_altivec(struct task_struct *tsk) |
| 264 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 265 | check_if_tm_restore_required(tsk); |
| 266 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 267 | msr_check_and_set(MSR_VEC); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 268 | __giveup_altivec(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 269 | msr_check_and_clear(MSR_VEC); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 270 | } |
| 271 | EXPORT_SYMBOL(giveup_altivec); |
| 272 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 273 | void enable_kernel_altivec(void) |
| 274 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 275 | unsigned long cpumsr; |
| 276 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 277 | WARN_ON(preemptible()); |
| 278 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 279 | cpumsr = msr_check_and_set(MSR_VEC); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 280 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 281 | if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) { |
| 282 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 283 | /* |
| 284 | * If a thread has already been reclaimed then the |
| 285 | * checkpointed registers are on the CPU but have definitely |
| 286 | * been saved by the reclaim code. Don't need to and *cannot* |
| 287 | * giveup as this would save to the 'live' structure not the |
| 288 | * checkpointed structure. |
| 289 | */ |
| 290 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 291 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 292 | __giveup_altivec(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 293 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 294 | } |
| 295 | EXPORT_SYMBOL(enable_kernel_altivec); |
| 296 | |
| 297 | /* |
| 298 | * Make sure the VMX/Altivec register state in the |
| 299 | * the thread_struct is up to date for task tsk. |
| 300 | */ |
| 301 | void flush_altivec_to_thread(struct task_struct *tsk) |
| 302 | { |
| 303 | if (tsk->thread.regs) { |
| 304 | preempt_disable(); |
| 305 | if (tsk->thread.regs->msr & MSR_VEC) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 306 | BUG_ON(tsk != current); |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 307 | giveup_altivec(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 308 | } |
| 309 | preempt_enable(); |
| 310 | } |
| 311 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 312 | EXPORT_SYMBOL_GPL(flush_altivec_to_thread); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 313 | |
| 314 | static int restore_altivec(struct task_struct *tsk) |
| 315 | { |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 316 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && |
| 317 | (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) { |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 318 | load_vr_state(&tsk->thread.vr_state); |
| 319 | tsk->thread.used_vr = 1; |
| 320 | tsk->thread.load_vec++; |
| 321 | |
| 322 | return 1; |
| 323 | } |
| 324 | return 0; |
| 325 | } |
| 326 | #else |
| 327 | #define loadvec(thr) 0 |
| 328 | static inline int restore_altivec(struct task_struct *tsk) { return 0; } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 329 | #endif /* CONFIG_ALTIVEC */ |
| 330 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 331 | #ifdef CONFIG_VSX |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 332 | static void __giveup_vsx(struct task_struct *tsk) |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 333 | { |
Benjamin Herrenschmidt | dc80108 | 2017-08-16 16:01:17 +1000 | [diff] [blame] | 334 | unsigned long msr = tsk->thread.regs->msr; |
| 335 | |
| 336 | /* |
| 337 | * We should never be ssetting MSR_VSX without also setting |
| 338 | * MSR_FP and MSR_VEC |
| 339 | */ |
| 340 | WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC))); |
| 341 | |
| 342 | /* __giveup_fpu will clear MSR_VSX */ |
| 343 | if (msr & MSR_FP) |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 344 | __giveup_fpu(tsk); |
Benjamin Herrenschmidt | dc80108 | 2017-08-16 16:01:17 +1000 | [diff] [blame] | 345 | if (msr & MSR_VEC) |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 346 | __giveup_altivec(tsk); |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | static void giveup_vsx(struct task_struct *tsk) |
| 350 | { |
| 351 | check_if_tm_restore_required(tsk); |
| 352 | |
| 353 | msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 354 | __giveup_vsx(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 355 | msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 356 | } |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 357 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 358 | void enable_kernel_vsx(void) |
| 359 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 360 | unsigned long cpumsr; |
| 361 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 362 | WARN_ON(preemptible()); |
| 363 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 364 | cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 365 | |
Benjamin Herrenschmidt | 5a69aec | 2017-08-16 16:01:14 +1000 | [diff] [blame] | 366 | if (current->thread.regs && |
| 367 | (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) { |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 368 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 369 | /* |
| 370 | * If a thread has already been reclaimed then the |
| 371 | * checkpointed registers are on the CPU but have definitely |
| 372 | * been saved by the reclaim code. Don't need to and *cannot* |
| 373 | * giveup as this would save to the 'live' structure not the |
| 374 | * checkpointed structure. |
| 375 | */ |
| 376 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 377 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 378 | __giveup_vsx(current); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 379 | } |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 380 | } |
| 381 | EXPORT_SYMBOL(enable_kernel_vsx); |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 382 | |
| 383 | void flush_vsx_to_thread(struct task_struct *tsk) |
| 384 | { |
| 385 | if (tsk->thread.regs) { |
| 386 | preempt_disable(); |
Benjamin Herrenschmidt | 5a69aec | 2017-08-16 16:01:14 +1000 | [diff] [blame] | 387 | if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) { |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 388 | BUG_ON(tsk != current); |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 389 | giveup_vsx(tsk); |
| 390 | } |
| 391 | preempt_enable(); |
| 392 | } |
| 393 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 394 | EXPORT_SYMBOL_GPL(flush_vsx_to_thread); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 395 | |
| 396 | static int restore_vsx(struct task_struct *tsk) |
| 397 | { |
| 398 | if (cpu_has_feature(CPU_FTR_VSX)) { |
| 399 | tsk->thread.used_vsr = 1; |
| 400 | return 1; |
| 401 | } |
| 402 | |
| 403 | return 0; |
| 404 | } |
| 405 | #else |
| 406 | static inline int restore_vsx(struct task_struct *tsk) { return 0; } |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 407 | #endif /* CONFIG_VSX */ |
| 408 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 409 | #ifdef CONFIG_SPE |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 410 | void giveup_spe(struct task_struct *tsk) |
| 411 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 412 | check_if_tm_restore_required(tsk); |
| 413 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 414 | msr_check_and_set(MSR_SPE); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 415 | __giveup_spe(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 416 | msr_check_and_clear(MSR_SPE); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 417 | } |
| 418 | EXPORT_SYMBOL(giveup_spe); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 419 | |
| 420 | void enable_kernel_spe(void) |
| 421 | { |
| 422 | WARN_ON(preemptible()); |
| 423 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 424 | msr_check_and_set(MSR_SPE); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 425 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 426 | if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) { |
| 427 | check_if_tm_restore_required(current); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 428 | __giveup_spe(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 429 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 430 | } |
| 431 | EXPORT_SYMBOL(enable_kernel_spe); |
| 432 | |
| 433 | void flush_spe_to_thread(struct task_struct *tsk) |
| 434 | { |
| 435 | if (tsk->thread.regs) { |
| 436 | preempt_disable(); |
| 437 | if (tsk->thread.regs->msr & MSR_SPE) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 438 | BUG_ON(tsk != current); |
yu liu | 685659e | 2011-06-14 18:34:25 -0500 | [diff] [blame] | 439 | tsk->thread.spefscr = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 0ee6c15 | 2007-08-28 21:15:53 -0500 | [diff] [blame] | 440 | giveup_spe(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 441 | } |
| 442 | preempt_enable(); |
| 443 | } |
| 444 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 445 | #endif /* CONFIG_SPE */ |
| 446 | |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 447 | static unsigned long msr_all_available; |
| 448 | |
| 449 | static int __init init_msr_all_available(void) |
| 450 | { |
| 451 | #ifdef CONFIG_PPC_FPU |
| 452 | msr_all_available |= MSR_FP; |
| 453 | #endif |
| 454 | #ifdef CONFIG_ALTIVEC |
| 455 | if (cpu_has_feature(CPU_FTR_ALTIVEC)) |
| 456 | msr_all_available |= MSR_VEC; |
| 457 | #endif |
| 458 | #ifdef CONFIG_VSX |
| 459 | if (cpu_has_feature(CPU_FTR_VSX)) |
| 460 | msr_all_available |= MSR_VSX; |
| 461 | #endif |
| 462 | #ifdef CONFIG_SPE |
| 463 | if (cpu_has_feature(CPU_FTR_SPE)) |
| 464 | msr_all_available |= MSR_SPE; |
| 465 | #endif |
| 466 | |
| 467 | return 0; |
| 468 | } |
| 469 | early_initcall(init_msr_all_available); |
| 470 | |
| 471 | void giveup_all(struct task_struct *tsk) |
| 472 | { |
| 473 | unsigned long usermsr; |
| 474 | |
| 475 | if (!tsk->thread.regs) |
| 476 | return; |
| 477 | |
| 478 | usermsr = tsk->thread.regs->msr; |
| 479 | |
| 480 | if ((usermsr & msr_all_available) == 0) |
| 481 | return; |
| 482 | |
| 483 | msr_check_and_set(msr_all_available); |
Cyril Bur | b0f16b4 | 2016-09-23 16:18:09 +1000 | [diff] [blame] | 484 | check_if_tm_restore_required(tsk); |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 485 | |
Benjamin Herrenschmidt | 96c79b6 | 2017-08-16 16:01:18 +1000 | [diff] [blame] | 486 | WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC))); |
| 487 | |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 488 | #ifdef CONFIG_PPC_FPU |
| 489 | if (usermsr & MSR_FP) |
| 490 | __giveup_fpu(tsk); |
| 491 | #endif |
| 492 | #ifdef CONFIG_ALTIVEC |
| 493 | if (usermsr & MSR_VEC) |
| 494 | __giveup_altivec(tsk); |
| 495 | #endif |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 496 | #ifdef CONFIG_SPE |
| 497 | if (usermsr & MSR_SPE) |
| 498 | __giveup_spe(tsk); |
| 499 | #endif |
| 500 | |
| 501 | msr_check_and_clear(msr_all_available); |
| 502 | } |
| 503 | EXPORT_SYMBOL(giveup_all); |
| 504 | |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 505 | void restore_math(struct pt_regs *regs) |
| 506 | { |
| 507 | unsigned long msr; |
| 508 | |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 509 | if (!msr_tm_active(regs->msr) && |
| 510 | !current->thread.load_fp && !loadvec(current->thread)) |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 511 | return; |
| 512 | |
| 513 | msr = regs->msr; |
| 514 | msr_check_and_set(msr_all_available); |
| 515 | |
| 516 | /* |
| 517 | * Only reload if the bit is not set in the user MSR, the bit BEING set |
| 518 | * indicates that the registers are hot |
| 519 | */ |
| 520 | if ((!(msr & MSR_FP)) && restore_fp(current)) |
| 521 | msr |= MSR_FP | current->thread.fpexc_mode; |
| 522 | |
| 523 | if ((!(msr & MSR_VEC)) && restore_altivec(current)) |
| 524 | msr |= MSR_VEC; |
| 525 | |
| 526 | if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) && |
| 527 | restore_vsx(current)) { |
| 528 | msr |= MSR_VSX; |
| 529 | } |
| 530 | |
| 531 | msr_check_and_clear(msr_all_available); |
| 532 | |
| 533 | regs->msr = msr; |
| 534 | } |
| 535 | |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 536 | void save_all(struct task_struct *tsk) |
| 537 | { |
| 538 | unsigned long usermsr; |
| 539 | |
| 540 | if (!tsk->thread.regs) |
| 541 | return; |
| 542 | |
| 543 | usermsr = tsk->thread.regs->msr; |
| 544 | |
| 545 | if ((usermsr & msr_all_available) == 0) |
| 546 | return; |
| 547 | |
| 548 | msr_check_and_set(msr_all_available); |
| 549 | |
Benjamin Herrenschmidt | 96c79b6 | 2017-08-16 16:01:18 +1000 | [diff] [blame] | 550 | WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC))); |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 551 | |
Benjamin Herrenschmidt | 96c79b6 | 2017-08-16 16:01:18 +1000 | [diff] [blame] | 552 | if (usermsr & MSR_FP) |
| 553 | save_fpu(tsk); |
| 554 | |
| 555 | if (usermsr & MSR_VEC) |
| 556 | save_altivec(tsk); |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 557 | |
| 558 | if (usermsr & MSR_SPE) |
| 559 | __giveup_spe(tsk); |
| 560 | |
| 561 | msr_check_and_clear(msr_all_available); |
| 562 | } |
| 563 | |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 564 | void flush_all_to_thread(struct task_struct *tsk) |
| 565 | { |
| 566 | if (tsk->thread.regs) { |
| 567 | preempt_disable(); |
| 568 | BUG_ON(tsk != current); |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 569 | save_all(tsk); |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 570 | |
| 571 | #ifdef CONFIG_SPE |
| 572 | if (tsk->thread.regs->msr & MSR_SPE) |
| 573 | tsk->thread.spefscr = mfspr(SPRN_SPEFSCR); |
| 574 | #endif |
| 575 | |
| 576 | preempt_enable(); |
| 577 | } |
| 578 | } |
| 579 | EXPORT_SYMBOL(flush_all_to_thread); |
| 580 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 581 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 582 | void do_send_trap(struct pt_regs *regs, unsigned long address, |
| 583 | unsigned long error_code, int signal_code, int breakpt) |
| 584 | { |
| 585 | siginfo_t info; |
| 586 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 587 | current->thread.trap_nr = signal_code; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 588 | if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code, |
| 589 | 11, SIGSEGV) == NOTIFY_STOP) |
| 590 | return; |
| 591 | |
| 592 | /* Deliver the signal to userspace */ |
| 593 | info.si_signo = SIGTRAP; |
| 594 | info.si_errno = breakpt; /* breakpoint or watchpoint id */ |
| 595 | info.si_code = signal_code; |
| 596 | info.si_addr = (void __user *)address; |
| 597 | force_sig_info(SIGTRAP, &info, current); |
| 598 | } |
| 599 | #else /* !CONFIG_PPC_ADV_DEBUG_REGS */ |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 600 | void do_break (struct pt_regs *regs, unsigned long address, |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 601 | unsigned long error_code) |
| 602 | { |
| 603 | siginfo_t info; |
| 604 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 605 | current->thread.trap_nr = TRAP_HWBKPT; |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 606 | if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code, |
| 607 | 11, SIGSEGV) == NOTIFY_STOP) |
| 608 | return; |
| 609 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 610 | if (debugger_break_match(regs)) |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 611 | return; |
| 612 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 613 | /* Clear the breakpoint */ |
| 614 | hw_breakpoint_disable(); |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 615 | |
| 616 | /* Deliver the signal to userspace */ |
| 617 | info.si_signo = SIGTRAP; |
| 618 | info.si_errno = 0; |
| 619 | info.si_code = TRAP_HWBKPT; |
| 620 | info.si_addr = (void __user *)address; |
| 621 | force_sig_info(SIGTRAP, &info, current); |
| 622 | } |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 623 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 624 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 625 | static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk); |
Michael Ellerman | a2ceff5 | 2008-03-28 19:11:48 +1100 | [diff] [blame] | 626 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 627 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 628 | /* |
| 629 | * Set the debug registers back to their default "safe" values. |
| 630 | */ |
| 631 | static void set_debug_reg_defaults(struct thread_struct *thread) |
| 632 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 633 | thread->debug.iac1 = thread->debug.iac2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 634 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 635 | thread->debug.iac3 = thread->debug.iac4 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 636 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 637 | thread->debug.dac1 = thread->debug.dac2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 638 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 639 | thread->debug.dvc1 = thread->debug.dvc2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 640 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 641 | thread->debug.dbcr0 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 642 | #ifdef CONFIG_BOOKE |
| 643 | /* |
| 644 | * Force User/Supervisor bits to b11 (user-only MSR[PR]=1) |
| 645 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 646 | thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 647 | DBCR1_IAC3US | DBCR1_IAC4US; |
| 648 | /* |
| 649 | * Force Data Address Compare User/Supervisor bits to be User-only |
| 650 | * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0. |
| 651 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 652 | thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 653 | #else |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 654 | thread->debug.dbcr1 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 655 | #endif |
| 656 | } |
| 657 | |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 658 | static void prime_debug_regs(struct debug_reg *debug) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 659 | { |
Scott Wood | 6cecf76 | 2013-05-13 14:14:53 +0000 | [diff] [blame] | 660 | /* |
| 661 | * We could have inherited MSR_DE from userspace, since |
| 662 | * it doesn't get cleared on exception entry. Make sure |
| 663 | * MSR_DE is clear before we enable any debug events. |
| 664 | */ |
| 665 | mtmsr(mfmsr() & ~MSR_DE); |
| 666 | |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 667 | mtspr(SPRN_IAC1, debug->iac1); |
| 668 | mtspr(SPRN_IAC2, debug->iac2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 669 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 670 | mtspr(SPRN_IAC3, debug->iac3); |
| 671 | mtspr(SPRN_IAC4, debug->iac4); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 672 | #endif |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 673 | mtspr(SPRN_DAC1, debug->dac1); |
| 674 | mtspr(SPRN_DAC2, debug->dac2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 675 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 676 | mtspr(SPRN_DVC1, debug->dvc1); |
| 677 | mtspr(SPRN_DVC2, debug->dvc2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 678 | #endif |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 679 | mtspr(SPRN_DBCR0, debug->dbcr0); |
| 680 | mtspr(SPRN_DBCR1, debug->dbcr1); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 681 | #ifdef CONFIG_BOOKE |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 682 | mtspr(SPRN_DBCR2, debug->dbcr2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 683 | #endif |
| 684 | } |
| 685 | /* |
| 686 | * Unless neither the old or new thread are making use of the |
| 687 | * debug registers, set the debug registers from the values |
| 688 | * stored in the new thread. |
| 689 | */ |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 690 | void switch_booke_debug_regs(struct debug_reg *new_debug) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 691 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 692 | if ((current->thread.debug.dbcr0 & DBCR0_IDM) |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 693 | || (new_debug->dbcr0 & DBCR0_IDM)) |
| 694 | prime_debug_regs(new_debug); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 695 | } |
Bharat Bhushan | 3743c9b | 2013-07-04 12:27:44 +0530 | [diff] [blame] | 696 | EXPORT_SYMBOL_GPL(switch_booke_debug_regs); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 697 | #else /* !CONFIG_PPC_ADV_DEBUG_REGS */ |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 698 | #ifndef CONFIG_HAVE_HW_BREAKPOINT |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 699 | static void set_debug_reg_defaults(struct thread_struct *thread) |
| 700 | { |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 701 | thread->hw_brk.address = 0; |
| 702 | thread->hw_brk.type = 0; |
Michael Neuling | b9818c3 | 2013-01-10 14:25:34 +0000 | [diff] [blame] | 703 | set_breakpoint(&thread->hw_brk); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 704 | } |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 705 | #endif /* !CONFIG_HAVE_HW_BREAKPOINT */ |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 706 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
| 707 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 708 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 709 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 710 | { |
Benjamin Herrenschmidt | c6c9eac | 2009-09-08 14:16:58 +0000 | [diff] [blame] | 711 | mtspr(SPRN_DAC1, dabr); |
Dave Kleikamp | 221c185 | 2010-03-05 10:43:24 +0000 | [diff] [blame] | 712 | #ifdef CONFIG_PPC_47x |
| 713 | isync(); |
| 714 | #endif |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 715 | return 0; |
| 716 | } |
Benjamin Herrenschmidt | c6c9eac | 2009-09-08 14:16:58 +0000 | [diff] [blame] | 717 | #elif defined(CONFIG_PPC_BOOK3S) |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 718 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 719 | { |
Michael Ellerman | cab0af9 | 2005-11-03 15:30:49 +1100 | [diff] [blame] | 720 | mtspr(SPRN_DABR, dabr); |
Michael Neuling | 82a9f16 | 2013-05-16 20:27:31 +0000 | [diff] [blame] | 721 | if (cpu_has_feature(CPU_FTR_DABRX)) |
| 722 | mtspr(SPRN_DABRX, dabrx); |
Michael Ellerman | cab0af9 | 2005-11-03 15:30:49 +1100 | [diff] [blame] | 723 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 724 | } |
Christophe Leroy | 4ad8622 | 2016-11-29 09:52:15 +0100 | [diff] [blame] | 725 | #elif defined(CONFIG_PPC_8xx) |
| 726 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 727 | { |
| 728 | unsigned long addr = dabr & ~HW_BRK_TYPE_DABR; |
| 729 | unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */ |
| 730 | unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */ |
| 731 | |
| 732 | if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ) |
| 733 | lctrl1 |= 0xa0000; |
| 734 | else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE) |
| 735 | lctrl1 |= 0xf0000; |
| 736 | else if ((dabr & HW_BRK_TYPE_RDWR) == 0) |
| 737 | lctrl2 = 0; |
| 738 | |
| 739 | mtspr(SPRN_LCTRL2, 0); |
| 740 | mtspr(SPRN_CMPE, addr); |
| 741 | mtspr(SPRN_CMPF, addr + 4); |
| 742 | mtspr(SPRN_LCTRL1, lctrl1); |
| 743 | mtspr(SPRN_LCTRL2, lctrl2); |
| 744 | |
| 745 | return 0; |
| 746 | } |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 747 | #else |
| 748 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 749 | { |
| 750 | return -EINVAL; |
| 751 | } |
| 752 | #endif |
| 753 | |
| 754 | static inline int set_dabr(struct arch_hw_breakpoint *brk) |
| 755 | { |
| 756 | unsigned long dabr, dabrx; |
| 757 | |
| 758 | dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR); |
| 759 | dabrx = ((brk->type >> 3) & 0x7); |
| 760 | |
| 761 | if (ppc_md.set_dabr) |
| 762 | return ppc_md.set_dabr(dabr, dabrx); |
| 763 | |
| 764 | return __set_dabr(dabr, dabrx); |
| 765 | } |
| 766 | |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 767 | static inline int set_dawr(struct arch_hw_breakpoint *brk) |
| 768 | { |
Michael Neuling | 05d694e | 2013-01-24 15:02:58 +0000 | [diff] [blame] | 769 | unsigned long dawr, dawrx, mrd; |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 770 | |
| 771 | dawr = brk->address; |
| 772 | |
| 773 | dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \ |
| 774 | << (63 - 58); //* read/write bits */ |
| 775 | dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \ |
| 776 | << (63 - 59); //* translate */ |
| 777 | dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \ |
| 778 | >> 3; //* PRIM bits */ |
Michael Neuling | 05d694e | 2013-01-24 15:02:58 +0000 | [diff] [blame] | 779 | /* dawr length is stored in field MDR bits 48:53. Matches range in |
| 780 | doublewords (64 bits) baised by -1 eg. 0b000000=1DW and |
| 781 | 0b111111=64DW. |
| 782 | brk->len is in bytes. |
| 783 | This aligns up to double word size, shifts and does the bias. |
| 784 | */ |
| 785 | mrd = ((brk->len + 7) >> 3) - 1; |
| 786 | dawrx |= (mrd & 0x3f) << (63 - 53); |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 787 | |
| 788 | if (ppc_md.set_dawr) |
| 789 | return ppc_md.set_dawr(dawr, dawrx); |
| 790 | mtspr(SPRN_DAWR, dawr); |
| 791 | mtspr(SPRN_DAWRX, dawrx); |
| 792 | return 0; |
| 793 | } |
| 794 | |
Paul Gortmaker | 21f5850 | 2014-04-29 15:25:17 -0400 | [diff] [blame] | 795 | void __set_breakpoint(struct arch_hw_breakpoint *brk) |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 796 | { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 797 | memcpy(this_cpu_ptr(¤t_brk), brk, sizeof(*brk)); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 798 | |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 799 | if (cpu_has_feature(CPU_FTR_DAWR)) |
Paul Gortmaker | 04c32a5 | 2014-04-29 15:25:16 -0400 | [diff] [blame] | 800 | set_dawr(brk); |
| 801 | else |
| 802 | set_dabr(brk); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 803 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 804 | |
Paul Gortmaker | 21f5850 | 2014-04-29 15:25:17 -0400 | [diff] [blame] | 805 | void set_breakpoint(struct arch_hw_breakpoint *brk) |
| 806 | { |
| 807 | preempt_disable(); |
| 808 | __set_breakpoint(brk); |
| 809 | preempt_enable(); |
| 810 | } |
| 811 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 812 | #ifdef CONFIG_PPC64 |
| 813 | DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 814 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 815 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 816 | static inline bool hw_brk_match(struct arch_hw_breakpoint *a, |
| 817 | struct arch_hw_breakpoint *b) |
| 818 | { |
| 819 | if (a->address != b->address) |
| 820 | return false; |
| 821 | if (a->type != b->type) |
| 822 | return false; |
| 823 | if (a->len != b->len) |
| 824 | return false; |
| 825 | return true; |
| 826 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 827 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 828 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 829 | |
| 830 | static inline bool tm_enabled(struct task_struct *tsk) |
| 831 | { |
| 832 | return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM); |
| 833 | } |
| 834 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 835 | static void tm_reclaim_thread(struct thread_struct *thr, |
| 836 | struct thread_info *ti, uint8_t cause) |
| 837 | { |
Michael Neuling | 7f821fc | 2015-11-19 15:44:45 +1100 | [diff] [blame] | 838 | /* |
| 839 | * Use the current MSR TM suspended bit to track if we have |
| 840 | * checkpointed state outstanding. |
| 841 | * On signal delivery, we'd normally reclaim the checkpointed |
| 842 | * state to obtain stack pointer (see:get_tm_stackpointer()). |
| 843 | * This will then directly return to userspace without going |
| 844 | * through __switch_to(). However, if the stack frame is bad, |
| 845 | * we need to exit this thread which calls __switch_to() which |
| 846 | * will again attempt to reclaim the already saved tm state. |
| 847 | * Hence we need to check that we've not already reclaimed |
| 848 | * this state. |
| 849 | * We do this using the current MSR, rather tracking it in |
| 850 | * some specific thread_struct bit, as it has the additional |
Michael Ellerman | 027dfac | 2016-06-01 16:34:37 +1000 | [diff] [blame] | 851 | * benefit of checking for a potential TM bad thing exception. |
Michael Neuling | 7f821fc | 2015-11-19 15:44:45 +1100 | [diff] [blame] | 852 | */ |
| 853 | if (!MSR_TM_SUSPENDED(mfmsr())) |
| 854 | return; |
| 855 | |
Michael Neuling | f48e91e | 2017-05-08 17:16:26 +1000 | [diff] [blame] | 856 | /* |
| 857 | * If we are in a transaction and FP is off then we can't have |
| 858 | * used FP inside that transaction. Hence the checkpointed |
| 859 | * state is the same as the live state. We need to copy the |
| 860 | * live state to the checkpointed state so that when the |
| 861 | * transaction is restored, the checkpointed state is correct |
| 862 | * and the aborted transaction sees the correct state. We use |
| 863 | * ckpt_regs.msr here as that's what tm_reclaim will use to |
| 864 | * determine if it's going to write the checkpointed state or |
| 865 | * not. So either this will write the checkpointed registers, |
| 866 | * or reclaim will. Similarly for VMX. |
| 867 | */ |
| 868 | if ((thr->ckpt_regs.msr & MSR_FP) == 0) |
| 869 | memcpy(&thr->ckfp_state, &thr->fp_state, |
| 870 | sizeof(struct thread_fp_state)); |
| 871 | if ((thr->ckpt_regs.msr & MSR_VEC) == 0) |
| 872 | memcpy(&thr->ckvr_state, &thr->vr_state, |
| 873 | sizeof(struct thread_vr_state)); |
| 874 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 875 | giveup_all(container_of(thr, struct task_struct, thread)); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 876 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 877 | tm_reclaim(thr, thr->ckpt_regs.msr, cause); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | void tm_reclaim_current(uint8_t cause) |
| 881 | { |
| 882 | tm_enable(); |
| 883 | tm_reclaim_thread(¤t->thread, current_thread_info(), cause); |
| 884 | } |
| 885 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 886 | static inline void tm_reclaim_task(struct task_struct *tsk) |
| 887 | { |
| 888 | /* We have to work out if we're switching from/to a task that's in the |
| 889 | * middle of a transaction. |
| 890 | * |
| 891 | * In switching we need to maintain a 2nd register state as |
| 892 | * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 893 | * checkpointed (tbegin) state in ckpt_regs, ckfp_state and |
| 894 | * ckvr_state |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 895 | * |
| 896 | * We also context switch (save) TFHAR/TEXASR/TFIAR in here. |
| 897 | */ |
| 898 | struct thread_struct *thr = &tsk->thread; |
| 899 | |
| 900 | if (!thr->regs) |
| 901 | return; |
| 902 | |
| 903 | if (!MSR_TM_ACTIVE(thr->regs->msr)) |
| 904 | goto out_and_saveregs; |
| 905 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 906 | TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, " |
| 907 | "ccr=%lx, msr=%lx, trap=%lx)\n", |
| 908 | tsk->pid, thr->regs->nip, |
| 909 | thr->regs->ccr, thr->regs->msr, |
| 910 | thr->regs->trap); |
| 911 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 912 | tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 913 | |
| 914 | TM_DEBUG("--- tm_reclaim on pid %d complete\n", |
| 915 | tsk->pid); |
| 916 | |
| 917 | out_and_saveregs: |
| 918 | /* Always save the regs here, even if a transaction's not active. |
| 919 | * This context-switches a thread's TM info SPRs. We do it here to |
| 920 | * be consistent with the restore path (in recheckpoint) which |
| 921 | * cannot happen later in _switch(). |
| 922 | */ |
| 923 | tm_save_sprs(thr); |
| 924 | } |
| 925 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 926 | extern void __tm_recheckpoint(struct thread_struct *thread, |
| 927 | unsigned long orig_msr); |
| 928 | |
| 929 | void tm_recheckpoint(struct thread_struct *thread, |
| 930 | unsigned long orig_msr) |
| 931 | { |
| 932 | unsigned long flags; |
| 933 | |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 934 | if (!(thread->regs->msr & MSR_TM)) |
| 935 | return; |
| 936 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 937 | /* We really can't be interrupted here as the TEXASR registers can't |
| 938 | * change and later in the trecheckpoint code, we have a userspace R1. |
| 939 | * So let's hard disable over this region. |
| 940 | */ |
| 941 | local_irq_save(flags); |
| 942 | hard_irq_disable(); |
| 943 | |
| 944 | /* The TM SPRs are restored here, so that TEXASR.FS can be set |
| 945 | * before the trecheckpoint and no explosion occurs. |
| 946 | */ |
| 947 | tm_restore_sprs(thread); |
| 948 | |
| 949 | __tm_recheckpoint(thread, orig_msr); |
| 950 | |
| 951 | local_irq_restore(flags); |
| 952 | } |
| 953 | |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 954 | static inline void tm_recheckpoint_new_task(struct task_struct *new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 955 | { |
| 956 | unsigned long msr; |
| 957 | |
| 958 | if (!cpu_has_feature(CPU_FTR_TM)) |
| 959 | return; |
| 960 | |
| 961 | /* Recheckpoint the registers of the thread we're about to switch to. |
| 962 | * |
| 963 | * If the task was using FP, we non-lazily reload both the original and |
| 964 | * the speculative FP register states. This is because the kernel |
| 965 | * doesn't see if/when a TM rollback occurs, so if we take an FP |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 966 | * unavailable later, we are unable to determine which set of FP regs |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 967 | * need to be restored. |
| 968 | */ |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 969 | if (!tm_enabled(new)) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 970 | return; |
| 971 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 972 | if (!MSR_TM_ACTIVE(new->thread.regs->msr)){ |
| 973 | tm_restore_sprs(&new->thread); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 974 | return; |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 975 | } |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 976 | msr = new->thread.ckpt_regs.msr; |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 977 | /* Recheckpoint to restore original checkpointed register state. */ |
| 978 | TM_DEBUG("*** tm_recheckpoint of pid %d " |
| 979 | "(new->msr 0x%lx, new->origmsr 0x%lx)\n", |
| 980 | new->pid, new->thread.regs->msr, msr); |
| 981 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 982 | tm_recheckpoint(&new->thread, msr); |
| 983 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 984 | /* |
| 985 | * The checkpointed state has been restored but the live state has |
| 986 | * not, ensure all the math functionality is turned off to trigger |
| 987 | * restore_math() to reload. |
| 988 | */ |
| 989 | new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 990 | |
| 991 | TM_DEBUG("*** tm_recheckpoint of pid %d complete " |
| 992 | "(kernel msr 0x%lx)\n", |
| 993 | new->pid, mfmsr()); |
| 994 | } |
| 995 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 996 | static inline void __switch_to_tm(struct task_struct *prev, |
| 997 | struct task_struct *new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 998 | { |
| 999 | if (cpu_has_feature(CPU_FTR_TM)) { |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 1000 | if (tm_enabled(prev) || tm_enabled(new)) |
| 1001 | tm_enable(); |
| 1002 | |
| 1003 | if (tm_enabled(prev)) { |
| 1004 | prev->thread.load_tm++; |
| 1005 | tm_reclaim_task(prev); |
| 1006 | if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0) |
| 1007 | prev->thread.regs->msr &= ~MSR_TM; |
| 1008 | } |
| 1009 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1010 | tm_recheckpoint_new_task(new); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 1011 | } |
| 1012 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1013 | |
| 1014 | /* |
| 1015 | * This is called if we are on the way out to userspace and the |
| 1016 | * TIF_RESTORE_TM flag is set. It checks if we need to reload |
| 1017 | * FP and/or vector state and does so if necessary. |
| 1018 | * If userspace is inside a transaction (whether active or |
| 1019 | * suspended) and FP/VMX/VSX instructions have ever been enabled |
| 1020 | * inside that transaction, then we have to keep them enabled |
| 1021 | * and keep the FP/VMX/VSX state loaded while ever the transaction |
| 1022 | * continues. The reason is that if we didn't, and subsequently |
| 1023 | * got a FP/VMX/VSX unavailable interrupt inside a transaction, |
| 1024 | * we don't know whether it's the same transaction, and thus we |
| 1025 | * don't know which of the checkpointed state and the transactional |
| 1026 | * state to use. |
| 1027 | */ |
| 1028 | void restore_tm_state(struct pt_regs *regs) |
| 1029 | { |
| 1030 | unsigned long msr_diff; |
| 1031 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1032 | /* |
| 1033 | * This is the only moment we should clear TIF_RESTORE_TM as |
| 1034 | * it is here that ckpt_regs.msr and pt_regs.msr become the same |
| 1035 | * again, anything else could lead to an incorrect ckpt_msr being |
| 1036 | * saved and therefore incorrect signal contexts. |
| 1037 | */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1038 | clear_thread_flag(TIF_RESTORE_TM); |
| 1039 | if (!MSR_TM_ACTIVE(regs->msr)) |
| 1040 | return; |
| 1041 | |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 1042 | msr_diff = current->thread.ckpt_regs.msr & ~regs->msr; |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1043 | msr_diff &= MSR_FP | MSR_VEC | MSR_VSX; |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1044 | |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 1045 | /* Ensure that restore_math() will restore */ |
| 1046 | if (msr_diff & MSR_FP) |
| 1047 | current->thread.load_fp = 1; |
Valentin Rothberg | 39715bf | 2016-10-05 07:57:26 +0200 | [diff] [blame] | 1048 | #ifdef CONFIG_ALTIVEC |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 1049 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC) |
| 1050 | current->thread.load_vec = 1; |
| 1051 | #endif |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1052 | restore_math(regs); |
| 1053 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1054 | regs->msr |= msr_diff; |
| 1055 | } |
| 1056 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 1057 | #else |
| 1058 | #define tm_recheckpoint_new_task(new) |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1059 | #define __switch_to_tm(prev, new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 1060 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 1061 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1062 | static inline void save_sprs(struct thread_struct *t) |
| 1063 | { |
| 1064 | #ifdef CONFIG_ALTIVEC |
Oliver O'Halloran | 01d7c2a2 | 2016-03-08 09:08:47 +1100 | [diff] [blame] | 1065 | if (cpu_has_feature(CPU_FTR_ALTIVEC)) |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1066 | t->vrsave = mfspr(SPRN_VRSAVE); |
| 1067 | #endif |
| 1068 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1069 | if (cpu_has_feature(CPU_FTR_DSCR)) |
| 1070 | t->dscr = mfspr(SPRN_DSCR); |
| 1071 | |
| 1072 | if (cpu_has_feature(CPU_FTR_ARCH_207S)) { |
| 1073 | t->bescr = mfspr(SPRN_BESCR); |
| 1074 | t->ebbhr = mfspr(SPRN_EBBHR); |
| 1075 | t->ebbrr = mfspr(SPRN_EBBRR); |
| 1076 | |
| 1077 | t->fscr = mfspr(SPRN_FSCR); |
| 1078 | |
| 1079 | /* |
| 1080 | * Note that the TAR is not available for use in the kernel. |
| 1081 | * (To provide this, the TAR should be backed up/restored on |
| 1082 | * exception entry/exit instead, and be in pt_regs. FIXME, |
| 1083 | * this should be in pt_regs anyway (for debug).) |
| 1084 | */ |
| 1085 | t->tar = mfspr(SPRN_TAR); |
| 1086 | } |
| 1087 | #endif |
| 1088 | } |
| 1089 | |
| 1090 | static inline void restore_sprs(struct thread_struct *old_thread, |
| 1091 | struct thread_struct *new_thread) |
| 1092 | { |
| 1093 | #ifdef CONFIG_ALTIVEC |
| 1094 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && |
| 1095 | old_thread->vrsave != new_thread->vrsave) |
| 1096 | mtspr(SPRN_VRSAVE, new_thread->vrsave); |
| 1097 | #endif |
| 1098 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1099 | if (cpu_has_feature(CPU_FTR_DSCR)) { |
| 1100 | u64 dscr = get_paca()->dscr_default; |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1101 | if (new_thread->dscr_inherit) |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1102 | dscr = new_thread->dscr; |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1103 | |
| 1104 | if (old_thread->dscr != dscr) |
| 1105 | mtspr(SPRN_DSCR, dscr); |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1106 | } |
| 1107 | |
| 1108 | if (cpu_has_feature(CPU_FTR_ARCH_207S)) { |
| 1109 | if (old_thread->bescr != new_thread->bescr) |
| 1110 | mtspr(SPRN_BESCR, new_thread->bescr); |
| 1111 | if (old_thread->ebbhr != new_thread->ebbhr) |
| 1112 | mtspr(SPRN_EBBHR, new_thread->ebbhr); |
| 1113 | if (old_thread->ebbrr != new_thread->ebbrr) |
| 1114 | mtspr(SPRN_EBBRR, new_thread->ebbrr); |
| 1115 | |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1116 | if (old_thread->fscr != new_thread->fscr) |
| 1117 | mtspr(SPRN_FSCR, new_thread->fscr); |
| 1118 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1119 | if (old_thread->tar != new_thread->tar) |
| 1120 | mtspr(SPRN_TAR, new_thread->tar); |
| 1121 | } |
| 1122 | #endif |
| 1123 | } |
| 1124 | |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 1125 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1126 | #define CP_SIZE 128 |
| 1127 | static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE))); |
| 1128 | #endif |
| 1129 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1130 | struct task_struct *__switch_to(struct task_struct *prev, |
| 1131 | struct task_struct *new) |
| 1132 | { |
| 1133 | struct thread_struct *new_thread, *old_thread; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1134 | struct task_struct *last; |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1135 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1136 | struct ppc64_tlb_batch *batch; |
| 1137 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1138 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1139 | new_thread = &new->thread; |
| 1140 | old_thread = ¤t->thread; |
| 1141 | |
Michael Neuling | 7ba5fef | 2013-10-02 17:15:14 +1000 | [diff] [blame] | 1142 | WARN_ON(!irqs_disabled()); |
| 1143 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1144 | #ifdef CONFIG_PPC64 |
| 1145 | /* |
| 1146 | * Collect processor utilization data per process |
| 1147 | */ |
| 1148 | if (firmware_has_feature(FW_FEATURE_SPLPAR)) { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1149 | struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1150 | long unsigned start_tb, current_tb; |
| 1151 | start_tb = old_thread->start_tb; |
| 1152 | cu->current_tb = current_tb = mfspr(SPRN_PURR); |
| 1153 | old_thread->accum_tb += (current_tb - start_tb); |
| 1154 | new_thread->start_tb = current_tb; |
| 1155 | } |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1156 | #endif /* CONFIG_PPC64 */ |
| 1157 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1158 | #ifdef CONFIG_PPC_STD_MMU_64 |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1159 | batch = this_cpu_ptr(&ppc64_tlb_batch); |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1160 | if (batch->active) { |
| 1161 | current_thread_info()->local_flags |= _TLF_LAZY_MMU; |
| 1162 | if (batch->index) |
| 1163 | __flush_tlb_pending(batch); |
| 1164 | batch->active = 0; |
| 1165 | } |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1166 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1167 | |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1168 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 1169 | switch_booke_debug_regs(&new->thread.debug); |
| 1170 | #else |
| 1171 | /* |
| 1172 | * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would |
| 1173 | * schedule DABR |
| 1174 | */ |
| 1175 | #ifndef CONFIG_HAVE_HW_BREAKPOINT |
| 1176 | if (unlikely(!hw_brk_match(this_cpu_ptr(¤t_brk), &new->thread.hw_brk))) |
| 1177 | __set_breakpoint(&new->thread.hw_brk); |
| 1178 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
| 1179 | #endif |
| 1180 | |
| 1181 | /* |
| 1182 | * We need to save SPRs before treclaim/trecheckpoint as these will |
| 1183 | * change a number of them. |
| 1184 | */ |
| 1185 | save_sprs(&prev->thread); |
| 1186 | |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1187 | /* Save FPU, Altivec, VSX and SPE state */ |
| 1188 | giveup_all(prev); |
| 1189 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1190 | __switch_to_tm(prev, new); |
| 1191 | |
Nicholas Piggin | e4c0fc5 | 2017-06-09 01:36:06 +1000 | [diff] [blame] | 1192 | if (!radix_enabled()) { |
| 1193 | /* |
| 1194 | * We can't take a PMU exception inside _switch() since there |
| 1195 | * is a window where the kernel stack SLB and the kernel stack |
| 1196 | * are out of sync. Hard disable here. |
| 1197 | */ |
| 1198 | hard_irq_disable(); |
| 1199 | } |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1200 | |
Anton Blanchard | 20dbe67 | 2015-12-10 20:44:39 +1100 | [diff] [blame] | 1201 | /* |
| 1202 | * Call restore_sprs() before calling _switch(). If we move it after |
| 1203 | * _switch() then we miss out on calling it for new tasks. The reason |
| 1204 | * for this is we manually create a stack frame for new tasks that |
| 1205 | * directly returns through ret_from_fork() or |
| 1206 | * ret_from_kernel_thread(). See copy_thread() for details. |
| 1207 | */ |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1208 | restore_sprs(old_thread, new_thread); |
| 1209 | |
Anton Blanchard | 20dbe67 | 2015-12-10 20:44:39 +1100 | [diff] [blame] | 1210 | last = _switch(old_thread, new_thread); |
| 1211 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1212 | #ifdef CONFIG_PPC_STD_MMU_64 |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1213 | if (current_thread_info()->local_flags & _TLF_LAZY_MMU) { |
| 1214 | current_thread_info()->local_flags &= ~_TLF_LAZY_MMU; |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1215 | batch = this_cpu_ptr(&ppc64_tlb_batch); |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1216 | batch->active = 1; |
| 1217 | } |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1218 | |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 1219 | if (current_thread_info()->task->thread.regs) { |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1220 | restore_math(current_thread_info()->task->thread.regs); |
Nicholas Piggin | 07d2a62 | 2017-06-09 01:36:09 +1000 | [diff] [blame] | 1221 | |
| 1222 | /* |
| 1223 | * The copy-paste buffer can only store into foreign real |
| 1224 | * addresses, so unprivileged processes can not see the |
| 1225 | * data or use it in any way unless they have foreign real |
| 1226 | * mappings. We don't have a VAS driver that allocates those |
| 1227 | * yet, so no cpabort is required. |
| 1228 | */ |
| 1229 | if (cpu_has_feature(CPU_FTR_POWER9_DD1)) { |
| 1230 | /* |
| 1231 | * DD1 allows paste into normal system memory, so we |
| 1232 | * do an unpaired copy here to clear the buffer and |
| 1233 | * prevent a covert channel being set up. |
| 1234 | * |
| 1235 | * cpabort is not used because it is quite expensive. |
| 1236 | */ |
| 1237 | asm volatile(PPC_COPY(%0, %1) |
| 1238 | : : "r"(dummy_copy_buffer), "r"(0)); |
| 1239 | } |
| 1240 | } |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1241 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1242 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1243 | return last; |
| 1244 | } |
| 1245 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1246 | static int instructions_to_print = 16; |
| 1247 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1248 | static void show_instructions(struct pt_regs *regs) |
| 1249 | { |
| 1250 | int i; |
| 1251 | unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 * |
| 1252 | sizeof(int)); |
| 1253 | |
| 1254 | printk("Instruction dump:"); |
| 1255 | |
| 1256 | for (i = 0; i < instructions_to_print; i++) { |
| 1257 | int instr; |
| 1258 | |
| 1259 | if (!(i % 8)) |
Andrew Donnellan | 2ffd04d | 2016-11-04 17:20:40 +1100 | [diff] [blame] | 1260 | pr_cont("\n"); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1261 | |
Scott Wood | 0de2d82 | 2007-09-28 04:38:55 +1000 | [diff] [blame] | 1262 | #if !defined(CONFIG_BOOKE) |
| 1263 | /* If executing with the IMMU off, adjust pc rather |
| 1264 | * than print XXXXXXXX. |
| 1265 | */ |
| 1266 | if (!(regs->msr & MSR_IR)) |
| 1267 | pc = (unsigned long)phys_to_virt(pc); |
| 1268 | #endif |
| 1269 | |
Anton Blanchard | 00ae36d | 2006-10-13 12:17:16 +1000 | [diff] [blame] | 1270 | if (!__kernel_text_address(pc) || |
Anton Blanchard | 7b051f6 | 2014-10-13 20:27:15 +1100 | [diff] [blame] | 1271 | probe_kernel_address((unsigned int __user *)pc, instr)) { |
Andrew Donnellan | 2ffd04d | 2016-11-04 17:20:40 +1100 | [diff] [blame] | 1272 | pr_cont("XXXXXXXX "); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1273 | } else { |
| 1274 | if (regs->nip == pc) |
Andrew Donnellan | 2ffd04d | 2016-11-04 17:20:40 +1100 | [diff] [blame] | 1275 | pr_cont("<%08x> ", instr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1276 | else |
Andrew Donnellan | 2ffd04d | 2016-11-04 17:20:40 +1100 | [diff] [blame] | 1277 | pr_cont("%08x ", instr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1278 | } |
| 1279 | |
| 1280 | pc += sizeof(int); |
| 1281 | } |
| 1282 | |
Andrew Donnellan | 2ffd04d | 2016-11-04 17:20:40 +1100 | [diff] [blame] | 1283 | pr_cont("\n"); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1284 | } |
| 1285 | |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1286 | struct regbit { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1287 | unsigned long bit; |
| 1288 | const char *name; |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1289 | }; |
| 1290 | |
| 1291 | static struct regbit msr_bits[] = { |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1292 | #if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE) |
| 1293 | {MSR_SF, "SF"}, |
| 1294 | {MSR_HV, "HV"}, |
| 1295 | #endif |
| 1296 | {MSR_VEC, "VEC"}, |
| 1297 | {MSR_VSX, "VSX"}, |
| 1298 | #ifdef CONFIG_BOOKE |
| 1299 | {MSR_CE, "CE"}, |
| 1300 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1301 | {MSR_EE, "EE"}, |
| 1302 | {MSR_PR, "PR"}, |
| 1303 | {MSR_FP, "FP"}, |
| 1304 | {MSR_ME, "ME"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1305 | #ifdef CONFIG_BOOKE |
Kumar Gala | 1b98326 | 2008-11-19 04:39:53 +0000 | [diff] [blame] | 1306 | {MSR_DE, "DE"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1307 | #else |
| 1308 | {MSR_SE, "SE"}, |
| 1309 | {MSR_BE, "BE"}, |
| 1310 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1311 | {MSR_IR, "IR"}, |
| 1312 | {MSR_DR, "DR"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1313 | {MSR_PMM, "PMM"}, |
| 1314 | #ifndef CONFIG_BOOKE |
| 1315 | {MSR_RI, "RI"}, |
| 1316 | {MSR_LE, "LE"}, |
| 1317 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1318 | {0, NULL} |
| 1319 | }; |
| 1320 | |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1321 | static void print_bits(unsigned long val, struct regbit *bits, const char *sep) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1322 | { |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1323 | const char *s = ""; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1324 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1325 | for (; bits->bit; ++bits) |
| 1326 | if (val & bits->bit) { |
Michael Ellerman | db5ba5a | 2016-11-02 22:20:47 +1100 | [diff] [blame] | 1327 | pr_cont("%s%s", s, bits->name); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1328 | s = sep; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1329 | } |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1330 | } |
| 1331 | |
| 1332 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1333 | static struct regbit msr_tm_bits[] = { |
| 1334 | {MSR_TS_T, "T"}, |
| 1335 | {MSR_TS_S, "S"}, |
| 1336 | {MSR_TM, "E"}, |
| 1337 | {0, NULL} |
| 1338 | }; |
| 1339 | |
| 1340 | static void print_tm_bits(unsigned long val) |
| 1341 | { |
| 1342 | /* |
| 1343 | * This only prints something if at least one of the TM bit is set. |
| 1344 | * Inside the TM[], the output means: |
| 1345 | * E: Enabled (bit 32) |
| 1346 | * S: Suspended (bit 33) |
| 1347 | * T: Transactional (bit 34) |
| 1348 | */ |
| 1349 | if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) { |
Michael Ellerman | db5ba5a | 2016-11-02 22:20:47 +1100 | [diff] [blame] | 1350 | pr_cont(",TM["); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1351 | print_bits(val, msr_tm_bits, ""); |
Michael Ellerman | db5ba5a | 2016-11-02 22:20:47 +1100 | [diff] [blame] | 1352 | pr_cont("]"); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1353 | } |
| 1354 | } |
| 1355 | #else |
| 1356 | static void print_tm_bits(unsigned long val) {} |
| 1357 | #endif |
| 1358 | |
| 1359 | static void print_msr_bits(unsigned long val) |
| 1360 | { |
Michael Ellerman | db5ba5a | 2016-11-02 22:20:47 +1100 | [diff] [blame] | 1361 | pr_cont("<"); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1362 | print_bits(val, msr_bits, ","); |
| 1363 | print_tm_bits(val); |
Michael Ellerman | db5ba5a | 2016-11-02 22:20:47 +1100 | [diff] [blame] | 1364 | pr_cont(">"); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1365 | } |
| 1366 | |
| 1367 | #ifdef CONFIG_PPC64 |
anton@samba.org | f6f7dde | 2007-03-20 20:38:19 -0500 | [diff] [blame] | 1368 | #define REG "%016lx" |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1369 | #define REGS_PER_LINE 4 |
| 1370 | #define LAST_VOLATILE 13 |
| 1371 | #else |
anton@samba.org | f6f7dde | 2007-03-20 20:38:19 -0500 | [diff] [blame] | 1372 | #define REG "%08lx" |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1373 | #define REGS_PER_LINE 8 |
| 1374 | #define LAST_VOLATILE 12 |
| 1375 | #endif |
| 1376 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1377 | void show_regs(struct pt_regs * regs) |
| 1378 | { |
| 1379 | int i, trap; |
| 1380 | |
Tejun Heo | a43cb95 | 2013-04-30 15:27:17 -0700 | [diff] [blame] | 1381 | show_regs_print_info(KERN_DEFAULT); |
| 1382 | |
Michael Ellerman | a603610 | 2017-08-23 23:56:24 +1000 | [diff] [blame^] | 1383 | printk("NIP: "REG" LR: "REG" CTR: "REG"\n", |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1384 | regs->nip, regs->link, regs->ctr); |
| 1385 | printk("REGS: %p TRAP: %04lx %s (%s)\n", |
Serge E. Hallyn | 96b644b | 2006-10-02 02:18:13 -0700 | [diff] [blame] | 1386 | regs, regs->trap, print_tainted(), init_utsname()->release); |
Michael Ellerman | a603610 | 2017-08-23 23:56:24 +1000 | [diff] [blame^] | 1387 | printk("MSR: "REG" ", regs->msr); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1388 | print_msr_bits(regs->msr); |
Michael Ellerman | f6fc73f | 2017-08-23 23:56:23 +1000 | [diff] [blame] | 1389 | pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1390 | trap = TRAP(regs); |
Michael Neuling | 5115a02 | 2011-07-14 19:25:12 +0000 | [diff] [blame] | 1391 | if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR)) |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1392 | pr_cont("CFAR: "REG" ", regs->orig_gpr3); |
Anton Blanchard | c540064 | 2013-11-15 15:41:19 +1100 | [diff] [blame] | 1393 | if (trap == 0x200 || trap == 0x300 || trap == 0x600) |
Kumar Gala | ba28c9a | 2011-10-06 02:53:38 +0000 | [diff] [blame] | 1394 | #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE) |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1395 | pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr); |
Kumar Gala | 1417078 | 2007-07-26 00:46:15 -0500 | [diff] [blame] | 1396 | #else |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1397 | pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr); |
Anton Blanchard | 9db8bcf | 2013-11-15 15:48:38 +1100 | [diff] [blame] | 1398 | #endif |
| 1399 | #ifdef CONFIG_PPC64 |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1400 | pr_cont("SOFTE: %ld ", regs->softe); |
Anton Blanchard | 9db8bcf | 2013-11-15 15:48:38 +1100 | [diff] [blame] | 1401 | #endif |
| 1402 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Anton Blanchard | 6d888d1 | 2013-11-18 13:19:17 +1100 | [diff] [blame] | 1403 | if (MSR_TM_ACTIVE(regs->msr)) |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1404 | pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch); |
Kumar Gala | 1417078 | 2007-07-26 00:46:15 -0500 | [diff] [blame] | 1405 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1406 | |
| 1407 | for (i = 0; i < 32; i++) { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1408 | if ((i % REGS_PER_LINE) == 0) |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1409 | pr_cont("\nGPR%02d: ", i); |
| 1410 | pr_cont(REG " ", regs->gpr[i]); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1411 | if (i == LAST_VOLATILE && !FULL_REGS(regs)) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1412 | break; |
| 1413 | } |
Michael Ellerman | 7dae865 | 2016-11-03 20:45:26 +1100 | [diff] [blame] | 1414 | pr_cont("\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1415 | #ifdef CONFIG_KALLSYMS |
| 1416 | /* |
| 1417 | * Lookup NIP late so we have the best change of getting the |
| 1418 | * above info out without failing |
| 1419 | */ |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1420 | printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip); |
| 1421 | printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1422 | #endif |
| 1423 | show_stack(current, (unsigned long *) regs->gpr[1]); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1424 | if (!user_mode(regs)) |
| 1425 | show_instructions(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1426 | } |
| 1427 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1428 | void flush_thread(void) |
| 1429 | { |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1430 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 1431 | flush_ptrace_hw_breakpoint(current); |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1432 | #else /* CONFIG_HAVE_HW_BREAKPOINT */ |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1433 | set_debug_reg_defaults(¤t->thread); |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1434 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1435 | } |
| 1436 | |
| 1437 | void |
| 1438 | release_thread(struct task_struct *t) |
| 1439 | { |
| 1440 | } |
| 1441 | |
| 1442 | /* |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1443 | * this gets called so that we can store coprocessor state into memory and |
| 1444 | * copy the current task into the new thread. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1445 | */ |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1446 | int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1447 | { |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 1448 | flush_all_to_thread(src); |
Michael Neuling | 621b506 | 2014-03-03 14:21:40 +1100 | [diff] [blame] | 1449 | /* |
| 1450 | * Flush TM state out so we can copy it. __switch_to_tm() does this |
| 1451 | * flush but it removes the checkpointed state from the current CPU and |
| 1452 | * transitions the CPU out of TM mode. Hence we need to call |
| 1453 | * tm_recheckpoint_new_task() (on the same task) to restore the |
| 1454 | * checkpointed state back and the TM mode. |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 1455 | * |
| 1456 | * Can't pass dst because it isn't ready. Doesn't matter, passing |
| 1457 | * dst is only important for __switch_to() |
Michael Neuling | 621b506 | 2014-03-03 14:21:40 +1100 | [diff] [blame] | 1458 | */ |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1459 | __switch_to_tm(src, src); |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 1460 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1461 | *dst = *src; |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 1462 | |
| 1463 | clear_task_ebb(dst); |
| 1464 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1465 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1466 | } |
| 1467 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1468 | static void setup_ksp_vsid(struct task_struct *p, unsigned long sp) |
| 1469 | { |
| 1470 | #ifdef CONFIG_PPC_STD_MMU_64 |
| 1471 | unsigned long sp_vsid; |
| 1472 | unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp; |
| 1473 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1474 | if (radix_enabled()) |
| 1475 | return; |
| 1476 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1477 | if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) |
| 1478 | sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T) |
| 1479 | << SLB_VSID_SHIFT_1T; |
| 1480 | else |
| 1481 | sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M) |
| 1482 | << SLB_VSID_SHIFT; |
| 1483 | sp_vsid |= SLB_VSID_KERNEL | llp; |
| 1484 | p->thread.ksp_vsid = sp_vsid; |
| 1485 | #endif |
| 1486 | } |
| 1487 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1488 | /* |
| 1489 | * Copy a thread.. |
| 1490 | */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1491 | |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1492 | /* |
| 1493 | * Copy architecture-specific thread state |
| 1494 | */ |
Alexey Dobriyan | 6f2c55b | 2009-04-02 16:56:59 -0700 | [diff] [blame] | 1495 | int copy_thread(unsigned long clone_flags, unsigned long usp, |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1496 | unsigned long kthread_arg, struct task_struct *p) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1497 | { |
| 1498 | struct pt_regs *childregs, *kregs; |
| 1499 | extern void ret_from_fork(void); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1500 | extern void ret_from_kernel_thread(void); |
| 1501 | void (*f)(void); |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1502 | unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE; |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 1503 | struct thread_info *ti = task_thread_info(p); |
| 1504 | |
| 1505 | klp_init_thread_info(ti); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1506 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1507 | /* Copy registers */ |
| 1508 | sp -= sizeof(struct pt_regs); |
| 1509 | childregs = (struct pt_regs *) sp; |
Al Viro | ab75819 | 2012-10-21 22:33:39 -0400 | [diff] [blame] | 1510 | if (unlikely(p->flags & PF_KTHREAD)) { |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1511 | /* kernel thread */ |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1512 | memset(childregs, 0, sizeof(struct pt_regs)); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1513 | childregs->gpr[1] = sp + sizeof(struct pt_regs); |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 1514 | /* function */ |
| 1515 | if (usp) |
| 1516 | childregs->gpr[14] = ppc_function_entry((void *)usp); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1517 | #ifdef CONFIG_PPC64 |
Al Viro | b5e2fc1 | 2006-01-12 01:06:01 -0800 | [diff] [blame] | 1518 | clear_tsk_thread_flag(p, TIF_32BIT); |
Al Viro | 138d1ce | 2012-10-11 08:41:43 -0400 | [diff] [blame] | 1519 | childregs->softe = 1; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1520 | #endif |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1521 | childregs->gpr[15] = kthread_arg; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1522 | p->thread.regs = NULL; /* no user register state */ |
Al Viro | 138d1ce | 2012-10-11 08:41:43 -0400 | [diff] [blame] | 1523 | ti->flags |= _TIF_RESTOREALL; |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1524 | f = ret_from_kernel_thread; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1525 | } else { |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1526 | /* user thread */ |
Al Viro | afa86fc | 2012-10-22 22:51:14 -0400 | [diff] [blame] | 1527 | struct pt_regs *regs = current_pt_regs(); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1528 | CHECK_FULL_REGS(regs); |
| 1529 | *childregs = *regs; |
Al Viro | ea516b1 | 2012-10-21 22:28:43 -0400 | [diff] [blame] | 1530 | if (usp) |
| 1531 | childregs->gpr[1] = usp; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1532 | p->thread.regs = childregs; |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1533 | childregs->gpr[3] = 0; /* Result from fork() */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1534 | if (clone_flags & CLONE_SETTLS) { |
| 1535 | #ifdef CONFIG_PPC64 |
Denis Kirjanov | 9904b00 | 2010-07-29 22:04:39 +0000 | [diff] [blame] | 1536 | if (!is_32bit_task()) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1537 | childregs->gpr[13] = childregs->gpr[6]; |
| 1538 | else |
| 1539 | #endif |
| 1540 | childregs->gpr[2] = childregs->gpr[6]; |
| 1541 | } |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1542 | |
| 1543 | f = ret_from_fork; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1544 | } |
Cyril Bur | d272f66 | 2016-02-29 17:53:46 +1100 | [diff] [blame] | 1545 | childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1546 | sp -= STACK_FRAME_OVERHEAD; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1547 | |
| 1548 | /* |
| 1549 | * The way this works is that at some point in the future |
| 1550 | * some task will call _switch to switch to the new task. |
| 1551 | * That will pop off the stack frame created below and start |
| 1552 | * the new task running at ret_from_fork. The new task will |
| 1553 | * do some house keeping and then return from the fork or clone |
| 1554 | * system call, using the stack frame created above. |
| 1555 | */ |
Li Zhong | af945cf | 2013-05-06 22:44:41 +0000 | [diff] [blame] | 1556 | ((unsigned long *)sp)[0] = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1557 | sp -= sizeof(struct pt_regs); |
| 1558 | kregs = (struct pt_regs *) sp; |
| 1559 | sp -= STACK_FRAME_OVERHEAD; |
| 1560 | p->thread.ksp = sp; |
Benjamin Herrenschmidt | cbc9565 | 2013-09-24 15:17:21 +1000 | [diff] [blame] | 1561 | #ifdef CONFIG_PPC32 |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 1562 | p->thread.ksp_limit = (unsigned long)task_stack_page(p) + |
| 1563 | _ALIGN_UP(sizeof(struct thread_info), 16); |
Benjamin Herrenschmidt | cbc9565 | 2013-09-24 15:17:21 +1000 | [diff] [blame] | 1564 | #endif |
Oleg Nesterov | 28d170ab | 2013-04-21 06:47:59 +0000 | [diff] [blame] | 1565 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
| 1566 | p->thread.ptrace_bps[0] = NULL; |
| 1567 | #endif |
| 1568 | |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1569 | p->thread.fp_save_area = NULL; |
| 1570 | #ifdef CONFIG_ALTIVEC |
| 1571 | p->thread.vr_save_area = NULL; |
| 1572 | #endif |
| 1573 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1574 | setup_ksp_vsid(p, sp); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1575 | |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1576 | #ifdef CONFIG_PPC64 |
| 1577 | if (cpu_has_feature(CPU_FTR_DSCR)) { |
Anton Blanchard | 1021cb2 | 2012-09-03 16:49:47 +0000 | [diff] [blame] | 1578 | p->thread.dscr_inherit = current->thread.dscr_inherit; |
Anton Blanchard | db1231dc | 2015-12-09 20:11:47 +1100 | [diff] [blame] | 1579 | p->thread.dscr = mfspr(SPRN_DSCR); |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1580 | } |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 1581 | if (cpu_has_feature(CPU_FTR_HAS_PPR)) |
| 1582 | p->thread.ppr = INIT_PPR; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1583 | #endif |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 1584 | kregs->nip = ppc_function_entry(f); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1585 | return 0; |
| 1586 | } |
| 1587 | |
| 1588 | /* |
| 1589 | * Set up a thread for executing a new program |
| 1590 | */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1591 | void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1592 | { |
Michael Ellerman | 90eac72 | 2005-10-21 16:01:33 +1000 | [diff] [blame] | 1593 | #ifdef CONFIG_PPC64 |
| 1594 | unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */ |
| 1595 | #endif |
| 1596 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1597 | /* |
| 1598 | * If we exec out of a kernel thread then thread.regs will not be |
| 1599 | * set. Do it now. |
| 1600 | */ |
| 1601 | if (!current->thread.regs) { |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1602 | struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE; |
| 1603 | current->thread.regs = regs - 1; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1604 | } |
| 1605 | |
Cyril Bur | 8e96a87 | 2016-06-17 14:58:34 +1000 | [diff] [blame] | 1606 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1607 | /* |
| 1608 | * Clear any transactional state, we're exec()ing. The cause is |
| 1609 | * not important as there will never be a recheckpoint so it's not |
| 1610 | * user visible. |
| 1611 | */ |
| 1612 | if (MSR_TM_SUSPENDED(mfmsr())) |
| 1613 | tm_reclaim_current(0); |
| 1614 | #endif |
| 1615 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1616 | memset(regs->gpr, 0, sizeof(regs->gpr)); |
| 1617 | regs->ctr = 0; |
| 1618 | regs->link = 0; |
| 1619 | regs->xer = 0; |
| 1620 | regs->ccr = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1621 | regs->gpr[1] = sp; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1622 | |
Roland McGrath | 474f819 | 2007-09-24 16:52:44 -0700 | [diff] [blame] | 1623 | /* |
| 1624 | * We have just cleared all the nonvolatile GPRs, so make |
| 1625 | * FULL_REGS(regs) return true. This is necessary to allow |
| 1626 | * ptrace to examine the thread immediately after exec. |
| 1627 | */ |
| 1628 | regs->trap &= ~1UL; |
| 1629 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1630 | #ifdef CONFIG_PPC32 |
| 1631 | regs->mq = 0; |
| 1632 | regs->nip = start; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1633 | regs->msr = MSR_USER; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1634 | #else |
Denis Kirjanov | 9904b00 | 2010-07-29 22:04:39 +0000 | [diff] [blame] | 1635 | if (!is_32bit_task()) { |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1636 | unsigned long entry; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1637 | |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1638 | if (is_elf2_task()) { |
| 1639 | /* Look ma, no function descriptors! */ |
| 1640 | entry = start; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1641 | |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1642 | /* |
| 1643 | * Ulrich says: |
| 1644 | * The latest iteration of the ABI requires that when |
| 1645 | * calling a function (at its global entry point), |
| 1646 | * the caller must ensure r12 holds the entry point |
| 1647 | * address (so that the function can quickly |
| 1648 | * establish addressability). |
| 1649 | */ |
| 1650 | regs->gpr[12] = start; |
| 1651 | /* Make sure that's restored on entry to userspace. */ |
| 1652 | set_thread_flag(TIF_RESTOREALL); |
| 1653 | } else { |
| 1654 | unsigned long toc; |
| 1655 | |
| 1656 | /* start is a relocated pointer to the function |
| 1657 | * descriptor for the elf _start routine. The first |
| 1658 | * entry in the function descriptor is the entry |
| 1659 | * address of _start and the second entry is the TOC |
| 1660 | * value we need to use. |
| 1661 | */ |
| 1662 | __get_user(entry, (unsigned long __user *)start); |
| 1663 | __get_user(toc, (unsigned long __user *)start+1); |
| 1664 | |
| 1665 | /* Check whether the e_entry function descriptor entries |
| 1666 | * need to be relocated before we can use them. |
| 1667 | */ |
| 1668 | if (load_addr != 0) { |
| 1669 | entry += load_addr; |
| 1670 | toc += load_addr; |
| 1671 | } |
| 1672 | regs->gpr[2] = toc; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1673 | } |
| 1674 | regs->nip = entry; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1675 | regs->msr = MSR_USER64; |
Stephen Rothwell | d4bf9a7 | 2005-10-13 13:40:54 +1000 | [diff] [blame] | 1676 | } else { |
| 1677 | regs->nip = start; |
| 1678 | regs->gpr[2] = 0; |
| 1679 | regs->msr = MSR_USER32; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1680 | } |
| 1681 | #endif |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 1682 | #ifdef CONFIG_VSX |
| 1683 | current->thread.used_vsr = 0; |
| 1684 | #endif |
Breno Leitao | 1195892 | 2017-06-02 18:43:30 -0300 | [diff] [blame] | 1685 | current->thread.load_fp = 0; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1686 | memset(¤t->thread.fp_state, 0, sizeof(current->thread.fp_state)); |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1687 | current->thread.fp_save_area = NULL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1688 | #ifdef CONFIG_ALTIVEC |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1689 | memset(¤t->thread.vr_state, 0, sizeof(current->thread.vr_state)); |
| 1690 | current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */ |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1691 | current->thread.vr_save_area = NULL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1692 | current->thread.vrsave = 0; |
| 1693 | current->thread.used_vr = 0; |
Breno Leitao | 1195892 | 2017-06-02 18:43:30 -0300 | [diff] [blame] | 1694 | current->thread.load_vec = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1695 | #endif /* CONFIG_ALTIVEC */ |
| 1696 | #ifdef CONFIG_SPE |
| 1697 | memset(current->thread.evr, 0, sizeof(current->thread.evr)); |
| 1698 | current->thread.acc = 0; |
| 1699 | current->thread.spefscr = 0; |
| 1700 | current->thread.used_spe = 0; |
| 1701 | #endif /* CONFIG_SPE */ |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1702 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1703 | current->thread.tm_tfhar = 0; |
| 1704 | current->thread.tm_texasr = 0; |
| 1705 | current->thread.tm_tfiar = 0; |
Breno Leitao | 7f22ced | 2017-06-05 11:40:59 -0300 | [diff] [blame] | 1706 | current->thread.load_tm = 0; |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1707 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1708 | } |
Anton Blanchard | e1802b0 | 2014-08-20 08:00:02 +1000 | [diff] [blame] | 1709 | EXPORT_SYMBOL(start_thread); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1710 | |
| 1711 | #define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \ |
| 1712 | | PR_FP_EXC_RES | PR_FP_EXC_INV) |
| 1713 | |
| 1714 | int set_fpexc_mode(struct task_struct *tsk, unsigned int val) |
| 1715 | { |
| 1716 | struct pt_regs *regs = tsk->thread.regs; |
| 1717 | |
| 1718 | /* This is a bit hairy. If we are an SPE enabled processor |
| 1719 | * (have embedded fp) we store the IEEE exception enable flags in |
| 1720 | * fpexc_mode. fpexc_mode is also used for setting FP exception |
| 1721 | * mode (asyn, precise, disabled) for 'Classic' FP. */ |
| 1722 | if (val & PR_FP_EXC_SW_ENABLE) { |
| 1723 | #ifdef CONFIG_SPE |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1724 | if (cpu_has_feature(CPU_FTR_SPE)) { |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1725 | /* |
| 1726 | * When the sticky exception bits are set |
| 1727 | * directly by userspace, it must call prctl |
| 1728 | * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE |
| 1729 | * in the existing prctl settings) or |
| 1730 | * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in |
| 1731 | * the bits being set). <fenv.h> functions |
| 1732 | * saving and restoring the whole |
| 1733 | * floating-point environment need to do so |
| 1734 | * anyway to restore the prctl settings from |
| 1735 | * the saved environment. |
| 1736 | */ |
| 1737 | tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1738 | tsk->thread.fpexc_mode = val & |
| 1739 | (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT); |
| 1740 | return 0; |
| 1741 | } else { |
| 1742 | return -EINVAL; |
| 1743 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1744 | #else |
| 1745 | return -EINVAL; |
| 1746 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1747 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1748 | |
| 1749 | /* on a CONFIG_SPE this does not hurt us. The bits that |
| 1750 | * __pack_fe01 use do not overlap with bits used for |
| 1751 | * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits |
| 1752 | * on CONFIG_SPE implementations are reserved so writing to |
| 1753 | * them does not change anything */ |
| 1754 | if (val > PR_FP_EXC_PRECISE) |
| 1755 | return -EINVAL; |
| 1756 | tsk->thread.fpexc_mode = __pack_fe01(val); |
| 1757 | if (regs != NULL && (regs->msr & MSR_FP) != 0) |
| 1758 | regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1)) |
| 1759 | | tsk->thread.fpexc_mode; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1760 | return 0; |
| 1761 | } |
| 1762 | |
| 1763 | int get_fpexc_mode(struct task_struct *tsk, unsigned long adr) |
| 1764 | { |
| 1765 | unsigned int val; |
| 1766 | |
| 1767 | if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE) |
| 1768 | #ifdef CONFIG_SPE |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1769 | if (cpu_has_feature(CPU_FTR_SPE)) { |
| 1770 | /* |
| 1771 | * When the sticky exception bits are set |
| 1772 | * directly by userspace, it must call prctl |
| 1773 | * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE |
| 1774 | * in the existing prctl settings) or |
| 1775 | * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in |
| 1776 | * the bits being set). <fenv.h> functions |
| 1777 | * saving and restoring the whole |
| 1778 | * floating-point environment need to do so |
| 1779 | * anyway to restore the prctl settings from |
| 1780 | * the saved environment. |
| 1781 | */ |
| 1782 | tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1783 | val = tsk->thread.fpexc_mode; |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1784 | } else |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1785 | return -EINVAL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1786 | #else |
| 1787 | return -EINVAL; |
| 1788 | #endif |
| 1789 | else |
| 1790 | val = __unpack_fe01(tsk->thread.fpexc_mode); |
| 1791 | return put_user(val, (unsigned int __user *) adr); |
| 1792 | } |
| 1793 | |
Paul Mackerras | fab5db9 | 2006-06-07 16:14:40 +1000 | [diff] [blame] | 1794 | int set_endian(struct task_struct *tsk, unsigned int val) |
| 1795 | { |
| 1796 | struct pt_regs *regs = tsk->thread.regs; |
| 1797 | |
| 1798 | if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) || |
| 1799 | (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE))) |
| 1800 | return -EINVAL; |
| 1801 | |
| 1802 | if (regs == NULL) |
| 1803 | return -EINVAL; |
| 1804 | |
| 1805 | if (val == PR_ENDIAN_BIG) |
| 1806 | regs->msr &= ~MSR_LE; |
| 1807 | else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE) |
| 1808 | regs->msr |= MSR_LE; |
| 1809 | else |
| 1810 | return -EINVAL; |
| 1811 | |
| 1812 | return 0; |
| 1813 | } |
| 1814 | |
| 1815 | int get_endian(struct task_struct *tsk, unsigned long adr) |
| 1816 | { |
| 1817 | struct pt_regs *regs = tsk->thread.regs; |
| 1818 | unsigned int val; |
| 1819 | |
| 1820 | if (!cpu_has_feature(CPU_FTR_PPC_LE) && |
| 1821 | !cpu_has_feature(CPU_FTR_REAL_LE)) |
| 1822 | return -EINVAL; |
| 1823 | |
| 1824 | if (regs == NULL) |
| 1825 | return -EINVAL; |
| 1826 | |
| 1827 | if (regs->msr & MSR_LE) { |
| 1828 | if (cpu_has_feature(CPU_FTR_REAL_LE)) |
| 1829 | val = PR_ENDIAN_LITTLE; |
| 1830 | else |
| 1831 | val = PR_ENDIAN_PPC_LITTLE; |
| 1832 | } else |
| 1833 | val = PR_ENDIAN_BIG; |
| 1834 | |
| 1835 | return put_user(val, (unsigned int __user *)adr); |
| 1836 | } |
| 1837 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 1838 | int set_unalign_ctl(struct task_struct *tsk, unsigned int val) |
| 1839 | { |
| 1840 | tsk->thread.align_ctl = val; |
| 1841 | return 0; |
| 1842 | } |
| 1843 | |
| 1844 | int get_unalign_ctl(struct task_struct *tsk, unsigned long adr) |
| 1845 | { |
| 1846 | return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr); |
| 1847 | } |
| 1848 | |
Paul Mackerras | bb72c48 | 2007-02-19 11:42:42 +1100 | [diff] [blame] | 1849 | static inline int valid_irq_stack(unsigned long sp, struct task_struct *p, |
| 1850 | unsigned long nbytes) |
| 1851 | { |
| 1852 | unsigned long stack_page; |
| 1853 | unsigned long cpu = task_cpu(p); |
| 1854 | |
| 1855 | /* |
| 1856 | * Avoid crashing if the stack has overflowed and corrupted |
| 1857 | * task_cpu(p), which is in the thread_info struct. |
| 1858 | */ |
| 1859 | if (cpu < NR_CPUS && cpu_possible(cpu)) { |
| 1860 | stack_page = (unsigned long) hardirq_ctx[cpu]; |
| 1861 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1862 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1863 | return 1; |
| 1864 | |
| 1865 | stack_page = (unsigned long) softirq_ctx[cpu]; |
| 1866 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1867 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1868 | return 1; |
| 1869 | } |
| 1870 | return 0; |
| 1871 | } |
| 1872 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 1873 | int validate_sp(unsigned long sp, struct task_struct *p, |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1874 | unsigned long nbytes) |
| 1875 | { |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1876 | unsigned long stack_page = (unsigned long)task_stack_page(p); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1877 | |
| 1878 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1879 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1880 | return 1; |
| 1881 | |
Paul Mackerras | bb72c48 | 2007-02-19 11:42:42 +1100 | [diff] [blame] | 1882 | return valid_irq_stack(sp, p, nbytes); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1883 | } |
| 1884 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 1885 | EXPORT_SYMBOL(validate_sp); |
| 1886 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1887 | unsigned long get_wchan(struct task_struct *p) |
| 1888 | { |
| 1889 | unsigned long ip, sp; |
| 1890 | int count = 0; |
| 1891 | |
| 1892 | if (!p || p == current || p->state == TASK_RUNNING) |
| 1893 | return 0; |
| 1894 | |
| 1895 | sp = p->thread.ksp; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1896 | if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1897 | return 0; |
| 1898 | |
| 1899 | do { |
| 1900 | sp = *(unsigned long *)sp; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1901 | if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1902 | return 0; |
| 1903 | if (count > 0) { |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1904 | ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE]; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1905 | if (!in_sched_functions(ip)) |
| 1906 | return ip; |
| 1907 | } |
| 1908 | } while (count++ < 16); |
| 1909 | return 0; |
| 1910 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1911 | |
Johannes Berg | c4d04be | 2008-11-20 03:24:07 +0000 | [diff] [blame] | 1912 | static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1913 | |
| 1914 | void show_stack(struct task_struct *tsk, unsigned long *stack) |
| 1915 | { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1916 | unsigned long sp, ip, lr, newsp; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1917 | int count = 0; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1918 | int firstframe = 1; |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1919 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
| 1920 | int curr_frame = current->curr_ret_stack; |
| 1921 | extern void return_to_handler(void); |
Steven Rostedt | 9135c3c | 2009-09-15 08:20:15 -0700 | [diff] [blame] | 1922 | unsigned long rth = (unsigned long)return_to_handler; |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1923 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1924 | |
| 1925 | sp = (unsigned long) stack; |
| 1926 | if (tsk == NULL) |
| 1927 | tsk = current; |
| 1928 | if (sp == 0) { |
| 1929 | if (tsk == current) |
Anton Blanchard | acf620e | 2014-10-13 19:41:39 +1100 | [diff] [blame] | 1930 | sp = current_stack_pointer(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1931 | else |
| 1932 | sp = tsk->thread.ksp; |
| 1933 | } |
| 1934 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1935 | lr = 0; |
| 1936 | printk("Call Trace:\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1937 | do { |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1938 | if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1939 | return; |
| 1940 | |
| 1941 | stack = (unsigned long *) sp; |
| 1942 | newsp = stack[0]; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1943 | ip = stack[STACK_FRAME_LR_SAVE]; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1944 | if (!firstframe || ip != lr) { |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1945 | printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip); |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1946 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
Anton Blanchard | 7d56c65 | 2014-09-17 17:07:03 +1000 | [diff] [blame] | 1947 | if ((ip == rth) && curr_frame >= 0) { |
Michael Ellerman | 9a1f490 | 2016-11-02 22:20:46 +1100 | [diff] [blame] | 1948 | pr_cont(" (%pS)", |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1949 | (void *)current->ret_stack[curr_frame].ret); |
| 1950 | curr_frame--; |
| 1951 | } |
| 1952 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1953 | if (firstframe) |
Michael Ellerman | 9a1f490 | 2016-11-02 22:20:46 +1100 | [diff] [blame] | 1954 | pr_cont(" (unreliable)"); |
| 1955 | pr_cont("\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1956 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1957 | firstframe = 0; |
| 1958 | |
| 1959 | /* |
| 1960 | * See if this is an exception frame. |
| 1961 | * We look for the "regshere" marker in the current frame. |
| 1962 | */ |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1963 | if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE) |
| 1964 | && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1965 | struct pt_regs *regs = (struct pt_regs *) |
| 1966 | (sp + STACK_FRAME_OVERHEAD); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1967 | lr = regs->link; |
Paul Mackerras | 9be9be2 | 2014-06-12 16:53:08 +1000 | [diff] [blame] | 1968 | printk("--- interrupt: %lx at %pS\n LR = %pS\n", |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1969 | regs->trap, (void *)regs->nip, (void *)lr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1970 | firstframe = 1; |
| 1971 | } |
| 1972 | |
| 1973 | sp = newsp; |
| 1974 | } while (count++ < kstack_depth_to_print); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1975 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1976 | |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1977 | #ifdef CONFIG_PPC64 |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1978 | /* Called with hard IRQs off */ |
Michael Ellerman | 0e37739 | 2013-06-13 21:04:56 +1000 | [diff] [blame] | 1979 | void notrace __ppc64_runlatch_on(void) |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1980 | { |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1981 | struct thread_info *ti = current_thread_info(); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1982 | |
Nicholas Piggin | d1d0d5f | 2017-08-12 02:39:07 +1000 | [diff] [blame] | 1983 | if (cpu_has_feature(CPU_FTR_ARCH_206)) { |
| 1984 | /* |
| 1985 | * Least significant bit (RUN) is the only writable bit of |
| 1986 | * the CTRL register, so we can avoid mfspr. 2.06 is not the |
| 1987 | * earliest ISA where this is the case, but it's convenient. |
| 1988 | */ |
| 1989 | mtspr(SPRN_CTRLT, CTRL_RUNLATCH); |
| 1990 | } else { |
| 1991 | unsigned long ctrl; |
| 1992 | |
| 1993 | /* |
| 1994 | * Some architectures (e.g., Cell) have writable fields other |
| 1995 | * than RUN, so do the read-modify-write. |
| 1996 | */ |
| 1997 | ctrl = mfspr(SPRN_CTRLF); |
| 1998 | ctrl |= CTRL_RUNLATCH; |
| 1999 | mtspr(SPRN_CTRLT, ctrl); |
| 2000 | } |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2001 | |
Benjamin Herrenschmidt | fae2e0f | 2012-04-11 10:42:15 +1000 | [diff] [blame] | 2002 | ti->local_flags |= _TLF_RUNLATCH; |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2003 | } |
| 2004 | |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 2005 | /* Called with hard IRQs off */ |
Michael Ellerman | 0e37739 | 2013-06-13 21:04:56 +1000 | [diff] [blame] | 2006 | void notrace __ppc64_runlatch_off(void) |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2007 | { |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 2008 | struct thread_info *ti = current_thread_info(); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2009 | |
Benjamin Herrenschmidt | fae2e0f | 2012-04-11 10:42:15 +1000 | [diff] [blame] | 2010 | ti->local_flags &= ~_TLF_RUNLATCH; |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2011 | |
Nicholas Piggin | d1d0d5f | 2017-08-12 02:39:07 +1000 | [diff] [blame] | 2012 | if (cpu_has_feature(CPU_FTR_ARCH_206)) { |
| 2013 | mtspr(SPRN_CTRLT, 0); |
| 2014 | } else { |
| 2015 | unsigned long ctrl; |
| 2016 | |
| 2017 | ctrl = mfspr(SPRN_CTRLF); |
| 2018 | ctrl &= ~CTRL_RUNLATCH; |
| 2019 | mtspr(SPRN_CTRLT, ctrl); |
| 2020 | } |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 2021 | } |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 2022 | #endif /* CONFIG_PPC64 */ |
Benjamin Herrenschmidt | f6a6168 | 2008-04-18 16:56:17 +1000 | [diff] [blame] | 2023 | |
Anton Blanchard | d839088 | 2009-02-22 01:50:03 +0000 | [diff] [blame] | 2024 | unsigned long arch_align_stack(unsigned long sp) |
| 2025 | { |
| 2026 | if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) |
| 2027 | sp -= get_random_int() & ~PAGE_MASK; |
| 2028 | return sp & ~0xf; |
| 2029 | } |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 2030 | |
| 2031 | static inline unsigned long brk_rnd(void) |
| 2032 | { |
| 2033 | unsigned long rnd = 0; |
| 2034 | |
| 2035 | /* 8MB for 32bit, 1GB for 64bit */ |
| 2036 | if (is_32bit_task()) |
Daniel Cashman | 5ef11c3 | 2016-02-26 15:19:37 -0800 | [diff] [blame] | 2037 | rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT))); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 2038 | else |
Daniel Cashman | 5ef11c3 | 2016-02-26 15:19:37 -0800 | [diff] [blame] | 2039 | rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT))); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 2040 | |
| 2041 | return rnd << PAGE_SHIFT; |
| 2042 | } |
| 2043 | |
| 2044 | unsigned long arch_randomize_brk(struct mm_struct *mm) |
| 2045 | { |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 2046 | unsigned long base = mm->brk; |
| 2047 | unsigned long ret; |
| 2048 | |
Kumar Gala | ce7a35c | 2009-10-16 07:05:17 +0000 | [diff] [blame] | 2049 | #ifdef CONFIG_PPC_STD_MMU_64 |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 2050 | /* |
| 2051 | * If we are using 1TB segments and we are allowed to randomise |
| 2052 | * the heap, we can put it above 1TB so it is backed by a 1TB |
| 2053 | * segment. Otherwise the heap will be in the bottom 1TB |
| 2054 | * which always uses 256MB segments and this may result in a |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 2055 | * performance penalty. We don't need to worry about radix. For |
| 2056 | * radix, mmu_highuser_ssize remains unchanged from 256MB. |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 2057 | */ |
| 2058 | if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T)) |
| 2059 | base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T); |
| 2060 | #endif |
| 2061 | |
| 2062 | ret = PAGE_ALIGN(base + brk_rnd()); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 2063 | |
| 2064 | if (ret < mm->brk) |
| 2065 | return mm->brk; |
| 2066 | |
| 2067 | return ret; |
| 2068 | } |
Anton Blanchard | 501cb16 | 2009-02-22 01:50:07 +0000 | [diff] [blame] | 2069 | |