blob: b5c4cad93a46a19ed9b1de14231ecae576a72e51 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010039#include <linux/vga_switcheroo.h>
40#include <linux/vt.h>
41#include <acpi/video.h>
42
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010043#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010044#include <drm/drm_ioctl.h>
45#include <drm/drm_irq.h>
46#include <drm/drm_probe_helper.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Jani Nikuladf0566a2019-06-13 11:44:16 +030048#include "display/intel_acpi.h"
49#include "display/intel_audio.h"
50#include "display/intel_bw.h"
51#include "display/intel_cdclk.h"
Jani Nikula06d3ff62020-02-11 18:14:50 +020052#include "display/intel_csr.h"
Jani Nikula926b0052020-02-11 18:14:51 +020053#include "display/intel_display_debugfs.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030054#include "display/intel_display_types.h"
Jani Nikula379bc102019-06-13 11:44:15 +030055#include "display/intel_dp.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030056#include "display/intel_fbdev.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030057#include "display/intel_hotplug.h"
58#include "display/intel_overlay.h"
59#include "display/intel_pipe_crc.h"
José Roberto de Souzadf1a5bf2020-02-21 13:26:35 -080060#include "display/intel_psr.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030061#include "display/intel_sprite.h"
Jani Nikula4fb87832019-10-01 18:25:06 +030062#include "display/intel_vga.h"
Jani Nikula379bc102019-06-13 11:44:15 +030063
Chris Wilson10be98a2019-05-28 10:29:49 +010064#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010065#include "gem/i915_gem_ioctls.h"
Abdiel Janulguecc662122019-12-04 12:00:32 +000066#include "gem/i915_gem_mman.h"
Tvrtko Ursulin24635c52019-06-21 08:07:41 +010067#include "gt/intel_gt.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010068#include "gt/intel_gt_pm.h"
Imre Deak2248a282019-10-17 16:38:31 +030069#include "gt/intel_rc6.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010070
Jani Nikula2126d3e2019-05-02 18:02:43 +030071#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#include "i915_drv.h"
Jani Nikula062705b2020-02-27 19:00:45 +020073#include "i915_ioc32.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030074#include "i915_irq.h"
Jani Nikula9c9082b2019-08-08 16:42:47 +030075#include "i915_memcpy.h"
Jani Nikuladb94e9f2019-08-08 16:42:44 +030076#include "i915_perf.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000077#include "i915_query.h"
Jani Nikulabdd15102019-08-08 16:42:46 +030078#include "i915_suspend.h"
Jani Nikula63bf8302019-10-04 15:20:18 +030079#include "i915_switcheroo.h"
Jani Nikulabe682612019-08-08 16:42:45 +030080#include "i915_sysfs.h"
Jani Nikula331c2012019-04-05 14:00:03 +030081#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010082#include "i915_vgpu.h"
Jani Nikulad28ae3b2020-02-25 13:15:07 +020083#include "intel_dram.h"
Jani Nikula6e482b92020-02-27 16:44:08 +020084#include "intel_gvt.h"
Chris Wilson3fc794f2019-10-26 21:20:32 +010085#include "intel_memory_region.h"
Jani Nikula696173b2019-04-05 14:00:15 +030086#include "intel_pm.h"
Jani Nikulafb5f4322020-02-12 16:40:57 +020087#include "vlv_suspend.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Kristian Høgsberg112b7152009-01-04 16:55:33 -050089static struct drm_driver driver;
90
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +000091static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +010092{
Sinan Kaya57b296462017-11-27 11:57:46 -050093 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
94
95 dev_priv->bridge_dev =
96 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +010097 if (!dev_priv->bridge_dev) {
Wambui Karuga00376cc2020-01-31 12:34:12 +030098 drm_err(&dev_priv->drm, "bridge device not found\n");
Chris Wilson0673ad42016-06-24 14:00:22 +010099 return -1;
100 }
101 return 0;
102}
103
104/* Allocate space for the MCH regs if needed, return nonzero on error */
105static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000106intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100107{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000108 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100109 u32 temp_lo, temp_hi = 0;
110 u64 mchbar_addr;
111 int ret;
112
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000113 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100114 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
115 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
116 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
117
118 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
119#ifdef CONFIG_PNP
120 if (mchbar_addr &&
121 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
122 return 0;
123#endif
124
125 /* Get some space for it */
126 dev_priv->mch_res.name = "i915 MCHBAR";
127 dev_priv->mch_res.flags = IORESOURCE_MEM;
128 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
129 &dev_priv->mch_res,
130 MCHBAR_SIZE, MCHBAR_SIZE,
131 PCIBIOS_MIN_MEM,
132 0, pcibios_align_resource,
133 dev_priv->bridge_dev);
134 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +0300135 drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
Chris Wilson0673ad42016-06-24 14:00:22 +0100136 dev_priv->mch_res.start = 0;
137 return ret;
138 }
139
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000140 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100141 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
142 upper_32_bits(dev_priv->mch_res.start));
143
144 pci_write_config_dword(dev_priv->bridge_dev, reg,
145 lower_32_bits(dev_priv->mch_res.start));
146 return 0;
147}
148
149/* Setup MCHBAR if possible, return true if we should disable it again */
150static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000151intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100152{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000153 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100154 u32 temp;
155 bool enabled;
156
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100157 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100158 return;
159
160 dev_priv->mchbar_need_disable = false;
161
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100162 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100163 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
164 enabled = !!(temp & DEVEN_MCHBAR_EN);
165 } else {
166 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
167 enabled = temp & 1;
168 }
169
170 /* If it's already enabled, don't have to do anything */
171 if (enabled)
172 return;
173
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000174 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100175 return;
176
177 dev_priv->mchbar_need_disable = true;
178
179 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100180 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100181 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
182 temp | DEVEN_MCHBAR_EN);
183 } else {
184 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
185 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
186 }
187}
188
189static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000190intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100191{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000192 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100193
194 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100196 u32 deven_val;
197
198 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
199 &deven_val);
200 deven_val &= ~DEVEN_MCHBAR_EN;
201 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
202 deven_val);
203 } else {
204 u32 mchbar_val;
205
206 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
207 &mchbar_val);
208 mchbar_val &= ~1;
209 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
210 mchbar_val);
211 }
212 }
213
214 if (dev_priv->mch_res.start)
215 release_resource(&dev_priv->mch_res);
216}
217
Jani Nikulab6642592020-02-19 15:37:56 +0200218/* part #1: call before irq install */
219static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
Chris Wilson0673ad42016-06-24 14:00:22 +0100220{
Chris Wilson0673ad42016-06-24 14:00:22 +0100221 int ret;
222
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300223 if (i915_inject_probe_failure(i915))
Chris Wilson0673ad42016-06-24 14:00:22 +0100224 return -ENODEV;
225
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300226 if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
227 ret = drm_vblank_init(&i915->drm,
228 INTEL_NUM_PIPES(i915));
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800229 if (ret)
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700230 return ret;
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800231 }
232
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300233 intel_bios_init(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100234
Jani Nikula4fb87832019-10-01 18:25:06 +0300235 ret = intel_vga_register(i915);
236 if (ret)
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700237 goto cleanup_bios;
Chris Wilson0673ad42016-06-24 14:00:22 +0100238
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300239 intel_power_domains_init_hw(i915, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100240
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300241 intel_csr_ucode_init(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100242
Jani Nikula80f286a2020-02-24 14:08:28 +0200243 ret = intel_modeset_init_noirq(i915);
244 if (ret)
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700245 goto cleanup_vga_client_pw_domain_csr;
Jani Nikula80f286a2020-02-24 14:08:28 +0200246
Jani Nikulab6642592020-02-19 15:37:56 +0200247 return 0;
248
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700249cleanup_vga_client_pw_domain_csr:
250 intel_csr_ucode_fini(i915);
251 intel_power_domains_driver_remove(i915);
Jani Nikula80f286a2020-02-24 14:08:28 +0200252 intel_vga_unregister(i915);
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700253cleanup_bios:
254 intel_bios_driver_remove(i915);
Jani Nikulab6642592020-02-19 15:37:56 +0200255 return ret;
256}
257
258/* part #2: call after irq install */
259static int i915_driver_modeset_probe(struct drm_i915_private *i915)
260{
261 int ret;
Chris Wilson0673ad42016-06-24 14:00:22 +0100262
Chris Wilson0673ad42016-06-24 14:00:22 +0100263 /* Important: The output setup functions called by modeset_init need
264 * working irqs for e.g. gmbus and dp aux transfers. */
Jani Nikula6cd02e72019-09-20 21:54:21 +0300265 ret = intel_modeset_init(i915);
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300266 if (ret)
Jani Nikulab6642592020-02-19 15:37:56 +0200267 goto out;
Chris Wilson0673ad42016-06-24 14:00:22 +0100268
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300269 ret = i915_gem_init(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100271 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100272
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300273 intel_overlay_setup(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100274
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300275 if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 return 0;
277
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300278 ret = intel_fbdev_init(&i915->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 if (ret)
280 goto cleanup_gem;
281
282 /* Only enable hotplug handling once the fbdev is fully set up. */
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300283 intel_hpd_init(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300285 intel_init_ipc(i915);
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800286
José Roberto de Souzadf1a5bf2020-02-21 13:26:35 -0800287 intel_psr_set_force_mode_changed(i915->psr.dp);
288
Chris Wilson0673ad42016-06-24 14:00:22 +0100289 return 0;
290
291cleanup_gem:
Jani Nikula5bcd53a2019-09-20 21:54:17 +0300292 i915_gem_suspend(i915);
293 i915_gem_driver_remove(i915);
294 i915_gem_driver_release(i915);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100295cleanup_modeset:
Jani Nikulab6642592020-02-19 15:37:56 +0200296 /* FIXME */
Jani Nikula9980c3c2019-09-20 21:54:18 +0300297 intel_modeset_driver_remove(i915);
Jani Nikula93a0ed62020-02-14 15:50:57 +0200298 intel_irq_uninstall(i915);
299 intel_modeset_driver_remove_noirq(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300out:
301 return ret;
302}
303
Jani Nikulaf20a60f2020-02-14 15:50:58 +0200304/* part #1: call before irq uninstall */
Jani Nikula2d6f6f32019-09-20 21:54:16 +0300305static void i915_driver_modeset_remove(struct drm_i915_private *i915)
306{
Jani Nikula9980c3c2019-09-20 21:54:18 +0300307 intel_modeset_driver_remove(i915);
Jani Nikulaf20a60f2020-02-14 15:50:58 +0200308}
Jani Nikula2d6f6f32019-09-20 21:54:16 +0300309
Jani Nikulaf20a60f2020-02-14 15:50:58 +0200310/* part #2: call after irq uninstall */
311static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
312{
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700313 intel_csr_ucode_fini(i915);
Jani Nikula93a0ed62020-02-14 15:50:57 +0200314
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700315 intel_power_domains_driver_remove(i915);
Jani Nikula2d6f6f32019-09-20 21:54:16 +0300316
Jani Nikula4fb87832019-10-01 18:25:06 +0300317 intel_vga_unregister(i915);
Jani Nikula2d6f6f32019-09-20 21:54:16 +0300318
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -0700319 intel_bios_driver_remove(i915);
Jani Nikula2d6f6f32019-09-20 21:54:16 +0300320}
321
Chris Wilson0673ad42016-06-24 14:00:22 +0100322static void intel_init_dpio(struct drm_i915_private *dev_priv)
323{
324 /*
325 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
326 * CHV x1 PHY (DP/HDMI D)
327 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
328 */
329 if (IS_CHERRYVIEW(dev_priv)) {
330 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
331 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
332 } else if (IS_VALLEYVIEW(dev_priv)) {
333 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
334 }
335}
336
337static int i915_workqueues_init(struct drm_i915_private *dev_priv)
338{
339 /*
340 * The i915 workqueue is primarily used for batched retirement of
341 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000342 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 * need high-priority retirement, such as waiting for an explicit
344 * bo.
345 *
346 * It is also used for periodic low-priority events, such as
347 * idle-timers and recording error state.
348 *
349 * All tasks on the workqueue are expected to acquire the dev mutex
350 * so there is no point in running more than one instance of the
351 * workqueue at any time. Use an ordered one.
352 */
353 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
354 if (dev_priv->wq == NULL)
355 goto out_err;
356
357 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
358 if (dev_priv->hotplug.dp_wq == NULL)
359 goto out_free_wq;
360
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 return 0;
362
Chris Wilson0673ad42016-06-24 14:00:22 +0100363out_free_wq:
364 destroy_workqueue(dev_priv->wq);
365out_err:
Wambui Karuga00376cc2020-01-31 12:34:12 +0300366 drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100367
368 return -ENOMEM;
369}
370
371static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
372{
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 destroy_workqueue(dev_priv->hotplug.dp_wq);
374 destroy_workqueue(dev_priv->wq);
375}
376
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300377/*
378 * We don't keep the workarounds for pre-production hardware, so we expect our
379 * driver to fail on these machines in one way or another. A little warning on
380 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000381 *
382 * Our policy for removing pre-production workarounds is to keep the
383 * current gen workarounds as a guide to the bring-up of the next gen
384 * (workarounds have a habit of persisting!). Anything older than that
385 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300386 */
387static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
388{
Chris Wilson248a1242017-01-30 10:44:56 +0000389 bool pre = false;
390
391 pre |= IS_HSW_EARLY_SDV(dev_priv);
392 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000393 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000394 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Ville Syrjälä834c6bb2020-01-28 17:51:52 +0200395 pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
Chris Wilson248a1242017-01-30 10:44:56 +0000396
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000397 if (pre) {
Wambui Karuga00376cc2020-01-31 12:34:12 +0300398 drm_err(&dev_priv->drm, "This is a pre-production stepping. "
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300399 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000400 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
401 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300402}
403
Chris Wilson640b50f2019-12-28 11:12:55 +0000404static void sanitize_gpu(struct drm_i915_private *i915)
405{
406 if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
407 __intel_gt_reset(&i915->gt, ALL_ENGINES);
408}
409
Chris Wilson0673ad42016-06-24 14:00:22 +0100410/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200411 * i915_driver_early_probe - setup state not requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +0100412 * @dev_priv: device private
413 *
414 * Initialize everything that is a "SW-only" state, that is state not
415 * requiring accessing the device or exposing the driver via kernel internal
416 * or userspace interfaces. Example steps belonging here: lock initialization,
417 * system memory allocation, setting up device specific attributes and
418 * function hooks not requiring accessing the device.
419 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200420static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100421{
Chris Wilson0673ad42016-06-24 14:00:22 +0100422 int ret = 0;
423
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000424 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100425 return -ENODEV;
426
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000427 intel_device_info_subplatform_init(dev_priv);
428
Daniele Ceraolo Spurio0a9b2632019-08-09 07:31:16 +0100429 intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
Daniele Ceraolo Spurio01385752019-06-19 18:00:18 -0700430 intel_uncore_init_early(&dev_priv->uncore, dev_priv);
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700431
Chris Wilson0673ad42016-06-24 14:00:22 +0100432 spin_lock_init(&dev_priv->irq_lock);
433 spin_lock_init(&dev_priv->gpu_error.lock);
434 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500435
Chris Wilson0673ad42016-06-24 14:00:22 +0100436 mutex_init(&dev_priv->sb_lock);
Rafael J. Wysocki4d4dda42020-02-12 00:12:10 +0100437 cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
Chris Wilsona75d0352019-04-26 09:17:18 +0100438
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 mutex_init(&dev_priv->av_mutex);
440 mutex_init(&dev_priv->wm.wm_mutex);
441 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530442 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100443
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100444 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700445 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100446
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 ret = i915_workqueues_init(dev_priv);
448 if (ret < 0)
Chris Wilsonf3bcb0c2019-07-18 08:00:10 +0100449 return ret;
Chris Wilson0673ad42016-06-24 14:00:22 +0100450
Jani Nikulafb5f4322020-02-12 16:40:57 +0200451 ret = vlv_suspend_init(dev_priv);
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -0700452 if (ret < 0)
453 goto err_workqueues;
454
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700455 intel_wopcm_init_early(&dev_priv->wopcm);
456
Tvrtko Ursulin724e9562019-06-21 08:07:42 +0100457 intel_gt_init_early(&dev_priv->gt, dev_priv);
Tvrtko Ursulin24635c52019-06-21 08:07:41 +0100458
Matthew Aulda3f356b2019-09-27 18:33:49 +0100459 i915_gem_init_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000460
Chris Wilson0673ad42016-06-24 14:00:22 +0100461 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000462 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100463
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000464 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100465 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300466 ret = intel_power_domains_init(dev_priv);
467 if (ret < 0)
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700468 goto err_gem;
Chris Wilson0673ad42016-06-24 14:00:22 +0100469 intel_irq_init(dev_priv);
470 intel_init_display_hooks(dev_priv);
471 intel_init_clock_gating_hooks(dev_priv);
472 intel_init_audio_hooks(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100473
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300474 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100475
476 return 0;
477
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700478err_gem:
Imre Deakf28ec6f2018-08-06 12:58:37 +0300479 i915_gem_cleanup_early(dev_priv);
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700480 intel_gt_driver_late_release(&dev_priv->gt);
Jani Nikulafb5f4322020-02-12 16:40:57 +0200481 vlv_suspend_cleanup(dev_priv);
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -0700482err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100483 i915_workqueues_cleanup(dev_priv);
484 return ret;
485}
486
487/**
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200488 * i915_driver_late_release - cleanup the setup done in
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200489 * i915_driver_early_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100490 * @dev_priv: device private
491 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200492static void i915_driver_late_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100493{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300494 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300495 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000496 i915_gem_cleanup_early(dev_priv);
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700497 intel_gt_driver_late_release(&dev_priv->gt);
Jani Nikulafb5f4322020-02-12 16:40:57 +0200498 vlv_suspend_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100499 i915_workqueues_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100500
Rafael J. Wysocki4d4dda42020-02-12 00:12:10 +0100501 cpu_latency_qos_remove_request(&dev_priv->sb_qos);
Chris Wilsona75d0352019-04-26 09:17:18 +0100502 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100503}
504
Chris Wilson0673ad42016-06-24 14:00:22 +0100505/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200506 * i915_driver_mmio_probe - setup device MMIO
Chris Wilson0673ad42016-06-24 14:00:22 +0100507 * @dev_priv: device private
508 *
509 * Setup minimal device state necessary for MMIO accesses later in the
510 * initialization sequence. The setup here should avoid any other device-wide
511 * side effects or exposing the driver via kernel internal or user space
512 * interfaces.
513 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200514static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100515{
Chris Wilson0673ad42016-06-24 14:00:22 +0100516 int ret;
517
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000518 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100519 return -ENODEV;
520
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000521 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 return -EIO;
523
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700524 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300526 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100527
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700528 /* Try to make sure MCHBAR is enabled before poking at it */
529 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300530
Oscar Mateo26376a72018-03-16 14:14:49 +0200531 intel_device_info_init_mmio(dev_priv);
532
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700533 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +0200534
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +0100535 intel_uc_init_mmio(&dev_priv->gt.uc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000536
Tvrtko Ursulinadcb5262019-10-22 10:47:15 +0100537 ret = intel_engines_init_mmio(&dev_priv->gt);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300538 if (ret)
539 goto err_uncore;
540
Chris Wilson640b50f2019-12-28 11:12:55 +0000541 /* As early as possible, scrub existing GPU state before clobbering */
542 sanitize_gpu(dev_priv);
543
Chris Wilson0673ad42016-06-24 14:00:22 +0100544 return 0;
545
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300546err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700547 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700548 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300549err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100550 pci_dev_put(dev_priv->bridge_dev);
551
552 return ret;
553}
554
555/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200556 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100557 * @dev_priv: device private
558 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200559static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100560{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700561 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700562 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 pci_dev_put(dev_priv->bridge_dev);
564}
565
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100566static void intel_sanitize_options(struct drm_i915_private *dev_priv)
567{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +0800568 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100569}
570
Chris Wilson0673ad42016-06-24 14:00:22 +0100571/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200572 * i915_driver_hw_probe - setup state requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +0100573 * @dev_priv: device private
574 *
575 * Setup state that requires accessing the device, but doesn't require
576 * exposing the driver via kernel internal or userspace interfaces.
577 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200578static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100579{
David Weinehall52a05c32016-08-22 13:32:44 +0300580 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100581 int ret;
582
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000583 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100584 return -ENODEV;
585
Jani Nikula1400cc72018-12-31 16:56:43 +0200586 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100587
Chris Wilson4bdafb92018-09-26 21:12:22 +0100588 if (HAS_PPGTT(dev_priv)) {
589 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +0000590 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +0100591 i915_report_error(dev_priv,
592 "incompatible vGPU found, support for isolated ppGTT required\n");
593 return -ENXIO;
594 }
595 }
596
Chris Wilson46592892018-11-30 12:59:54 +0000597 if (HAS_EXECLISTS(dev_priv)) {
598 /*
599 * Older GVT emulation depends upon intercepting CSB mmio,
600 * which we no longer use, preferring to use the HWSP cache
601 * instead.
602 */
603 if (intel_vgpu_active(dev_priv) &&
604 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
605 i915_report_error(dev_priv,
606 "old vGPU host found, support for HWSP emulation required\n");
607 return -ENXIO;
608 }
609 }
610
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100611 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -0700613 /* needs to be done before ggtt probe */
Jani Nikulad28ae3b2020-02-25 13:15:07 +0200614 intel_dram_edram_detect(dev_priv);
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -0700615
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +0100616 i915_perf_init(dev_priv);
617
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100618 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100619 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +0100620 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +0100621
Gerd Hoffmannf2521f72019-08-22 11:06:45 +0200622 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
623 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +0100624 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100625
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100626 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +0100627 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +0100628 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +0100629
Chris Wilson3fc794f2019-10-26 21:20:32 +0100630 ret = intel_memory_regions_hw_probe(dev_priv);
631 if (ret)
632 goto err_ggtt;
633
Chris Wilson797a6152019-11-01 14:10:06 +0000634 intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
Tvrtko Ursulind8a44242019-06-21 08:08:06 +0100635
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100636 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +0100637 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +0300638 drm_err(&dev_priv->drm, "failed to enable GGTT\n");
Chris Wilson3fc794f2019-10-26 21:20:32 +0100639 goto err_mem_regions;
Chris Wilson0088e522016-08-04 07:52:21 +0100640 }
641
David Weinehall52a05c32016-08-22 13:32:44 +0300642 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643
Lyude Paulacd674a2019-08-23 16:52:51 -0400644 /*
645 * We don't have a max segment size, so set it to the max so sg's
646 * debugging layer doesn't complain
647 */
648 dma_set_max_seg_size(&pdev->dev, UINT_MAX);
649
Chris Wilson0673ad42016-06-24 14:00:22 +0100650 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800651 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +0300652 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +0100653 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +0300654 drm_err(&dev_priv->drm, "failed to set DMA mask\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100655
Chris Wilson3fc794f2019-10-26 21:20:32 +0100656 goto err_mem_regions;
Chris Wilson0673ad42016-06-24 14:00:22 +0100657 }
658 }
659
Chris Wilson0673ad42016-06-24 14:00:22 +0100660 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
661 * using 32bit addressing, overwriting memory if HWS is located
662 * above 4GB.
663 *
664 * The documentation also mentions an issue with undefined
665 * behaviour if any general state is accessed within a page above 4GB,
666 * which also needs to be handled carefully.
667 */
Jani Nikulac0f86832016-12-07 12:13:04 +0200668 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +0300669 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +0100670
671 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +0300672 drm_err(&dev_priv->drm, "failed to set DMA mask\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100673
Chris Wilson3fc794f2019-10-26 21:20:32 +0100674 goto err_mem_regions;
Chris Wilson0673ad42016-06-24 14:00:22 +0100675 }
676 }
677
Rafael J. Wysocki4d4dda42020-02-12 00:12:10 +0100678 cpu_latency_qos_add_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +0000680 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100681
682 /* On the 945G/GM, the chipset reports the MSI capability on the
683 * integrated graphics even though the support isn't actually there
684 * according to the published specs. It doesn't appear to function
685 * correctly in testing on 945G.
686 * This may be a side effect of MSI having been made available for PEG
687 * and the registers being closely associated.
688 *
689 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +0300690 * be lost or delayed, and was defeatured. MSI interrupts seem to
691 * get lost on g4x as well, and interrupt delivery seems to stay
692 * properly dead afterwards. So we'll just disable them for all
693 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -0700694 *
695 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
696 * interrupts even when in MSI mode. This results in spurious
697 * interrupt warnings if the legacy irq no. is shared with another
698 * device. The kernel then disables that interrupt source and so
699 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +0100700 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +0300701 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +0300702 if (pci_enable_msi(pdev) < 0)
Wambui Karuga00376cc2020-01-31 12:34:12 +0300703 drm_dbg(&dev_priv->drm, "can't enable MSI");
Chris Wilson0673ad42016-06-24 14:00:22 +0100704 }
705
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800706 ret = intel_gvt_init(dev_priv);
707 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +0100708 goto err_msi;
709
710 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +0530711 /*
712 * Fill the dram structure to get the system raw bandwidth and
713 * dram info. This will be used for memory latency calculation.
714 */
Jani Nikulad28ae3b2020-02-25 13:15:07 +0200715 intel_dram_detect(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +0530716
Ville Syrjäläc457d9c2019-05-24 18:36:14 +0300717 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800718
Chris Wilson0673ad42016-06-24 14:00:22 +0100719 return 0;
720
Chris Wilson7ab87ed2018-07-10 15:38:21 +0100721err_msi:
722 if (pdev->msi_enabled)
723 pci_disable_msi(pdev);
Rafael J. Wysocki4d4dda42020-02-12 00:12:10 +0100724 cpu_latency_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson3fc794f2019-10-26 21:20:32 +0100725err_mem_regions:
726 intel_memory_regions_driver_release(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +0100727err_ggtt:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200728 i915_ggtt_driver_release(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +0100729err_perf:
730 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100731 return ret;
732}
733
734/**
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200735 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 * @dev_priv: device private
737 */
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200738static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100739{
David Weinehall52a05c32016-08-22 13:32:44 +0300740 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100741
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +0100742 i915_perf_fini(dev_priv);
743
David Weinehall52a05c32016-08-22 13:32:44 +0300744 if (pdev->msi_enabled)
745 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100746
Rafael J. Wysocki4d4dda42020-02-12 00:12:10 +0100747 cpu_latency_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +0100748}
749
750/**
751 * i915_driver_register - register the driver with the rest of the system
752 * @dev_priv: device private
753 *
754 * Perform any steps necessary to make the driver available via kernel
755 * internal or userspace interfaces.
756 */
757static void i915_driver_register(struct drm_i915_private *dev_priv)
758{
Chris Wilson91c8a322016-07-05 10:40:23 +0100759 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100760
Chris Wilsonc29579d2019-08-06 13:42:59 +0100761 i915_gem_driver_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000762 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100763
Jani Nikula9e859eb2020-02-27 16:44:06 +0200764 intel_vgpu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100765
766 /* Reveal our presence to userspace */
767 if (drm_dev_register(dev, 0) == 0) {
768 i915_debugfs_register(dev_priv);
Jani Nikula926b0052020-02-11 18:14:51 +0200769 intel_display_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +0300770 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +0000771
772 /* Depends on sysfs having been initialized */
773 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100774 } else
Wambui Karuga00376cc2020-01-31 12:34:12 +0300775 drm_err(&dev_priv->drm,
776 "Failed to register driver for userspace access!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100777
Jani Nikulaa2b69ea2019-09-13 13:04:07 +0300778 if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100779 /* Must be done after probing outputs */
780 intel_opregion_register(dev_priv);
781 acpi_video_register();
782 }
783
Andi Shyti42014f62019-09-05 14:14:03 +0300784 intel_gt_driver_register(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100785
Jerome Anandeef57322017-01-25 04:27:49 +0530786 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100787
788 /*
789 * Some ports require correctly set-up hpd registers for detection to
790 * work properly (leading to ghost connected connector status), e.g. VGA
791 * on gm45. Hence we can only set up the initial fbdev config after hpd
792 * irqs are fully enabled. We do it last so that the async config
793 * cannot run before the connectors are registered.
794 */
795 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +0000796
797 /*
798 * We need to coordinate the hotplugs with the asynchronous fbdev
799 * configuration, for which we use the fbdev->async_cookie.
800 */
Jani Nikulaa2b69ea2019-09-13 13:04:07 +0300801 if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +0000802 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +0300803
Imre Deak2cd9a682018-08-16 15:37:57 +0300804 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700805 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Jani Nikula46edcdb2020-02-11 18:28:01 +0200806
807 intel_register_dsm_handler();
808
809 if (i915_switcheroo_register(dev_priv))
810 drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100811}
812
813/**
814 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
815 * @dev_priv: device private
816 */
817static void i915_driver_unregister(struct drm_i915_private *dev_priv)
818{
Jani Nikula46edcdb2020-02-11 18:28:01 +0200819 i915_switcheroo_unregister(dev_priv);
820
821 intel_unregister_dsm_handler();
822
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700823 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +0300824 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +0300825
Daniel Vetter4f256d82017-07-15 00:46:55 +0200826 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +0530827 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100828
Chris Wilson448aa912017-11-28 11:01:47 +0000829 /*
830 * After flushing the fbdev (incl. a late async config which will
831 * have delayed queuing of a hotplug event), then flush the hotplug
832 * events.
833 */
834 drm_kms_helper_poll_fini(&dev_priv->drm);
835
Andi Shyti42014f62019-09-05 14:14:03 +0300836 intel_gt_driver_unregister(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100837 acpi_video_unregister();
838 intel_opregion_unregister(dev_priv);
839
Robert Bragg442b8c02016-11-07 19:49:53 +0000840 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000841 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +0000842
David Weinehall694c2822016-08-22 13:32:43 +0300843 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +0200844 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
Chris Wilsonc29579d2019-08-06 13:42:59 +0100846 i915_gem_driver_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847}
848
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000849static void i915_welcome_messages(struct drm_i915_private *dev_priv)
850{
Jani Nikulabdbf43d2019-10-28 12:38:15 +0200851 if (drm_debug_enabled(DRM_UT_DRIVER)) {
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000852 struct drm_printer p = drm_debug_printer("i915 device info:");
853
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000854 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +0200855 INTEL_DEVID(dev_priv),
856 INTEL_REVID(dev_priv),
857 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000858 intel_subplatform(RUNTIME_INFO(dev_priv),
859 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +0200860 INTEL_GEN(dev_priv));
861
Chris Wilson72404972019-12-07 18:29:37 +0000862 intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
863 intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000864 }
865
866 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
Wambui Karuga00376cc2020-01-31 12:34:12 +0300867 drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000868 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
Wambui Karuga00376cc2020-01-31 12:34:12 +0300869 drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +0300870 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
Wambui Karuga00376cc2020-01-31 12:34:12 +0300871 drm_info(&dev_priv->drm,
872 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000873}
874
Chris Wilson55ac5a12018-09-05 15:09:20 +0100875static struct drm_i915_private *
876i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
877{
878 const struct intel_device_info *match_info =
879 (struct intel_device_info *)ent->driver_data;
880 struct intel_device_info *device_info;
881 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +0300882 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +0100883
884 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
885 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +0300886 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +0100887
Andi Shyti2ddcc982018-10-02 12:20:47 +0300888 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
889 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +0100890 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +0300891 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +0100892 }
893
Chris Wilson361f9dc2019-08-06 08:42:19 +0100894 i915->drm.pdev = pdev;
895 pci_set_drvdata(pdev, i915);
Chris Wilson55ac5a12018-09-05 15:09:20 +0100896
897 /* Setup the write-once "constant" device info */
898 device_info = mkwrite_device_info(i915);
899 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +0200900 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +0100901
Chris Wilson74f6e182018-09-26 11:47:07 +0100902 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +0100903
904 return i915;
905}
906
Chris Wilson31962ca2018-09-05 15:09:21 +0100907static void i915_driver_destroy(struct drm_i915_private *i915)
908{
909 struct pci_dev *pdev = i915->drm.pdev;
910
911 drm_dev_fini(&i915->drm);
912 kfree(i915);
913
914 /* And make sure we never chase our dangling pointer from pci_dev */
915 pci_set_drvdata(pdev, NULL);
916}
917
Chris Wilson0673ad42016-06-24 14:00:22 +0100918/**
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +0200919 * i915_driver_probe - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +0200920 * @pdev: PCI device
921 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 *
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +0200923 * The driver probe routine has to do several things:
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 * - drive output discovery via intel_modeset_init()
925 * - initialize the memory manager
926 * - allocate initial config memory
927 * - setup the DRM framebuffer with the allocated memory
928 */
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +0200929int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +0100930{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +0100931 const struct intel_device_info *match_info =
932 (struct intel_device_info *)ent->driver_data;
Jani Nikula8eecfb32020-02-11 18:28:02 +0200933 struct drm_i915_private *i915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100934 int ret;
935
Jani Nikula8eecfb32020-02-11 18:28:02 +0200936 i915 = i915_driver_create(pdev, ent);
937 if (IS_ERR(i915))
938 return PTR_ERR(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
Ville Syrjälä1feb64c2018-09-13 16:16:22 +0300940 /* Disable nuclear pageflip by default on pre-ILK */
941 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Jani Nikula8eecfb32020-02-11 18:28:02 +0200942 i915->drm.driver_features &= ~DRIVER_ATOMIC;
Ville Syrjälä1feb64c2018-09-13 16:16:22 +0300943
Matthew Auld16292242019-10-30 17:33:20 +0000944 /*
945 * Check if we support fake LMEM -- for now we only unleash this for
946 * the live selftests(test-and-exit).
947 */
Chris Wilson292a27b2019-11-01 09:51:47 +0000948#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
Matthew Auld16292242019-10-30 17:33:20 +0000949 if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
Jani Nikula8eecfb32020-02-11 18:28:02 +0200950 if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
Matthew Auld16292242019-10-30 17:33:20 +0000951 i915_modparams.fake_lmem_start) {
Jani Nikula8eecfb32020-02-11 18:28:02 +0200952 mkwrite_device_info(i915)->memory_regions =
Matthew Auld16292242019-10-30 17:33:20 +0000953 REGION_SMEM | REGION_LMEM | REGION_STOLEN;
Jani Nikula8eecfb32020-02-11 18:28:02 +0200954 mkwrite_device_info(i915)->is_dgfx = true;
955 GEM_BUG_ON(!HAS_LMEM(i915));
956 GEM_BUG_ON(!IS_DGFX(i915));
Matthew Auld16292242019-10-30 17:33:20 +0000957 }
958 }
Chris Wilson292a27b2019-11-01 09:51:47 +0000959#endif
Matthew Auld16292242019-10-30 17:33:20 +0000960
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 ret = pci_enable_device(pdev);
962 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +0000963 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +0100964
Jani Nikula8eecfb32020-02-11 18:28:02 +0200965 ret = i915_driver_early_probe(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966 if (ret < 0)
967 goto out_pci_disable;
968
Jani Nikula8eecfb32020-02-11 18:28:02 +0200969 disable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100970
Jani Nikula9e859eb2020-02-27 16:44:06 +0200971 intel_vgpu_detect(i915);
Daniele Ceraolo Spurio9e138ea2019-06-19 18:00:21 -0700972
Jani Nikula8eecfb32020-02-11 18:28:02 +0200973 ret = i915_driver_mmio_probe(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100974 if (ret < 0)
975 goto out_runtime_pm_put;
976
Jani Nikula8eecfb32020-02-11 18:28:02 +0200977 ret = i915_driver_hw_probe(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 if (ret < 0)
979 goto out_cleanup_mmio;
980
Jani Nikulab6642592020-02-19 15:37:56 +0200981 ret = i915_driver_modeset_probe_noirq(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +0200983 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +0100984
Jani Nikulab6642592020-02-19 15:37:56 +0200985 ret = intel_irq_install(i915);
986 if (ret)
987 goto out_cleanup_modeset;
988
989 ret = i915_driver_modeset_probe(i915);
990 if (ret < 0)
991 goto out_cleanup_irq;
992
Jani Nikula8eecfb32020-02-11 18:28:02 +0200993 i915_driver_register(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +0100994
Jani Nikula8eecfb32020-02-11 18:28:02 +0200995 enable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100996
Jani Nikula8eecfb32020-02-11 18:28:02 +0200997 i915_welcome_messages(i915);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +0000998
Chris Wilson0673ad42016-06-24 14:00:22 +0100999 return 0;
1000
Jani Nikulab6642592020-02-19 15:37:56 +02001001out_cleanup_irq:
1002 intel_irq_uninstall(i915);
1003out_cleanup_modeset:
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -07001004 i915_driver_modeset_remove_noirq(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001005out_cleanup_hw:
Jani Nikula8eecfb32020-02-11 18:28:02 +02001006 i915_driver_hw_remove(i915);
1007 intel_memory_regions_driver_release(i915);
1008 i915_ggtt_driver_release(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001009out_cleanup_mmio:
Jani Nikula8eecfb32020-02-11 18:28:02 +02001010 i915_driver_mmio_release(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001011out_runtime_pm_put:
Jani Nikula8eecfb32020-02-11 18:28:02 +02001012 enable_rpm_wakeref_asserts(&i915->runtime_pm);
1013 i915_driver_late_release(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014out_pci_disable:
1015 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001016out_fini:
Jani Nikula8eecfb32020-02-11 18:28:02 +02001017 i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
1018 i915_driver_destroy(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001019 return ret;
1020}
1021
Chris Wilson361f9dc2019-08-06 08:42:19 +01001022void i915_driver_remove(struct drm_i915_private *i915)
Chris Wilson0673ad42016-06-24 14:00:22 +01001023{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001024 disable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001025
Chris Wilson361f9dc2019-08-06 08:42:19 +01001026 i915_driver_unregister(i915);
Daniel Vetter99c539b2017-07-15 00:46:56 +02001027
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001028 /* Flush any external code that still may be under the RCU lock */
1029 synchronize_rcu();
1030
Chris Wilson361f9dc2019-08-06 08:42:19 +01001031 i915_gem_suspend(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001032
Chris Wilson361f9dc2019-08-06 08:42:19 +01001033 drm_atomic_helper_shutdown(&i915->drm);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001034
Chris Wilson361f9dc2019-08-06 08:42:19 +01001035 intel_gvt_driver_remove(i915);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001036
Jani Nikula2d6f6f32019-09-20 21:54:16 +03001037 i915_driver_modeset_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001038
Jani Nikulaf20a60f2020-02-14 15:50:58 +02001039 intel_irq_uninstall(i915);
1040
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -07001041 intel_modeset_driver_remove_noirq(i915);
Jani Nikulaf20a60f2020-02-14 15:50:58 +02001042
Chris Wilson361f9dc2019-08-06 08:42:19 +01001043 i915_reset_error_state(i915);
Chris Wilson361f9dc2019-08-06 08:42:19 +01001044 i915_gem_driver_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001045
José Roberto de Souzac0ff9e52020-04-16 11:58:41 -07001046 i915_driver_modeset_remove_noirq(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001047
Chris Wilson361f9dc2019-08-06 08:42:19 +01001048 i915_driver_hw_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001049
Chris Wilson361f9dc2019-08-06 08:42:19 +01001050 enable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00001051}
1052
1053static void i915_driver_release(struct drm_device *dev)
1054{
1055 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001056 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001057
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001058 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001059
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001060 i915_gem_driver_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001061
Chris Wilson3fc794f2019-10-26 21:20:32 +01001062 intel_memory_regions_driver_release(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001063 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001064
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001065 i915_driver_mmio_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001066
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001067 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001068 intel_runtime_pm_driver_release(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001069
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001070 i915_driver_late_release(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001071 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001072}
1073
1074static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1075{
Chris Wilson829a0af2017-06-20 12:05:45 +01001076 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001077 int ret;
1078
Chris Wilson829a0af2017-06-20 12:05:45 +01001079 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001080 if (ret)
1081 return ret;
1082
1083 return 0;
1084}
1085
1086/**
1087 * i915_driver_lastclose - clean up after all DRM clients have exited
1088 * @dev: DRM device
1089 *
1090 * Take care of cleaning up after all DRM clients have exited. In the
1091 * mode setting case, we want to restore the kernel's initial mode (just
1092 * in case the last client left us in a bad state).
1093 *
1094 * Additionally, in the non-mode setting case, we'll tear down the GTT
1095 * and DMA structures, since the kernel won't be using them, and clea
1096 * up any GEM state.
1097 */
1098static void i915_driver_lastclose(struct drm_device *dev)
1099{
1100 intel_fbdev_restore_mode(dev);
1101 vga_switcheroo_process_delayed_switch();
1102}
1103
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001104static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001105{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001106 struct drm_i915_file_private *file_priv = file->driver_priv;
1107
Chris Wilson829a0af2017-06-20 12:05:45 +01001108 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001109 i915_gem_release(dev, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001110
Chris Wilson77715902019-08-23 19:14:55 +01001111 kfree_rcu(file_priv, rcu);
Chris Wilson515b8b72019-08-02 22:21:37 +01001112
1113 /* Catch up with all the deferred frees from "this" client */
1114 i915_gem_flush_free_objects(to_i915(dev));
Chris Wilson0673ad42016-06-24 14:00:22 +01001115}
1116
Imre Deak07f9cd02014-08-18 14:42:45 +03001117static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1118{
Chris Wilson91c8a322016-07-05 10:40:23 +01001119 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001120 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001121
1122 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001123 for_each_intel_encoder(dev, encoder)
1124 if (encoder->suspend)
1125 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001126 drm_modeset_unlock_all(dev);
1127}
1128
Imre Deakbc872292015-11-18 17:32:30 +02001129static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1130{
1131#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1132 if (acpi_target_system_state() < ACPI_STATE_S3)
1133 return true;
1134#endif
1135 return false;
1136}
Sagar Kambleebc32822014-08-13 23:07:05 +05301137
Chris Wilson73b66f82018-05-25 10:26:29 +01001138static int i915_drm_prepare(struct drm_device *dev)
1139{
1140 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01001141
1142 /*
1143 * NB intel_display_suspend() may issue new requests after we've
1144 * ostensibly marked the GPU as ready-to-sleep here. We need to
1145 * split out that work and pull it forward so that after point,
1146 * the GPU is not woken again.
1147 */
Chris Wilson5861b012019-03-08 09:36:54 +00001148 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01001149
Chris Wilson5861b012019-03-08 09:36:54 +00001150 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01001151}
1152
Imre Deak5e365c32014-10-23 19:23:25 +03001153static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001154{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001155 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001156 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001157 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001158
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001159 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02001160
Paulo Zanonic67a4702013-08-19 13:18:09 -03001161 /* We do a lot of poking in a lot of registers, make sure they work
1162 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03001163 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02001164
Dave Airlie5bcf7192010-12-07 09:20:40 +10001165 drm_kms_helper_poll_disable(dev);
1166
David Weinehall52a05c32016-08-22 13:32:44 +03001167 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001168
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001169 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001170
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001171 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001172
1173 intel_runtime_pm_disable_interrupts(dev_priv);
1174 intel_hpd_cancel_work(dev_priv);
1175
1176 intel_suspend_encoders(dev_priv);
1177
Ville Syrjälä712bf362016-10-31 22:37:23 +02001178 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001179
Chris Wilsone9862092020-01-30 18:17:09 +00001180 i915_ggtt_suspend(&dev_priv->ggtt);
Ben Widawsky828c7902013-10-16 09:21:30 -07001181
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001182 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001183
Imre Deakbc872292015-11-18 17:32:30 +02001184 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00001185 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001186
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001187 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001188
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001189 dev_priv->suspend_count++;
1190
Imre Deakf74ed082016-04-18 14:48:21 +03001191 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001192
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001193 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02001194
Chris Wilson73b66f82018-05-25 10:26:29 +01001195 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001196}
1197
Imre Deak2cd9a682018-08-16 15:37:57 +03001198static enum i915_drm_suspend_mode
1199get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
1200{
1201 if (hibernate)
1202 return I915_DRM_SUSPEND_HIBERNATE;
1203
1204 if (suspend_to_idle(dev_priv))
1205 return I915_DRM_SUSPEND_IDLE;
1206
1207 return I915_DRM_SUSPEND_MEM;
1208}
1209
David Weinehallc49d13e2016-08-22 13:32:42 +03001210static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001211{
David Weinehallc49d13e2016-08-22 13:32:42 +03001212 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001213 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001214 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Jani Nikulafb5f4322020-02-12 16:40:57 +02001215 int ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001216
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001217 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001218
Chris Wilsonec92ad02018-05-31 09:22:46 +01001219 i915_gem_suspend_late(dev_priv);
1220
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07001221 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03001222
Imre Deak2cd9a682018-08-16 15:37:57 +03001223 intel_power_domains_suspend(dev_priv,
1224 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02001225
Rodrigo Vivi071b68c2019-08-06 15:22:08 +03001226 intel_display_power_suspend_late(dev_priv);
1227
Jani Nikulafb5f4322020-02-12 16:40:57 +02001228 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001229 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +03001230 drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001231 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001232
Imre Deak1f814da2015-12-16 02:52:19 +02001233 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001234 }
1235
David Weinehall52a05c32016-08-22 13:32:44 +03001236 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001237 /*
Imre Deak54875572015-06-30 17:06:47 +03001238 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001239 * the device even though it's already in D3 and hang the machine. So
1240 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001241 * power down the device properly. The issue was seen on multiple old
1242 * GENs with different BIOS vendors, so having an explicit blacklist
1243 * is inpractical; apply the workaround on everything pre GEN6. The
1244 * platforms where the issue was seen:
1245 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1246 * Fujitsu FSC S7110
1247 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001248 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001249 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001250 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001251
Imre Deak1f814da2015-12-16 02:52:19 +02001252out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001253 enable_rpm_wakeref_asserts(rpm);
Daniele Ceraolo Spurio0a9b2632019-08-09 07:31:16 +01001254 if (!dev_priv->uncore.user_forcewake_count)
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001255 intel_runtime_pm_driver_release(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001256
1257 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001258}
1259
Jani Nikula63bf8302019-10-04 15:20:18 +03001260int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001261{
1262 int error;
1263
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05301264 if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
1265 state.event != PM_EVENT_FREEZE))
Imre Deak0b14cbd2014-09-10 18:16:55 +03001266 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001267
Chris Wilson361f9dc2019-08-06 08:42:19 +01001268 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001269 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001270
Chris Wilson361f9dc2019-08-06 08:42:19 +01001271 error = i915_drm_suspend(&i915->drm);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001272 if (error)
1273 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001274
Chris Wilson361f9dc2019-08-06 08:42:19 +01001275 return i915_drm_suspend_late(&i915->drm, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001276}
1277
Imre Deak5e365c32014-10-23 19:23:25 +03001278static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001280 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001281 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001282
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001283 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02001284
Chris Wilson640b50f2019-12-28 11:12:55 +00001285 sanitize_gpu(dev_priv);
1286
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001287 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001288 if (ret)
Wambui Karuga00376cc2020-01-31 12:34:12 +03001289 drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001290
Chris Wilsone9862092020-01-30 18:17:09 +00001291 i915_ggtt_resume(&dev_priv->ggtt);
Chris Wilsoncec5ca02019-09-09 12:00:08 +01001292
Imre Deakf74ed082016-04-18 14:48:21 +03001293 intel_csr_ucode_resume(dev_priv);
1294
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001295 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001296 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001297
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001298 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001299
Peter Antoine364aece2015-05-11 08:50:45 +01001300 /*
1301 * Interrupts have to be enabled before any batches are run. If not the
1302 * GPU will hang. i915_gem_init_hw() will initiate batches to
1303 * update/restore the context.
1304 *
Imre Deak908764f2016-11-29 21:40:29 +02001305 * drm_mode_config_reset() needs AUX interrupts.
1306 *
Peter Antoine364aece2015-05-11 08:50:45 +01001307 * Modeset enabling in intel_modeset_init_hw() also needs working
1308 * interrupts.
1309 */
1310 intel_runtime_pm_enable_interrupts(dev_priv);
1311
Imre Deak908764f2016-11-29 21:40:29 +02001312 drm_mode_config_reset(dev);
1313
Chris Wilson37cd3302017-11-12 11:27:38 +00001314 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001315
Jani Nikula6cd02e72019-09-20 21:54:21 +03001316 intel_modeset_init_hw(dev_priv);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001317 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001318
1319 spin_lock_irq(&dev_priv->irq_lock);
1320 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001321 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001322 spin_unlock_irq(&dev_priv->irq_lock);
1323
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001324 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001325
Lyudea16b7652016-03-11 10:57:01 -05001326 intel_display_resume(dev);
1327
Lyudee0b70062016-11-01 21:06:30 -04001328 drm_kms_helper_poll_enable(dev);
1329
Daniel Vetterd5818932015-02-23 12:03:26 +01001330 /*
1331 * ... but also need to make sure that hotplug processing
1332 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03001333 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01001334 * notifications.
1335 * */
1336 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001337
Chris Wilsona950adc2018-10-30 11:05:54 +00001338 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001339
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001340 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001341
Imre Deak2cd9a682018-08-16 15:37:57 +03001342 intel_power_domains_enable(dev_priv);
1343
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001344 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02001345
Chris Wilson074c6ad2014-04-09 09:19:43 +01001346 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001347}
1348
Imre Deak5e365c32014-10-23 19:23:25 +03001349static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001350{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001351 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001352 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001353 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001354
Imre Deak76c4b252014-04-01 19:55:22 +03001355 /*
1356 * We have a resume ordering issue with the snd-hda driver also
1357 * requiring our device to be power up. Due to the lack of a
1358 * parent/child relationship we currently solve this with an early
1359 * resume hook.
1360 *
1361 * FIXME: This should be solved with a special hdmi sink device or
1362 * similar so that power domains can be employed.
1363 */
Imre Deak44410cd2016-04-18 14:45:54 +03001364
1365 /*
1366 * Note that we need to set the power state explicitly, since we
1367 * powered off the device during freeze and the PCI core won't power
1368 * it back up for us during thaw. Powering off the device during
1369 * freeze is not a hard requirement though, and during the
1370 * suspend/resume phases the PCI core makes sure we get here with the
1371 * device powered on. So in case we change our freeze logic and keep
1372 * the device powered we can also remove the following set power state
1373 * call.
1374 */
David Weinehall52a05c32016-08-22 13:32:44 +03001375 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001376 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +03001377 drm_err(&dev_priv->drm,
1378 "failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001379 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03001380 }
1381
1382 /*
1383 * Note that pci_enable_device() first enables any parent bridge
1384 * device and only then sets the power state for this device. The
1385 * bridge enabling is a nop though, since bridge devices are resumed
1386 * first. The order of enabling power and enabling the device is
1387 * imposed by the PCI core as described above, so here we preserve the
1388 * same order for the freeze/thaw phases.
1389 *
1390 * TODO: eventually we should remove pci_disable_device() /
1391 * pci_enable_enable_device() from suspend/resume. Due to how they
1392 * depend on the device enable refcount we can't anyway depend on them
1393 * disabling/enabling the device.
1394 */
Imre Deak2cd9a682018-08-16 15:37:57 +03001395 if (pci_enable_device(pdev))
1396 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001397
David Weinehall52a05c32016-08-22 13:32:44 +03001398 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001399
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001400 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02001401
Jani Nikulafb5f4322020-02-12 16:40:57 +02001402 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001403 if (ret)
Wambui Karuga00376cc2020-01-31 12:34:12 +03001404 drm_err(&dev_priv->drm,
Jani Nikulafb5f4322020-02-12 16:40:57 +02001405 "Resume prepare failed: %d, continuing anyway\n", ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001406
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07001407 intel_uncore_resume_early(&dev_priv->uncore);
1408
Tvrtko Ursulineaf522f2019-06-21 08:07:44 +01001409 intel_gt_check_and_clear_faults(&dev_priv->gt);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001410
Rodrigo Vivi071b68c2019-08-06 15:22:08 +03001411 intel_display_power_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001412
Imre Deak2cd9a682018-08-16 15:37:57 +03001413 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001414
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001415 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03001416
Imre Deak36d61e62014-10-23 19:23:24 +03001417 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001418}
1419
Jani Nikula63bf8302019-10-04 15:20:18 +03001420int i915_resume_switcheroo(struct drm_i915_private *i915)
Imre Deak76c4b252014-04-01 19:55:22 +03001421{
Imre Deak50a00722014-10-23 19:23:17 +03001422 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001423
Chris Wilson361f9dc2019-08-06 08:42:19 +01001424 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001425 return 0;
1426
Chris Wilson361f9dc2019-08-06 08:42:19 +01001427 ret = i915_drm_resume_early(&i915->drm);
Imre Deak50a00722014-10-23 19:23:17 +03001428 if (ret)
1429 return ret;
1430
Chris Wilson361f9dc2019-08-06 08:42:19 +01001431 return i915_drm_resume(&i915->drm);
Imre Deak5a175142014-10-23 19:23:18 +03001432}
1433
Chris Wilson73b66f82018-05-25 10:26:29 +01001434static int i915_pm_prepare(struct device *kdev)
1435{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001436 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson73b66f82018-05-25 10:26:29 +01001437
Chris Wilson361f9dc2019-08-06 08:42:19 +01001438 if (!i915) {
Chris Wilson73b66f82018-05-25 10:26:29 +01001439 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1440 return -ENODEV;
1441 }
1442
Chris Wilson361f9dc2019-08-06 08:42:19 +01001443 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Chris Wilson73b66f82018-05-25 10:26:29 +01001444 return 0;
1445
Chris Wilson361f9dc2019-08-06 08:42:19 +01001446 return i915_drm_prepare(&i915->drm);
Chris Wilson73b66f82018-05-25 10:26:29 +01001447}
1448
David Weinehallc49d13e2016-08-22 13:32:42 +03001449static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001450{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001451 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001452
Chris Wilson361f9dc2019-08-06 08:42:19 +01001453 if (!i915) {
David Weinehallc49d13e2016-08-22 13:32:42 +03001454 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001455 return -ENODEV;
1456 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001457
Chris Wilson361f9dc2019-08-06 08:42:19 +01001458 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001459 return 0;
1460
Chris Wilson361f9dc2019-08-06 08:42:19 +01001461 return i915_drm_suspend(&i915->drm);
Imre Deak76c4b252014-04-01 19:55:22 +03001462}
1463
David Weinehallc49d13e2016-08-22 13:32:42 +03001464static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001465{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001466 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deak76c4b252014-04-01 19:55:22 +03001467
1468 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001469 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001470 * requiring our device to be power up. Due to the lack of a
1471 * parent/child relationship we currently solve this with an late
1472 * suspend hook.
1473 *
1474 * FIXME: This should be solved with a special hdmi sink device or
1475 * similar so that power domains can be employed.
1476 */
Chris Wilson361f9dc2019-08-06 08:42:19 +01001477 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001478 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001479
Chris Wilson361f9dc2019-08-06 08:42:19 +01001480 return i915_drm_suspend_late(&i915->drm, false);
Imre Deakab3be732015-03-02 13:04:41 +02001481}
1482
David Weinehallc49d13e2016-08-22 13:32:42 +03001483static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001484{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001485 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deakab3be732015-03-02 13:04:41 +02001486
Chris Wilson361f9dc2019-08-06 08:42:19 +01001487 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001488 return 0;
1489
Chris Wilson361f9dc2019-08-06 08:42:19 +01001490 return i915_drm_suspend_late(&i915->drm, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001491}
1492
David Weinehallc49d13e2016-08-22 13:32:42 +03001493static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001494{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001495 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deak76c4b252014-04-01 19:55:22 +03001496
Chris Wilson361f9dc2019-08-06 08:42:19 +01001497 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001498 return 0;
1499
Chris Wilson361f9dc2019-08-06 08:42:19 +01001500 return i915_drm_resume_early(&i915->drm);
Imre Deak76c4b252014-04-01 19:55:22 +03001501}
1502
David Weinehallc49d13e2016-08-22 13:32:42 +03001503static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001504{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001505 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001506
Chris Wilson361f9dc2019-08-06 08:42:19 +01001507 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001508 return 0;
1509
Chris Wilson361f9dc2019-08-06 08:42:19 +01001510 return i915_drm_resume(&i915->drm);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001511}
1512
Chris Wilson1f19ac22016-05-14 07:26:32 +01001513/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001514static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001515{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001516 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson6a800ea2016-09-21 14:51:07 +01001517 int ret;
1518
Chris Wilson361f9dc2019-08-06 08:42:19 +01001519 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
1520 ret = i915_drm_suspend(&i915->drm);
Imre Deakdd9f31c2017-08-16 17:46:07 +03001521 if (ret)
1522 return ret;
1523 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01001524
Chris Wilson361f9dc2019-08-06 08:42:19 +01001525 ret = i915_gem_freeze(i915);
Chris Wilson6a800ea2016-09-21 14:51:07 +01001526 if (ret)
1527 return ret;
1528
1529 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001530}
1531
David Weinehallc49d13e2016-08-22 13:32:42 +03001532static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001533{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001534 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001535 int ret;
1536
Chris Wilson361f9dc2019-08-06 08:42:19 +01001537 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
1538 ret = i915_drm_suspend_late(&i915->drm, true);
Imre Deakdd9f31c2017-08-16 17:46:07 +03001539 if (ret)
1540 return ret;
1541 }
Chris Wilson461fb992016-05-14 07:26:33 +01001542
Chris Wilson361f9dc2019-08-06 08:42:19 +01001543 ret = i915_gem_freeze_late(i915);
Chris Wilson461fb992016-05-14 07:26:33 +01001544 if (ret)
1545 return ret;
1546
1547 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001548}
1549
1550/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001551static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001552{
David Weinehallc49d13e2016-08-22 13:32:42 +03001553 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001554}
1555
David Weinehallc49d13e2016-08-22 13:32:42 +03001556static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001557{
David Weinehallc49d13e2016-08-22 13:32:42 +03001558 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001559}
1560
1561/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001562static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001563{
David Weinehallc49d13e2016-08-22 13:32:42 +03001564 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001565}
1566
David Weinehallc49d13e2016-08-22 13:32:42 +03001567static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001568{
David Weinehallc49d13e2016-08-22 13:32:42 +03001569 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001570}
1571
David Weinehallc49d13e2016-08-22 13:32:42 +03001572static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001573{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001574 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07001575 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Jani Nikulafb5f4322020-02-12 16:40:57 +02001576 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001577
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05301578 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03001579 return -ENODEV;
1580
Wambui Karuga00376cc2020-01-31 12:34:12 +03001581 drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001582
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001583 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001584
Imre Deakd6102972014-05-07 19:57:49 +03001585 /*
1586 * We are safe here against re-faults, since the fault handler takes
1587 * an RPM reference.
1588 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01001589 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03001590
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07001591 intel_gt_runtime_suspend(&dev_priv->gt);
Alex Daia1c41992015-09-30 09:46:37 -07001592
Imre Deak2eb52522014-11-19 15:30:05 +02001593 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001594
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07001595 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01001596
Rodrigo Vivi071b68c2019-08-06 15:22:08 +03001597 intel_display_power_suspend(dev_priv);
1598
Jani Nikulafb5f4322020-02-12 16:40:57 +02001599 ret = vlv_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001600 if (ret) {
Wambui Karuga00376cc2020-01-31 12:34:12 +03001601 drm_err(&dev_priv->drm,
1602 "Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07001603 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01001604
Daniel Vetterb9632912014-09-30 10:56:44 +02001605 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001606
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07001607 intel_gt_runtime_resume(&dev_priv->gt);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05301608
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001609 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001610
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001611 return ret;
1612 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001613
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001614 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001615 intel_runtime_pm_driver_release(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001616
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07001617 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Wambui Karuga00376cc2020-01-31 12:34:12 +03001618 drm_err(&dev_priv->drm,
1619 "Unclaimed access detected prior to suspending\n");
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001620
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001621 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001622
1623 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001624 * FIXME: We really should find a document that references the arguments
1625 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001626 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001627 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03001628 /*
1629 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1630 * being detected, and the call we do at intel_runtime_resume()
1631 * won't be able to restore them. Since PCI_D3hot matches the
1632 * actual specification and appears to be working, use it.
1633 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001634 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03001635 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001636 /*
1637 * current versions of firmware which depend on this opregion
1638 * notification have repurposed the D1 definition to mean
1639 * "runtime suspended" vs. what you would normally expect (D3)
1640 * to distinguish it from notifications that might be sent via
1641 * the suspend path.
1642 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001643 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001644 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001645
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07001646 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001647
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02001648 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04001649 intel_hpd_poll_init(dev_priv);
1650
Wambui Karuga00376cc2020-01-31 12:34:12 +03001651 drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001652 return 0;
1653}
1654
David Weinehallc49d13e2016-08-22 13:32:42 +03001655static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001656{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001657 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07001658 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Jani Nikulafb5f4322020-02-12 16:40:57 +02001659 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001660
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05301661 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03001662 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001663
Wambui Karuga00376cc2020-01-31 12:34:12 +03001664 drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001665
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05301666 drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001667 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001668
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001669 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001670 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07001671 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Wambui Karuga00376cc2020-01-31 12:34:12 +03001672 drm_dbg(&dev_priv->drm,
1673 "Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001674
Rodrigo Vivi071b68c2019-08-06 15:22:08 +03001675 intel_display_power_resume(dev_priv);
1676
Jani Nikulafb5f4322020-02-12 16:40:57 +02001677 ret = vlv_resume_prepare(dev_priv, true);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001678
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07001679 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01001680
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05301681 intel_runtime_pm_enable_interrupts(dev_priv);
1682
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001683 /*
1684 * No point of rolling back things in case of an error, as the best
1685 * we can do is to hope that things will still work (and disable RPM).
1686 */
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07001687 intel_gt_runtime_resume(&dev_priv->gt);
Imre Deak92b806d2014-04-14 20:24:39 +03001688
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001689 /*
1690 * On VLV/CHV display interrupts are part of the display
1691 * power well, so hpd is reinitialized from there. For
1692 * everyone else do it here.
1693 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001694 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001695 intel_hpd_init(dev_priv);
1696
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301697 intel_enable_ipc(dev_priv);
1698
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001699 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02001700
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001701 if (ret)
Wambui Karuga00376cc2020-01-31 12:34:12 +03001702 drm_err(&dev_priv->drm,
1703 "Runtime resume failed, disabling it (%d)\n", ret);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001704 else
Wambui Karuga00376cc2020-01-31 12:34:12 +03001705 drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001706
1707 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001708}
1709
Chris Wilson42f55512016-06-24 14:00:26 +01001710const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001711 /*
1712 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1713 * PMSG_RESUME]
1714 */
Chris Wilson73b66f82018-05-25 10:26:29 +01001715 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04001716 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001717 .suspend_late = i915_pm_suspend_late,
1718 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001719 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001720
1721 /*
1722 * S4 event handlers
1723 * @freeze, @freeze_late : called (1) before creating the
1724 * hibernation image [PMSG_FREEZE] and
1725 * (2) after rebooting, before restoring
1726 * the image [PMSG_QUIESCE]
1727 * @thaw, @thaw_early : called (1) after creating the hibernation
1728 * image, before writing it [PMSG_THAW]
1729 * and (2) after failing to create or
1730 * restore the image [PMSG_RECOVER]
1731 * @poweroff, @poweroff_late: called after writing the hibernation
1732 * image, before rebooting [PMSG_HIBERNATE]
1733 * @restore, @restore_early : called after rebooting and restoring the
1734 * hibernation image [PMSG_RESTORE]
1735 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01001736 .freeze = i915_pm_freeze,
1737 .freeze_late = i915_pm_freeze_late,
1738 .thaw_early = i915_pm_thaw_early,
1739 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03001740 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001741 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01001742 .restore_early = i915_pm_restore_early,
1743 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03001744
1745 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001746 .runtime_suspend = intel_runtime_suspend,
1747 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001748};
1749
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001750static const struct file_operations i915_driver_fops = {
1751 .owner = THIS_MODULE,
1752 .open = drm_open,
Chris Wilson7a2c65dd2020-01-24 12:56:26 +00001753 .release = drm_release_noglobal,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001754 .unlocked_ioctl = drm_ioctl,
Abdiel Janulguecc662122019-12-04 12:00:32 +00001755 .mmap = i915_gem_mmap,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001756 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001757 .read = drm_read,
Jani Nikula062705b2020-02-27 19:00:45 +02001758 .compat_ioctl = i915_ioc32_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001759 .llseek = noop_llseek,
1760};
1761
Chris Wilson0673ad42016-06-24 14:00:22 +01001762static int
1763i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1764 struct drm_file *file)
1765{
1766 return -ENODEV;
1767}
1768
1769static const struct drm_ioctl_desc i915_ioctls[] = {
1770 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1771 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1772 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1773 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1774 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1775 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02001776 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001777 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1778 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1779 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1780 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1781 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
1782 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1783 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1784 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1785 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1786 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1787 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001788 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02001789 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001790 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1791 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02001792 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001793 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1794 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02001795 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001796 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1797 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1798 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1799 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1800 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1801 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
Abdiel Janulguecc662122019-12-04 12:00:32 +00001802 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001803 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1804 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00001805 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
1806 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001807 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001808 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01001809 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02001810 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
1811 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
1812 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
1813 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02001814 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00001815 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001816 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1817 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1818 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
1819 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1820 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1821 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00001822 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Emil Velikovb40237562019-05-22 16:47:01 +01001823 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
1824 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
1825 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01001826 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
1827 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01001828};
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001831 /* Don't use MTRRs here; the Xserver or userspace app should
1832 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001833 */
Eric Anholt673a3942008-07-30 12:06:12 -07001834 .driver_features =
Daniel Vetter0424fda2019-06-17 17:39:24 +02001835 DRIVER_GEM |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01001836 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00001837 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07001838 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001839 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001840 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001841
Chris Wilsonb1f788c2016-08-04 07:52:45 +01001842 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001843 .gem_free_object_unlocked = i915_gem_free_object,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001844
1845 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1846 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1847 .gem_prime_export = i915_gem_prime_export,
1848 .gem_prime_import = i915_gem_prime_import,
1849
Dave Airlieff72145b2011-02-07 12:16:14 +10001850 .dumb_create = i915_gem_dumb_create,
Abdiel Janulguecc662122019-12-04 12:00:32 +00001851 .dumb_map_offset = i915_gem_dumb_mmap_offset,
1852
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01001854 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001855 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001856 .name = DRIVER_NAME,
1857 .desc = DRIVER_DESC,
1858 .date = DRIVER_DATE,
1859 .major = DRIVER_MAJOR,
1860 .minor = DRIVER_MINOR,
1861 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862};