blob: 9ef4aea9fffe8f461677ce1a879bd0734602ee8a [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046
47#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#include <asm/io.h>
49#include <asm/processor.h>
50#include <asm/mmu.h>
51#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110052#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110053#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010055#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010056#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000057#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010058#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#ifdef CONFIG_PPC64
60#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053061#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100062#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110063#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110064#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110065#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053066#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100067#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110068
Luis Machadod6a61bf2008-07-24 02:10:41 +100069#include <linux/kprobes.h>
70#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071
Michael Neuling8b3c34c2013-02-13 16:21:32 +000072/* Transactional Memory debug */
73#ifdef TM_DEBUG_SW
74#define TM_DEBUG(x...) printk(KERN_INFO x)
75#else
76#define TM_DEBUG(x...) do { } while(0)
77#endif
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079extern unsigned long _get_SP(void);
80
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110082/*
83 * Are we running in "Suspend disabled" mode? If so we have to block any
84 * sigreturn that would get us into suspended state, and we also warn in some
85 * other paths that we should never reach with suspend disabled.
86 */
87bool tm_suspend_disabled __ro_after_init = false;
88
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110089static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110090{
91 /*
92 * If we are saving the current thread's registers, and the
93 * thread is in a transactional state, set the TIF_RESTORE_TM
94 * bit so that we know to restore the registers before
95 * returning to userspace.
96 */
97 if (tsk == current && tsk->thread.regs &&
98 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
99 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530100 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101 set_thread_flag(TIF_RESTORE_TM);
102 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103}
Cyril Burdc16b552016-09-23 16:18:08 +1000104
105static inline bool msr_tm_active(unsigned long msr)
106{
107 return MSR_TM_ACTIVE(msr);
108}
Cyril Bura7771172017-11-02 14:09:03 +1100109
110static bool tm_active_with_fp(struct task_struct *tsk)
111{
112 return msr_tm_active(tsk->thread.regs->msr) &&
113 (tsk->thread.ckpt_regs.msr & MSR_FP);
114}
115
116static bool tm_active_with_altivec(struct task_struct *tsk)
117{
118 return msr_tm_active(tsk->thread.regs->msr) &&
119 (tsk->thread.ckpt_regs.msr & MSR_VEC);
120}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100121#else
Cyril Burdc16b552016-09-23 16:18:08 +1000122static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100123static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100124static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
125static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100126#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
127
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100128bool strict_msr_control;
129EXPORT_SYMBOL(strict_msr_control);
130
131static int __init enable_strict_msr_control(char *str)
132{
133 strict_msr_control = true;
134 pr_info("Enabling strict facility control\n");
135
136 return 0;
137}
138early_param("ppc_strict_facility_enable", enable_strict_msr_control);
139
Cyril Bur3cee0702016-09-23 16:18:10 +1000140unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr | bits;
146
147#ifdef CONFIG_VSX
148 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
149 newmsr |= MSR_VSX;
150#endif
151
152 if (oldmsr != newmsr)
153 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000154
155 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156}
Simon Guod1c72112018-05-23 15:01:44 +0800157EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100158
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100159void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100160{
161 unsigned long oldmsr = mfmsr();
162 unsigned long newmsr;
163
164 newmsr = oldmsr & ~bits;
165
166#ifdef CONFIG_VSX
167 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
168 newmsr &= ~MSR_VSX;
169#endif
170
171 if (oldmsr != newmsr)
172 mtmsr_isync(newmsr);
173}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100174EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100175
Kevin Hao037f0ee2013-07-14 17:02:05 +0800176#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100177static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100178{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000179 unsigned long msr;
180
Cyril Bur87924682016-02-29 17:53:49 +1100181 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000182 msr = tsk->thread.regs->msr;
183 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100184#ifdef CONFIG_VSX
185 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000186 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100187#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000188 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100189}
190
Anton Blanchard98da5812015-10-29 11:44:01 +1100191void giveup_fpu(struct task_struct *tsk)
192{
Anton Blanchard98da5812015-10-29 11:44:01 +1100193 check_if_tm_restore_required(tsk);
194
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100195 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100196 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100197 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100198}
199EXPORT_SYMBOL(giveup_fpu);
200
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201/*
202 * Make sure the floating-point register state in the
203 * the thread_struct is up to date for task tsk.
204 */
205void flush_fp_to_thread(struct task_struct *tsk)
206{
207 if (tsk->thread.regs) {
208 /*
209 * We need to disable preemption here because if we didn't,
210 * another process could get scheduled after the regs->msr
211 * test but before we have finished saving the FP registers
212 * to the thread_struct. That process could take over the
213 * FPU, and then when we get scheduled again we would store
214 * bogus values for the remaining FP registers.
215 */
216 preempt_disable();
217 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218 /*
219 * This should only ever be called for current or
220 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100221 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 * there is something wrong if a stopped child appears
223 * to still have its FP state in the CPU registers.
224 */
225 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100226 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227 }
228 preempt_enable();
229 }
230}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000231EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232
233void enable_kernel_fp(void)
234{
Cyril Bure909fb82016-09-23 16:18:11 +1000235 unsigned long cpumsr;
236
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237 WARN_ON(preemptible());
238
Cyril Bure909fb82016-09-23 16:18:11 +1000239 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100240
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100241 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
242 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000243 /*
244 * If a thread has already been reclaimed then the
245 * checkpointed registers are on the CPU but have definitely
246 * been saved by the reclaim code. Don't need to and *cannot*
247 * giveup as this would save to the 'live' structure not the
248 * checkpointed structure.
249 */
250 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
251 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100252 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100253 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254}
255EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100256
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000257static int restore_fp(struct task_struct *tsk)
258{
Cyril Bura7771172017-11-02 14:09:03 +1100259 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100260 load_fp_state(&current->thread.fp_state);
261 current->thread.load_fp++;
262 return 1;
263 }
264 return 0;
265}
266#else
267static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100268#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000270#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100271#define loadvec(thr) ((thr).load_vec)
272
Cyril Bur6f515d82016-02-29 17:53:50 +1100273static void __giveup_altivec(struct task_struct *tsk)
274{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000275 unsigned long msr;
276
Cyril Bur6f515d82016-02-29 17:53:50 +1100277 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000278 msr = tsk->thread.regs->msr;
279 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100280#ifdef CONFIG_VSX
281 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000282 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100283#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000284 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100285}
286
Anton Blanchard98da5812015-10-29 11:44:01 +1100287void giveup_altivec(struct task_struct *tsk)
288{
Anton Blanchard98da5812015-10-29 11:44:01 +1100289 check_if_tm_restore_required(tsk);
290
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100291 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100292 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100293 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100294}
295EXPORT_SYMBOL(giveup_altivec);
296
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000297void enable_kernel_altivec(void)
298{
Cyril Bure909fb82016-09-23 16:18:11 +1000299 unsigned long cpumsr;
300
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000301 WARN_ON(preemptible());
302
Cyril Bure909fb82016-09-23 16:18:11 +1000303 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100304
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100305 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
306 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000307 /*
308 * If a thread has already been reclaimed then the
309 * checkpointed registers are on the CPU but have definitely
310 * been saved by the reclaim code. Don't need to and *cannot*
311 * giveup as this would save to the 'live' structure not the
312 * checkpointed structure.
313 */
314 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
315 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100316 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100317 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318}
319EXPORT_SYMBOL(enable_kernel_altivec);
320
321/*
322 * Make sure the VMX/Altivec register state in the
323 * the thread_struct is up to date for task tsk.
324 */
325void flush_altivec_to_thread(struct task_struct *tsk)
326{
327 if (tsk->thread.regs) {
328 preempt_disable();
329 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100331 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000332 }
333 preempt_enable();
334 }
335}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000336EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100337
338static int restore_altivec(struct task_struct *tsk)
339{
Cyril Burdc16b552016-09-23 16:18:08 +1000340 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100341 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100342 load_vr_state(&tsk->thread.vr_state);
343 tsk->thread.used_vr = 1;
344 tsk->thread.load_vec++;
345
346 return 1;
347 }
348 return 0;
349}
350#else
351#define loadvec(thr) 0
352static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353#endif /* CONFIG_ALTIVEC */
354
Michael Neulingce48b212008-06-25 14:07:18 +1000355#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100356static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100357{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000358 unsigned long msr = tsk->thread.regs->msr;
359
360 /*
361 * We should never be ssetting MSR_VSX without also setting
362 * MSR_FP and MSR_VEC
363 */
364 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
365
366 /* __giveup_fpu will clear MSR_VSX */
367 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100368 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000369 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100370 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100371}
372
373static void giveup_vsx(struct task_struct *tsk)
374{
375 check_if_tm_restore_required(tsk);
376
377 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100378 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100379 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100380}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100381
Michael Neulingce48b212008-06-25 14:07:18 +1000382void enable_kernel_vsx(void)
383{
Cyril Bure909fb82016-09-23 16:18:11 +1000384 unsigned long cpumsr;
385
Michael Neulingce48b212008-06-25 14:07:18 +1000386 WARN_ON(preemptible());
387
Cyril Bure909fb82016-09-23 16:18:11 +1000388 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100389
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000390 if (current->thread.regs &&
391 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100392 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000393 /*
394 * If a thread has already been reclaimed then the
395 * checkpointed registers are on the CPU but have definitely
396 * been saved by the reclaim code. Don't need to and *cannot*
397 * giveup as this would save to the 'live' structure not the
398 * checkpointed structure.
399 */
400 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
401 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100402 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100403 }
Michael Neulingce48b212008-06-25 14:07:18 +1000404}
405EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000406
407void flush_vsx_to_thread(struct task_struct *tsk)
408{
409 if (tsk->thread.regs) {
410 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000411 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000412 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000413 giveup_vsx(tsk);
414 }
415 preempt_enable();
416 }
417}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000418EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100419
420static int restore_vsx(struct task_struct *tsk)
421{
422 if (cpu_has_feature(CPU_FTR_VSX)) {
423 tsk->thread.used_vsr = 1;
424 return 1;
425 }
426
427 return 0;
428}
429#else
430static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000431#endif /* CONFIG_VSX */
432
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000433#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100434void giveup_spe(struct task_struct *tsk)
435{
Anton Blanchard98da5812015-10-29 11:44:01 +1100436 check_if_tm_restore_required(tsk);
437
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100438 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100439 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100440 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100441}
442EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000443
444void enable_kernel_spe(void)
445{
446 WARN_ON(preemptible());
447
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100448 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100449
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100450 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
451 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100452 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100453 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454}
455EXPORT_SYMBOL(enable_kernel_spe);
456
457void flush_spe_to_thread(struct task_struct *tsk)
458{
459 if (tsk->thread.regs) {
460 preempt_disable();
461 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500463 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500464 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465 }
466 preempt_enable();
467 }
468}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469#endif /* CONFIG_SPE */
470
Anton Blanchardc2085052015-10-29 11:44:08 +1100471static unsigned long msr_all_available;
472
473static int __init init_msr_all_available(void)
474{
475#ifdef CONFIG_PPC_FPU
476 msr_all_available |= MSR_FP;
477#endif
478#ifdef CONFIG_ALTIVEC
479 if (cpu_has_feature(CPU_FTR_ALTIVEC))
480 msr_all_available |= MSR_VEC;
481#endif
482#ifdef CONFIG_VSX
483 if (cpu_has_feature(CPU_FTR_VSX))
484 msr_all_available |= MSR_VSX;
485#endif
486#ifdef CONFIG_SPE
487 if (cpu_has_feature(CPU_FTR_SPE))
488 msr_all_available |= MSR_SPE;
489#endif
490
491 return 0;
492}
493early_initcall(init_msr_all_available);
494
495void giveup_all(struct task_struct *tsk)
496{
497 unsigned long usermsr;
498
499 if (!tsk->thread.regs)
500 return;
501
502 usermsr = tsk->thread.regs->msr;
503
504 if ((usermsr & msr_all_available) == 0)
505 return;
506
507 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000508 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100509
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000510 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
511
Anton Blanchardc2085052015-10-29 11:44:08 +1100512#ifdef CONFIG_PPC_FPU
513 if (usermsr & MSR_FP)
514 __giveup_fpu(tsk);
515#endif
516#ifdef CONFIG_ALTIVEC
517 if (usermsr & MSR_VEC)
518 __giveup_altivec(tsk);
519#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100520#ifdef CONFIG_SPE
521 if (usermsr & MSR_SPE)
522 __giveup_spe(tsk);
523#endif
524
525 msr_check_and_clear(msr_all_available);
526}
527EXPORT_SYMBOL(giveup_all);
528
Cyril Bur70fe3d92016-02-29 17:53:47 +1100529void restore_math(struct pt_regs *regs)
530{
531 unsigned long msr;
532
Cyril Burdc16b552016-09-23 16:18:08 +1000533 if (!msr_tm_active(regs->msr) &&
534 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100535 return;
536
537 msr = regs->msr;
538 msr_check_and_set(msr_all_available);
539
540 /*
541 * Only reload if the bit is not set in the user MSR, the bit BEING set
542 * indicates that the registers are hot
543 */
544 if ((!(msr & MSR_FP)) && restore_fp(current))
545 msr |= MSR_FP | current->thread.fpexc_mode;
546
547 if ((!(msr & MSR_VEC)) && restore_altivec(current))
548 msr |= MSR_VEC;
549
550 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
551 restore_vsx(current)) {
552 msr |= MSR_VSX;
553 }
554
555 msr_check_and_clear(msr_all_available);
556
557 regs->msr = msr;
558}
559
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100560static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100561{
562 unsigned long usermsr;
563
564 if (!tsk->thread.regs)
565 return;
566
567 usermsr = tsk->thread.regs->msr;
568
569 if ((usermsr & msr_all_available) == 0)
570 return;
571
572 msr_check_and_set(msr_all_available);
573
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000574 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100575
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000576 if (usermsr & MSR_FP)
577 save_fpu(tsk);
578
579 if (usermsr & MSR_VEC)
580 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100581
582 if (usermsr & MSR_SPE)
583 __giveup_spe(tsk);
584
585 msr_check_and_clear(msr_all_available);
586}
587
Anton Blanchard579e6332015-10-29 11:44:09 +1100588void flush_all_to_thread(struct task_struct *tsk)
589{
590 if (tsk->thread.regs) {
591 preempt_disable();
592 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100593 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100594
595#ifdef CONFIG_SPE
596 if (tsk->thread.regs->msr & MSR_SPE)
597 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
598#endif
599
600 preempt_enable();
601 }
602}
603EXPORT_SYMBOL(flush_all_to_thread);
604
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000605#ifdef CONFIG_PPC_ADV_DEBUG_REGS
606void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600607 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608{
Eric W. Biederman47355042018-01-16 16:12:38 -0600609 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600615 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
616 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617}
618#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000619void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000620 unsigned long error_code)
621{
622 siginfo_t info;
623
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000624 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000625 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
626 11, SIGSEGV) == NOTIFY_STOP)
627 return;
628
Michael Neuling9422de32012-12-20 14:06:44 +0000629 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000630 return;
631
Michael Neuling9422de32012-12-20 14:06:44 +0000632 /* Clear the breakpoint */
633 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000634
635 /* Deliver the signal to userspace */
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500636 clear_siginfo(&info);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000637 info.si_signo = SIGTRAP;
638 info.si_errno = 0;
639 info.si_code = TRAP_HWBKPT;
640 info.si_addr = (void __user *)address;
641 force_sig_info(SIGTRAP, &info, current);
642}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000643#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000644
Michael Neuling9422de32012-12-20 14:06:44 +0000645static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100646
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#ifdef CONFIG_PPC_ADV_DEBUG_REGS
648/*
649 * Set the debug registers back to their default "safe" values.
650 */
651static void set_debug_reg_defaults(struct thread_struct *thread)
652{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530661 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662#ifdef CONFIG_BOOKE
663 /*
664 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
665 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530666 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000667 DBCR1_IAC3US | DBCR1_IAC4US;
668 /*
669 * Force Data Address Compare User/Supervisor bits to be User-only
670 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
671 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530672 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000673#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530674 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000675#endif
676}
677
Scott Woodf5f97212013-11-22 15:52:29 -0600678static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679{
Scott Wood6cecf762013-05-13 14:14:53 +0000680 /*
681 * We could have inherited MSR_DE from userspace, since
682 * it doesn't get cleared on exception entry. Make sure
683 * MSR_DE is clear before we enable any debug events.
684 */
685 mtmsr(mfmsr() & ~MSR_DE);
686
Scott Woodf5f97212013-11-22 15:52:29 -0600687 mtspr(SPRN_IAC1, debug->iac1);
688 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000689#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600690 mtspr(SPRN_IAC3, debug->iac3);
691 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000692#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600693 mtspr(SPRN_DAC1, debug->dac1);
694 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000695#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600696 mtspr(SPRN_DVC1, debug->dvc1);
697 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600699 mtspr(SPRN_DBCR0, debug->dbcr0);
700 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600702 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000703#endif
704}
705/*
706 * Unless neither the old or new thread are making use of the
707 * debug registers, set the debug registers from the values
708 * stored in the new thread.
709 */
Scott Woodf5f97212013-11-22 15:52:29 -0600710void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000711{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530712 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600713 || (new_debug->dbcr0 & DBCR0_IDM))
714 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530716EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000718#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000719static void set_debug_reg_defaults(struct thread_struct *thread)
720{
Michael Neuling9422de32012-12-20 14:06:44 +0000721 thread->hw_brk.address = 0;
722 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000723 if (ppc_breakpoint_available())
724 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000725}
K.Prasade0780b72011-02-10 04:44:35 +0000726#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000727#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
728
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000729#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000730static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
731{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000732 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000733#ifdef CONFIG_PPC_47x
734 isync();
735#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000736 return 0;
737}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000738#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000739static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
740{
Michael Ellermancab0af92005-11-03 15:30:49 +1100741 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000742 if (cpu_has_feature(CPU_FTR_DABRX))
743 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100744 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000745}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100746#elif defined(CONFIG_PPC_8xx)
747static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
748{
749 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
750 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
751 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
752
753 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
754 lctrl1 |= 0xa0000;
755 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
756 lctrl1 |= 0xf0000;
757 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
758 lctrl2 = 0;
759
760 mtspr(SPRN_LCTRL2, 0);
761 mtspr(SPRN_CMPE, addr);
762 mtspr(SPRN_CMPF, addr + 4);
763 mtspr(SPRN_LCTRL1, lctrl1);
764 mtspr(SPRN_LCTRL2, lctrl2);
765
766 return 0;
767}
Michael Neuling9422de32012-12-20 14:06:44 +0000768#else
769static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
770{
771 return -EINVAL;
772}
773#endif
774
775static inline int set_dabr(struct arch_hw_breakpoint *brk)
776{
777 unsigned long dabr, dabrx;
778
779 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
780 dabrx = ((brk->type >> 3) & 0x7);
781
782 if (ppc_md.set_dabr)
783 return ppc_md.set_dabr(dabr, dabrx);
784
785 return __set_dabr(dabr, dabrx);
786}
787
Michael Neulingbf99de32012-12-20 14:06:45 +0000788static inline int set_dawr(struct arch_hw_breakpoint *brk)
789{
Michael Neuling05d694e2013-01-24 15:02:58 +0000790 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000791
792 dawr = brk->address;
793
794 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
795 << (63 - 58); //* read/write bits */
796 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
797 << (63 - 59); //* translate */
798 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
799 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000800 /* dawr length is stored in field MDR bits 48:53. Matches range in
801 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
802 0b111111=64DW.
803 brk->len is in bytes.
804 This aligns up to double word size, shifts and does the bias.
805 */
806 mrd = ((brk->len + 7) >> 3) - 1;
807 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000808
809 if (ppc_md.set_dawr)
810 return ppc_md.set_dawr(dawr, dawrx);
811 mtspr(SPRN_DAWR, dawr);
812 mtspr(SPRN_DAWRX, dawrx);
813 return 0;
814}
815
Paul Gortmaker21f58502014-04-29 15:25:17 -0400816void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000817{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500818 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000819
Michael Neulingbf99de32012-12-20 14:06:45 +0000820 if (cpu_has_feature(CPU_FTR_DAWR))
Nicholas Piggin252988c2018-04-01 15:50:36 +1000821 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400822 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000823 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
824 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400825 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000826 else
827 // Shouldn't happen due to higher level checks
828 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000829}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830
Paul Gortmaker21f58502014-04-29 15:25:17 -0400831void set_breakpoint(struct arch_hw_breakpoint *brk)
832{
833 preempt_disable();
834 __set_breakpoint(brk);
835 preempt_enable();
836}
837
Michael Neuling404b27d2018-03-27 15:37:17 +1100838/* Check if we have DAWR or DABR hardware */
839bool ppc_breakpoint_available(void)
840{
841 if (cpu_has_feature(CPU_FTR_DAWR))
842 return true; /* POWER8 DAWR */
843 if (cpu_has_feature(CPU_FTR_ARCH_207S))
844 return false; /* POWER9 with DAWR disabled */
845 /* DABR: Everything but POWER8 and POWER9 */
846 return true;
847}
848EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
849
Michael Neuling9422de32012-12-20 14:06:44 +0000850static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
851 struct arch_hw_breakpoint *b)
852{
853 if (a->address != b->address)
854 return false;
855 if (a->type != b->type)
856 return false;
857 if (a->len != b->len)
858 return false;
859 return true;
860}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100861
Michael Neulingfb096922013-02-13 16:21:37 +0000862#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000863
864static inline bool tm_enabled(struct task_struct *tsk)
865{
866 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
867}
868
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100869static void tm_reclaim_thread(struct thread_struct *thr,
870 struct thread_info *ti, uint8_t cause)
871{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100872 /*
873 * Use the current MSR TM suspended bit to track if we have
874 * checkpointed state outstanding.
875 * On signal delivery, we'd normally reclaim the checkpointed
876 * state to obtain stack pointer (see:get_tm_stackpointer()).
877 * This will then directly return to userspace without going
878 * through __switch_to(). However, if the stack frame is bad,
879 * we need to exit this thread which calls __switch_to() which
880 * will again attempt to reclaim the already saved tm state.
881 * Hence we need to check that we've not already reclaimed
882 * this state.
883 * We do this using the current MSR, rather tracking it in
884 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000885 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100886 */
887 if (!MSR_TM_SUSPENDED(mfmsr()))
888 return;
889
Cyril Bur91381b92017-11-02 14:09:04 +1100890 giveup_all(container_of(thr, struct task_struct, thread));
891
Cyril Bureb5c3f12017-11-02 14:09:05 +1100892 tm_reclaim(thr, cause);
893
Michael Neulingf48e91e2017-05-08 17:16:26 +1000894 /*
895 * If we are in a transaction and FP is off then we can't have
896 * used FP inside that transaction. Hence the checkpointed
897 * state is the same as the live state. We need to copy the
898 * live state to the checkpointed state so that when the
899 * transaction is restored, the checkpointed state is correct
900 * and the aborted transaction sees the correct state. We use
901 * ckpt_regs.msr here as that's what tm_reclaim will use to
902 * determine if it's going to write the checkpointed state or
903 * not. So either this will write the checkpointed registers,
904 * or reclaim will. Similarly for VMX.
905 */
906 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
907 memcpy(&thr->ckfp_state, &thr->fp_state,
908 sizeof(struct thread_fp_state));
909 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
910 memcpy(&thr->ckvr_state, &thr->vr_state,
911 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100912}
913
914void tm_reclaim_current(uint8_t cause)
915{
916 tm_enable();
917 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
918}
919
Michael Neulingfb096922013-02-13 16:21:37 +0000920static inline void tm_reclaim_task(struct task_struct *tsk)
921{
922 /* We have to work out if we're switching from/to a task that's in the
923 * middle of a transaction.
924 *
925 * In switching we need to maintain a 2nd register state as
926 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000927 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
928 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000929 *
930 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
931 */
932 struct thread_struct *thr = &tsk->thread;
933
934 if (!thr->regs)
935 return;
936
937 if (!MSR_TM_ACTIVE(thr->regs->msr))
938 goto out_and_saveregs;
939
Michael Neuling92fb8692017-10-12 21:17:19 +1100940 WARN_ON(tm_suspend_disabled);
941
Michael Neulingfb096922013-02-13 16:21:37 +0000942 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
943 "ccr=%lx, msr=%lx, trap=%lx)\n",
944 tsk->pid, thr->regs->nip,
945 thr->regs->ccr, thr->regs->msr,
946 thr->regs->trap);
947
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100948 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000949
950 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
951 tsk->pid);
952
953out_and_saveregs:
954 /* Always save the regs here, even if a transaction's not active.
955 * This context-switches a thread's TM info SPRs. We do it here to
956 * be consistent with the restore path (in recheckpoint) which
957 * cannot happen later in _switch().
958 */
959 tm_save_sprs(thr);
960}
961
Cyril Bureb5c3f12017-11-02 14:09:05 +1100962extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100963
Cyril Bureb5c3f12017-11-02 14:09:05 +1100964void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100965{
966 unsigned long flags;
967
Cyril Bur5d176f72016-09-14 18:02:16 +1000968 if (!(thread->regs->msr & MSR_TM))
969 return;
970
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100971 /* We really can't be interrupted here as the TEXASR registers can't
972 * change and later in the trecheckpoint code, we have a userspace R1.
973 * So let's hard disable over this region.
974 */
975 local_irq_save(flags);
976 hard_irq_disable();
977
978 /* The TM SPRs are restored here, so that TEXASR.FS can be set
979 * before the trecheckpoint and no explosion occurs.
980 */
981 tm_restore_sprs(thread);
982
Cyril Bureb5c3f12017-11-02 14:09:05 +1100983 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100984
985 local_irq_restore(flags);
986}
987
Michael Neulingbc2a9402013-02-13 16:21:40 +0000988static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000989{
Michael Neulingfb096922013-02-13 16:21:37 +0000990 if (!cpu_has_feature(CPU_FTR_TM))
991 return;
992
993 /* Recheckpoint the registers of the thread we're about to switch to.
994 *
995 * If the task was using FP, we non-lazily reload both the original and
996 * the speculative FP register states. This is because the kernel
997 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000998 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000999 * need to be restored.
1000 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001001 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001002 return;
1003
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001004 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1005 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001006 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001007 }
Michael Neulingfb096922013-02-13 16:21:37 +00001008 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001009 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1010 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001011
Cyril Bureb5c3f12017-11-02 14:09:05 +11001012 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001013
Cyril Burdc310662016-09-23 16:18:24 +10001014 /*
1015 * The checkpointed state has been restored but the live state has
1016 * not, ensure all the math functionality is turned off to trigger
1017 * restore_math() to reload.
1018 */
1019 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001020
1021 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1022 "(kernel msr 0x%lx)\n",
1023 new->pid, mfmsr());
1024}
1025
Cyril Burdc310662016-09-23 16:18:24 +10001026static inline void __switch_to_tm(struct task_struct *prev,
1027 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001028{
1029 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001030 if (tm_enabled(prev) || tm_enabled(new))
1031 tm_enable();
1032
1033 if (tm_enabled(prev)) {
1034 prev->thread.load_tm++;
1035 tm_reclaim_task(prev);
1036 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1037 prev->thread.regs->msr &= ~MSR_TM;
1038 }
1039
Cyril Burdc310662016-09-23 16:18:24 +10001040 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001041 }
1042}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001043
1044/*
1045 * This is called if we are on the way out to userspace and the
1046 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1047 * FP and/or vector state and does so if necessary.
1048 * If userspace is inside a transaction (whether active or
1049 * suspended) and FP/VMX/VSX instructions have ever been enabled
1050 * inside that transaction, then we have to keep them enabled
1051 * and keep the FP/VMX/VSX state loaded while ever the transaction
1052 * continues. The reason is that if we didn't, and subsequently
1053 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1054 * we don't know whether it's the same transaction, and thus we
1055 * don't know which of the checkpointed state and the transactional
1056 * state to use.
1057 */
1058void restore_tm_state(struct pt_regs *regs)
1059{
1060 unsigned long msr_diff;
1061
Cyril Burdc310662016-09-23 16:18:24 +10001062 /*
1063 * This is the only moment we should clear TIF_RESTORE_TM as
1064 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1065 * again, anything else could lead to an incorrect ckpt_msr being
1066 * saved and therefore incorrect signal contexts.
1067 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001068 clear_thread_flag(TIF_RESTORE_TM);
1069 if (!MSR_TM_ACTIVE(regs->msr))
1070 return;
1071
Anshuman Khandual829023d2015-07-06 16:24:10 +05301072 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001073 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001074
Cyril Burdc16b552016-09-23 16:18:08 +10001075 /* Ensure that restore_math() will restore */
1076 if (msr_diff & MSR_FP)
1077 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001078#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001079 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1080 current->thread.load_vec = 1;
1081#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001082 restore_math(regs);
1083
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001084 regs->msr |= msr_diff;
1085}
1086
Michael Neulingfb096922013-02-13 16:21:37 +00001087#else
1088#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001089#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001090#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001091
Anton Blanchard152d5232015-10-29 11:43:55 +11001092static inline void save_sprs(struct thread_struct *t)
1093{
1094#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001095 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001096 t->vrsave = mfspr(SPRN_VRSAVE);
1097#endif
1098#ifdef CONFIG_PPC_BOOK3S_64
1099 if (cpu_has_feature(CPU_FTR_DSCR))
1100 t->dscr = mfspr(SPRN_DSCR);
1101
1102 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1103 t->bescr = mfspr(SPRN_BESCR);
1104 t->ebbhr = mfspr(SPRN_EBBHR);
1105 t->ebbrr = mfspr(SPRN_EBBRR);
1106
1107 t->fscr = mfspr(SPRN_FSCR);
1108
1109 /*
1110 * Note that the TAR is not available for use in the kernel.
1111 * (To provide this, the TAR should be backed up/restored on
1112 * exception entry/exit instead, and be in pt_regs. FIXME,
1113 * this should be in pt_regs anyway (for debug).)
1114 */
1115 t->tar = mfspr(SPRN_TAR);
1116 }
1117#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001118
1119 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001120}
1121
1122static inline void restore_sprs(struct thread_struct *old_thread,
1123 struct thread_struct *new_thread)
1124{
1125#ifdef CONFIG_ALTIVEC
1126 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1127 old_thread->vrsave != new_thread->vrsave)
1128 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1129#endif
1130#ifdef CONFIG_PPC_BOOK3S_64
1131 if (cpu_has_feature(CPU_FTR_DSCR)) {
1132 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001133 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001134 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001135
1136 if (old_thread->dscr != dscr)
1137 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001138 }
1139
1140 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1141 if (old_thread->bescr != new_thread->bescr)
1142 mtspr(SPRN_BESCR, new_thread->bescr);
1143 if (old_thread->ebbhr != new_thread->ebbhr)
1144 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1145 if (old_thread->ebbrr != new_thread->ebbrr)
1146 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1147
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001148 if (old_thread->fscr != new_thread->fscr)
1149 mtspr(SPRN_FSCR, new_thread->fscr);
1150
Anton Blanchard152d5232015-10-29 11:43:55 +11001151 if (old_thread->tar != new_thread->tar)
1152 mtspr(SPRN_TAR, new_thread->tar);
1153 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001154
Alastair D'Silva3449f192018-05-11 16:12:58 +10001155 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001156 old_thread->tidr != new_thread->tidr)
1157 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001158#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001159
1160 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001161}
1162
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001163#ifdef CONFIG_PPC_BOOK3S_64
1164#define CP_SIZE 128
1165static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1166#endif
1167
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168struct task_struct *__switch_to(struct task_struct *prev,
1169 struct task_struct *new)
1170{
1171 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001172 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001173#ifdef CONFIG_PPC_BOOK3S_64
1174 struct ppc64_tlb_batch *batch;
1175#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176
Anton Blanchard152d5232015-10-29 11:43:55 +11001177 new_thread = &new->thread;
1178 old_thread = &current->thread;
1179
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001180 WARN_ON(!irqs_disabled());
1181
Michael Ellerman4e003742017-10-19 15:08:43 +11001182#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001183 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001184 if (batch->active) {
1185 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1186 if (batch->index)
1187 __flush_tlb_pending(batch);
1188 batch->active = 0;
1189 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001190#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001191
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001192#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1193 switch_booke_debug_regs(&new->thread.debug);
1194#else
1195/*
1196 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1197 * schedule DABR
1198 */
1199#ifndef CONFIG_HAVE_HW_BREAKPOINT
1200 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1201 __set_breakpoint(&new->thread.hw_brk);
1202#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1203#endif
1204
1205 /*
1206 * We need to save SPRs before treclaim/trecheckpoint as these will
1207 * change a number of them.
1208 */
1209 save_sprs(&prev->thread);
1210
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001211 /* Save FPU, Altivec, VSX and SPE state */
1212 giveup_all(prev);
1213
Cyril Burdc310662016-09-23 16:18:24 +10001214 __switch_to_tm(prev, new);
1215
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001216 if (!radix_enabled()) {
1217 /*
1218 * We can't take a PMU exception inside _switch() since there
1219 * is a window where the kernel stack SLB and the kernel stack
1220 * are out of sync. Hard disable here.
1221 */
1222 hard_irq_disable();
1223 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001224
Anton Blanchard20dbe672015-12-10 20:44:39 +11001225 /*
1226 * Call restore_sprs() before calling _switch(). If we move it after
1227 * _switch() then we miss out on calling it for new tasks. The reason
1228 * for this is we manually create a stack frame for new tasks that
1229 * directly returns through ret_from_fork() or
1230 * ret_from_kernel_thread(). See copy_thread() for details.
1231 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001232 restore_sprs(old_thread, new_thread);
1233
Anton Blanchard20dbe672015-12-10 20:44:39 +11001234 last = _switch(old_thread, new_thread);
1235
Michael Ellerman4e003742017-10-19 15:08:43 +11001236#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001237 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1238 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001239 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001240 batch->active = 1;
1241 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001242
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001243 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001244 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001245
1246 /*
1247 * The copy-paste buffer can only store into foreign real
1248 * addresses, so unprivileged processes can not see the
1249 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001250 * mappings. If the new process has the foreign real address
1251 * mappings, we must issue a cp_abort to clear any state and
1252 * prevent snooping, corruption or a covert channel.
1253 *
1254 * DD1 allows paste into normal system memory so we do an
1255 * unpaired copy, rather than cp_abort, to clear the buffer,
1256 * since cp_abort is quite expensive.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001257 */
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001258 if (current_thread_info()->task->thread.used_vas) {
1259 asm volatile(PPC_CP_ABORT);
1260 } else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001261 asm volatile(PPC_COPY(%0, %1)
1262 : : "r"(dummy_copy_buffer), "r"(0));
1263 }
1264 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001265#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001266
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001267 return last;
1268}
1269
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270static int instructions_to_print = 16;
1271
Paul Mackerras06d67d52005-10-10 22:29:05 +10001272static void show_instructions(struct pt_regs *regs)
1273{
1274 int i;
1275 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1276 sizeof(int));
1277
1278 printk("Instruction dump:");
1279
1280 for (i = 0; i < instructions_to_print; i++) {
1281 int instr;
1282
1283 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001284 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001285
Scott Wood0de2d822007-09-28 04:38:55 +10001286#if !defined(CONFIG_BOOKE)
1287 /* If executing with the IMMU off, adjust pc rather
1288 * than print XXXXXXXX.
1289 */
1290 if (!(regs->msr & MSR_IR))
1291 pc = (unsigned long)phys_to_virt(pc);
1292#endif
1293
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001294 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001295 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001296 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001297 } else {
1298 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001299 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001300 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001301 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001302 }
1303
1304 pc += sizeof(int);
1305 }
1306
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001307 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001308}
1309
Michael Neuling801c0b22015-11-20 15:15:32 +11001310struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001311 unsigned long bit;
1312 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001313};
1314
1315static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001316#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1317 {MSR_SF, "SF"},
1318 {MSR_HV, "HV"},
1319#endif
1320 {MSR_VEC, "VEC"},
1321 {MSR_VSX, "VSX"},
1322#ifdef CONFIG_BOOKE
1323 {MSR_CE, "CE"},
1324#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001325 {MSR_EE, "EE"},
1326 {MSR_PR, "PR"},
1327 {MSR_FP, "FP"},
1328 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001329#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001330 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001331#else
1332 {MSR_SE, "SE"},
1333 {MSR_BE, "BE"},
1334#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001335 {MSR_IR, "IR"},
1336 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001337 {MSR_PMM, "PMM"},
1338#ifndef CONFIG_BOOKE
1339 {MSR_RI, "RI"},
1340 {MSR_LE, "LE"},
1341#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001342 {0, NULL}
1343};
1344
Michael Neuling801c0b22015-11-20 15:15:32 +11001345static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001346{
Michael Neuling801c0b22015-11-20 15:15:32 +11001347 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001348
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349 for (; bits->bit; ++bits)
1350 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001351 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001352 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001353 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001354}
1355
1356#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1357static struct regbit msr_tm_bits[] = {
1358 {MSR_TS_T, "T"},
1359 {MSR_TS_S, "S"},
1360 {MSR_TM, "E"},
1361 {0, NULL}
1362};
1363
1364static void print_tm_bits(unsigned long val)
1365{
1366/*
1367 * This only prints something if at least one of the TM bit is set.
1368 * Inside the TM[], the output means:
1369 * E: Enabled (bit 32)
1370 * S: Suspended (bit 33)
1371 * T: Transactional (bit 34)
1372 */
1373 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001374 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001375 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001376 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001377 }
1378}
1379#else
1380static void print_tm_bits(unsigned long val) {}
1381#endif
1382
1383static void print_msr_bits(unsigned long val)
1384{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001385 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001386 print_bits(val, msr_bits, ",");
1387 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001388 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001389}
1390
1391#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001392#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001393#define REGS_PER_LINE 4
1394#define LAST_VOLATILE 13
1395#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001396#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001397#define REGS_PER_LINE 8
1398#define LAST_VOLATILE 12
1399#endif
1400
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001401void show_regs(struct pt_regs * regs)
1402{
1403 int i, trap;
1404
Tejun Heoa43cb952013-04-30 15:27:17 -07001405 show_regs_print_info(KERN_DEFAULT);
1406
Michael Ellermana6036102017-08-23 23:56:24 +10001407 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001408 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001409 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001410 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001411 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001412 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001413 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001414 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001415 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001416 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001417 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001418#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001419 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001420#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001421 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001422#endif
1423#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001424 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001425#endif
1426#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001427 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001428 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001429#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001430
1431 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001432 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001433 pr_cont("\nGPR%02d: ", i);
1434 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001435 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436 break;
1437 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001438 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439#ifdef CONFIG_KALLSYMS
1440 /*
1441 * Lookup NIP late so we have the best change of getting the
1442 * above info out without failing
1443 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001444 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1445 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446#endif
1447 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001448 if (!user_mode(regs))
1449 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450}
1451
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452void flush_thread(void)
1453{
K.Prasade0780b72011-02-10 04:44:35 +00001454#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301455 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001456#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001457 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001458#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459}
1460
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001461int set_thread_uses_vas(void)
1462{
1463#ifdef CONFIG_PPC_BOOK3S_64
1464 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1465 return -EINVAL;
1466
1467 current->thread.used_vas = 1;
1468
1469 /*
1470 * Even a process that has no foreign real address mapping can use
1471 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1472 * to clear any pending COPY and prevent a covert channel.
1473 *
1474 * __switch_to() will issue CP_ABORT on future context switches.
1475 */
1476 asm volatile(PPC_CP_ABORT);
1477
1478#endif /* CONFIG_PPC_BOOK3S_64 */
1479 return 0;
1480}
1481
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001482#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001483/**
1484 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001485 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001486 *
1487 * Since the TID value is a truncated form of it PID, it is possible
1488 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1489 * that 2 threads share the same TID and are waiting, one of the following
1490 * cases will happen:
1491 *
1492 * 1. The correct thread is running, the wrong thread is not
1493 * In this situation, the correct thread is woken and proceeds to pass it's
1494 * condition check.
1495 *
1496 * 2. Neither threads are running
1497 * In this situation, neither thread will be woken. When scheduled, the waiting
1498 * threads will execute either a wait, which will return immediately, followed
1499 * by a condition check, which will pass for the correct thread and fail
1500 * for the wrong thread, or they will execute the condition check immediately.
1501 *
1502 * 3. The wrong thread is running, the correct thread is not
1503 * The wrong thread will be woken, but will fail it's condition check and
1504 * re-execute wait. The correct thread, when scheduled, will execute either
1505 * it's condition check (which will pass), or wait, which returns immediately
1506 * when called the first time after the thread is scheduled, followed by it's
1507 * condition check (which will pass).
1508 *
1509 * 4. Both threads are running
1510 * Both threads will be woken. The wrong thread will fail it's condition check
1511 * and execute another wait, while the correct thread will pass it's condition
1512 * check.
1513 *
1514 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001515 */
1516int set_thread_tidr(struct task_struct *t)
1517{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001518 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001519 return -EINVAL;
1520
1521 if (t != current)
1522 return -EINVAL;
1523
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301524 if (t->thread.tidr)
1525 return 0;
1526
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001527 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001528 mtspr(SPRN_TIDR, t->thread.tidr);
1529
1530 return 0;
1531}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001532EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001533
1534#endif /* CONFIG_PPC64 */
1535
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001536void
1537release_thread(struct task_struct *t)
1538{
1539}
1540
1541/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001542 * this gets called so that we can store coprocessor state into memory and
1543 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001544 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001545int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001546{
Anton Blanchard579e6332015-10-29 11:44:09 +11001547 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001548 /*
1549 * Flush TM state out so we can copy it. __switch_to_tm() does this
1550 * flush but it removes the checkpointed state from the current CPU and
1551 * transitions the CPU out of TM mode. Hence we need to call
1552 * tm_recheckpoint_new_task() (on the same task) to restore the
1553 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001554 *
1555 * Can't pass dst because it isn't ready. Doesn't matter, passing
1556 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001557 */
Cyril Burdc310662016-09-23 16:18:24 +10001558 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001559
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001560 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001561
1562 clear_task_ebb(dst);
1563
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001564 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001565}
1566
Michael Ellermancec15482014-07-10 12:29:21 +10001567static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1568{
Michael Ellerman4e003742017-10-19 15:08:43 +11001569#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001570 unsigned long sp_vsid;
1571 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1572
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001573 if (radix_enabled())
1574 return;
1575
Michael Ellermancec15482014-07-10 12:29:21 +10001576 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1577 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1578 << SLB_VSID_SHIFT_1T;
1579 else
1580 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1581 << SLB_VSID_SHIFT;
1582 sp_vsid |= SLB_VSID_KERNEL | llp;
1583 p->thread.ksp_vsid = sp_vsid;
1584#endif
1585}
1586
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001587/*
1588 * Copy a thread..
1589 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001590
Alex Dowad6eca8932015-03-13 20:14:46 +02001591/*
1592 * Copy architecture-specific thread state
1593 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001594int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001595 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001596{
1597 struct pt_regs *childregs, *kregs;
1598 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001599 extern void ret_from_kernel_thread(void);
1600 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001601 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001602 struct thread_info *ti = task_thread_info(p);
1603
1604 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001605
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606 /* Copy registers */
1607 sp -= sizeof(struct pt_regs);
1608 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001609 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001610 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001611 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001612 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001613 /* function */
1614 if (usp)
1615 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001616#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001617 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301618 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001619#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001620 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001622 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001623 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001624 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001625 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001626 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001627 CHECK_FULL_REGS(regs);
1628 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001629 if (usp)
1630 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001631 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001632 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001633 if (clone_flags & CLONE_SETTLS) {
1634#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001635 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001636 childregs->gpr[13] = childregs->gpr[6];
1637 else
1638#endif
1639 childregs->gpr[2] = childregs->gpr[6];
1640 }
Al Viro58254e12012-09-12 18:32:42 -04001641
1642 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001643 }
Cyril Burd272f662016-02-29 17:53:46 +11001644 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001645 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001646
1647 /*
1648 * The way this works is that at some point in the future
1649 * some task will call _switch to switch to the new task.
1650 * That will pop off the stack frame created below and start
1651 * the new task running at ret_from_fork. The new task will
1652 * do some house keeping and then return from the fork or clone
1653 * system call, using the stack frame created above.
1654 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001655 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001656 sp -= sizeof(struct pt_regs);
1657 kregs = (struct pt_regs *) sp;
1658 sp -= STACK_FRAME_OVERHEAD;
1659 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001660#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001661 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1662 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001663#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001664#ifdef CONFIG_HAVE_HW_BREAKPOINT
1665 p->thread.ptrace_bps[0] = NULL;
1666#endif
1667
Paul Mackerras18461962013-09-10 20:21:10 +10001668 p->thread.fp_save_area = NULL;
1669#ifdef CONFIG_ALTIVEC
1670 p->thread.vr_save_area = NULL;
1671#endif
1672
Michael Ellermancec15482014-07-10 12:29:21 +10001673 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001674
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001675#ifdef CONFIG_PPC64
1676 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001677 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001678 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001679 }
Haren Myneni92779242012-12-06 21:49:56 +00001680 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1681 p->thread.ppr = INIT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001682
1683 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001684#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001685 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001686 return 0;
1687}
1688
1689/*
1690 * Set up a thread for executing a new program
1691 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001692void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001693{
Michael Ellerman90eac722005-10-21 16:01:33 +10001694#ifdef CONFIG_PPC64
1695 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1696#endif
1697
Paul Mackerras06d67d52005-10-10 22:29:05 +10001698 /*
1699 * If we exec out of a kernel thread then thread.regs will not be
1700 * set. Do it now.
1701 */
1702 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001703 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1704 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001705 }
1706
Cyril Bur8e96a872016-06-17 14:58:34 +10001707#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1708 /*
1709 * Clear any transactional state, we're exec()ing. The cause is
1710 * not important as there will never be a recheckpoint so it's not
1711 * user visible.
1712 */
1713 if (MSR_TM_SUSPENDED(mfmsr()))
1714 tm_reclaim_current(0);
1715#endif
1716
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717 memset(regs->gpr, 0, sizeof(regs->gpr));
1718 regs->ctr = 0;
1719 regs->link = 0;
1720 regs->xer = 0;
1721 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001722 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001723
Roland McGrath474f8192007-09-24 16:52:44 -07001724 /*
1725 * We have just cleared all the nonvolatile GPRs, so make
1726 * FULL_REGS(regs) return true. This is necessary to allow
1727 * ptrace to examine the thread immediately after exec.
1728 */
1729 regs->trap &= ~1UL;
1730
Paul Mackerras06d67d52005-10-10 22:29:05 +10001731#ifdef CONFIG_PPC32
1732 regs->mq = 0;
1733 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001734 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001735#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001736 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001737 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001738
Rusty Russell94af3ab2013-11-20 22:15:02 +11001739 if (is_elf2_task()) {
1740 /* Look ma, no function descriptors! */
1741 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001742
Rusty Russell94af3ab2013-11-20 22:15:02 +11001743 /*
1744 * Ulrich says:
1745 * The latest iteration of the ABI requires that when
1746 * calling a function (at its global entry point),
1747 * the caller must ensure r12 holds the entry point
1748 * address (so that the function can quickly
1749 * establish addressability).
1750 */
1751 regs->gpr[12] = start;
1752 /* Make sure that's restored on entry to userspace. */
1753 set_thread_flag(TIF_RESTOREALL);
1754 } else {
1755 unsigned long toc;
1756
1757 /* start is a relocated pointer to the function
1758 * descriptor for the elf _start routine. The first
1759 * entry in the function descriptor is the entry
1760 * address of _start and the second entry is the TOC
1761 * value we need to use.
1762 */
1763 __get_user(entry, (unsigned long __user *)start);
1764 __get_user(toc, (unsigned long __user *)start+1);
1765
1766 /* Check whether the e_entry function descriptor entries
1767 * need to be relocated before we can use them.
1768 */
1769 if (load_addr != 0) {
1770 entry += load_addr;
1771 toc += load_addr;
1772 }
1773 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774 }
1775 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001776 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001777 } else {
1778 regs->nip = start;
1779 regs->gpr[2] = 0;
1780 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001781 }
1782#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001783#ifdef CONFIG_VSX
1784 current->thread.used_vsr = 0;
1785#endif
Breno Leitao11958922017-06-02 18:43:30 -03001786 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001787 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001788 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001789#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001790 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1791 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001792 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001793 current->thread.vrsave = 0;
1794 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001795 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001796#endif /* CONFIG_ALTIVEC */
1797#ifdef CONFIG_SPE
1798 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1799 current->thread.acc = 0;
1800 current->thread.spefscr = 0;
1801 current->thread.used_spe = 0;
1802#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001803#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001804 current->thread.tm_tfhar = 0;
1805 current->thread.tm_texasr = 0;
1806 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001807 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001808#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001809
1810 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001811}
Anton Blancharde1802b02014-08-20 08:00:02 +10001812EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001813
1814#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1815 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1816
1817int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1818{
1819 struct pt_regs *regs = tsk->thread.regs;
1820
1821 /* This is a bit hairy. If we are an SPE enabled processor
1822 * (have embedded fp) we store the IEEE exception enable flags in
1823 * fpexc_mode. fpexc_mode is also used for setting FP exception
1824 * mode (asyn, precise, disabled) for 'Classic' FP. */
1825 if (val & PR_FP_EXC_SW_ENABLE) {
1826#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001827 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001828 /*
1829 * When the sticky exception bits are set
1830 * directly by userspace, it must call prctl
1831 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1832 * in the existing prctl settings) or
1833 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1834 * the bits being set). <fenv.h> functions
1835 * saving and restoring the whole
1836 * floating-point environment need to do so
1837 * anyway to restore the prctl settings from
1838 * the saved environment.
1839 */
1840 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001841 tsk->thread.fpexc_mode = val &
1842 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1843 return 0;
1844 } else {
1845 return -EINVAL;
1846 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001847#else
1848 return -EINVAL;
1849#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001850 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001851
1852 /* on a CONFIG_SPE this does not hurt us. The bits that
1853 * __pack_fe01 use do not overlap with bits used for
1854 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1855 * on CONFIG_SPE implementations are reserved so writing to
1856 * them does not change anything */
1857 if (val > PR_FP_EXC_PRECISE)
1858 return -EINVAL;
1859 tsk->thread.fpexc_mode = __pack_fe01(val);
1860 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1861 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1862 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001863 return 0;
1864}
1865
1866int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1867{
1868 unsigned int val;
1869
1870 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1871#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001872 if (cpu_has_feature(CPU_FTR_SPE)) {
1873 /*
1874 * When the sticky exception bits are set
1875 * directly by userspace, it must call prctl
1876 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1877 * in the existing prctl settings) or
1878 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1879 * the bits being set). <fenv.h> functions
1880 * saving and restoring the whole
1881 * floating-point environment need to do so
1882 * anyway to restore the prctl settings from
1883 * the saved environment.
1884 */
1885 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001886 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001887 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001888 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001889#else
1890 return -EINVAL;
1891#endif
1892 else
1893 val = __unpack_fe01(tsk->thread.fpexc_mode);
1894 return put_user(val, (unsigned int __user *) adr);
1895}
1896
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001897int set_endian(struct task_struct *tsk, unsigned int val)
1898{
1899 struct pt_regs *regs = tsk->thread.regs;
1900
1901 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1902 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1903 return -EINVAL;
1904
1905 if (regs == NULL)
1906 return -EINVAL;
1907
1908 if (val == PR_ENDIAN_BIG)
1909 regs->msr &= ~MSR_LE;
1910 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1911 regs->msr |= MSR_LE;
1912 else
1913 return -EINVAL;
1914
1915 return 0;
1916}
1917
1918int get_endian(struct task_struct *tsk, unsigned long adr)
1919{
1920 struct pt_regs *regs = tsk->thread.regs;
1921 unsigned int val;
1922
1923 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1924 !cpu_has_feature(CPU_FTR_REAL_LE))
1925 return -EINVAL;
1926
1927 if (regs == NULL)
1928 return -EINVAL;
1929
1930 if (regs->msr & MSR_LE) {
1931 if (cpu_has_feature(CPU_FTR_REAL_LE))
1932 val = PR_ENDIAN_LITTLE;
1933 else
1934 val = PR_ENDIAN_PPC_LITTLE;
1935 } else
1936 val = PR_ENDIAN_BIG;
1937
1938 return put_user(val, (unsigned int __user *)adr);
1939}
1940
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001941int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1942{
1943 tsk->thread.align_ctl = val;
1944 return 0;
1945}
1946
1947int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1948{
1949 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1950}
1951
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001952static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1953 unsigned long nbytes)
1954{
1955 unsigned long stack_page;
1956 unsigned long cpu = task_cpu(p);
1957
1958 /*
1959 * Avoid crashing if the stack has overflowed and corrupted
1960 * task_cpu(p), which is in the thread_info struct.
1961 */
1962 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1963 stack_page = (unsigned long) hardirq_ctx[cpu];
1964 if (sp >= stack_page + sizeof(struct thread_struct)
1965 && sp <= stack_page + THREAD_SIZE - nbytes)
1966 return 1;
1967
1968 stack_page = (unsigned long) softirq_ctx[cpu];
1969 if (sp >= stack_page + sizeof(struct thread_struct)
1970 && sp <= stack_page + THREAD_SIZE - nbytes)
1971 return 1;
1972 }
1973 return 0;
1974}
1975
Anton Blanchard2f251942006-03-27 11:46:18 +11001976int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001977 unsigned long nbytes)
1978{
Al Viro0cec6fd2006-01-12 01:06:02 -08001979 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001980
1981 if (sp >= stack_page + sizeof(struct thread_struct)
1982 && sp <= stack_page + THREAD_SIZE - nbytes)
1983 return 1;
1984
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001985 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001986}
1987
Anton Blanchard2f251942006-03-27 11:46:18 +11001988EXPORT_SYMBOL(validate_sp);
1989
Paul Mackerras06d67d52005-10-10 22:29:05 +10001990unsigned long get_wchan(struct task_struct *p)
1991{
1992 unsigned long ip, sp;
1993 int count = 0;
1994
1995 if (!p || p == current || p->state == TASK_RUNNING)
1996 return 0;
1997
1998 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001999 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002000 return 0;
2001
2002 do {
2003 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302004 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2005 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002006 return 0;
2007 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002008 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002009 if (!in_sched_functions(ip))
2010 return ip;
2011 }
2012 } while (count++ < 16);
2013 return 0;
2014}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002015
Johannes Bergc4d04be2008-11-20 03:24:07 +00002016static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002017
2018void show_stack(struct task_struct *tsk, unsigned long *stack)
2019{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002020 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002022 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002023#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2024 int curr_frame = current->curr_ret_stack;
2025 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002026 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002027#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002028
2029 sp = (unsigned long) stack;
2030 if (tsk == NULL)
2031 tsk = current;
2032 if (sp == 0) {
2033 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002034 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002035 else
2036 sp = tsk->thread.ksp;
2037 }
2038
Paul Mackerras06d67d52005-10-10 22:29:05 +10002039 lr = 0;
2040 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002041 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002042 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002043 return;
2044
2045 stack = (unsigned long *) sp;
2046 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002047 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002048 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002049 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002050#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002051 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002052 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002053 (void *)current->ret_stack[curr_frame].ret);
2054 curr_frame--;
2055 }
2056#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002057 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002058 pr_cont(" (unreliable)");
2059 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002060 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002061 firstframe = 0;
2062
2063 /*
2064 * See if this is an exception frame.
2065 * We look for the "regshere" marker in the current frame.
2066 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002067 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2068 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002069 struct pt_regs *regs = (struct pt_regs *)
2070 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002071 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002072 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002073 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002074 firstframe = 1;
2075 }
2076
2077 sp = newsp;
2078 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002079}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002080
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002081#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002082/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002083void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002084{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002085 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002086
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002087 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2088 /*
2089 * Least significant bit (RUN) is the only writable bit of
2090 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2091 * earliest ISA where this is the case, but it's convenient.
2092 */
2093 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2094 } else {
2095 unsigned long ctrl;
2096
2097 /*
2098 * Some architectures (e.g., Cell) have writable fields other
2099 * than RUN, so do the read-modify-write.
2100 */
2101 ctrl = mfspr(SPRN_CTRLF);
2102 ctrl |= CTRL_RUNLATCH;
2103 mtspr(SPRN_CTRLT, ctrl);
2104 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002105
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002106 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002107}
2108
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002109/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002110void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002111{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002112 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002113
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002114 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002115
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002116 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2117 mtspr(SPRN_CTRLT, 0);
2118 } else {
2119 unsigned long ctrl;
2120
2121 ctrl = mfspr(SPRN_CTRLF);
2122 ctrl &= ~CTRL_RUNLATCH;
2123 mtspr(SPRN_CTRLT, ctrl);
2124 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002125}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002126#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002127
Anton Blanchardd8390882009-02-22 01:50:03 +00002128unsigned long arch_align_stack(unsigned long sp)
2129{
2130 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2131 sp -= get_random_int() & ~PAGE_MASK;
2132 return sp & ~0xf;
2133}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002134
2135static inline unsigned long brk_rnd(void)
2136{
2137 unsigned long rnd = 0;
2138
2139 /* 8MB for 32bit, 1GB for 64bit */
2140 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002141 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002142 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002143 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002144
2145 return rnd << PAGE_SHIFT;
2146}
2147
2148unsigned long arch_randomize_brk(struct mm_struct *mm)
2149{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002150 unsigned long base = mm->brk;
2151 unsigned long ret;
2152
Michael Ellerman4e003742017-10-19 15:08:43 +11002153#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002154 /*
2155 * If we are using 1TB segments and we are allowed to randomise
2156 * the heap, we can put it above 1TB so it is backed by a 1TB
2157 * segment. Otherwise the heap will be in the bottom 1TB
2158 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002159 * performance penalty. We don't need to worry about radix. For
2160 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002161 */
2162 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2163 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2164#endif
2165
2166 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002167
2168 if (ret < mm->brk)
2169 return mm->brk;
2170
2171 return ret;
2172}
Anton Blanchard501cb162009-02-22 01:50:07 +00002173