blob: eca82cff40b9870684e2edf8a479450bdba2fba4 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
896 break;
897 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100898 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 break;
900 }
901
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EBUSY;
905 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 }
907
908 /* Check for timeout or receive error.
909 * Timeouts occur when the sink is not connected
910 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 ret = -EIO;
914 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700916
917 /* Timeouts occur when the device isn't connected, so they're
918 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700919 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800920 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -ETIMEDOUT;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
925 /* Unload any bytes sent back from the other side */
926 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
927 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928 if (recv_bytes > recv_size)
929 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400930
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100931 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800932 intel_dp_unpack_aux(I915_READ(ch_data + i),
933 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 ret = recv_bytes;
936out:
937 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300938 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300967 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200968 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 if (WARN_ON(txsize > 20))
971 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200979 if (ret > 1) {
980 /* Number of bytes written in a short write. */
981 ret = clamp_t(int, rxbuf[1], 0, msg->size);
982 } else {
983 /* Return payload size. */
984 ret = msg->size;
985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 break;
988
989 case DP_AUX_NATIVE_READ:
990 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300991 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 rxsize = msg->size + 1;
993
994 if (WARN_ON(rxsize > 20))
995 return -E2BIG;
996
997 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
998 if (ret > 0) {
999 msg->reply = rxbuf[0] >> 4;
1000 /*
1001 * Assume happy day, and copy the data. The caller is
1002 * expected to check msg->reply before touching it.
1003 *
1004 * Return payload size.
1005 */
1006 ret--;
1007 memcpy(msg->buffer, rxbuf + 1, ret);
1008 }
1009 break;
1010
1011 default:
1012 ret = -EINVAL;
1013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001015
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017}
1018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019static void
1020intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 switch (port) {
1029 case PORT_A:
1030 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 case PORT_B:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_C:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 break;
1041 case PORT_D:
1042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001043 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001044 break;
1045 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 }
1048
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001049 /*
1050 * The AUX_CTL register is usually DP_CTL + 0x10.
1051 *
1052 * On Haswell and Broadwell though:
1053 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1054 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1055 *
1056 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1057 */
1058 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001059 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001062 intel_dp->aux.dev = dev->dev;
1063 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001064
Jani Nikula0b998362014-03-14 16:51:17 +02001065 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1066 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001068 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001069 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name, ret);
1072 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 }
David Flynn8316f332010-12-08 16:10:21 +00001074
Jani Nikula0b998362014-03-14 16:51:17 +02001075 ret = sysfs_create_link(&connector->base.kdev->kobj,
1076 &intel_dp->aux.ddc.dev.kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
1078 if (ret < 0) {
1079 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001080 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
1082}
1083
Imre Deak80f65de2014-02-11 17:12:49 +02001084static void
1085intel_dp_connector_unregister(struct intel_connector *intel_connector)
1086{
1087 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1088
Dave Airlie0e32b392014-05-02 14:02:48 +10001089 if (!intel_connector->mst_port)
1090 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1091 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001092 intel_connector_unregister(intel_connector);
1093}
1094
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001095static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001097{
1098 u32 ctrl1;
1099
1100 pipe_config->ddi_pll_sel = SKL_DPLL0;
1101 pipe_config->dpll_hw_state.cfgcr1 = 0;
1102 pipe_config->dpll_hw_state.cfgcr2 = 0;
1103
1104 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301105 switch (link_clock / 2) {
1106 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001107 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001108 SKL_DPLL0);
1109 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301110 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001111 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001112 SKL_DPLL0);
1113 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301114 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001115 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001116 SKL_DPLL0);
1117 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301118 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001119 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301120 SKL_DPLL0);
1121 break;
1122 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1123 results in CDCLK change. Need to handle the change of CDCLK by
1124 disabling pipes and re-enabling them */
1125 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001126 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301127 SKL_DPLL0);
1128 break;
1129 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001130 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301131 SKL_DPLL0);
1132 break;
1133
Damien Lespiau5416d872014-11-14 17:24:33 +00001134 }
1135 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1136}
1137
1138static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001139hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001140{
1141 switch (link_bw) {
1142 case DP_LINK_BW_1_62:
1143 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1144 break;
1145 case DP_LINK_BW_2_7:
1146 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1147 break;
1148 case DP_LINK_BW_5_4:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1150 break;
1151 }
1152}
1153
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301154static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001155intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301156{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001157 if (intel_dp->num_sink_rates) {
1158 *sink_rates = intel_dp->sink_rates;
1159 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301160 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001161
1162 *sink_rates = default_rates;
1163
1164 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301165}
1166
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301167static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001168intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301169{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301170 if (IS_SKYLAKE(dev)) {
1171 *source_rates = skl_rates;
1172 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001173 } else if (IS_CHERRYVIEW(dev)) {
1174 *source_rates = chv_rates;
1175 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301176 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001177
1178 *source_rates = default_rates;
1179
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001180 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1181 /* WaDisableHBR2:skl */
1182 return (DP_LINK_BW_2_7 >> 3) + 1;
1183 else if (INTEL_INFO(dev)->gen >= 8 ||
1184 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1185 return (DP_LINK_BW_5_4 >> 3) + 1;
1186 else
1187 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301188}
1189
Daniel Vetter0e503382014-07-04 11:26:04 -03001190static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001192 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001193{
1194 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001195 const struct dp_link_dpll *divisor = NULL;
1196 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001197
1198 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001199 divisor = gen4_dpll;
1200 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001202 divisor = pch_dpll;
1203 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001204 } else if (IS_CHERRYVIEW(dev)) {
1205 divisor = chv_dpll;
1206 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001207 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001208 divisor = vlv_dpll;
1209 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001211
1212 if (divisor && count) {
1213 for (i = 0; i < count; i++) {
1214 if (link_bw == divisor[i].link_bw) {
1215 pipe_config->dpll = divisor[i].dpll;
1216 pipe_config->clock_set = true;
1217 break;
1218 }
1219 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001220 }
1221}
1222
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001223static int intersect_rates(const int *source_rates, int source_len,
1224 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001225 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301226{
1227 int i = 0, j = 0, k = 0;
1228
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301229 while (i < source_len && j < sink_len) {
1230 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001231 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1232 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001233 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234 ++k;
1235 ++i;
1236 ++j;
1237 } else if (source_rates[i] < sink_rates[j]) {
1238 ++i;
1239 } else {
1240 ++j;
1241 }
1242 }
1243 return k;
1244}
1245
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001246static int intel_dp_common_rates(struct intel_dp *intel_dp,
1247 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001248{
1249 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1250 const int *source_rates, *sink_rates;
1251 int source_len, sink_len;
1252
1253 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1254 source_len = intel_dp_source_rates(dev, &source_rates);
1255
1256 return intersect_rates(source_rates, source_len,
1257 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001258 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001259}
1260
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001261static void snprintf_int_array(char *str, size_t len,
1262 const int *array, int nelem)
1263{
1264 int i;
1265
1266 str[0] = '\0';
1267
1268 for (i = 0; i < nelem; i++) {
1269 int r = snprintf(str, len, "%d,", array[i]);
1270 if (r >= len)
1271 return;
1272 str += r;
1273 len -= r;
1274 }
1275}
1276
1277static void intel_dp_print_rates(struct intel_dp *intel_dp)
1278{
1279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1280 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001281 int source_len, sink_len, common_len;
1282 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001283 char str[128]; /* FIXME: too big for stack? */
1284
1285 if ((drm_debug & DRM_UT_KMS) == 0)
1286 return;
1287
1288 source_len = intel_dp_source_rates(dev, &source_rates);
1289 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1290 DRM_DEBUG_KMS("source rates: %s\n", str);
1291
1292 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1293 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1294 DRM_DEBUG_KMS("sink rates: %s\n", str);
1295
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 common_len = intel_dp_common_rates(intel_dp, common_rates);
1297 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1298 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001299}
1300
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001301static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301302{
1303 int i = 0;
1304
1305 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1306 if (find == rates[i])
1307 break;
1308
1309 return i;
1310}
1311
Ville Syrjälä50fec212015-03-12 17:10:34 +02001312int
1313intel_dp_max_link_rate(struct intel_dp *intel_dp)
1314{
1315 int rates[DP_MAX_SUPPORTED_RATES] = {};
1316 int len;
1317
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001318 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001319 if (WARN_ON(len <= 0))
1320 return 162000;
1321
1322 return rates[rate_to_index(0, rates) - 1];
1323}
1324
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001325int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1326{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001327 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001328}
1329
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001330bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001331intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001332 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001333{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001334 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001335 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001336 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001338 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001339 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001340 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001342 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001343 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001344 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001345 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301346 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001347 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001348 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001349 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1350 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001352 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301353
1354 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001358
Imre Deakbc7d38a2013-05-16 14:40:36 +03001359 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001360 pipe_config->has_pch_encoder = true;
1361
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001362 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001363 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001364 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365
Jani Nikuladd06f902012-10-19 14:51:50 +03001366 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1367 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1368 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001369
1370 if (INTEL_INFO(dev)->gen >= 9) {
1371 int ret;
1372 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1373 if (ret)
1374 return ret;
1375 }
1376
Jesse Barnes2dd24552013-04-25 12:55:01 -07001377 if (!HAS_PCH_SPLIT(dev))
1378 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1379 intel_connector->panel.fitting_mode);
1380 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001381 intel_pch_panel_fitting(intel_crtc, pipe_config,
1382 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001383 }
1384
Daniel Vettercb1793c2012-06-04 18:39:21 +02001385 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001386 return false;
1387
Daniel Vetter083f9562012-04-20 20:23:49 +02001388 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301389 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001390 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001391 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001392
Daniel Vetter36008362013-03-27 00:44:59 +01001393 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1394 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001395 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001396 if (is_edp(intel_dp)) {
1397 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1398 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1399 dev_priv->vbt.edp_bpp);
1400 bpp = dev_priv->vbt.edp_bpp;
1401 }
1402
Jani Nikula344c5bb2014-09-09 11:25:13 +03001403 /*
1404 * Use the maximum clock and number of lanes the eDP panel
1405 * advertizes being capable of. The panels are generally
1406 * designed to support only a single clock and lane
1407 * configuration, and typically these values correspond to the
1408 * native resolution of the panel.
1409 */
1410 min_lane_count = max_lane_count;
1411 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001412 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001413
Daniel Vetter36008362013-03-27 00:44:59 +01001414 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001415 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1416 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001417
Dave Airliec6930992014-07-14 11:04:39 +10001418 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301419 for (lane_count = min_lane_count;
1420 lane_count <= max_lane_count;
1421 lane_count <<= 1) {
1422
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001423 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001424 link_avail = intel_dp_max_data_rate(link_clock,
1425 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001426
Daniel Vetter36008362013-03-27 00:44:59 +01001427 if (mode_rate <= link_avail) {
1428 goto found;
1429 }
1430 }
1431 }
1432 }
1433
1434 return false;
1435
1436found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001437 if (intel_dp->color_range_auto) {
1438 /*
1439 * See:
1440 * CEA-861-E - 5.1 Default Encoding Parameters
1441 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1442 */
Thierry Reding18316c82012-12-20 15:41:44 +01001443 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001444 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1445 else
1446 intel_dp->color_range = 0;
1447 }
1448
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001449 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001450 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001451
Daniel Vetter36008362013-03-27 00:44:59 +01001452 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301453
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001454 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001455 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001458 } else {
1459 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301462 }
1463
Daniel Vetter657445f2013-05-04 10:09:18 +02001464 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001466
Daniel Vetter36008362013-03-27 00:44:59 +01001467 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1468 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001469 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001470 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1471 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001472
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001473 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001474 adjusted_mode->crtc_clock,
1475 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001476 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001477
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301478 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301479 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001480 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 intel_link_compute_m_n(bpp, lane_count,
1482 intel_connector->panel.downclock_mode->clock,
1483 pipe_config->port_clock,
1484 &pipe_config->dp_m2_n2);
1485 }
1486
Damien Lespiau5416d872014-11-14 17:24:33 +00001487 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301489 else if (IS_BROXTON(dev))
1490 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001491 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001492 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1493 else
1494 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001495
Daniel Vetter36008362013-03-27 00:44:59 +01001496 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001497}
1498
Daniel Vetter7c62a162013-06-01 17:16:20 +02001499static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001500{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001501 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1502 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1503 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 u32 dpa_ctl;
1506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001507 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1508 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001509 dpa_ctl = I915_READ(DP_A);
1510 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001512 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001513 /* For a long time we've carried around a ILK-DevA w/a for the
1514 * 160MHz clock. If we're really unlucky, it's still required.
1515 */
1516 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001517 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001518 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001519 } else {
1520 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001521 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001523
Daniel Vetterea9b6002012-11-29 15:59:31 +01001524 I915_WRITE(DP_A, dpa_ctl);
1525
1526 POSTING_READ(DP_A);
1527 udelay(500);
1528}
1529
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001530static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001532 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001535 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001536 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001537 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538
Keith Packard417e8222011-11-01 19:54:11 -07001539 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001540 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001541 *
1542 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001543 * SNB CPU
1544 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001545 * CPT PCH
1546 *
1547 * IBX PCH and CPU are the same for almost everything,
1548 * except that the CPU DP PLL is configured in this
1549 * register
1550 *
1551 * CPT PCH is quite different, having many bits moved
1552 * to the TRANS_DP_CTL register instead. That
1553 * configuration happens (oddly) in ironlake_pch_enable
1554 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001555
Keith Packard417e8222011-11-01 19:54:11 -07001556 /* Preserve the BIOS-computed detected bit. This is
1557 * supposed to be read-only.
1558 */
1559 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560
Keith Packard417e8222011-11-01 19:54:11 -07001561 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001562 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001563 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001565 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001566 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001567
Keith Packard417e8222011-11-01 19:54:11 -07001568 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001569
Imre Deakbc7d38a2013-05-16 14:40:36 +03001570 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001571 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1572 intel_dp->DP |= DP_SYNC_HS_HIGH;
1573 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1574 intel_dp->DP |= DP_SYNC_VS_HIGH;
1575 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1576
Jani Nikula6aba5b62013-10-04 15:08:10 +03001577 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001578 intel_dp->DP |= DP_ENHANCED_FRAMING;
1579
Daniel Vetter7c62a162013-06-01 17:16:20 +02001580 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001581 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001582 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001583 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001584
1585 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1586 intel_dp->DP |= DP_SYNC_HS_HIGH;
1587 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1588 intel_dp->DP |= DP_SYNC_VS_HIGH;
1589 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1590
Jani Nikula6aba5b62013-10-04 15:08:10 +03001591 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001592 intel_dp->DP |= DP_ENHANCED_FRAMING;
1593
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001594 if (!IS_CHERRYVIEW(dev)) {
1595 if (crtc->pipe == 1)
1596 intel_dp->DP |= DP_PIPEB_SELECT;
1597 } else {
1598 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1599 }
Keith Packard417e8222011-11-01 19:54:11 -07001600 } else {
1601 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001602 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001603}
1604
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001605#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1606#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001607
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001608#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1609#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001610
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001611#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1612#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001613
Daniel Vetter4be73782014-01-17 14:39:48 +01001614static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001615 u32 mask,
1616 u32 value)
1617{
Paulo Zanoni30add222012-10-26 19:05:45 -02001618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001619 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001620 u32 pp_stat_reg, pp_ctrl_reg;
1621
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001622 lockdep_assert_held(&dev_priv->pps_mutex);
1623
Jani Nikulabf13e812013-09-06 07:40:05 +03001624 pp_stat_reg = _pp_stat_reg(intel_dp);
1625 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001626
1627 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001628 mask, value,
1629 I915_READ(pp_stat_reg),
1630 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001631
Jesse Barnes453c5422013-03-28 09:55:41 -07001632 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001633 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001634 I915_READ(pp_stat_reg),
1635 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001636 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001637
1638 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001639}
1640
Daniel Vetter4be73782014-01-17 14:39:48 +01001641static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001642{
1643 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001644 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001645}
1646
Daniel Vetter4be73782014-01-17 14:39:48 +01001647static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001648{
Keith Packardbd943152011-09-18 23:09:52 -07001649 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001650 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001651}
Keith Packardbd943152011-09-18 23:09:52 -07001652
Daniel Vetter4be73782014-01-17 14:39:48 +01001653static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001654{
1655 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001656
1657 /* When we disable the VDD override bit last we have to do the manual
1658 * wait. */
1659 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1660 intel_dp->panel_power_cycle_delay);
1661
Daniel Vetter4be73782014-01-17 14:39:48 +01001662 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001663}
Keith Packardbd943152011-09-18 23:09:52 -07001664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001666{
1667 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1668 intel_dp->backlight_on_delay);
1669}
1670
Daniel Vetter4be73782014-01-17 14:39:48 +01001671static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001672{
1673 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1674 intel_dp->backlight_off_delay);
1675}
Keith Packard99ea7122011-11-01 19:57:50 -07001676
Keith Packard832dd3c2011-11-01 19:34:06 -07001677/* Read the current pp_control value, unlocking the register if it
1678 * is locked
1679 */
1680
Jesse Barnes453c5422013-03-28 09:55:41 -07001681static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001682{
Jesse Barnes453c5422013-03-28 09:55:41 -07001683 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001686
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001687 lockdep_assert_held(&dev_priv->pps_mutex);
1688
Jani Nikulabf13e812013-09-06 07:40:05 +03001689 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001690 control &= ~PANEL_UNLOCK_MASK;
1691 control |= PANEL_UNLOCK_REGS;
1692 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001693}
1694
Ville Syrjälä951468f2014-09-04 14:55:31 +03001695/*
1696 * Must be paired with edp_panel_vdd_off().
1697 * Must hold pps_mutex around the whole on/off sequence.
1698 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1699 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001700static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001701{
Paulo Zanoni30add222012-10-26 19:05:45 -02001702 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1704 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001705 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001706 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001707 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001708 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001709 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001710
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001711 lockdep_assert_held(&dev_priv->pps_mutex);
1712
Keith Packard97af61f572011-09-28 16:23:51 -07001713 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001714 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001715
Egbert Eich2c623c12014-11-25 12:54:57 +01001716 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001717 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001718
Daniel Vetter4be73782014-01-17 14:39:48 +01001719 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001720 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001721
Imre Deak4e6e1a52014-03-27 17:45:11 +02001722 power_domain = intel_display_port_power_domain(intel_encoder);
1723 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001724
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001725 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1726 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728 if (!edp_have_panel_power(intel_dp))
1729 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001730
Jesse Barnes453c5422013-03-28 09:55:41 -07001731 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001732 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001733
Jani Nikulabf13e812013-09-06 07:40:05 +03001734 pp_stat_reg = _pp_stat_reg(intel_dp);
1735 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001736
1737 I915_WRITE(pp_ctrl_reg, pp);
1738 POSTING_READ(pp_ctrl_reg);
1739 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1740 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001741 /*
1742 * If the panel wasn't on, delay before accessing aux channel
1743 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001744 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001745 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1746 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001747 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001748 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001749
1750 return need_to_disable;
1751}
1752
Ville Syrjälä951468f2014-09-04 14:55:31 +03001753/*
1754 * Must be paired with intel_edp_panel_vdd_off() or
1755 * intel_edp_panel_off().
1756 * Nested calls to these functions are not allowed since
1757 * we drop the lock. Caller must use some higher level
1758 * locking to prevent nested calls from other threads.
1759 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001760void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001761{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001762 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001763
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001764 if (!is_edp(intel_dp))
1765 return;
1766
Ville Syrjälä773538e82014-09-04 14:54:56 +03001767 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001768 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001769 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001770
Rob Clarke2c719b2014-12-15 13:56:32 -05001771 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001772 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001773}
1774
Daniel Vetter4be73782014-01-17 14:39:48 +01001775static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001776{
Paulo Zanoni30add222012-10-26 19:05:45 -02001777 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001778 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001779 struct intel_digital_port *intel_dig_port =
1780 dp_to_dig_port(intel_dp);
1781 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1782 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001783 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001785
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001786 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001787
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001788 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001789
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001790 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001791 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001792
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001793 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1794 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001795
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001796 pp = ironlake_get_pp_control(intel_dp);
1797 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001798
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001799 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1800 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001801
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001802 I915_WRITE(pp_ctrl_reg, pp);
1803 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001804
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001805 /* Make sure sequencer is idle before allowing subsequent activity */
1806 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1807 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001808
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001809 if ((pp & POWER_TARGET_ON) == 0)
1810 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 power_domain = intel_display_port_power_domain(intel_encoder);
1813 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
1815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001817{
1818 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1819 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001820
Ville Syrjälä773538e82014-09-04 14:54:56 +03001821 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001822 if (!intel_dp->want_panel_vdd)
1823 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001824 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001825}
1826
Imre Deakaba86892014-07-30 15:57:31 +03001827static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1828{
1829 unsigned long delay;
1830
1831 /*
1832 * Queue the timer to fire a long time from now (relative to the power
1833 * down delay) to keep the panel power up across a sequence of
1834 * operations.
1835 */
1836 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1837 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1838}
1839
Ville Syrjälä951468f2014-09-04 14:55:31 +03001840/*
1841 * Must be paired with edp_panel_vdd_on().
1842 * Must hold pps_mutex around the whole on/off sequence.
1843 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1844 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001845static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001846{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001847 struct drm_i915_private *dev_priv =
1848 intel_dp_to_dev(intel_dp)->dev_private;
1849
1850 lockdep_assert_held(&dev_priv->pps_mutex);
1851
Keith Packard97af61f572011-09-28 16:23:51 -07001852 if (!is_edp(intel_dp))
1853 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001854
Rob Clarke2c719b2014-12-15 13:56:32 -05001855 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001856 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001857
Keith Packardbd943152011-09-18 23:09:52 -07001858 intel_dp->want_panel_vdd = false;
1859
Imre Deakaba86892014-07-30 15:57:31 +03001860 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001861 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001862 else
1863 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001864}
1865
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001866static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001867{
Paulo Zanoni30add222012-10-26 19:05:45 -02001868 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001869 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001870 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001871 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001872
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001873 lockdep_assert_held(&dev_priv->pps_mutex);
1874
Keith Packard97af61f572011-09-28 16:23:51 -07001875 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001876 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001877
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001878 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1879 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001881 if (WARN(edp_have_panel_power(intel_dp),
1882 "eDP port %c panel power already on\n",
1883 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001884 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001885
Daniel Vetter4be73782014-01-17 14:39:48 +01001886 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001887
Jani Nikulabf13e812013-09-06 07:40:05 +03001888 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001889 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001890 if (IS_GEN5(dev)) {
1891 /* ILK workaround: disable reset around power sequence */
1892 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001893 I915_WRITE(pp_ctrl_reg, pp);
1894 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001895 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001896
Keith Packard1c0ae802011-09-19 13:59:29 -07001897 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001898 if (!IS_GEN5(dev))
1899 pp |= PANEL_POWER_RESET;
1900
Jesse Barnes453c5422013-03-28 09:55:41 -07001901 I915_WRITE(pp_ctrl_reg, pp);
1902 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001903
Daniel Vetter4be73782014-01-17 14:39:48 +01001904 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001905 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001906
Keith Packard05ce1a42011-09-29 16:33:01 -07001907 if (IS_GEN5(dev)) {
1908 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001909 I915_WRITE(pp_ctrl_reg, pp);
1910 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001911 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001912}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001913
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001914void intel_edp_panel_on(struct intel_dp *intel_dp)
1915{
1916 if (!is_edp(intel_dp))
1917 return;
1918
1919 pps_lock(intel_dp);
1920 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001921 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001922}
1923
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001924
1925static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001926{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1928 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001930 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001931 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001932 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001933 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001934
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001935 lockdep_assert_held(&dev_priv->pps_mutex);
1936
Keith Packard97af61f572011-09-28 16:23:51 -07001937 if (!is_edp(intel_dp))
1938 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001939
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001940 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1941 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1944 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001945
Jesse Barnes453c5422013-03-28 09:55:41 -07001946 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001947 /* We need to switch off panel power _and_ force vdd, for otherwise some
1948 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001949 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1950 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001951
Jani Nikulabf13e812013-09-06 07:40:05 +03001952 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001953
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001954 intel_dp->want_panel_vdd = false;
1955
Jesse Barnes453c5422013-03-28 09:55:41 -07001956 I915_WRITE(pp_ctrl_reg, pp);
1957 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001958
Paulo Zanonidce56b32013-12-19 14:29:40 -02001959 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001960 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001961
1962 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001963 power_domain = intel_display_port_power_domain(intel_encoder);
1964 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001965}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001966
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001967void intel_edp_panel_off(struct intel_dp *intel_dp)
1968{
1969 if (!is_edp(intel_dp))
1970 return;
1971
1972 pps_lock(intel_dp);
1973 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001974 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001975}
1976
Jani Nikula1250d102014-08-12 17:11:39 +03001977/* Enable backlight in the panel power control. */
1978static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001979{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001980 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1981 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001984 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001985
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001986 /*
1987 * If we enable the backlight right away following a panel power
1988 * on, we may see slight flicker as the panel syncs with the eDP
1989 * link. So delay a bit to make sure the image is solid before
1990 * allowing it to appear.
1991 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001992 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001993
Ville Syrjälä773538e82014-09-04 14:54:56 +03001994 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001995
Jesse Barnes453c5422013-03-28 09:55:41 -07001996 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001998
Jani Nikulabf13e812013-09-06 07:40:05 +03001999 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002000
2001 I915_WRITE(pp_ctrl_reg, pp);
2002 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002003
Ville Syrjälä773538e82014-09-04 14:54:56 +03002004 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002005}
2006
Jani Nikula1250d102014-08-12 17:11:39 +03002007/* Enable backlight PWM and backlight PP control. */
2008void intel_edp_backlight_on(struct intel_dp *intel_dp)
2009{
2010 if (!is_edp(intel_dp))
2011 return;
2012
2013 DRM_DEBUG_KMS("\n");
2014
2015 intel_panel_enable_backlight(intel_dp->attached_connector);
2016 _intel_edp_backlight_on(intel_dp);
2017}
2018
2019/* Disable backlight in the panel power control. */
2020static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002021{
Paulo Zanoni30add222012-10-26 19:05:45 -02002022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002025 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002026
Keith Packardf01eca22011-09-28 16:48:10 -07002027 if (!is_edp(intel_dp))
2028 return;
2029
Ville Syrjälä773538e82014-09-04 14:54:56 +03002030 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002031
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002034
Jani Nikulabf13e812013-09-06 07:40:05 +03002035 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002036
2037 I915_WRITE(pp_ctrl_reg, pp);
2038 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002039
Ville Syrjälä773538e82014-09-04 14:54:56 +03002040 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002041
Paulo Zanonidce56b32013-12-19 14:29:40 -02002042 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002043 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002044}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002045
Jani Nikula1250d102014-08-12 17:11:39 +03002046/* Disable backlight PP control and backlight PWM. */
2047void intel_edp_backlight_off(struct intel_dp *intel_dp)
2048{
2049 if (!is_edp(intel_dp))
2050 return;
2051
2052 DRM_DEBUG_KMS("\n");
2053
2054 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002055 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002056}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002057
Jani Nikula73580fb72014-08-12 17:11:41 +03002058/*
2059 * Hook for controlling the panel power control backlight through the bl_power
2060 * sysfs attribute. Take care to handle multiple calls.
2061 */
2062static void intel_edp_backlight_power(struct intel_connector *connector,
2063 bool enable)
2064{
2065 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002066 bool is_enabled;
2067
Ville Syrjälä773538e82014-09-04 14:54:56 +03002068 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002069 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002070 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002071
2072 if (is_enabled == enable)
2073 return;
2074
Jani Nikula23ba9372014-08-27 14:08:43 +03002075 DRM_DEBUG_KMS("panel power control backlight %s\n",
2076 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002077
2078 if (enable)
2079 _intel_edp_backlight_on(intel_dp);
2080 else
2081 _intel_edp_backlight_off(intel_dp);
2082}
2083
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002084static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002085{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002086 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2087 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2088 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 u32 dpa_ctl;
2091
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002092 assert_pipe_disabled(dev_priv,
2093 to_intel_crtc(crtc)->pipe);
2094
Jesse Barnesd240f202010-08-13 15:43:26 -07002095 DRM_DEBUG_KMS("\n");
2096 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002097 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2098 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2099
2100 /* We don't adjust intel_dp->DP while tearing down the link, to
2101 * facilitate link retraining (e.g. after hotplug). Hence clear all
2102 * enable bits here to ensure that we don't enable too much. */
2103 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2104 intel_dp->DP |= DP_PLL_ENABLE;
2105 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002106 POSTING_READ(DP_A);
2107 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002108}
2109
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002110static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2113 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2114 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002115 struct drm_i915_private *dev_priv = dev->dev_private;
2116 u32 dpa_ctl;
2117
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002118 assert_pipe_disabled(dev_priv,
2119 to_intel_crtc(crtc)->pipe);
2120
Jesse Barnesd240f202010-08-13 15:43:26 -07002121 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002122 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2123 "dp pll off, should be on\n");
2124 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2125
2126 /* We can't rely on the value tracked for the DP register in
2127 * intel_dp->DP because link_down must not change that (otherwise link
2128 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002129 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002130 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002131 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002132 udelay(200);
2133}
2134
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002135/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002136void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002137{
2138 int ret, i;
2139
2140 /* Should have a valid DPCD by this point */
2141 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2142 return;
2143
2144 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002145 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2146 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002147 } else {
2148 /*
2149 * When turning on, we need to retry for 1ms to give the sink
2150 * time to wake up.
2151 */
2152 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002153 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2154 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002155 if (ret == 1)
2156 break;
2157 msleep(1);
2158 }
2159 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002160
2161 if (ret != 1)
2162 DRM_DEBUG_KMS("failed to %s sink power state\n",
2163 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002164}
2165
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002166static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2167 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002168{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002169 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002170 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002171 struct drm_device *dev = encoder->base.dev;
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002173 enum intel_display_power_domain power_domain;
2174 u32 tmp;
2175
2176 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002177 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002178 return false;
2179
2180 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002181
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002182 if (!(tmp & DP_PORT_EN))
2183 return false;
2184
Imre Deakbc7d38a2013-05-16 14:40:36 +03002185 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002186 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002187 } else if (IS_CHERRYVIEW(dev)) {
2188 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002189 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002190 *pipe = PORT_TO_PIPE(tmp);
2191 } else {
2192 u32 trans_sel;
2193 u32 trans_dp;
2194 int i;
2195
2196 switch (intel_dp->output_reg) {
2197 case PCH_DP_B:
2198 trans_sel = TRANS_DP_PORT_SEL_B;
2199 break;
2200 case PCH_DP_C:
2201 trans_sel = TRANS_DP_PORT_SEL_C;
2202 break;
2203 case PCH_DP_D:
2204 trans_sel = TRANS_DP_PORT_SEL_D;
2205 break;
2206 default:
2207 return true;
2208 }
2209
Damien Lespiau055e3932014-08-18 13:49:10 +01002210 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002211 trans_dp = I915_READ(TRANS_DP_CTL(i));
2212 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2213 *pipe = i;
2214 return true;
2215 }
2216 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002217
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002218 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2219 intel_dp->output_reg);
2220 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002221
2222 return true;
2223}
2224
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002225static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002226 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002227{
2228 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002229 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002230 struct drm_device *dev = encoder->base.dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232 enum port port = dp_to_dig_port(intel_dp)->port;
2233 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002234 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002235
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002236 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002237
2238 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002239
Xiong Zhang63000ef2013-06-28 12:59:06 +08002240 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002241 if (tmp & DP_SYNC_HS_HIGH)
2242 flags |= DRM_MODE_FLAG_PHSYNC;
2243 else
2244 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002245
Xiong Zhang63000ef2013-06-28 12:59:06 +08002246 if (tmp & DP_SYNC_VS_HIGH)
2247 flags |= DRM_MODE_FLAG_PVSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NVSYNC;
2250 } else {
2251 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2252 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2253 flags |= DRM_MODE_FLAG_PHSYNC;
2254 else
2255 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002256
Xiong Zhang63000ef2013-06-28 12:59:06 +08002257 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2258 flags |= DRM_MODE_FLAG_PVSYNC;
2259 else
2260 flags |= DRM_MODE_FLAG_NVSYNC;
2261 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002262
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002263 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002264
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002265 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2266 tmp & DP_COLOR_RANGE_16_235)
2267 pipe_config->limited_color_range = true;
2268
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002269 pipe_config->has_dp_encoder = true;
2270
2271 intel_dp_get_m_n(crtc, pipe_config);
2272
Ville Syrjälä18442d02013-09-13 16:00:08 +03002273 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002274 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2275 pipe_config->port_clock = 162000;
2276 else
2277 pipe_config->port_clock = 270000;
2278 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002279
2280 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2281 &pipe_config->dp_m_n);
2282
2283 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2284 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2285
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002286 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002287
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002288 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2289 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2290 /*
2291 * This is a big fat ugly hack.
2292 *
2293 * Some machines in UEFI boot mode provide us a VBT that has 18
2294 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2295 * unknown we fail to light up. Yet the same BIOS boots up with
2296 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2297 * max, not what it tells us to use.
2298 *
2299 * Note: This will still be broken if the eDP panel is not lit
2300 * up by the BIOS, and thus we can't get the mode at module
2301 * load.
2302 */
2303 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2304 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2305 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2306 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307}
2308
Daniel Vettere8cb4552012-07-01 13:05:48 +02002309static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002310{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002311 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002312 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002313 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002315 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002316 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002317
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002318 if (HAS_PSR(dev) && !HAS_DDI(dev))
2319 intel_psr_disable(intel_dp);
2320
Daniel Vetter6cb49832012-05-20 17:14:50 +02002321 /* Make sure the panel is off before trying to change the mode. But also
2322 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002323 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002324 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002325 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002326 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002327
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002328 /* disable the port before the pipe on g4x */
2329 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002330 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002331}
2332
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002333static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002334{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002336 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002337
Ville Syrjälä49277c32014-03-31 18:21:26 +03002338 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002339 if (port == PORT_A)
2340 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002341}
2342
2343static void vlv_post_disable_dp(struct intel_encoder *encoder)
2344{
2345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2346
2347 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002348}
2349
Ville Syrjälä580d3812014-04-09 13:29:00 +03002350static void chv_post_disable_dp(struct intel_encoder *encoder)
2351{
2352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2353 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2354 struct drm_device *dev = encoder->base.dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct intel_crtc *intel_crtc =
2357 to_intel_crtc(encoder->base.crtc);
2358 enum dpio_channel ch = vlv_dport_to_channel(dport);
2359 enum pipe pipe = intel_crtc->pipe;
2360 u32 val;
2361
2362 intel_dp_link_down(intel_dp);
2363
2364 mutex_lock(&dev_priv->dpio_lock);
2365
2366 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002368 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002370
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2372 val |= CHV_PCS_REQ_SOFTRESET_EN;
2373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2374
2375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002377 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2378
2379 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2380 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2381 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002382
2383 mutex_unlock(&dev_priv->dpio_lock);
2384}
2385
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002386static void
2387_intel_dp_set_link_train(struct intel_dp *intel_dp,
2388 uint32_t *DP,
2389 uint8_t dp_train_pat)
2390{
2391 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2392 struct drm_device *dev = intel_dig_port->base.base.dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 enum port port = intel_dig_port->port;
2395
2396 if (HAS_DDI(dev)) {
2397 uint32_t temp = I915_READ(DP_TP_CTL(port));
2398
2399 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2400 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2401 else
2402 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2403
2404 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2405 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2406 case DP_TRAINING_PATTERN_DISABLE:
2407 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2408
2409 break;
2410 case DP_TRAINING_PATTERN_1:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2412 break;
2413 case DP_TRAINING_PATTERN_2:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2415 break;
2416 case DP_TRAINING_PATTERN_3:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2418 break;
2419 }
2420 I915_WRITE(DP_TP_CTL(port), temp);
2421
2422 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2423 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2424
2425 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2426 case DP_TRAINING_PATTERN_DISABLE:
2427 *DP |= DP_LINK_TRAIN_OFF_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_1:
2430 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_2:
2433 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2434 break;
2435 case DP_TRAINING_PATTERN_3:
2436 DRM_ERROR("DP training pattern 3 not supported\n");
2437 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2438 break;
2439 }
2440
2441 } else {
2442 if (IS_CHERRYVIEW(dev))
2443 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2444 else
2445 *DP &= ~DP_LINK_TRAIN_MASK;
2446
2447 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2448 case DP_TRAINING_PATTERN_DISABLE:
2449 *DP |= DP_LINK_TRAIN_OFF;
2450 break;
2451 case DP_TRAINING_PATTERN_1:
2452 *DP |= DP_LINK_TRAIN_PAT_1;
2453 break;
2454 case DP_TRAINING_PATTERN_2:
2455 *DP |= DP_LINK_TRAIN_PAT_2;
2456 break;
2457 case DP_TRAINING_PATTERN_3:
2458 if (IS_CHERRYVIEW(dev)) {
2459 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2460 } else {
2461 DRM_ERROR("DP training pattern 3 not supported\n");
2462 *DP |= DP_LINK_TRAIN_PAT_2;
2463 }
2464 break;
2465 }
2466 }
2467}
2468
2469static void intel_dp_enable_port(struct intel_dp *intel_dp)
2470{
2471 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002474 /* enable with pattern 1 (as per spec) */
2475 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2476 DP_TRAINING_PATTERN_1);
2477
2478 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2479 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002480
2481 /*
2482 * Magic for VLV/CHV. We _must_ first set up the register
2483 * without actually enabling the port, and then do another
2484 * write to enable the port. Otherwise link training will
2485 * fail when the power sequencer is freshly used for this port.
2486 */
2487 intel_dp->DP |= DP_PORT_EN;
2488
2489 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2490 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002491}
2492
Daniel Vettere8cb4552012-07-01 13:05:48 +02002493static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002494{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002495 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2496 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002498 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002499 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002500 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002501
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002502 if (WARN_ON(dp_reg & DP_PORT_EN))
2503 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002505 pps_lock(intel_dp);
2506
2507 if (IS_VALLEYVIEW(dev))
2508 vlv_init_panel_power_sequencer(intel_dp);
2509
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002510 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002511
2512 edp_panel_vdd_on(intel_dp);
2513 edp_panel_on(intel_dp);
2514 edp_panel_vdd_off(intel_dp, true);
2515
2516 pps_unlock(intel_dp);
2517
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002518 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002519 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2520 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002521
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2523 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002525 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002527 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002528 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2529 pipe_name(crtc->pipe));
2530 intel_audio_codec_enable(encoder);
2531 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002532}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002533
Jani Nikulaecff4f32013-09-06 07:38:29 +03002534static void g4x_enable_dp(struct intel_encoder *encoder)
2535{
Jani Nikula828f5c62013-09-05 16:44:45 +03002536 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2537
Jani Nikulaecff4f32013-09-06 07:38:29 +03002538 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002539 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002541
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002542static void vlv_enable_dp(struct intel_encoder *encoder)
2543{
Jani Nikula828f5c62013-09-05 16:44:45 +03002544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2545
Daniel Vetter4be73782014-01-17 14:39:48 +01002546 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002547 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002548}
2549
Jani Nikulaecff4f32013-09-06 07:38:29 +03002550static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002551{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002552 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002553 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002554
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002555 intel_dp_prepare(encoder);
2556
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002557 /* Only ilk+ has port A */
2558 if (dport->port == PORT_A) {
2559 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002560 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002561 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002562}
2563
Ville Syrjälä83b84592014-10-16 21:29:51 +03002564static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2565{
2566 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2567 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2568 enum pipe pipe = intel_dp->pps_pipe;
2569 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2570
2571 edp_panel_vdd_off_sync(intel_dp);
2572
2573 /*
2574 * VLV seems to get confused when multiple power seqeuencers
2575 * have the same port selected (even if only one has power/vdd
2576 * enabled). The failure manifests as vlv_wait_port_ready() failing
2577 * CHV on the other hand doesn't seem to mind having the same port
2578 * selected in multiple power seqeuencers, but let's clear the
2579 * port select always when logically disconnecting a power sequencer
2580 * from a port.
2581 */
2582 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2583 pipe_name(pipe), port_name(intel_dig_port->port));
2584 I915_WRITE(pp_on_reg, 0);
2585 POSTING_READ(pp_on_reg);
2586
2587 intel_dp->pps_pipe = INVALID_PIPE;
2588}
2589
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002590static void vlv_steal_power_sequencer(struct drm_device *dev,
2591 enum pipe pipe)
2592{
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 struct intel_encoder *encoder;
2595
2596 lockdep_assert_held(&dev_priv->pps_mutex);
2597
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002598 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2599 return;
2600
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002601 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2602 base.head) {
2603 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002604 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002605
2606 if (encoder->type != INTEL_OUTPUT_EDP)
2607 continue;
2608
2609 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002610 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002611
2612 if (intel_dp->pps_pipe != pipe)
2613 continue;
2614
2615 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002616 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002617
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002618 WARN(encoder->connectors_active,
2619 "stealing pipe %c power sequencer from active eDP port %c\n",
2620 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002621
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002622 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002623 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002624 }
2625}
2626
2627static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2628{
2629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2630 struct intel_encoder *encoder = &intel_dig_port->base;
2631 struct drm_device *dev = encoder->base.dev;
2632 struct drm_i915_private *dev_priv = dev->dev_private;
2633 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002634
2635 lockdep_assert_held(&dev_priv->pps_mutex);
2636
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002637 if (!is_edp(intel_dp))
2638 return;
2639
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002640 if (intel_dp->pps_pipe == crtc->pipe)
2641 return;
2642
2643 /*
2644 * If another power sequencer was being used on this
2645 * port previously make sure to turn off vdd there while
2646 * we still have control of it.
2647 */
2648 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002649 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002650
2651 /*
2652 * We may be stealing the power
2653 * sequencer from another port.
2654 */
2655 vlv_steal_power_sequencer(dev, crtc->pipe);
2656
2657 /* now it's all ours */
2658 intel_dp->pps_pipe = crtc->pipe;
2659
2660 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2661 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2662
2663 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002664 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2665 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002666}
2667
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002668static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2669{
2670 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2671 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002672 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002673 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002675 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002676 int pipe = intel_crtc->pipe;
2677 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002679 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002680
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002681 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002682 val = 0;
2683 if (pipe)
2684 val |= (1<<21);
2685 else
2686 val &= ~(1<<21);
2687 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002688 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2689 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2690 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002691
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002692 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002693
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002694 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002695}
2696
Jani Nikulaecff4f32013-09-06 07:38:29 +03002697static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698{
2699 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2700 struct drm_device *dev = encoder->base.dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002702 struct intel_crtc *intel_crtc =
2703 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002704 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002705 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002706
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002707 intel_dp_prepare(encoder);
2708
Jesse Barnes89b667f2013-04-18 14:51:36 -07002709 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002710 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002711 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002712 DPIO_PCS_TX_LANE2_RESET |
2713 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002714 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002715 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2716 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2717 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2718 DPIO_PCS_CLK_SOFT_RESET);
2719
2720 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002721 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2722 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2723 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002724 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725}
2726
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002727static void chv_pre_enable_dp(struct intel_encoder *encoder)
2728{
2729 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2730 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2731 struct drm_device *dev = encoder->base.dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002733 struct intel_crtc *intel_crtc =
2734 to_intel_crtc(encoder->base.crtc);
2735 enum dpio_channel ch = vlv_dport_to_channel(dport);
2736 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002737 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002738 u32 val;
2739
2740 mutex_lock(&dev_priv->dpio_lock);
2741
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002742 /* allow hardware to manage TX FIFO reset source */
2743 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2744 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2745 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2746
2747 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2748 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2749 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2750
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002751 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002753 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002755
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002756 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2757 val |= CHV_PCS_REQ_SOFTRESET_EN;
2758 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2759
2760 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002761 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002762 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2763
2764 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2765 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2766 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002767
2768 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002769 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002770 /* Set the upar bit */
2771 data = (i == 1) ? 0x0 : 0x1;
2772 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2773 data << DPIO_UPAR_SHIFT);
2774 }
2775
2776 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002777 if (intel_crtc->config->port_clock > 270000)
2778 stagger = 0x18;
2779 else if (intel_crtc->config->port_clock > 135000)
2780 stagger = 0xd;
2781 else if (intel_crtc->config->port_clock > 67500)
2782 stagger = 0x7;
2783 else if (intel_crtc->config->port_clock > 33750)
2784 stagger = 0x4;
2785 else
2786 stagger = 0x2;
2787
2788 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2789 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2790 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2791
2792 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2793 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2794 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2795
2796 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2797 DPIO_LANESTAGGER_STRAP(stagger) |
2798 DPIO_LANESTAGGER_STRAP_OVRD |
2799 DPIO_TX1_STAGGER_MASK(0x1f) |
2800 DPIO_TX1_STAGGER_MULT(6) |
2801 DPIO_TX2_STAGGER_MULT(0));
2802
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2804 DPIO_LANESTAGGER_STRAP(stagger) |
2805 DPIO_LANESTAGGER_STRAP_OVRD |
2806 DPIO_TX1_STAGGER_MASK(0x1f) |
2807 DPIO_TX1_STAGGER_MULT(7) |
2808 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002809
2810 mutex_unlock(&dev_priv->dpio_lock);
2811
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002813}
2814
Ville Syrjälä9197c882014-04-09 13:29:05 +03002815static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2816{
2817 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2818 struct drm_device *dev = encoder->base.dev;
2819 struct drm_i915_private *dev_priv = dev->dev_private;
2820 struct intel_crtc *intel_crtc =
2821 to_intel_crtc(encoder->base.crtc);
2822 enum dpio_channel ch = vlv_dport_to_channel(dport);
2823 enum pipe pipe = intel_crtc->pipe;
2824 u32 val;
2825
Ville Syrjälä625695f2014-06-28 02:04:02 +03002826 intel_dp_prepare(encoder);
2827
Ville Syrjälä9197c882014-04-09 13:29:05 +03002828 mutex_lock(&dev_priv->dpio_lock);
2829
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002830 /* program left/right clock distribution */
2831 if (pipe != PIPE_B) {
2832 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2833 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2834 if (ch == DPIO_CH0)
2835 val |= CHV_BUFLEFTENA1_FORCE;
2836 if (ch == DPIO_CH1)
2837 val |= CHV_BUFRIGHTENA1_FORCE;
2838 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2839 } else {
2840 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2841 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2842 if (ch == DPIO_CH0)
2843 val |= CHV_BUFLEFTENA2_FORCE;
2844 if (ch == DPIO_CH1)
2845 val |= CHV_BUFRIGHTENA2_FORCE;
2846 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2847 }
2848
Ville Syrjälä9197c882014-04-09 13:29:05 +03002849 /* program clock channel usage */
2850 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2851 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2852 if (pipe != PIPE_B)
2853 val &= ~CHV_PCS_USEDCLKCHANNEL;
2854 else
2855 val |= CHV_PCS_USEDCLKCHANNEL;
2856 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2857
2858 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2859 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2860 if (pipe != PIPE_B)
2861 val &= ~CHV_PCS_USEDCLKCHANNEL;
2862 else
2863 val |= CHV_PCS_USEDCLKCHANNEL;
2864 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2865
2866 /*
2867 * This a a bit weird since generally CL
2868 * matches the pipe, but here we need to
2869 * pick the CL based on the port.
2870 */
2871 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2872 if (pipe != PIPE_B)
2873 val &= ~CHV_CMN_USEDCLKCHANNEL;
2874 else
2875 val |= CHV_CMN_USEDCLKCHANNEL;
2876 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2877
2878 mutex_unlock(&dev_priv->dpio_lock);
2879}
2880
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002882 * Native read with retry for link status and receiver capability reads for
2883 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002884 *
2885 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2886 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002887 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002888static ssize_t
2889intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2890 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002891{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002892 ssize_t ret;
2893 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002895 /*
2896 * Sometime we just get the same incorrect byte repeated
2897 * over the entire buffer. Doing just one throw away read
2898 * initially seems to "solve" it.
2899 */
2900 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2901
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002902 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002903 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2904 if (ret == size)
2905 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002906 msleep(1);
2907 }
2908
Jani Nikula9d1a1032014-03-14 16:51:15 +02002909 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910}
2911
2912/*
2913 * Fetch AUX CH registers 0x202 - 0x207 which contain
2914 * link status information
2915 */
2916static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002917intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002919 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2920 DP_LANE0_1_STATUS,
2921 link_status,
2922 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923}
2924
Paulo Zanoni11002442014-06-13 18:45:41 -03002925/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002927intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002928{
Paulo Zanoni30add222012-10-26 19:05:45 -02002929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302930 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002931 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002932
Vandana Kannan93147262014-11-18 15:45:29 +05302933 if (IS_BROXTON(dev))
2934 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2935 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302936 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302937 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002938 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302939 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002941 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002943 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002945 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002947}
2948
2949static uint8_t
2950intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2951{
Paulo Zanoni30add222012-10-26 19:05:45 -02002952 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002953 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002955 if (INTEL_INFO(dev)->gen >= 9) {
2956 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2962 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2964 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002965 default:
2966 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2967 }
2968 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002969 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2973 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2975 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002977 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302978 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002979 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 } else if (IS_VALLEYVIEW(dev)) {
2981 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2987 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002991 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002992 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002993 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2995 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2998 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002999 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003001 }
3002 } else {
3003 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3005 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003011 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003013 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003014 }
3015}
3016
Daniel Vetter5829975c2015-04-16 11:36:52 +02003017static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018{
3019 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003022 struct intel_crtc *intel_crtc =
3023 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003024 unsigned long demph_reg_value, preemph_reg_value,
3025 uniqtranscale_reg_value;
3026 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003027 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003028 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029
3030 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 preemph_reg_value = 0x0004000;
3033 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 demph_reg_value = 0x2B405555;
3036 uniqtranscale_reg_value = 0x552AB83A;
3037 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003039 demph_reg_value = 0x2B404040;
3040 uniqtranscale_reg_value = 0x5548B83A;
3041 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003043 demph_reg_value = 0x2B245555;
3044 uniqtranscale_reg_value = 0x5560B83A;
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B405555;
3048 uniqtranscale_reg_value = 0x5598DA3A;
3049 break;
3050 default:
3051 return 0;
3052 }
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 preemph_reg_value = 0x0002000;
3056 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 demph_reg_value = 0x2B404040;
3059 uniqtranscale_reg_value = 0x5552B83A;
3060 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003062 demph_reg_value = 0x2B404848;
3063 uniqtranscale_reg_value = 0x5580B83A;
3064 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003066 demph_reg_value = 0x2B404040;
3067 uniqtranscale_reg_value = 0x55ADDA3A;
3068 break;
3069 default:
3070 return 0;
3071 }
3072 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 preemph_reg_value = 0x0000000;
3075 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003077 demph_reg_value = 0x2B305555;
3078 uniqtranscale_reg_value = 0x5570B83A;
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 demph_reg_value = 0x2B2B4040;
3082 uniqtranscale_reg_value = 0x55ADDA3A;
3083 break;
3084 default:
3085 return 0;
3086 }
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 preemph_reg_value = 0x0006000;
3090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003092 demph_reg_value = 0x1B405555;
3093 uniqtranscale_reg_value = 0x55ADDA3A;
3094 break;
3095 default:
3096 return 0;
3097 }
3098 break;
3099 default:
3100 return 0;
3101 }
3102
Chris Wilson0980a602013-07-26 19:57:35 +01003103 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003104 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3105 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3106 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003107 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003108 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3109 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3110 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3111 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003112 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003113
3114 return 0;
3115}
3116
Daniel Vetter5829975c2015-04-16 11:36:52 +02003117static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118{
3119 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3122 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003123 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003124 uint8_t train_set = intel_dp->train_set[0];
3125 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003126 enum pipe pipe = intel_crtc->pipe;
3127 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128
3129 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 deemph_reg_value = 128;
3134 margin_reg_value = 52;
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137 deemph_reg_value = 128;
3138 margin_reg_value = 77;
3139 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141 deemph_reg_value = 128;
3142 margin_reg_value = 102;
3143 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 128;
3146 margin_reg_value = 154;
3147 /* FIXME extra to set for 1200 */
3148 break;
3149 default:
3150 return 0;
3151 }
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003156 deemph_reg_value = 85;
3157 margin_reg_value = 78;
3158 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003160 deemph_reg_value = 85;
3161 margin_reg_value = 116;
3162 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003164 deemph_reg_value = 85;
3165 margin_reg_value = 154;
3166 break;
3167 default:
3168 return 0;
3169 }
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003174 deemph_reg_value = 64;
3175 margin_reg_value = 104;
3176 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003178 deemph_reg_value = 64;
3179 margin_reg_value = 154;
3180 break;
3181 default:
3182 return 0;
3183 }
3184 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003188 deemph_reg_value = 43;
3189 margin_reg_value = 154;
3190 break;
3191 default:
3192 return 0;
3193 }
3194 break;
3195 default:
3196 return 0;
3197 }
3198
3199 mutex_lock(&dev_priv->dpio_lock);
3200
3201 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003202 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3203 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003204 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3205 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003206 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3207
3208 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3209 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003210 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3211 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003212 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003213
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3215 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3216 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3217 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3218
3219 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3220 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3221 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3222 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3223
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003225 for (i = 0; i < 4; i++) {
3226 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3227 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3228 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3229 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3230 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231
3232 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003233 for (i = 0; i < 4; i++) {
3234 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003235 val &= ~DPIO_SWING_MARGIN000_MASK;
3236 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003237 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3238 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003239
3240 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003241 for (i = 0; i < 4; i++) {
3242 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3243 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3244 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3245 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246
3247 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003251
3252 /*
3253 * The document said it needs to set bit 27 for ch0 and bit 26
3254 * for ch1. Might be a typo in the doc.
3255 * For now, for this unique transition scale selection, set bit
3256 * 27 for ch0 and ch1.
3257 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003258 for (i = 0; i < 4; i++) {
3259 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3260 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3261 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3262 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003263
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003264 for (i = 0; i < 4; i++) {
3265 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3266 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3267 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3268 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3269 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270 }
3271
3272 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003273 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3274 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3275 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3276
3277 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3278 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3279 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280
3281 /* LRC Bypass */
3282 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3283 val |= DPIO_LRC_BYPASS;
3284 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3285
3286 mutex_unlock(&dev_priv->dpio_lock);
3287
3288 return 0;
3289}
3290
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003292intel_get_adjust_train(struct intel_dp *intel_dp,
3293 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294{
3295 uint8_t v = 0;
3296 uint8_t p = 0;
3297 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003298 uint8_t voltage_max;
3299 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300
Jesse Barnes33a34e42010-09-08 12:42:02 -07003301 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003302 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3303 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304
3305 if (this_v > v)
3306 v = this_v;
3307 if (this_p > p)
3308 p = this_p;
3309 }
3310
Keith Packard1a2eb462011-11-16 16:26:07 -08003311 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003312 if (v >= voltage_max)
3313 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314
Keith Packard1a2eb462011-11-16 16:26:07 -08003315 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3316 if (p >= preemph_max)
3317 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318
3319 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003320 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321}
3322
3323static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003324gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003326 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003328 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330 default:
3331 signal_levels |= DP_VOLTAGE_0_4;
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334 signal_levels |= DP_VOLTAGE_0_6;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 signal_levels |= DP_VOLTAGE_0_8;
3338 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340 signal_levels |= DP_VOLTAGE_1_2;
3341 break;
3342 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003343 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003345 default:
3346 signal_levels |= DP_PRE_EMPHASIS_0;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 signal_levels |= DP_PRE_EMPHASIS_3_5;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 signal_levels |= DP_PRE_EMPHASIS_6;
3353 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355 signal_levels |= DP_PRE_EMPHASIS_9_5;
3356 break;
3357 }
3358 return signal_levels;
3359}
3360
Zhenyu Wange3421a12010-04-08 09:43:27 +08003361/* Gen6's DP voltage swing and pre-emphasis control */
3362static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003363gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003364{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003365 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3366 DP_TRAIN_PRE_EMPHASIS_MASK);
3367 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003370 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003372 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003375 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003378 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003381 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003382 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003383 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3384 "0x%x\n", signal_levels);
3385 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003386 }
3387}
3388
Keith Packard1a2eb462011-11-16 16:26:07 -08003389/* Gen7's DP voltage swing and pre-emphasis control */
3390static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003391gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003392{
3393 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3394 DP_TRAIN_PRE_EMPHASIS_MASK);
3395 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003397 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003399 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003401 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3402
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3407
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003411 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3412
3413 default:
3414 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3415 "0x%x\n", signal_levels);
3416 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3417 }
3418}
3419
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003420/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3421static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003422hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003423{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003424 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3425 DP_TRAIN_PRE_EMPHASIS_MASK);
3426 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303428 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303430 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303432 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303434 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003435
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303437 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303439 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303441 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303444 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303446 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303447
3448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3449 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003450 default:
3451 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3452 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303453 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455}
3456
Daniel Vetter5829975c2015-04-16 11:36:52 +02003457static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303458{
3459 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3460 enum port port = dport->port;
3461 struct drm_device *dev = dport->base.base.dev;
3462 struct intel_encoder *encoder = &dport->base;
3463 uint8_t train_set = intel_dp->train_set[0];
3464 uint32_t level = 0;
3465
3466 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3467 DP_TRAIN_PRE_EMPHASIS_MASK);
3468 switch (signal_levels) {
3469 default:
3470 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3472 level = 0;
3473 break;
3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3475 level = 1;
3476 break;
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478 level = 2;
3479 break;
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3481 level = 3;
3482 break;
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484 level = 4;
3485 break;
3486 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3487 level = 5;
3488 break;
3489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3490 level = 6;
3491 break;
3492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3493 level = 7;
3494 break;
3495 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3496 level = 8;
3497 break;
3498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3499 level = 9;
3500 break;
3501 }
3502
3503 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3504}
3505
Paulo Zanonif0a34242012-12-06 16:51:50 -02003506/* Properly updates "DP" with the correct signal levels. */
3507static void
3508intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3509{
3510 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003511 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003512 struct drm_device *dev = intel_dig_port->base.base.dev;
3513 uint32_t signal_levels, mask;
3514 uint8_t train_set = intel_dp->train_set[0];
3515
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303516 if (IS_BROXTON(dev)) {
3517 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003518 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303519 mask = 0;
3520 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003521 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003522 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003523 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003524 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003525 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003526 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003527 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003528 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003529 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003530 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003531 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003532 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003533 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003534 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3535 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003536 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003537 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3538 }
3539
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303540 if (mask)
3541 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3542
3543 DRM_DEBUG_KMS("Using vswing level %d\n",
3544 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3545 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3546 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3547 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003548
3549 *DP = (*DP & ~mask) | signal_levels;
3550}
3551
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003552static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003553intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003554 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003555 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003557 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3558 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003560 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3561 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003563 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003564
Jani Nikula70aff662013-09-27 15:10:44 +03003565 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003566 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003567
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003568 buf[0] = dp_train_pat;
3569 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003570 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003571 /* don't write DP_TRAINING_LANEx_SET on disable */
3572 len = 1;
3573 } else {
3574 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3575 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3576 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003577 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578
Jani Nikula9d1a1032014-03-14 16:51:15 +02003579 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3580 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003581
3582 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583}
3584
Jani Nikula70aff662013-09-27 15:10:44 +03003585static bool
3586intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3587 uint8_t dp_train_pat)
3588{
Mika Kahola4e96c972015-04-29 09:17:39 +03003589 if (!intel_dp->train_set_valid)
3590 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003591 intel_dp_set_signal_levels(intel_dp, DP);
3592 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3593}
3594
3595static bool
3596intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003597 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003598{
3599 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3600 struct drm_device *dev = intel_dig_port->base.base.dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 int ret;
3603
3604 intel_get_adjust_train(intel_dp, link_status);
3605 intel_dp_set_signal_levels(intel_dp, DP);
3606
3607 I915_WRITE(intel_dp->output_reg, *DP);
3608 POSTING_READ(intel_dp->output_reg);
3609
Jani Nikula9d1a1032014-03-14 16:51:15 +02003610 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3611 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003612
3613 return ret == intel_dp->lane_count;
3614}
3615
Imre Deak3ab9c632013-05-03 12:57:41 +03003616static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3617{
3618 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3619 struct drm_device *dev = intel_dig_port->base.base.dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 enum port port = intel_dig_port->port;
3622 uint32_t val;
3623
3624 if (!HAS_DDI(dev))
3625 return;
3626
3627 val = I915_READ(DP_TP_CTL(port));
3628 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3629 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3630 I915_WRITE(DP_TP_CTL(port), val);
3631
3632 /*
3633 * On PORT_A we can have only eDP in SST mode. There the only reason
3634 * we need to set idle transmission mode is to work around a HW issue
3635 * where we enable the pipe while not in idle link-training mode.
3636 * In this case there is requirement to wait for a minimum number of
3637 * idle patterns to be sent.
3638 */
3639 if (port == PORT_A)
3640 return;
3641
3642 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3643 1))
3644 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3645}
3646
Jesse Barnes33a34e42010-09-08 12:42:02 -07003647/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003648void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003649intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003651 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003652 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653 int i;
3654 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003655 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003656 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003657 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003659 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003660 intel_ddi_prepare_link_retrain(encoder);
3661
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003662 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003663 link_config[0] = intel_dp->link_bw;
3664 link_config[1] = intel_dp->lane_count;
3665 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3666 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003667 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003668 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303669 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3670 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003671
3672 link_config[0] = 0;
3673 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003674 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003675
3676 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003677
Jani Nikula70aff662013-09-27 15:10:44 +03003678 /* clock recovery */
3679 if (!intel_dp_reset_link_train(intel_dp, &DP,
3680 DP_TRAINING_PATTERN_1 |
3681 DP_LINK_SCRAMBLING_DISABLE)) {
3682 DRM_ERROR("failed to enable link training\n");
3683 return;
3684 }
3685
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003686 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003687 voltage_tries = 0;
3688 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003690 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691
Daniel Vettera7c96552012-10-18 10:15:30 +02003692 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003693 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3694 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003695 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003696 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003697
Daniel Vetter01916272012-10-18 10:15:25 +02003698 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003699 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003700 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003702
Mika Kahola4e96c972015-04-29 09:17:39 +03003703 /*
3704 * if we used previously trained voltage and pre-emphasis values
3705 * and we don't get clock recovery, reset link training values
3706 */
3707 if (intel_dp->train_set_valid) {
3708 DRM_DEBUG_KMS("clock recovery not ok, reset");
3709 /* clear the flag as we are not reusing train set */
3710 intel_dp->train_set_valid = false;
3711 if (!intel_dp_reset_link_train(intel_dp, &DP,
3712 DP_TRAINING_PATTERN_1 |
3713 DP_LINK_SCRAMBLING_DISABLE)) {
3714 DRM_ERROR("failed to enable link training\n");
3715 return;
3716 }
3717 continue;
3718 }
3719
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003720 /* Check to see if we've tried the max voltage */
3721 for (i = 0; i < intel_dp->lane_count; i++)
3722 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3723 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003724 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003725 ++loop_tries;
3726 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003727 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003728 break;
3729 }
Jani Nikula70aff662013-09-27 15:10:44 +03003730 intel_dp_reset_link_train(intel_dp, &DP,
3731 DP_TRAINING_PATTERN_1 |
3732 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003733 voltage_tries = 0;
3734 continue;
3735 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003736
3737 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003738 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003739 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003740 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003741 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003742 break;
3743 }
3744 } else
3745 voltage_tries = 0;
3746 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003747
Jani Nikula70aff662013-09-27 15:10:44 +03003748 /* Update training set as requested by target */
3749 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3750 DRM_ERROR("failed to update link training\n");
3751 break;
3752 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 }
3754
Jesse Barnes33a34e42010-09-08 12:42:02 -07003755 intel_dp->DP = DP;
3756}
3757
Paulo Zanonic19b0662012-10-15 15:51:41 -03003758void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003759intel_dp_complete_link_train(struct intel_dp *intel_dp)
3760{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003761 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003762 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003763 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003764 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3765
3766 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3767 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3768 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003769
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003771 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003772 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003773 DP_LINK_SCRAMBLING_DISABLE)) {
3774 DRM_ERROR("failed to start channel equalization\n");
3775 return;
3776 }
3777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003779 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780 channel_eq = false;
3781 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003782 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003783
Jesse Barnes37f80972011-01-05 14:45:24 -08003784 if (cr_tries > 5) {
3785 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003786 break;
3787 }
3788
Daniel Vettera7c96552012-10-18 10:15:30 +02003789 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003790 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3791 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003792 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003793 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003794
Jesse Barnes37f80972011-01-05 14:45:24 -08003795 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003796 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003797 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003798 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003799 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003800 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003801 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003802 cr_tries++;
3803 continue;
3804 }
3805
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003806 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003807 channel_eq = true;
3808 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003809 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003810
Jesse Barnes37f80972011-01-05 14:45:24 -08003811 /* Try 5 times, then try clock recovery if that fails */
3812 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003813 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003814 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003815 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003816 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003817 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003818 tries = 0;
3819 cr_tries++;
3820 continue;
3821 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003822
Jani Nikula70aff662013-09-27 15:10:44 +03003823 /* Update training set as requested by target */
3824 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3825 DRM_ERROR("failed to update link training\n");
3826 break;
3827 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003828 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003829 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003830
Imre Deak3ab9c632013-05-03 12:57:41 +03003831 intel_dp_set_idle_link_train(intel_dp);
3832
3833 intel_dp->DP = DP;
3834
Mika Kahola4e96c972015-04-29 09:17:39 +03003835 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003836 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003837 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003838 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003839}
3840
3841void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3842{
Jani Nikula70aff662013-09-27 15:10:44 +03003843 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003844 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003845}
3846
3847static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003848intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003849{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003850 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003851 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003852 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003853 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003854 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003855
Daniel Vetterbc76e322014-05-20 22:46:50 +02003856 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003857 return;
3858
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003859 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003860 return;
3861
Zhao Yakui28c97732009-10-09 11:39:41 +08003862 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003863
Imre Deakbc7d38a2013-05-16 14:40:36 +03003864 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003865 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003866 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003867 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003868 if (IS_CHERRYVIEW(dev))
3869 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3870 else
3871 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003872 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003873 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003874 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003875
Daniel Vetter493a7082012-05-30 12:31:56 +02003876 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003877 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003878 /* Hardware workaround: leaving our transcoder select
3879 * set to transcoder B while it's off will prevent the
3880 * corresponding HDMI output on transcoder A.
3881 *
3882 * Combine this with another hardware workaround:
3883 * transcoder select bit can only be cleared while the
3884 * port is enabled.
3885 */
3886 DP &= ~DP_PIPEB_SELECT;
3887 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003888 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003889 }
3890
Wu Fengguang832afda2011-12-09 20:42:21 +08003891 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003892 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3893 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003894 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003895}
3896
Keith Packard26d61aa2011-07-25 20:01:09 -07003897static bool
3898intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003899{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003900 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3901 struct drm_device *dev = dig_port->base.base.dev;
3902 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303903 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003904
Jani Nikula9d1a1032014-03-14 16:51:15 +02003905 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3906 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003907 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003908
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003909 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003910
Adam Jacksonedb39242012-09-18 10:58:49 -04003911 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3912 return false; /* DPCD not present */
3913
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003914 /* Check if the panel supports PSR */
3915 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003916 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003917 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3918 intel_dp->psr_dpcd,
3919 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003920 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3921 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003922 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003923 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303924
3925 if (INTEL_INFO(dev)->gen >= 9 &&
3926 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3927 uint8_t frame_sync_cap;
3928
3929 dev_priv->psr.sink_support = true;
3930 intel_dp_dpcd_read_wake(&intel_dp->aux,
3931 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3932 &frame_sync_cap, 1);
3933 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3934 /* PSR2 needs frame sync as well */
3935 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3936 DRM_DEBUG_KMS("PSR2 %s on sink",
3937 dev_priv->psr.psr2_support ? "supported" : "not supported");
3938 }
Jani Nikula50003932013-09-20 16:42:17 +03003939 }
3940
Jani Nikula7809a612014-10-29 11:03:26 +02003941 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003942 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003943 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3944 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003945 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003946 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003947 } else
3948 intel_dp->use_tps3 = false;
3949
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303950 /* Intermediate frequency support */
3951 if (is_edp(intel_dp) &&
3952 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3953 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3954 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003955 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003956 int i;
3957
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303958 intel_dp_dpcd_read_wake(&intel_dp->aux,
3959 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003960 sink_rates,
3961 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003962
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003963 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3964 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003965
3966 if (val == 0)
3967 break;
3968
Sonika Jindalaf77b972015-05-07 13:59:28 +05303969 /* Value read is in kHz while drm clock is saved in deca-kHz */
3970 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003971 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003972 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303973 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003974
3975 intel_dp_print_rates(intel_dp);
3976
Adam Jacksonedb39242012-09-18 10:58:49 -04003977 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3978 DP_DWN_STRM_PORT_PRESENT))
3979 return true; /* native DP sink */
3980
3981 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3982 return true; /* no per-port downstream info */
3983
Jani Nikula9d1a1032014-03-14 16:51:15 +02003984 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3985 intel_dp->downstream_ports,
3986 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003987 return false; /* downstream port status fetch failed */
3988
3989 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003990}
3991
Adam Jackson0d198322012-05-14 16:05:47 -04003992static void
3993intel_dp_probe_oui(struct intel_dp *intel_dp)
3994{
3995 u8 buf[3];
3996
3997 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3998 return;
3999
Jani Nikula9d1a1032014-03-14 16:51:15 +02004000 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004001 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4002 buf[0], buf[1], buf[2]);
4003
Jani Nikula9d1a1032014-03-14 16:51:15 +02004004 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004005 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4006 buf[0], buf[1], buf[2]);
4007}
4008
Dave Airlie0e32b392014-05-02 14:02:48 +10004009static bool
4010intel_dp_probe_mst(struct intel_dp *intel_dp)
4011{
4012 u8 buf[1];
4013
4014 if (!intel_dp->can_mst)
4015 return false;
4016
4017 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4018 return false;
4019
Dave Airlie0e32b392014-05-02 14:02:48 +10004020 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4021 if (buf[0] & DP_MST_CAP) {
4022 DRM_DEBUG_KMS("Sink is MST capable\n");
4023 intel_dp->is_mst = true;
4024 } else {
4025 DRM_DEBUG_KMS("Sink is not MST capable\n");
4026 intel_dp->is_mst = false;
4027 }
4028 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004029
4030 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4031 return intel_dp->is_mst;
4032}
4033
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004034int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4035{
4036 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4037 struct drm_device *dev = intel_dig_port->base.base.dev;
4038 struct intel_crtc *intel_crtc =
4039 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004040 u8 buf;
4041 int test_crc_count;
4042 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004043
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004044 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004045 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004046
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004047 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004048 return -ENOTTY;
4049
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004050 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004051 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004052
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004054 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004055 return -EIO;
4056
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004057 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4058 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004059 test_crc_count = buf & DP_TEST_COUNT_MASK;
4060
4061 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004062 if (drm_dp_dpcd_readb(&intel_dp->aux,
4063 DP_TEST_SINK_MISC, &buf) < 0)
4064 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004065 intel_wait_for_vblank(dev, intel_crtc->pipe);
4066 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4067
4068 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004069 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4070 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004071 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004072
Jani Nikula9d1a1032014-03-14 16:51:15 +02004073 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004074 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004075
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004076 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4077 return -EIO;
4078 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4079 buf & ~DP_TEST_SINK_START) < 0)
4080 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004081
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004082 return 0;
4083}
4084
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004085static bool
4086intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4087{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004088 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4089 DP_DEVICE_SERVICE_IRQ_VECTOR,
4090 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004091}
4092
Dave Airlie0e32b392014-05-02 14:02:48 +10004093static bool
4094intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4095{
4096 int ret;
4097
4098 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4099 DP_SINK_COUNT_ESI,
4100 sink_irq_vector, 14);
4101 if (ret != 14)
4102 return false;
4103
4104 return true;
4105}
4106
Todd Previtec5d5ab72015-04-15 08:38:38 -07004107static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004108{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004109 uint8_t test_result = DP_TEST_ACK;
4110 return test_result;
4111}
4112
4113static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4114{
4115 uint8_t test_result = DP_TEST_NAK;
4116 return test_result;
4117}
4118
4119static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4120{
4121 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004122 struct intel_connector *intel_connector = intel_dp->attached_connector;
4123 struct drm_connector *connector = &intel_connector->base;
4124
4125 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004126 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004127 intel_dp->aux.i2c_defer_count > 6) {
4128 /* Check EDID read for NACKs, DEFERs and corruption
4129 * (DP CTS 1.2 Core r1.1)
4130 * 4.2.2.4 : Failed EDID read, I2C_NAK
4131 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4132 * 4.2.2.6 : EDID corruption detected
4133 * Use failsafe mode for all cases
4134 */
4135 if (intel_dp->aux.i2c_nack_count > 0 ||
4136 intel_dp->aux.i2c_defer_count > 0)
4137 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4138 intel_dp->aux.i2c_nack_count,
4139 intel_dp->aux.i2c_defer_count);
4140 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4141 } else {
4142 if (!drm_dp_dpcd_write(&intel_dp->aux,
4143 DP_TEST_EDID_CHECKSUM,
4144 &intel_connector->detect_edid->checksum,
4145 1));
4146 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4147
4148 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4149 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4150 }
4151
4152 /* Set test active flag here so userspace doesn't interrupt things */
4153 intel_dp->compliance_test_active = 1;
4154
Todd Previtec5d5ab72015-04-15 08:38:38 -07004155 return test_result;
4156}
4157
4158static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4159{
4160 uint8_t test_result = DP_TEST_NAK;
4161 return test_result;
4162}
4163
4164static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4165{
4166 uint8_t response = DP_TEST_NAK;
4167 uint8_t rxdata = 0;
4168 int status = 0;
4169
Todd Previte559be302015-05-04 07:48:20 -07004170 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004171 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004172 intel_dp->compliance_test_data = 0;
4173
Todd Previtec5d5ab72015-04-15 08:38:38 -07004174 intel_dp->aux.i2c_nack_count = 0;
4175 intel_dp->aux.i2c_defer_count = 0;
4176
4177 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4178 if (status <= 0) {
4179 DRM_DEBUG_KMS("Could not read test request from sink\n");
4180 goto update_status;
4181 }
4182
4183 switch (rxdata) {
4184 case DP_TEST_LINK_TRAINING:
4185 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4186 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4187 response = intel_dp_autotest_link_training(intel_dp);
4188 break;
4189 case DP_TEST_LINK_VIDEO_PATTERN:
4190 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4191 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4192 response = intel_dp_autotest_video_pattern(intel_dp);
4193 break;
4194 case DP_TEST_LINK_EDID_READ:
4195 DRM_DEBUG_KMS("EDID test requested\n");
4196 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4197 response = intel_dp_autotest_edid(intel_dp);
4198 break;
4199 case DP_TEST_LINK_PHY_TEST_PATTERN:
4200 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4201 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4202 response = intel_dp_autotest_phy_pattern(intel_dp);
4203 break;
4204 default:
4205 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4206 break;
4207 }
4208
4209update_status:
4210 status = drm_dp_dpcd_write(&intel_dp->aux,
4211 DP_TEST_RESPONSE,
4212 &response, 1);
4213 if (status <= 0)
4214 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004215}
4216
Dave Airlie0e32b392014-05-02 14:02:48 +10004217static int
4218intel_dp_check_mst_status(struct intel_dp *intel_dp)
4219{
4220 bool bret;
4221
4222 if (intel_dp->is_mst) {
4223 u8 esi[16] = { 0 };
4224 int ret = 0;
4225 int retry;
4226 bool handled;
4227 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4228go_again:
4229 if (bret == true) {
4230
4231 /* check link status - esi[10] = 0x200c */
4232 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4233 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4234 intel_dp_start_link_train(intel_dp);
4235 intel_dp_complete_link_train(intel_dp);
4236 intel_dp_stop_link_train(intel_dp);
4237 }
4238
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004239 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004240 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4241
4242 if (handled) {
4243 for (retry = 0; retry < 3; retry++) {
4244 int wret;
4245 wret = drm_dp_dpcd_write(&intel_dp->aux,
4246 DP_SINK_COUNT_ESI+1,
4247 &esi[1], 3);
4248 if (wret == 3) {
4249 break;
4250 }
4251 }
4252
4253 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4254 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004255 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004256 goto go_again;
4257 }
4258 } else
4259 ret = 0;
4260
4261 return ret;
4262 } else {
4263 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4264 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4265 intel_dp->is_mst = false;
4266 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4267 /* send a hotplug event */
4268 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4269 }
4270 }
4271 return -EINVAL;
4272}
4273
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004274/*
4275 * According to DP spec
4276 * 5.1.2:
4277 * 1. Read DPCD
4278 * 2. Configure link according to Receiver Capabilities
4279 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4280 * 4. Check link status on receipt of hot-plug interrupt
4281 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004282static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004283intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004284{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004285 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004286 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004287 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004288 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004289
Dave Airlie5b215bc2014-08-05 10:40:20 +10004290 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4291
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004292 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004293 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004294
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004295 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296 return;
4297
Imre Deak1a125d82014-08-18 14:42:46 +03004298 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4299 return;
4300
Keith Packard92fd8fd2011-07-25 19:50:10 -07004301 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004302 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004303 return;
4304 }
4305
Keith Packard92fd8fd2011-07-25 19:50:10 -07004306 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004307 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004308 return;
4309 }
4310
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004311 /* Try to read the source of the interrupt */
4312 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4313 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4314 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004315 drm_dp_dpcd_writeb(&intel_dp->aux,
4316 DP_DEVICE_SERVICE_IRQ_VECTOR,
4317 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004318
4319 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004320 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004321 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4322 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4323 }
4324
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004325 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004326 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004327 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004328 intel_dp_start_link_train(intel_dp);
4329 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004330 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004331 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004332}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004333
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004334/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004335static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004336intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004337{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004338 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004339 uint8_t type;
4340
4341 if (!intel_dp_get_dpcd(intel_dp))
4342 return connector_status_disconnected;
4343
4344 /* if there's no downstream port, we're done */
4345 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004346 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004347
4348 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004349 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4350 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004351 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004352
4353 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4354 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004355 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004356
Adam Jackson23235172012-09-20 16:42:45 -04004357 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4358 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004359 }
4360
4361 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004362 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004363 return connector_status_connected;
4364
4365 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004366 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4367 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4368 if (type == DP_DS_PORT_TYPE_VGA ||
4369 type == DP_DS_PORT_TYPE_NON_EDID)
4370 return connector_status_unknown;
4371 } else {
4372 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4373 DP_DWN_STRM_PORT_TYPE_MASK;
4374 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4375 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4376 return connector_status_unknown;
4377 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004378
4379 /* Anything else is out of spec, warn and ignore */
4380 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004381 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004382}
4383
4384static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004385edp_detect(struct intel_dp *intel_dp)
4386{
4387 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4388 enum drm_connector_status status;
4389
4390 status = intel_panel_detect(dev);
4391 if (status == connector_status_unknown)
4392 status = connector_status_connected;
4393
4394 return status;
4395}
4396
4397static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004398ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004399{
Paulo Zanoni30add222012-10-26 19:05:45 -02004400 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004401 struct drm_i915_private *dev_priv = dev->dev_private;
4402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004403
Damien Lespiau1b469632012-12-13 16:09:01 +00004404 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4405 return connector_status_disconnected;
4406
Keith Packard26d61aa2011-07-25 20:01:09 -07004407 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004408}
4409
Dave Airlie2a592be2014-09-01 16:58:12 +10004410static int g4x_digital_port_connected(struct drm_device *dev,
4411 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004412{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004413 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004414 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004415
Todd Previte232a6ee2014-01-23 00:13:41 -07004416 if (IS_VALLEYVIEW(dev)) {
4417 switch (intel_dig_port->port) {
4418 case PORT_B:
4419 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4420 break;
4421 case PORT_C:
4422 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4423 break;
4424 case PORT_D:
4425 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4426 break;
4427 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004428 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004429 }
4430 } else {
4431 switch (intel_dig_port->port) {
4432 case PORT_B:
4433 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4434 break;
4435 case PORT_C:
4436 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4437 break;
4438 case PORT_D:
4439 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4440 break;
4441 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004442 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004443 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444 }
4445
Chris Wilson10f76a32012-05-11 18:01:32 +01004446 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004447 return 0;
4448 return 1;
4449}
4450
4451static enum drm_connector_status
4452g4x_dp_detect(struct intel_dp *intel_dp)
4453{
4454 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4455 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4456 int ret;
4457
4458 /* Can't disconnect eDP, but you can close the lid... */
4459 if (is_edp(intel_dp)) {
4460 enum drm_connector_status status;
4461
4462 status = intel_panel_detect(dev);
4463 if (status == connector_status_unknown)
4464 status = connector_status_connected;
4465 return status;
4466 }
4467
4468 ret = g4x_digital_port_connected(dev, intel_dig_port);
4469 if (ret == -EINVAL)
4470 return connector_status_unknown;
4471 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472 return connector_status_disconnected;
4473
Keith Packard26d61aa2011-07-25 20:01:09 -07004474 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004475}
4476
Keith Packard8c241fe2011-09-28 16:38:44 -07004477static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004478intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004479{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004480 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004481
Jani Nikula9cd300e2012-10-19 14:51:52 +03004482 /* use cached edid if we have one */
4483 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004484 /* invalid edid */
4485 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004486 return NULL;
4487
Jani Nikula55e9ede2013-10-01 10:38:54 +03004488 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004489 } else
4490 return drm_get_edid(&intel_connector->base,
4491 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004492}
4493
Chris Wilsonbeb60602014-09-02 20:04:00 +01004494static void
4495intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004496{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004497 struct intel_connector *intel_connector = intel_dp->attached_connector;
4498 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004499
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500 edid = intel_dp_get_edid(intel_dp);
4501 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004502
Chris Wilsonbeb60602014-09-02 20:04:00 +01004503 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4504 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4505 else
4506 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4507}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004508
Chris Wilsonbeb60602014-09-02 20:04:00 +01004509static void
4510intel_dp_unset_edid(struct intel_dp *intel_dp)
4511{
4512 struct intel_connector *intel_connector = intel_dp->attached_connector;
4513
4514 kfree(intel_connector->detect_edid);
4515 intel_connector->detect_edid = NULL;
4516
4517 intel_dp->has_audio = false;
4518}
4519
4520static enum intel_display_power_domain
4521intel_dp_power_get(struct intel_dp *dp)
4522{
4523 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4524 enum intel_display_power_domain power_domain;
4525
4526 power_domain = intel_display_port_power_domain(encoder);
4527 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4528
4529 return power_domain;
4530}
4531
4532static void
4533intel_dp_power_put(struct intel_dp *dp,
4534 enum intel_display_power_domain power_domain)
4535{
4536 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4537 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004538}
4539
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004540static enum drm_connector_status
4541intel_dp_detect(struct drm_connector *connector, bool force)
4542{
4543 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004544 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4545 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004546 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004547 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004548 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004549 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004550 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004551
Chris Wilson164c8592013-07-20 20:27:08 +01004552 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004553 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004554 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004555
Dave Airlie0e32b392014-05-02 14:02:48 +10004556 if (intel_dp->is_mst) {
4557 /* MST devices are disconnected from a monitor POV */
4558 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4559 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004560 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004561 }
4562
Chris Wilsonbeb60602014-09-02 20:04:00 +01004563 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004564
Chris Wilsond410b562014-09-02 20:03:59 +01004565 /* Can't disconnect eDP, but you can close the lid... */
4566 if (is_edp(intel_dp))
4567 status = edp_detect(intel_dp);
4568 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004569 status = ironlake_dp_detect(intel_dp);
4570 else
4571 status = g4x_dp_detect(intel_dp);
4572 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004573 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004574
Adam Jackson0d198322012-05-14 16:05:47 -04004575 intel_dp_probe_oui(intel_dp);
4576
Dave Airlie0e32b392014-05-02 14:02:48 +10004577 ret = intel_dp_probe_mst(intel_dp);
4578 if (ret) {
4579 /* if we are in MST mode then this connector
4580 won't appear connected or have anything with EDID on it */
4581 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4582 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4583 status = connector_status_disconnected;
4584 goto out;
4585 }
4586
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004588
Paulo Zanonid63885d2012-10-26 19:05:49 -02004589 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4590 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004591 status = connector_status_connected;
4592
Todd Previte09b1eb12015-04-20 15:27:34 -07004593 /* Try to read the source of the interrupt */
4594 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4595 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4596 /* Clear interrupt source */
4597 drm_dp_dpcd_writeb(&intel_dp->aux,
4598 DP_DEVICE_SERVICE_IRQ_VECTOR,
4599 sink_irq_vector);
4600
4601 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4602 intel_dp_handle_test_request(intel_dp);
4603 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4604 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4605 }
4606
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004607out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004608 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004609 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004610}
4611
Chris Wilsonbeb60602014-09-02 20:04:00 +01004612static void
4613intel_dp_force(struct drm_connector *connector)
4614{
4615 struct intel_dp *intel_dp = intel_attached_dp(connector);
4616 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4617 enum intel_display_power_domain power_domain;
4618
4619 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4620 connector->base.id, connector->name);
4621 intel_dp_unset_edid(intel_dp);
4622
4623 if (connector->status != connector_status_connected)
4624 return;
4625
4626 power_domain = intel_dp_power_get(intel_dp);
4627
4628 intel_dp_set_edid(intel_dp);
4629
4630 intel_dp_power_put(intel_dp, power_domain);
4631
4632 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4633 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4634}
4635
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004636static int intel_dp_get_modes(struct drm_connector *connector)
4637{
Jani Nikuladd06f902012-10-19 14:51:50 +03004638 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004639 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004640
Chris Wilsonbeb60602014-09-02 20:04:00 +01004641 edid = intel_connector->detect_edid;
4642 if (edid) {
4643 int ret = intel_connector_update_modes(connector, edid);
4644 if (ret)
4645 return ret;
4646 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004647
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004648 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004649 if (is_edp(intel_attached_dp(connector)) &&
4650 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004651 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004652
4653 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004654 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004655 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004656 drm_mode_probed_add(connector, mode);
4657 return 1;
4658 }
4659 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004660
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004661 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004662}
4663
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004664static bool
4665intel_dp_detect_audio(struct drm_connector *connector)
4666{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004667 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004668 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004669
Chris Wilsonbeb60602014-09-02 20:04:00 +01004670 edid = to_intel_connector(connector)->detect_edid;
4671 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004672 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004673
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004674 return has_audio;
4675}
4676
Chris Wilsonf6849602010-09-19 09:29:33 +01004677static int
4678intel_dp_set_property(struct drm_connector *connector,
4679 struct drm_property *property,
4680 uint64_t val)
4681{
Chris Wilsone953fd72011-02-21 22:23:52 +00004682 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004683 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004684 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4685 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004686 int ret;
4687
Rob Clark662595d2012-10-11 20:36:04 -05004688 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004689 if (ret)
4690 return ret;
4691
Chris Wilson3f43c482011-05-12 22:17:24 +01004692 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004693 int i = val;
4694 bool has_audio;
4695
4696 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004697 return 0;
4698
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004699 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004700
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004701 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004702 has_audio = intel_dp_detect_audio(connector);
4703 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004704 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004705
4706 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004707 return 0;
4708
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004709 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004710 goto done;
4711 }
4712
Chris Wilsone953fd72011-02-21 22:23:52 +00004713 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004714 bool old_auto = intel_dp->color_range_auto;
4715 uint32_t old_range = intel_dp->color_range;
4716
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004717 switch (val) {
4718 case INTEL_BROADCAST_RGB_AUTO:
4719 intel_dp->color_range_auto = true;
4720 break;
4721 case INTEL_BROADCAST_RGB_FULL:
4722 intel_dp->color_range_auto = false;
4723 intel_dp->color_range = 0;
4724 break;
4725 case INTEL_BROADCAST_RGB_LIMITED:
4726 intel_dp->color_range_auto = false;
4727 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4728 break;
4729 default:
4730 return -EINVAL;
4731 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004732
4733 if (old_auto == intel_dp->color_range_auto &&
4734 old_range == intel_dp->color_range)
4735 return 0;
4736
Chris Wilsone953fd72011-02-21 22:23:52 +00004737 goto done;
4738 }
4739
Yuly Novikov53b41832012-10-26 12:04:00 +03004740 if (is_edp(intel_dp) &&
4741 property == connector->dev->mode_config.scaling_mode_property) {
4742 if (val == DRM_MODE_SCALE_NONE) {
4743 DRM_DEBUG_KMS("no scaling not supported\n");
4744 return -EINVAL;
4745 }
4746
4747 if (intel_connector->panel.fitting_mode == val) {
4748 /* the eDP scaling property is not changed */
4749 return 0;
4750 }
4751 intel_connector->panel.fitting_mode = val;
4752
4753 goto done;
4754 }
4755
Chris Wilsonf6849602010-09-19 09:29:33 +01004756 return -EINVAL;
4757
4758done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004759 if (intel_encoder->base.crtc)
4760 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004761
4762 return 0;
4763}
4764
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004765static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004766intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004767{
Jani Nikula1d508702012-10-19 14:51:49 +03004768 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004769
Chris Wilson10e972d2014-09-04 21:43:45 +01004770 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004771
Jani Nikula9cd300e2012-10-19 14:51:52 +03004772 if (!IS_ERR_OR_NULL(intel_connector->edid))
4773 kfree(intel_connector->edid);
4774
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004775 /* Can't call is_edp() since the encoder may have been destroyed
4776 * already. */
4777 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004778 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004779
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004780 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004781 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004782}
4783
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004784void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004785{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004786 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4787 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004788
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004789 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004790 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004791 if (is_edp(intel_dp)) {
4792 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004793 /*
4794 * vdd might still be enabled do to the delayed vdd off.
4795 * Make sure vdd is actually turned off here.
4796 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004797 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004798 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004799 pps_unlock(intel_dp);
4800
Clint Taylor01527b32014-07-07 13:01:46 -07004801 if (intel_dp->edp_notifier.notifier_call) {
4802 unregister_reboot_notifier(&intel_dp->edp_notifier);
4803 intel_dp->edp_notifier.notifier_call = NULL;
4804 }
Keith Packardbd943152011-09-18 23:09:52 -07004805 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004806 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004807 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004808}
4809
Imre Deak07f9cd02014-08-18 14:42:45 +03004810static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4811{
4812 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4813
4814 if (!is_edp(intel_dp))
4815 return;
4816
Ville Syrjälä951468f2014-09-04 14:55:31 +03004817 /*
4818 * vdd might still be enabled do to the delayed vdd off.
4819 * Make sure vdd is actually turned off here.
4820 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004821 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004822 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004823 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004824 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004825}
4826
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004827static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4828{
4829 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4830 struct drm_device *dev = intel_dig_port->base.base.dev;
4831 struct drm_i915_private *dev_priv = dev->dev_private;
4832 enum intel_display_power_domain power_domain;
4833
4834 lockdep_assert_held(&dev_priv->pps_mutex);
4835
4836 if (!edp_have_panel_vdd(intel_dp))
4837 return;
4838
4839 /*
4840 * The VDD bit needs a power domain reference, so if the bit is
4841 * already enabled when we boot or resume, grab this reference and
4842 * schedule a vdd off, so we don't hold on to the reference
4843 * indefinitely.
4844 */
4845 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4846 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4847 intel_display_power_get(dev_priv, power_domain);
4848
4849 edp_panel_vdd_schedule_off(intel_dp);
4850}
4851
Imre Deak6d93c0c2014-07-31 14:03:36 +03004852static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4853{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004854 struct intel_dp *intel_dp;
4855
4856 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4857 return;
4858
4859 intel_dp = enc_to_intel_dp(encoder);
4860
4861 pps_lock(intel_dp);
4862
4863 /*
4864 * Read out the current power sequencer assignment,
4865 * in case the BIOS did something with it.
4866 */
4867 if (IS_VALLEYVIEW(encoder->dev))
4868 vlv_initial_power_sequencer_setup(intel_dp);
4869
4870 intel_edp_panel_vdd_sanitize(intel_dp);
4871
4872 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004873}
4874
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004875static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004876 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004877 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004878 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004879 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004880 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004881 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004882 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004883 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004884 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004885};
4886
4887static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4888 .get_modes = intel_dp_get_modes,
4889 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004890 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004891};
4892
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004893static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004894 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004895 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004896};
4897
Dave Airlie0e32b392014-05-02 14:02:48 +10004898void
Eric Anholt21d40d32010-03-25 11:11:14 -07004899intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004900{
Dave Airlie0e32b392014-05-02 14:02:48 +10004901 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004902}
4903
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004904enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004905intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4906{
4907 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004908 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004909 struct drm_device *dev = intel_dig_port->base.base.dev;
4910 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004911 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004912 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004913
Dave Airlie0e32b392014-05-02 14:02:48 +10004914 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4915 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004916
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004917 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4918 /*
4919 * vdd off can generate a long pulse on eDP which
4920 * would require vdd on to handle it, and thus we
4921 * would end up in an endless cycle of
4922 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4923 */
4924 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4925 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d52f82015-02-10 14:11:46 +02004926 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004927 }
4928
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004929 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4930 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004931 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004932
Imre Deak1c767b32014-08-18 14:42:42 +03004933 power_domain = intel_display_port_power_domain(intel_encoder);
4934 intel_display_power_get(dev_priv, power_domain);
4935
Dave Airlie0e32b392014-05-02 14:02:48 +10004936 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004937 /* indicate that we need to restart link training */
4938 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004939
4940 if (HAS_PCH_SPLIT(dev)) {
4941 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4942 goto mst_fail;
4943 } else {
4944 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4945 goto mst_fail;
4946 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004947
4948 if (!intel_dp_get_dpcd(intel_dp)) {
4949 goto mst_fail;
4950 }
4951
4952 intel_dp_probe_oui(intel_dp);
4953
4954 if (!intel_dp_probe_mst(intel_dp))
4955 goto mst_fail;
4956
4957 } else {
4958 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004959 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004960 goto mst_fail;
4961 }
4962
4963 if (!intel_dp->is_mst) {
4964 /*
4965 * we'll check the link status via the normal hot plug path later -
4966 * but for short hpds we should check it now
4967 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004968 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004969 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004970 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004971 }
4972 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004973
4974 ret = IRQ_HANDLED;
4975
Imre Deak1c767b32014-08-18 14:42:42 +03004976 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004977mst_fail:
4978 /* if we were in MST mode, and device is not there get out of MST mode */
4979 if (intel_dp->is_mst) {
4980 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4981 intel_dp->is_mst = false;
4982 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4983 }
Imre Deak1c767b32014-08-18 14:42:42 +03004984put_power:
4985 intel_display_power_put(dev_priv, power_domain);
4986
4987 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004988}
4989
Zhenyu Wange3421a12010-04-08 09:43:27 +08004990/* Return which DP Port should be selected for Transcoder DP control */
4991int
Akshay Joshi0206e352011-08-16 15:34:10 -04004992intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004993{
4994 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004995 struct intel_encoder *intel_encoder;
4996 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004997
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004998 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4999 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005000
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005001 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5002 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005003 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005004 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005005
Zhenyu Wange3421a12010-04-08 09:43:27 +08005006 return -1;
5007}
5008
Zhao Yakui36e83a12010-06-12 14:32:21 +08005009/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005010bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005011{
5012 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005013 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005014 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005015 static const short port_mapping[] = {
5016 [PORT_B] = PORT_IDPB,
5017 [PORT_C] = PORT_IDPC,
5018 [PORT_D] = PORT_IDPD,
5019 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005020
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005021 if (port == PORT_A)
5022 return true;
5023
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005024 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005025 return false;
5026
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005027 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5028 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005029
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005030 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005031 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5032 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005033 return true;
5034 }
5035 return false;
5036}
5037
Dave Airlie0e32b392014-05-02 14:02:48 +10005038void
Chris Wilsonf6849602010-09-19 09:29:33 +01005039intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5040{
Yuly Novikov53b41832012-10-26 12:04:00 +03005041 struct intel_connector *intel_connector = to_intel_connector(connector);
5042
Chris Wilson3f43c482011-05-12 22:17:24 +01005043 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005044 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005045 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005046
5047 if (is_edp(intel_dp)) {
5048 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005049 drm_object_attach_property(
5050 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005051 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005052 DRM_MODE_SCALE_ASPECT);
5053 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005054 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005055}
5056
Imre Deakdada1a92014-01-29 13:25:41 +02005057static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5058{
5059 intel_dp->last_power_cycle = jiffies;
5060 intel_dp->last_power_on = jiffies;
5061 intel_dp->last_backlight_off = jiffies;
5062}
5063
Daniel Vetter67a54562012-10-20 20:57:45 +02005064static void
5065intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005066 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005067{
5068 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005069 struct edp_power_seq cur, vbt, spec,
5070 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005071 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005072 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005073
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005074 lockdep_assert_held(&dev_priv->pps_mutex);
5075
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005076 /* already initialized? */
5077 if (final->t11_t12 != 0)
5078 return;
5079
Jesse Barnes453c5422013-03-28 09:55:41 -07005080 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005081 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005082 pp_on_reg = PCH_PP_ON_DELAYS;
5083 pp_off_reg = PCH_PP_OFF_DELAYS;
5084 pp_div_reg = PCH_PP_DIVISOR;
5085 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005086 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5087
5088 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5089 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5090 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5091 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005092 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005093
5094 /* Workaround: Need to write PP_CONTROL with the unlock key as
5095 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005096 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005097 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005098
Jesse Barnes453c5422013-03-28 09:55:41 -07005099 pp_on = I915_READ(pp_on_reg);
5100 pp_off = I915_READ(pp_off_reg);
5101 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005102
5103 /* Pull timing values out of registers */
5104 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5105 PANEL_POWER_UP_DELAY_SHIFT;
5106
5107 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5108 PANEL_LIGHT_ON_DELAY_SHIFT;
5109
5110 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5111 PANEL_LIGHT_OFF_DELAY_SHIFT;
5112
5113 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5114 PANEL_POWER_DOWN_DELAY_SHIFT;
5115
5116 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5117 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5118
5119 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5120 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5121
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005122 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005123
5124 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5125 * our hw here, which are all in 100usec. */
5126 spec.t1_t3 = 210 * 10;
5127 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5128 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5129 spec.t10 = 500 * 10;
5130 /* This one is special and actually in units of 100ms, but zero
5131 * based in the hw (so we need to add 100 ms). But the sw vbt
5132 * table multiplies it with 1000 to make it in units of 100usec,
5133 * too. */
5134 spec.t11_t12 = (510 + 100) * 10;
5135
5136 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5137 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5138
5139 /* Use the max of the register settings and vbt. If both are
5140 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005141#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005142 spec.field : \
5143 max(cur.field, vbt.field))
5144 assign_final(t1_t3);
5145 assign_final(t8);
5146 assign_final(t9);
5147 assign_final(t10);
5148 assign_final(t11_t12);
5149#undef assign_final
5150
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005151#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005152 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5153 intel_dp->backlight_on_delay = get_delay(t8);
5154 intel_dp->backlight_off_delay = get_delay(t9);
5155 intel_dp->panel_power_down_delay = get_delay(t10);
5156 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5157#undef get_delay
5158
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005159 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5160 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5161 intel_dp->panel_power_cycle_delay);
5162
5163 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5164 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005165}
5166
5167static void
5168intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005169 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005170{
5171 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005172 u32 pp_on, pp_off, pp_div, port_sel = 0;
5173 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5174 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005175 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005176 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005177
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005178 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005179
5180 if (HAS_PCH_SPLIT(dev)) {
5181 pp_on_reg = PCH_PP_ON_DELAYS;
5182 pp_off_reg = PCH_PP_OFF_DELAYS;
5183 pp_div_reg = PCH_PP_DIVISOR;
5184 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005185 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5186
5187 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5188 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5189 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005190 }
5191
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005192 /*
5193 * And finally store the new values in the power sequencer. The
5194 * backlight delays are set to 1 because we do manual waits on them. For
5195 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5196 * we'll end up waiting for the backlight off delay twice: once when we
5197 * do the manual sleep, and once when we disable the panel and wait for
5198 * the PP_STATUS bit to become zero.
5199 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005200 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005201 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5202 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005203 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005204 /* Compute the divisor for the pp clock, simply match the Bspec
5205 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005206 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005207 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005208 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5209
5210 /* Haswell doesn't have any port selection bits for the panel
5211 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005212 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005213 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005214 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005215 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005216 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005217 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005218 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005219 }
5220
Jesse Barnes453c5422013-03-28 09:55:41 -07005221 pp_on |= port_sel;
5222
5223 I915_WRITE(pp_on_reg, pp_on);
5224 I915_WRITE(pp_off_reg, pp_off);
5225 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005226
Daniel Vetter67a54562012-10-20 20:57:45 +02005227 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005228 I915_READ(pp_on_reg),
5229 I915_READ(pp_off_reg),
5230 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005231}
5232
Vandana Kannanb33a2812015-02-13 15:33:03 +05305233/**
5234 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5235 * @dev: DRM device
5236 * @refresh_rate: RR to be programmed
5237 *
5238 * This function gets called when refresh rate (RR) has to be changed from
5239 * one frequency to another. Switches can be between high and low RR
5240 * supported by the panel or to any other RR based on media playback (in
5241 * this case, RR value needs to be passed from user space).
5242 *
5243 * The caller of this function needs to take a lock on dev_priv->drrs.
5244 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305245static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305246{
5247 struct drm_i915_private *dev_priv = dev->dev_private;
5248 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305249 struct intel_digital_port *dig_port = NULL;
5250 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005251 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305252 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305253 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305254 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305255
5256 if (refresh_rate <= 0) {
5257 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5258 return;
5259 }
5260
Vandana Kannan96178ee2015-01-10 02:25:56 +05305261 if (intel_dp == NULL) {
5262 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305263 return;
5264 }
5265
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005266 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005267 * FIXME: This needs proper synchronization with psr state for some
5268 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005269 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305270
Vandana Kannan96178ee2015-01-10 02:25:56 +05305271 dig_port = dp_to_dig_port(intel_dp);
5272 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005273 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305274
5275 if (!intel_crtc) {
5276 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5277 return;
5278 }
5279
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005280 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305281
Vandana Kannan96178ee2015-01-10 02:25:56 +05305282 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305283 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5284 return;
5285 }
5286
Vandana Kannan96178ee2015-01-10 02:25:56 +05305287 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5288 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305289 index = DRRS_LOW_RR;
5290
Vandana Kannan96178ee2015-01-10 02:25:56 +05305291 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305292 DRM_DEBUG_KMS(
5293 "DRRS requested for previously set RR...ignoring\n");
5294 return;
5295 }
5296
5297 if (!intel_crtc->active) {
5298 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5299 return;
5300 }
5301
Durgadoss R44395bf2015-02-13 15:33:02 +05305302 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305303 switch (index) {
5304 case DRRS_HIGH_RR:
5305 intel_dp_set_m_n(intel_crtc, M1_N1);
5306 break;
5307 case DRRS_LOW_RR:
5308 intel_dp_set_m_n(intel_crtc, M2_N2);
5309 break;
5310 case DRRS_MAX_RR:
5311 default:
5312 DRM_ERROR("Unsupported refreshrate type\n");
5313 }
5314 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005315 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305316 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305317
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305318 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305319 if (IS_VALLEYVIEW(dev))
5320 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5321 else
5322 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305323 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305324 if (IS_VALLEYVIEW(dev))
5325 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5326 else
5327 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305328 }
5329 I915_WRITE(reg, val);
5330 }
5331
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305332 dev_priv->drrs.refresh_rate_type = index;
5333
5334 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5335}
5336
Vandana Kannanb33a2812015-02-13 15:33:03 +05305337/**
5338 * intel_edp_drrs_enable - init drrs struct if supported
5339 * @intel_dp: DP struct
5340 *
5341 * Initializes frontbuffer_bits and drrs.dp
5342 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305343void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5344{
5345 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5346 struct drm_i915_private *dev_priv = dev->dev_private;
5347 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5348 struct drm_crtc *crtc = dig_port->base.base.crtc;
5349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5350
5351 if (!intel_crtc->config->has_drrs) {
5352 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5353 return;
5354 }
5355
5356 mutex_lock(&dev_priv->drrs.mutex);
5357 if (WARN_ON(dev_priv->drrs.dp)) {
5358 DRM_ERROR("DRRS already enabled\n");
5359 goto unlock;
5360 }
5361
5362 dev_priv->drrs.busy_frontbuffer_bits = 0;
5363
5364 dev_priv->drrs.dp = intel_dp;
5365
5366unlock:
5367 mutex_unlock(&dev_priv->drrs.mutex);
5368}
5369
Vandana Kannanb33a2812015-02-13 15:33:03 +05305370/**
5371 * intel_edp_drrs_disable - Disable DRRS
5372 * @intel_dp: DP struct
5373 *
5374 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305375void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5376{
5377 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5380 struct drm_crtc *crtc = dig_port->base.base.crtc;
5381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5382
5383 if (!intel_crtc->config->has_drrs)
5384 return;
5385
5386 mutex_lock(&dev_priv->drrs.mutex);
5387 if (!dev_priv->drrs.dp) {
5388 mutex_unlock(&dev_priv->drrs.mutex);
5389 return;
5390 }
5391
5392 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5393 intel_dp_set_drrs_state(dev_priv->dev,
5394 intel_dp->attached_connector->panel.
5395 fixed_mode->vrefresh);
5396
5397 dev_priv->drrs.dp = NULL;
5398 mutex_unlock(&dev_priv->drrs.mutex);
5399
5400 cancel_delayed_work_sync(&dev_priv->drrs.work);
5401}
5402
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305403static void intel_edp_drrs_downclock_work(struct work_struct *work)
5404{
5405 struct drm_i915_private *dev_priv =
5406 container_of(work, typeof(*dev_priv), drrs.work.work);
5407 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305408
Vandana Kannan96178ee2015-01-10 02:25:56 +05305409 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305410
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305411 intel_dp = dev_priv->drrs.dp;
5412
5413 if (!intel_dp)
5414 goto unlock;
5415
5416 /*
5417 * The delayed work can race with an invalidate hence we need to
5418 * recheck.
5419 */
5420
5421 if (dev_priv->drrs.busy_frontbuffer_bits)
5422 goto unlock;
5423
5424 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5425 intel_dp_set_drrs_state(dev_priv->dev,
5426 intel_dp->attached_connector->panel.
5427 downclock_mode->vrefresh);
5428
5429unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305430 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305431}
5432
Vandana Kannanb33a2812015-02-13 15:33:03 +05305433/**
5434 * intel_edp_drrs_invalidate - Invalidate DRRS
5435 * @dev: DRM device
5436 * @frontbuffer_bits: frontbuffer plane tracking bits
5437 *
5438 * When there is a disturbance on screen (due to cursor movement/time
5439 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5440 * high RR.
5441 *
5442 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5443 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305444void intel_edp_drrs_invalidate(struct drm_device *dev,
5445 unsigned frontbuffer_bits)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448 struct drm_crtc *crtc;
5449 enum pipe pipe;
5450
Daniel Vetter9da7d692015-04-09 16:44:15 +02005451 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305452 return;
5453
Daniel Vetter88f933a2015-04-09 16:44:16 +02005454 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305455
Vandana Kannana93fad02015-01-10 02:25:59 +05305456 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005457 if (!dev_priv->drrs.dp) {
5458 mutex_unlock(&dev_priv->drrs.mutex);
5459 return;
5460 }
5461
Vandana Kannana93fad02015-01-10 02:25:59 +05305462 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5463 pipe = to_intel_crtc(crtc)->pipe;
5464
5465 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305466 intel_dp_set_drrs_state(dev_priv->dev,
5467 dev_priv->drrs.dp->attached_connector->panel.
5468 fixed_mode->vrefresh);
5469 }
5470
5471 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5472
5473 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5474 mutex_unlock(&dev_priv->drrs.mutex);
5475}
5476
Vandana Kannanb33a2812015-02-13 15:33:03 +05305477/**
5478 * intel_edp_drrs_flush - Flush DRRS
5479 * @dev: DRM device
5480 * @frontbuffer_bits: frontbuffer plane tracking bits
5481 *
5482 * When there is no movement on screen, DRRS work can be scheduled.
5483 * This DRRS work is responsible for setting relevant registers after a
5484 * timeout of 1 second.
5485 *
5486 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5487 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305488void intel_edp_drrs_flush(struct drm_device *dev,
5489 unsigned frontbuffer_bits)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 struct drm_crtc *crtc;
5493 enum pipe pipe;
5494
Daniel Vetter9da7d692015-04-09 16:44:15 +02005495 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305496 return;
5497
Daniel Vetter88f933a2015-04-09 16:44:16 +02005498 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305499
Vandana Kannana93fad02015-01-10 02:25:59 +05305500 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005501 if (!dev_priv->drrs.dp) {
5502 mutex_unlock(&dev_priv->drrs.mutex);
5503 return;
5504 }
5505
Vandana Kannana93fad02015-01-10 02:25:59 +05305506 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5507 pipe = to_intel_crtc(crtc)->pipe;
5508 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5509
Vandana Kannana93fad02015-01-10 02:25:59 +05305510 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5511 !dev_priv->drrs.busy_frontbuffer_bits)
5512 schedule_delayed_work(&dev_priv->drrs.work,
5513 msecs_to_jiffies(1000));
5514 mutex_unlock(&dev_priv->drrs.mutex);
5515}
5516
Vandana Kannanb33a2812015-02-13 15:33:03 +05305517/**
5518 * DOC: Display Refresh Rate Switching (DRRS)
5519 *
5520 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5521 * which enables swtching between low and high refresh rates,
5522 * dynamically, based on the usage scenario. This feature is applicable
5523 * for internal panels.
5524 *
5525 * Indication that the panel supports DRRS is given by the panel EDID, which
5526 * would list multiple refresh rates for one resolution.
5527 *
5528 * DRRS is of 2 types - static and seamless.
5529 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5530 * (may appear as a blink on screen) and is used in dock-undock scenario.
5531 * Seamless DRRS involves changing RR without any visual effect to the user
5532 * and can be used during normal system usage. This is done by programming
5533 * certain registers.
5534 *
5535 * Support for static/seamless DRRS may be indicated in the VBT based on
5536 * inputs from the panel spec.
5537 *
5538 * DRRS saves power by switching to low RR based on usage scenarios.
5539 *
5540 * eDP DRRS:-
5541 * The implementation is based on frontbuffer tracking implementation.
5542 * When there is a disturbance on the screen triggered by user activity or a
5543 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5544 * When there is no movement on screen, after a timeout of 1 second, a switch
5545 * to low RR is made.
5546 * For integration with frontbuffer tracking code,
5547 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5548 *
5549 * DRRS can be further extended to support other internal panels and also
5550 * the scenario of video playback wherein RR is set based on the rate
5551 * requested by userspace.
5552 */
5553
5554/**
5555 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5556 * @intel_connector: eDP connector
5557 * @fixed_mode: preferred mode of panel
5558 *
5559 * This function is called only once at driver load to initialize basic
5560 * DRRS stuff.
5561 *
5562 * Returns:
5563 * Downclock mode if panel supports it, else return NULL.
5564 * DRRS support is determined by the presence of downclock mode (apart
5565 * from VBT setting).
5566 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305567static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305568intel_dp_drrs_init(struct intel_connector *intel_connector,
5569 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305570{
5571 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305572 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305573 struct drm_i915_private *dev_priv = dev->dev_private;
5574 struct drm_display_mode *downclock_mode = NULL;
5575
Daniel Vetter9da7d692015-04-09 16:44:15 +02005576 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5577 mutex_init(&dev_priv->drrs.mutex);
5578
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305579 if (INTEL_INFO(dev)->gen <= 6) {
5580 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5581 return NULL;
5582 }
5583
5584 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005585 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305586 return NULL;
5587 }
5588
5589 downclock_mode = intel_find_panel_downclock
5590 (dev, fixed_mode, connector);
5591
5592 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305593 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305594 return NULL;
5595 }
5596
Vandana Kannan96178ee2015-01-10 02:25:56 +05305597 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305598
Vandana Kannan96178ee2015-01-10 02:25:56 +05305599 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005600 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305601 return downclock_mode;
5602}
5603
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005604static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005605 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005606{
5607 struct drm_connector *connector = &intel_connector->base;
5608 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005609 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5610 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005611 struct drm_i915_private *dev_priv = dev->dev_private;
5612 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305613 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005614 bool has_dpcd;
5615 struct drm_display_mode *scan;
5616 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005617 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005618
5619 if (!is_edp(intel_dp))
5620 return true;
5621
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005622 pps_lock(intel_dp);
5623 intel_edp_panel_vdd_sanitize(intel_dp);
5624 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005625
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005626 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005627 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005628
5629 if (has_dpcd) {
5630 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5631 dev_priv->no_aux_handshake =
5632 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5633 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5634 } else {
5635 /* if this fails, presume the device is a ghost */
5636 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005637 return false;
5638 }
5639
5640 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005641 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005642 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005643 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005644
Daniel Vetter060c8772014-03-21 23:22:35 +01005645 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005646 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005647 if (edid) {
5648 if (drm_add_edid_modes(connector, edid)) {
5649 drm_mode_connector_update_edid_property(connector,
5650 edid);
5651 drm_edid_to_eld(connector, edid);
5652 } else {
5653 kfree(edid);
5654 edid = ERR_PTR(-EINVAL);
5655 }
5656 } else {
5657 edid = ERR_PTR(-ENOENT);
5658 }
5659 intel_connector->edid = edid;
5660
5661 /* prefer fixed mode from EDID if available */
5662 list_for_each_entry(scan, &connector->probed_modes, head) {
5663 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5664 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305665 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305666 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005667 break;
5668 }
5669 }
5670
5671 /* fallback to VBT if available for eDP */
5672 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5673 fixed_mode = drm_mode_duplicate(dev,
5674 dev_priv->vbt.lfp_lvds_vbt_mode);
5675 if (fixed_mode)
5676 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5677 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005678 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005679
Clint Taylor01527b32014-07-07 13:01:46 -07005680 if (IS_VALLEYVIEW(dev)) {
5681 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5682 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005683
5684 /*
5685 * Figure out the current pipe for the initial backlight setup.
5686 * If the current pipe isn't valid, try the PPS pipe, and if that
5687 * fails just assume pipe A.
5688 */
5689 if (IS_CHERRYVIEW(dev))
5690 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5691 else
5692 pipe = PORT_TO_PIPE(intel_dp->DP);
5693
5694 if (pipe != PIPE_A && pipe != PIPE_B)
5695 pipe = intel_dp->pps_pipe;
5696
5697 if (pipe != PIPE_A && pipe != PIPE_B)
5698 pipe = PIPE_A;
5699
5700 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5701 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005702 }
5703
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305704 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005705 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005706 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005707
5708 return true;
5709}
5710
Paulo Zanoni16c25532013-06-12 17:27:25 -03005711bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005712intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5713 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005714{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005715 struct drm_connector *connector = &intel_connector->base;
5716 struct intel_dp *intel_dp = &intel_dig_port->dp;
5717 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5718 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005719 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005720 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005721 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005723 intel_dp->pps_pipe = INVALID_PIPE;
5724
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005725 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005726 if (INTEL_INFO(dev)->gen >= 9)
5727 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5728 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005729 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5730 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5731 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5732 else if (HAS_PCH_SPLIT(dev))
5733 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5734 else
5735 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5736
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005737 if (INTEL_INFO(dev)->gen >= 9)
5738 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5739 else
5740 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005741
Daniel Vetter07679352012-09-06 22:15:42 +02005742 /* Preserve the current hw state. */
5743 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005744 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005745
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005746 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305747 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005748 else
5749 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005750
Imre Deakf7d24902013-05-08 13:14:05 +03005751 /*
5752 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5753 * for DP the encoder type can be set by the caller to
5754 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5755 */
5756 if (type == DRM_MODE_CONNECTOR_eDP)
5757 intel_encoder->type = INTEL_OUTPUT_EDP;
5758
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005759 /* eDP only on port B and/or C on vlv/chv */
5760 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5761 port != PORT_B && port != PORT_C))
5762 return false;
5763
Imre Deake7281ea2013-05-08 13:14:08 +03005764 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5765 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5766 port_name(port));
5767
Adam Jacksonb3295302010-07-16 14:46:28 -04005768 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005769 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5770
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005771 connector->interlace_allowed = true;
5772 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005773
Daniel Vetter66a92782012-07-12 20:08:18 +02005774 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005775 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005776
Chris Wilsondf0e9242010-09-09 16:20:55 +01005777 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005778 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005779
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005780 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005781 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5782 else
5783 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005784 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005785
Jani Nikula0b998362014-03-14 16:51:17 +02005786 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005787 switch (port) {
5788 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005789 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005790 break;
5791 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005792 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005793 break;
5794 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005795 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005796 break;
5797 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005798 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005799 break;
5800 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005801 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005802 }
5803
Imre Deakdada1a92014-01-29 13:25:41 +02005804 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005805 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005806 intel_dp_init_panel_power_timestamps(intel_dp);
5807 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005808 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005809 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005810 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005811 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005812 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005813
Jani Nikula9d1a1032014-03-14 16:51:15 +02005814 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005815
Dave Airlie0e32b392014-05-02 14:02:48 +10005816 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005817 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005818 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005819 intel_dp_mst_encoder_init(intel_dig_port,
5820 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005821 }
5822 }
5823
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005824 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005825 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005826 if (is_edp(intel_dp)) {
5827 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005828 /*
5829 * vdd might still be enabled do to the delayed vdd off.
5830 * Make sure vdd is actually turned off here.
5831 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005832 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005833 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005834 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005835 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005836 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005837 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005838 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005839 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005840
Chris Wilsonf6849602010-09-19 09:29:33 +01005841 intel_dp_add_properties(intel_dp, connector);
5842
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005843 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5844 * 0xd. Failure to do so will result in spurious interrupts being
5845 * generated on the port when a cable is not attached.
5846 */
5847 if (IS_G4X(dev) && !IS_GM45(dev)) {
5848 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5849 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5850 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005851
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005852 i915_debugfs_connector_add(connector);
5853
Paulo Zanoni16c25532013-06-12 17:27:25 -03005854 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005855}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005856
5857void
5858intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5859{
Dave Airlie13cf5502014-06-18 11:29:35 +10005860 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005861 struct intel_digital_port *intel_dig_port;
5862 struct intel_encoder *intel_encoder;
5863 struct drm_encoder *encoder;
5864 struct intel_connector *intel_connector;
5865
Daniel Vetterb14c5672013-09-19 12:18:32 +02005866 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005867 if (!intel_dig_port)
5868 return;
5869
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005870 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005871 if (!intel_connector) {
5872 kfree(intel_dig_port);
5873 return;
5874 }
5875
5876 intel_encoder = &intel_dig_port->base;
5877 encoder = &intel_encoder->base;
5878
5879 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5880 DRM_MODE_ENCODER_TMDS);
5881
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005882 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005883 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005884 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005885 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005886 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005887 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005888 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005889 intel_encoder->pre_enable = chv_pre_enable_dp;
5890 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005891 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005892 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005893 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005894 intel_encoder->pre_enable = vlv_pre_enable_dp;
5895 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005896 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005897 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005898 intel_encoder->pre_enable = g4x_pre_enable_dp;
5899 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005900 if (INTEL_INFO(dev)->gen >= 5)
5901 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005902 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005903
Paulo Zanoni174edf12012-10-26 19:05:50 -02005904 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005905 intel_dig_port->dp.output_reg = output_reg;
5906
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005907 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005908 if (IS_CHERRYVIEW(dev)) {
5909 if (port == PORT_D)
5910 intel_encoder->crtc_mask = 1 << 2;
5911 else
5912 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5913 } else {
5914 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5915 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005916 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005917 intel_encoder->hot_plug = intel_dp_hot_plug;
5918
Dave Airlie13cf5502014-06-18 11:29:35 +10005919 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5920 dev_priv->hpd_irq_port[port] = intel_dig_port;
5921
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005922 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5923 drm_encoder_cleanup(encoder);
5924 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005925 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005926 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005927}
Dave Airlie0e32b392014-05-02 14:02:48 +10005928
5929void intel_dp_mst_suspend(struct drm_device *dev)
5930{
5931 struct drm_i915_private *dev_priv = dev->dev_private;
5932 int i;
5933
5934 /* disable MST */
5935 for (i = 0; i < I915_MAX_PORTS; i++) {
5936 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5937 if (!intel_dig_port)
5938 continue;
5939
5940 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5941 if (!intel_dig_port->dp.can_mst)
5942 continue;
5943 if (intel_dig_port->dp.is_mst)
5944 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5945 }
5946 }
5947}
5948
5949void intel_dp_mst_resume(struct drm_device *dev)
5950{
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 int i;
5953
5954 for (i = 0; i < I915_MAX_PORTS; i++) {
5955 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5956 if (!intel_dig_port)
5957 continue;
5958 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5959 int ret;
5960
5961 if (!intel_dig_port->dp.can_mst)
5962 continue;
5963
5964 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5965 if (ret != 0) {
5966 intel_dp_check_mst_status(&intel_dig_port->dp);
5967 }
5968 }
5969 }
5970}