blob: 50436b52c2133ee900250e49c0ad622d11948ab3 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * Derived from "arch/i386/kernel/process.c"
4 * Copyright (C) 1995 Linus Torvalds
5 *
6 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
7 * Paul Mackerras (paulus@cs.anu.edu.au)
8 *
9 * PowerPC version
10 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011 */
12
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013#include <linux/errno.h>
14#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010015#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010016#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010017#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/stddef.h>
22#include <linux/unistd.h>
23#include <linux/ptrace.h>
24#include <linux/slab.h>
25#include <linux/user.h>
26#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/prctl.h>
28#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040029#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030#include <linux/kallsyms.h>
31#include <linux/mqueue.h>
32#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100033#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080034#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010035#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000036#include <linux/personality.h>
37#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053038#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110039#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110040#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080041#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000042#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043
Nicholas Piggin3a965702021-01-30 23:08:38 +100044#include <asm/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#include <asm/io.h>
46#include <asm/processor.h>
47#include <asm/mmu.h>
48#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110049#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110050#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010051#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010052#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000054#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100056#ifdef CONFIG_PPC64
57#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053058#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110060#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110061#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110062#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053063#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100064#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110065#include <asm/stacktrace.h>
Michael Neulingc1fe1902019-04-01 17:03:12 +110066#include <asm/hw_breakpoint.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110067
Luis Machadod6a61bf2008-07-24 02:10:41 +100068#include <linux/kprobes.h>
69#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100070
Michael Neuling8b3c34c2013-02-13 16:21:32 +000071/* Transactional Memory debug */
72#ifdef TM_DEBUG_SW
73#define TM_DEBUG(x...) printk(KERN_INFO x)
74#else
75#define TM_DEBUG(x...) do { } while(0)
76#endif
77
Paul Mackerras14cf11a2005-09-26 16:04:21 +100078extern unsigned long _get_SP(void);
79
Paul Mackerrasd31626f2014-01-13 15:56:29 +110080#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110081/*
82 * Are we running in "Suspend disabled" mode? If so we have to block any
83 * sigreturn that would get us into suspended state, and we also warn in some
84 * other paths that we should never reach with suspend disabled.
85 */
86bool tm_suspend_disabled __ro_after_init = false;
87
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110088static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110089{
90 /*
91 * If we are saving the current thread's registers, and the
92 * thread is in a transactional state, set the TIF_RESTORE_TM
93 * bit so that we know to restore the registers before
94 * returning to userspace.
95 */
96 if (tsk == current && tsk->thread.regs &&
97 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
98 !test_thread_flag(TIF_RESTORE_TM)) {
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +100099 regs_set_return_msr(&tsk->thread.ckpt_regs,
100 tsk->thread.regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101 set_thread_flag(TIF_RESTORE_TM);
102 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103}
Cyril Burdc16b552016-09-23 16:18:08 +1000104
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100105#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100106static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100107#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
108
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100109bool strict_msr_control;
110EXPORT_SYMBOL(strict_msr_control);
111
112static int __init enable_strict_msr_control(char *str)
113{
114 strict_msr_control = true;
115 pr_info("Enabling strict facility control\n");
116
117 return 0;
118}
119early_param("ppc_strict_facility_enable", enable_strict_msr_control);
120
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000121/* notrace because it's called by restore_math */
122unsigned long notrace msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100123{
124 unsigned long oldmsr = mfmsr();
125 unsigned long newmsr;
126
127 newmsr = oldmsr | bits;
128
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100129 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
130 newmsr |= MSR_VSX;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100131
132 if (oldmsr != newmsr)
133 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000134
135 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100136}
Simon Guod1c72112018-05-23 15:01:44 +0800137EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100138
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000139/* notrace because it's called by restore_math */
140void notrace __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr & ~bits;
146
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100147 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
148 newmsr &= ~MSR_VSX;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100149
150 if (oldmsr != newmsr)
151 mtmsr_isync(newmsr);
152}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100153EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100154
Kevin Hao037f0ee2013-07-14 17:02:05 +0800155#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100156static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100157{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000158 unsigned long msr;
159
Cyril Bur87924682016-02-29 17:53:49 +1100160 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000161 msr = tsk->thread.regs->msr;
Mark Cave-Aylandfe1ef6b2019-02-08 14:33:19 +0000162 msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
Cyril Bur87924682016-02-29 17:53:49 +1100163 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000164 msr &= ~MSR_VSX;
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +1000165 regs_set_return_msr(tsk->thread.regs, msr);
Cyril Bur87924682016-02-29 17:53:49 +1100166}
167
Anton Blanchard98da5812015-10-29 11:44:01 +1100168void giveup_fpu(struct task_struct *tsk)
169{
Anton Blanchard98da5812015-10-29 11:44:01 +1100170 check_if_tm_restore_required(tsk);
171
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100172 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100173 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100174 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100175}
176EXPORT_SYMBOL(giveup_fpu);
177
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178/*
179 * Make sure the floating-point register state in the
180 * the thread_struct is up to date for task tsk.
181 */
182void flush_fp_to_thread(struct task_struct *tsk)
183{
184 if (tsk->thread.regs) {
185 /*
186 * We need to disable preemption here because if we didn't,
187 * another process could get scheduled after the regs->msr
188 * test but before we have finished saving the FP registers
189 * to the thread_struct. That process could take over the
190 * FPU, and then when we get scheduled again we would store
191 * bogus values for the remaining FP registers.
192 */
193 preempt_disable();
194 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000195 /*
196 * This should only ever be called for current or
197 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100198 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199 * there is something wrong if a stopped child appears
200 * to still have its FP state in the CPU registers.
201 */
202 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100203 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000204 }
205 preempt_enable();
206 }
207}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000208EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209
210void enable_kernel_fp(void)
211{
Cyril Bure909fb82016-09-23 16:18:11 +1000212 unsigned long cpumsr;
213
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214 WARN_ON(preemptible());
215
Cyril Bure909fb82016-09-23 16:18:11 +1000216 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100217
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100218 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
219 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000220 /*
221 * If a thread has already been reclaimed then the
222 * checkpointed registers are on the CPU but have definitely
223 * been saved by the reclaim code. Don't need to and *cannot*
224 * giveup as this would save to the 'live' structure not the
225 * checkpointed structure.
226 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300227 if (!MSR_TM_ACTIVE(cpumsr) &&
228 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000229 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100230 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100231 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232}
233EXPORT_SYMBOL(enable_kernel_fp);
Christophe Leroyc83c1922020-08-17 05:47:58 +0000234#else
235static inline void __giveup_fpu(struct task_struct *tsk) { }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100236#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000238#ifdef CONFIG_ALTIVEC
Cyril Bur6f515d82016-02-29 17:53:50 +1100239static void __giveup_altivec(struct task_struct *tsk)
240{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000241 unsigned long msr;
242
Cyril Bur6f515d82016-02-29 17:53:50 +1100243 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000244 msr = tsk->thread.regs->msr;
245 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100246 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000247 msr &= ~MSR_VSX;
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +1000248 regs_set_return_msr(tsk->thread.regs, msr);
Cyril Bur6f515d82016-02-29 17:53:50 +1100249}
250
Anton Blanchard98da5812015-10-29 11:44:01 +1100251void giveup_altivec(struct task_struct *tsk)
252{
Anton Blanchard98da5812015-10-29 11:44:01 +1100253 check_if_tm_restore_required(tsk);
254
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100255 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100256 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100257 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100258}
259EXPORT_SYMBOL(giveup_altivec);
260
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000261void enable_kernel_altivec(void)
262{
Cyril Bure909fb82016-09-23 16:18:11 +1000263 unsigned long cpumsr;
264
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265 WARN_ON(preemptible());
266
Cyril Bure909fb82016-09-23 16:18:11 +1000267 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100268
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100269 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
270 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000271 /*
272 * If a thread has already been reclaimed then the
273 * checkpointed registers are on the CPU but have definitely
274 * been saved by the reclaim code. Don't need to and *cannot*
275 * giveup as this would save to the 'live' structure not the
276 * checkpointed structure.
277 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300278 if (!MSR_TM_ACTIVE(cpumsr) &&
279 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000280 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100281 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100282 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000283}
284EXPORT_SYMBOL(enable_kernel_altivec);
285
286/*
287 * Make sure the VMX/Altivec register state in the
288 * the thread_struct is up to date for task tsk.
289 */
290void flush_altivec_to_thread(struct task_struct *tsk)
291{
292 if (tsk->thread.regs) {
293 preempt_disable();
294 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100296 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000297 }
298 preempt_enable();
299 }
300}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000301EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302#endif /* CONFIG_ALTIVEC */
303
Michael Neulingce48b212008-06-25 14:07:18 +1000304#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100305static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100306{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000307 unsigned long msr = tsk->thread.regs->msr;
308
309 /*
310 * We should never be ssetting MSR_VSX without also setting
311 * MSR_FP and MSR_VEC
312 */
313 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
314
315 /* __giveup_fpu will clear MSR_VSX */
316 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100317 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000318 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100319 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100320}
321
322static void giveup_vsx(struct task_struct *tsk)
323{
324 check_if_tm_restore_required(tsk);
325
326 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100327 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100328 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100329}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100330
Michael Neulingce48b212008-06-25 14:07:18 +1000331void enable_kernel_vsx(void)
332{
Cyril Bure909fb82016-09-23 16:18:11 +1000333 unsigned long cpumsr;
334
Michael Neulingce48b212008-06-25 14:07:18 +1000335 WARN_ON(preemptible());
336
Cyril Bure909fb82016-09-23 16:18:11 +1000337 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100338
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000339 if (current->thread.regs &&
340 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100341 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000342 /*
343 * If a thread has already been reclaimed then the
344 * checkpointed registers are on the CPU but have definitely
345 * been saved by the reclaim code. Don't need to and *cannot*
346 * giveup as this would save to the 'live' structure not the
347 * checkpointed structure.
348 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300349 if (!MSR_TM_ACTIVE(cpumsr) &&
350 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000351 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100352 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100353 }
Michael Neulingce48b212008-06-25 14:07:18 +1000354}
355EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000356
357void flush_vsx_to_thread(struct task_struct *tsk)
358{
359 if (tsk->thread.regs) {
360 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000361 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000362 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000363 giveup_vsx(tsk);
364 }
365 preempt_enable();
366 }
367}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000368EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Michael Neulingce48b212008-06-25 14:07:18 +1000369#endif /* CONFIG_VSX */
370
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100372void giveup_spe(struct task_struct *tsk)
373{
Anton Blanchard98da5812015-10-29 11:44:01 +1100374 check_if_tm_restore_required(tsk);
375
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100376 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100377 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100378 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100379}
380EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000381
382void enable_kernel_spe(void)
383{
384 WARN_ON(preemptible());
385
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100386 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100387
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100388 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
389 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100390 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100391 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000392}
393EXPORT_SYMBOL(enable_kernel_spe);
394
395void flush_spe_to_thread(struct task_struct *tsk)
396{
397 if (tsk->thread.regs) {
398 preempt_disable();
399 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000400 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500401 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500402 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000403 }
404 preempt_enable();
405 }
406}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000407#endif /* CONFIG_SPE */
408
Anton Blanchardc2085052015-10-29 11:44:08 +1100409static unsigned long msr_all_available;
410
411static int __init init_msr_all_available(void)
412{
Christophe Leroyc83c1922020-08-17 05:47:58 +0000413 if (IS_ENABLED(CONFIG_PPC_FPU))
414 msr_all_available |= MSR_FP;
Anton Blanchardc2085052015-10-29 11:44:08 +1100415 if (cpu_has_feature(CPU_FTR_ALTIVEC))
416 msr_all_available |= MSR_VEC;
Anton Blanchardc2085052015-10-29 11:44:08 +1100417 if (cpu_has_feature(CPU_FTR_VSX))
418 msr_all_available |= MSR_VSX;
Anton Blanchardc2085052015-10-29 11:44:08 +1100419 if (cpu_has_feature(CPU_FTR_SPE))
420 msr_all_available |= MSR_SPE;
Anton Blanchardc2085052015-10-29 11:44:08 +1100421
422 return 0;
423}
424early_initcall(init_msr_all_available);
425
426void giveup_all(struct task_struct *tsk)
427{
428 unsigned long usermsr;
429
430 if (!tsk->thread.regs)
431 return;
432
Gustavo Romero8205d5d2019-09-04 00:55:27 -0400433 check_if_tm_restore_required(tsk);
434
Anton Blanchardc2085052015-10-29 11:44:08 +1100435 usermsr = tsk->thread.regs->msr;
436
437 if ((usermsr & msr_all_available) == 0)
438 return;
439
440 msr_check_and_set(msr_all_available);
441
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000442 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
443
Anton Blanchardc2085052015-10-29 11:44:08 +1100444 if (usermsr & MSR_FP)
445 __giveup_fpu(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100446 if (usermsr & MSR_VEC)
447 __giveup_altivec(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100448 if (usermsr & MSR_SPE)
449 __giveup_spe(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100450
451 msr_check_and_clear(msr_all_available);
452}
453EXPORT_SYMBOL(giveup_all);
454
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000455#ifdef CONFIG_PPC_BOOK3S_64
456#ifdef CONFIG_PPC_FPU
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000457static bool should_restore_fp(void)
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000458{
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000459 if (current->thread.load_fp) {
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000460 current->thread.load_fp++;
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000461 return true;
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000462 }
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000463 return false;
464}
465
466static void do_restore_fp(void)
467{
468 load_fp_state(&current->thread.fp_state);
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000469}
470#else
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000471static bool should_restore_fp(void) { return false; }
472static void do_restore_fp(void) { }
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000473#endif /* CONFIG_PPC_FPU */
474
475#ifdef CONFIG_ALTIVEC
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000476static bool should_restore_altivec(void)
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000477{
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000478 if (cpu_has_feature(CPU_FTR_ALTIVEC) && (current->thread.load_vec)) {
479 current->thread.load_vec++;
480 return true;
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000481 }
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000482 return false;
483}
484
485static void do_restore_altivec(void)
486{
487 load_vr_state(&current->thread.vr_state);
488 current->thread.used_vr = 1;
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000489}
490#else
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000491static bool should_restore_altivec(void) { return false; }
492static void do_restore_altivec(void) { }
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000493#endif /* CONFIG_ALTIVEC */
494
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000495static bool should_restore_vsx(void)
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000496{
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000497 if (cpu_has_feature(CPU_FTR_VSX))
498 return true;
499 return false;
500}
Christophe Leroy80739c22020-08-17 05:47:55 +0000501#ifdef CONFIG_VSX
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000502static void do_restore_vsx(void)
503{
504 current->thread.used_vsr = 1;
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000505}
506#else
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000507static void do_restore_vsx(void) { }
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000508#endif /* CONFIG_VSX */
509
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000510/*
511 * The exception exit path calls restore_math() with interrupts hard disabled
512 * but the soft irq state not "reconciled". ftrace code that calls
513 * local_irq_save/restore causes warnings.
514 *
515 * Rather than complicate the exit path, just don't trace restore_math. This
516 * could be done by having ftrace entry code check for this un-reconciled
517 * condition where MSR[EE]=0 and PACA_IRQ_HARD_DIS is not set, and
518 * temporarily fix it up for the duration of the ftrace call.
519 */
520void notrace restore_math(struct pt_regs *regs)
Cyril Bur70fe3d92016-02-29 17:53:47 +1100521{
522 unsigned long msr;
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000523 unsigned long new_msr = 0;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100524
525 msr = regs->msr;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100526
527 /*
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000528 * new_msr tracks the facilities that are to be restored. Only reload
529 * if the bit is not set in the user MSR (if it is set, the registers
530 * are live for the user thread).
Cyril Bur70fe3d92016-02-29 17:53:47 +1100531 */
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000532 if ((!(msr & MSR_FP)) && should_restore_fp())
Michael Ellermanb91eb512020-08-25 19:34:24 +1000533 new_msr |= MSR_FP;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000535 if ((!(msr & MSR_VEC)) && should_restore_altivec())
536 new_msr |= MSR_VEC;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100537
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000538 if ((!(msr & MSR_VSX)) && should_restore_vsx()) {
539 if (((msr | new_msr) & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC))
540 new_msr |= MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +1100541 }
542
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000543 if (new_msr) {
Michael Ellermanb91eb512020-08-25 19:34:24 +1000544 unsigned long fpexc_mode = 0;
545
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000546 msr_check_and_set(new_msr);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100547
Michael Ellermanb91eb512020-08-25 19:34:24 +1000548 if (new_msr & MSR_FP) {
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000549 do_restore_fp();
550
Michael Ellermanb91eb512020-08-25 19:34:24 +1000551 // This also covers VSX, because VSX implies FP
552 fpexc_mode = current->thread.fpexc_mode;
553 }
554
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000555 if (new_msr & MSR_VEC)
556 do_restore_altivec();
557
558 if (new_msr & MSR_VSX)
559 do_restore_vsx();
560
561 msr_check_and_clear(new_msr);
562
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +1000563 regs_set_return_msr(regs, regs->msr | new_msr | fpexc_mode);
Nicholas Piggin01eb0182020-06-24 09:41:38 +1000564 }
Cyril Bur70fe3d92016-02-29 17:53:47 +1100565}
Christophe Leroy60d62bf2020-08-17 05:46:45 +0000566#endif /* CONFIG_PPC_BOOK3S_64 */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100567
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100568static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100569{
570 unsigned long usermsr;
571
572 if (!tsk->thread.regs)
573 return;
574
575 usermsr = tsk->thread.regs->msr;
576
577 if ((usermsr & msr_all_available) == 0)
578 return;
579
580 msr_check_and_set(msr_all_available);
581
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000582 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100583
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000584 if (usermsr & MSR_FP)
585 save_fpu(tsk);
586
587 if (usermsr & MSR_VEC)
588 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100589
590 if (usermsr & MSR_SPE)
591 __giveup_spe(tsk);
592
593 msr_check_and_clear(msr_all_available);
594}
595
Anton Blanchard579e6332015-10-29 11:44:09 +1100596void flush_all_to_thread(struct task_struct *tsk)
597{
598 if (tsk->thread.regs) {
599 preempt_disable();
600 BUG_ON(tsk != current);
Anton Blanchard579e6332015-10-29 11:44:09 +1100601#ifdef CONFIG_SPE
602 if (tsk->thread.regs->msr & MSR_SPE)
603 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
604#endif
Felipe Rechiae9013782018-10-24 10:57:22 -0300605 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100606
607 preempt_enable();
608 }
609}
610EXPORT_SYMBOL(flush_all_to_thread);
611
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000612#ifdef CONFIG_PPC_ADV_DEBUG_REGS
613void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600614 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000615{
Eric W. Biederman47355042018-01-16 16:12:38 -0600616 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
618 11, SIGSEGV) == NOTIFY_STOP)
619 return;
620
621 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600622 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
623 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000624}
625#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Ravi Bangoria5b905d72020-09-02 09:59:42 +0530626
627static void do_break_handler(struct pt_regs *regs)
628{
629 struct arch_hw_breakpoint null_brk = {0};
630 struct arch_hw_breakpoint *info;
631 struct ppc_inst instr = ppc_inst(0);
632 int type = 0;
633 int size = 0;
634 unsigned long ea;
635 int i;
636
637 /*
638 * If underneath hw supports only one watchpoint, we know it
639 * caused exception. 8xx also falls into this category.
640 */
641 if (nr_wp_slots() == 1) {
642 __set_breakpoint(0, &null_brk);
643 current->thread.hw_brk[0] = null_brk;
644 current->thread.hw_brk[0].flags |= HW_BRK_FLAG_DISABLED;
645 return;
646 }
647
648 /* Otherwise findout which DAWR caused exception and disable it. */
649 wp_get_instr_detail(regs, &instr, &type, &size, &ea);
650
651 for (i = 0; i < nr_wp_slots(); i++) {
652 info = &current->thread.hw_brk[i];
653 if (!info->address)
654 continue;
655
656 if (wp_check_constraints(regs, instr, ea, type, size, info)) {
657 __set_breakpoint(i, &null_brk);
658 current->thread.hw_brk[i] = null_brk;
659 current->thread.hw_brk[i].flags |= HW_BRK_FLAG_DISABLED;
660 }
661 }
662}
663
Nicholas Piggin3a965702021-01-30 23:08:38 +1000664DEFINE_INTERRUPT_HANDLER(do_break)
Luis Machadod6a61bf2008-07-24 02:10:41 +1000665{
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000666 current->thread.trap_nr = TRAP_HWBKPT;
Nicholas Piggin18722ec2021-01-30 23:08:18 +1000667 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, regs->dsisr,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000668 11, SIGSEGV) == NOTIFY_STOP)
669 return;
670
Michael Neuling9422de32012-12-20 14:06:44 +0000671 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000672 return;
673
Ravi Bangoria5b905d72020-09-02 09:59:42 +0530674 /*
675 * We reach here only when watchpoint exception is generated by ptrace
676 * event (or hw is buggy!). Now if CONFIG_HAVE_HW_BREAKPOINT is set,
677 * watchpoint is already handled by hw_breakpoint_handler() so we don't
678 * have to do anything. But when CONFIG_HAVE_HW_BREAKPOINT is not set,
679 * we need to manually handle the watchpoint here.
680 */
681 if (!IS_ENABLED(CONFIG_HAVE_HW_BREAKPOINT))
682 do_break_handler(regs);
683
Luis Machadod6a61bf2008-07-24 02:10:41 +1000684 /* Deliver the signal to userspace */
Nicholas Piggin18722ec2021-01-30 23:08:18 +1000685 force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)regs->dar);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000686}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000687#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000688
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530689static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk[HBP_NUM_MAX]);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100690
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000691#ifdef CONFIG_PPC_ADV_DEBUG_REGS
692/*
693 * Set the debug registers back to their default "safe" values.
694 */
695static void set_debug_reg_defaults(struct thread_struct *thread)
696{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530697 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530699 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000700#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530701 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530703 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000704#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530705 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000706#ifdef CONFIG_BOOKE
707 /*
708 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
709 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530710 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000711 DBCR1_IAC3US | DBCR1_IAC4US;
712 /*
713 * Force Data Address Compare User/Supervisor bits to be User-only
714 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
715 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530716 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530718 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000719#endif
720}
721
Scott Woodf5f97212013-11-22 15:52:29 -0600722static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000723{
Scott Wood6cecf762013-05-13 14:14:53 +0000724 /*
725 * We could have inherited MSR_DE from userspace, since
726 * it doesn't get cleared on exception entry. Make sure
727 * MSR_DE is clear before we enable any debug events.
728 */
729 mtmsr(mfmsr() & ~MSR_DE);
730
Scott Woodf5f97212013-11-22 15:52:29 -0600731 mtspr(SPRN_IAC1, debug->iac1);
732 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000733#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600734 mtspr(SPRN_IAC3, debug->iac3);
735 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000736#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600737 mtspr(SPRN_DAC1, debug->dac1);
738 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000739#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600740 mtspr(SPRN_DVC1, debug->dvc1);
741 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000742#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600743 mtspr(SPRN_DBCR0, debug->dbcr0);
744 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000745#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600746 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000747#endif
748}
749/*
750 * Unless neither the old or new thread are making use of the
751 * debug registers, set the debug registers from the values
752 * stored in the new thread.
753 */
Scott Woodf5f97212013-11-22 15:52:29 -0600754void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000755{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530756 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600757 || (new_debug->dbcr0 & DBCR0_IDM))
758 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000759}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530760EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000761#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000762#ifndef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530763static void set_breakpoint(int i, struct arch_hw_breakpoint *brk)
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000764{
765 preempt_disable();
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530766 __set_breakpoint(i, brk);
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000767 preempt_enable();
768}
769
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000770static void set_debug_reg_defaults(struct thread_struct *thread)
771{
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530772 int i;
773 struct arch_hw_breakpoint null_brk = {0};
774
775 for (i = 0; i < nr_wp_slots(); i++) {
776 thread->hw_brk[i] = null_brk;
777 if (ppc_breakpoint_available())
778 set_breakpoint(i, &thread->hw_brk[i]);
779 }
780}
781
782static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
783 struct arch_hw_breakpoint *b)
784{
785 if (a->address != b->address)
786 return false;
787 if (a->type != b->type)
788 return false;
789 if (a->len != b->len)
790 return false;
791 /* no need to check hw_len. it's calculated from address and len */
792 return true;
793}
794
795static void switch_hw_breakpoint(struct task_struct *new)
796{
797 int i;
798
799 for (i = 0; i < nr_wp_slots(); i++) {
800 if (likely(hw_brk_match(this_cpu_ptr(&current_brk[i]),
801 &new->thread.hw_brk[i])))
802 continue;
803
804 __set_breakpoint(i, &new->thread.hw_brk[i]);
805 }
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000806}
K.Prasade0780b72011-02-10 04:44:35 +0000807#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000808#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
809
Michael Neuling9422de32012-12-20 14:06:44 +0000810static inline int set_dabr(struct arch_hw_breakpoint *brk)
811{
812 unsigned long dabr, dabrx;
813
814 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
815 dabrx = ((brk->type >> 3) & 0x7);
816
817 if (ppc_md.set_dabr)
818 return ppc_md.set_dabr(dabr, dabrx);
819
Christophe Leroyad3ed152020-12-04 10:12:51 +0000820 if (IS_ENABLED(CONFIG_PPC_ADV_DEBUG_REGS)) {
821 mtspr(SPRN_DAC1, dabr);
822 if (IS_ENABLED(CONFIG_PPC_47x))
823 isync();
824 return 0;
825 } else if (IS_ENABLED(CONFIG_PPC_BOOK3S)) {
826 mtspr(SPRN_DABR, dabr);
827 if (cpu_has_feature(CPU_FTR_DABRX))
828 mtspr(SPRN_DABRX, dabrx);
829 return 0;
830 } else {
831 return -EINVAL;
832 }
Michael Neuling9422de32012-12-20 14:06:44 +0000833}
834
Christophe Leroy39413ae2019-11-26 17:43:29 +0000835static inline int set_breakpoint_8xx(struct arch_hw_breakpoint *brk)
836{
837 unsigned long lctrl1 = LCTRL1_CTE_GT | LCTRL1_CTF_LT | LCTRL1_CRWE_RW |
838 LCTRL1_CRWF_RW;
839 unsigned long lctrl2 = LCTRL2_LW0EN | LCTRL2_LW0LADC | LCTRL2_SLW0EN;
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530840 unsigned long start_addr = ALIGN_DOWN(brk->address, HW_BREAKPOINT_SIZE);
841 unsigned long end_addr = ALIGN(brk->address + brk->len, HW_BREAKPOINT_SIZE);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000842
843 if (start_addr == 0)
844 lctrl2 |= LCTRL2_LW0LA_F;
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530845 else if (end_addr == 0)
Christophe Leroy39413ae2019-11-26 17:43:29 +0000846 lctrl2 |= LCTRL2_LW0LA_E;
847 else
848 lctrl2 |= LCTRL2_LW0LA_EandF;
849
850 mtspr(SPRN_LCTRL2, 0);
851
852 if ((brk->type & HW_BRK_TYPE_RDWR) == 0)
853 return 0;
854
855 if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
856 lctrl1 |= LCTRL1_CRWE_RO | LCTRL1_CRWF_RO;
857 if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
858 lctrl1 |= LCTRL1_CRWE_WO | LCTRL1_CRWF_WO;
859
860 mtspr(SPRN_CMPE, start_addr - 1);
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530861 mtspr(SPRN_CMPF, end_addr);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000862 mtspr(SPRN_LCTRL1, lctrl1);
863 mtspr(SPRN_LCTRL2, lctrl2);
864
865 return 0;
866}
867
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530868void __set_breakpoint(int nr, struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000869{
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530870 memcpy(this_cpu_ptr(&current_brk[nr]), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000871
Michael Neulingc1fe1902019-04-01 17:03:12 +1100872 if (dawr_enabled())
Nicholas Piggin252988c2018-04-01 15:50:36 +1000873 // Power8 or later
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530874 set_dawr(nr, brk);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000875 else if (IS_ENABLED(CONFIG_PPC_8xx))
876 set_breakpoint_8xx(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000877 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
878 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400879 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000880 else
881 // Shouldn't happen due to higher level checks
882 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000883}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000884
Michael Neuling404b27d2018-03-27 15:37:17 +1100885/* Check if we have DAWR or DABR hardware */
886bool ppc_breakpoint_available(void)
887{
Michael Neulingc1fe1902019-04-01 17:03:12 +1100888 if (dawr_enabled())
889 return true; /* POWER8 DAWR or POWER9 forced DAWR */
Michael Neuling404b27d2018-03-27 15:37:17 +1100890 if (cpu_has_feature(CPU_FTR_ARCH_207S))
891 return false; /* POWER9 with DAWR disabled */
892 /* DABR: Everything but POWER8 and POWER9 */
893 return true;
894}
895EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
896
Michael Neulingfb096922013-02-13 16:21:37 +0000897#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000898
899static inline bool tm_enabled(struct task_struct *tsk)
900{
901 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
902}
903
Cyril Buredd00b82018-02-01 12:07:46 +1100904static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100905{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100906 /*
907 * Use the current MSR TM suspended bit to track if we have
908 * checkpointed state outstanding.
909 * On signal delivery, we'd normally reclaim the checkpointed
910 * state to obtain stack pointer (see:get_tm_stackpointer()).
911 * This will then directly return to userspace without going
912 * through __switch_to(). However, if the stack frame is bad,
913 * we need to exit this thread which calls __switch_to() which
914 * will again attempt to reclaim the already saved tm state.
915 * Hence we need to check that we've not already reclaimed
916 * this state.
917 * We do this using the current MSR, rather tracking it in
918 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000919 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100920 */
921 if (!MSR_TM_SUSPENDED(mfmsr()))
922 return;
923
Cyril Bur91381b92017-11-02 14:09:04 +1100924 giveup_all(container_of(thr, struct task_struct, thread));
925
Cyril Bureb5c3f12017-11-02 14:09:05 +1100926 tm_reclaim(thr, cause);
927
Michael Neulingf48e91e2017-05-08 17:16:26 +1000928 /*
929 * If we are in a transaction and FP is off then we can't have
930 * used FP inside that transaction. Hence the checkpointed
931 * state is the same as the live state. We need to copy the
932 * live state to the checkpointed state so that when the
933 * transaction is restored, the checkpointed state is correct
934 * and the aborted transaction sees the correct state. We use
935 * ckpt_regs.msr here as that's what tm_reclaim will use to
936 * determine if it's going to write the checkpointed state or
937 * not. So either this will write the checkpointed registers,
938 * or reclaim will. Similarly for VMX.
939 */
940 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
941 memcpy(&thr->ckfp_state, &thr->fp_state,
942 sizeof(struct thread_fp_state));
943 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
944 memcpy(&thr->ckvr_state, &thr->vr_state,
945 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100946}
947
948void tm_reclaim_current(uint8_t cause)
949{
950 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100951 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100952}
953
Michael Neulingfb096922013-02-13 16:21:37 +0000954static inline void tm_reclaim_task(struct task_struct *tsk)
955{
956 /* We have to work out if we're switching from/to a task that's in the
957 * middle of a transaction.
958 *
959 * In switching we need to maintain a 2nd register state as
960 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000961 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
962 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000963 *
964 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
965 */
966 struct thread_struct *thr = &tsk->thread;
967
968 if (!thr->regs)
969 return;
970
971 if (!MSR_TM_ACTIVE(thr->regs->msr))
972 goto out_and_saveregs;
973
Michael Neuling92fb8692017-10-12 21:17:19 +1100974 WARN_ON(tm_suspend_disabled);
975
Michael Neulingfb096922013-02-13 16:21:37 +0000976 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
977 "ccr=%lx, msr=%lx, trap=%lx)\n",
978 tsk->pid, thr->regs->nip,
979 thr->regs->ccr, thr->regs->msr,
980 thr->regs->trap);
981
Cyril Buredd00b82018-02-01 12:07:46 +1100982 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000983
984 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
985 tsk->pid);
986
987out_and_saveregs:
988 /* Always save the regs here, even if a transaction's not active.
989 * This context-switches a thread's TM info SPRs. We do it here to
990 * be consistent with the restore path (in recheckpoint) which
991 * cannot happen later in _switch().
992 */
993 tm_save_sprs(thr);
994}
995
Cyril Bureb5c3f12017-11-02 14:09:05 +1100996extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100997
Cyril Bureb5c3f12017-11-02 14:09:05 +1100998void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100999{
1000 unsigned long flags;
1001
Cyril Bur5d176f72016-09-14 18:02:16 +10001002 if (!(thread->regs->msr & MSR_TM))
1003 return;
1004
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001005 /* We really can't be interrupted here as the TEXASR registers can't
1006 * change and later in the trecheckpoint code, we have a userspace R1.
1007 * So let's hard disable over this region.
1008 */
1009 local_irq_save(flags);
1010 hard_irq_disable();
1011
1012 /* The TM SPRs are restored here, so that TEXASR.FS can be set
1013 * before the trecheckpoint and no explosion occurs.
1014 */
1015 tm_restore_sprs(thread);
1016
Cyril Bureb5c3f12017-11-02 14:09:05 +11001017 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001018
1019 local_irq_restore(flags);
1020}
1021
Michael Neulingbc2a9402013-02-13 16:21:40 +00001022static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001023{
Michael Neulingfb096922013-02-13 16:21:37 +00001024 if (!cpu_has_feature(CPU_FTR_TM))
1025 return;
1026
1027 /* Recheckpoint the registers of the thread we're about to switch to.
1028 *
1029 * If the task was using FP, we non-lazily reload both the original and
1030 * the speculative FP register states. This is because the kernel
1031 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +10001032 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +00001033 * need to be restored.
1034 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001035 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001036 return;
1037
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001038 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1039 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001040 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001041 }
Michael Neulingfb096922013-02-13 16:21:37 +00001042 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001043 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1044 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001045
Cyril Bureb5c3f12017-11-02 14:09:05 +11001046 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001047
Cyril Burdc310662016-09-23 16:18:24 +10001048 /*
1049 * The checkpointed state has been restored but the live state has
1050 * not, ensure all the math functionality is turned off to trigger
1051 * restore_math() to reload.
1052 */
1053 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001054
1055 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1056 "(kernel msr 0x%lx)\n",
1057 new->pid, mfmsr());
1058}
1059
Cyril Burdc310662016-09-23 16:18:24 +10001060static inline void __switch_to_tm(struct task_struct *prev,
1061 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001062{
1063 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001064 if (tm_enabled(prev) || tm_enabled(new))
1065 tm_enable();
1066
1067 if (tm_enabled(prev)) {
1068 prev->thread.load_tm++;
1069 tm_reclaim_task(prev);
1070 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1071 prev->thread.regs->msr &= ~MSR_TM;
1072 }
1073
Cyril Burdc310662016-09-23 16:18:24 +10001074 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001075 }
1076}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001077
1078/*
1079 * This is called if we are on the way out to userspace and the
1080 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1081 * FP and/or vector state and does so if necessary.
1082 * If userspace is inside a transaction (whether active or
1083 * suspended) and FP/VMX/VSX instructions have ever been enabled
1084 * inside that transaction, then we have to keep them enabled
1085 * and keep the FP/VMX/VSX state loaded while ever the transaction
1086 * continues. The reason is that if we didn't, and subsequently
1087 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1088 * we don't know whether it's the same transaction, and thus we
1089 * don't know which of the checkpointed state and the transactional
1090 * state to use.
1091 */
1092void restore_tm_state(struct pt_regs *regs)
1093{
1094 unsigned long msr_diff;
1095
Cyril Burdc310662016-09-23 16:18:24 +10001096 /*
1097 * This is the only moment we should clear TIF_RESTORE_TM as
1098 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1099 * again, anything else could lead to an incorrect ckpt_msr being
1100 * saved and therefore incorrect signal contexts.
1101 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001102 clear_thread_flag(TIF_RESTORE_TM);
1103 if (!MSR_TM_ACTIVE(regs->msr))
1104 return;
1105
Anshuman Khandual829023d2015-07-06 16:24:10 +05301106 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001107 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001108
Cyril Burdc16b552016-09-23 16:18:08 +10001109 /* Ensure that restore_math() will restore */
1110 if (msr_diff & MSR_FP)
1111 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001112#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001113 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1114 current->thread.load_vec = 1;
1115#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001116 restore_math(regs);
1117
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001118 regs_set_return_msr(regs, regs->msr | msr_diff);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001119}
1120
Christopher M. Riedl2d196302021-02-26 19:12:54 -06001121#else /* !CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neulingfb096922013-02-13 16:21:37 +00001122#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001123#define __switch_to_tm(prev, new)
Christopher M. Riedl2d196302021-02-26 19:12:54 -06001124void tm_reclaim_current(uint8_t cause) {}
Michael Neulingfb096922013-02-13 16:21:37 +00001125#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001126
Anton Blanchard152d5232015-10-29 11:43:55 +11001127static inline void save_sprs(struct thread_struct *t)
1128{
1129#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001130 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001131 t->vrsave = mfspr(SPRN_VRSAVE);
1132#endif
Christophe Leroy359c2ca2021-05-14 13:14:53 +00001133#ifdef CONFIG_SPE
1134 if (cpu_has_feature(CPU_FTR_SPE))
1135 t->spefscr = mfspr(SPRN_SPEFSCR);
1136#endif
Anton Blanchard152d5232015-10-29 11:43:55 +11001137#ifdef CONFIG_PPC_BOOK3S_64
1138 if (cpu_has_feature(CPU_FTR_DSCR))
1139 t->dscr = mfspr(SPRN_DSCR);
1140
1141 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1142 t->bescr = mfspr(SPRN_BESCR);
1143 t->ebbhr = mfspr(SPRN_EBBHR);
1144 t->ebbrr = mfspr(SPRN_EBBRR);
1145
1146 t->fscr = mfspr(SPRN_FSCR);
1147
1148 /*
1149 * Note that the TAR is not available for use in the kernel.
1150 * (To provide this, the TAR should be backed up/restored on
1151 * exception entry/exit instead, and be in pt_regs. FIXME,
1152 * this should be in pt_regs anyway (for debug).)
1153 */
1154 t->tar = mfspr(SPRN_TAR);
1155 }
1156#endif
1157}
1158
1159static inline void restore_sprs(struct thread_struct *old_thread,
1160 struct thread_struct *new_thread)
1161{
1162#ifdef CONFIG_ALTIVEC
1163 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1164 old_thread->vrsave != new_thread->vrsave)
1165 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1166#endif
Christophe Leroy359c2ca2021-05-14 13:14:53 +00001167#ifdef CONFIG_SPE
1168 if (cpu_has_feature(CPU_FTR_SPE) &&
1169 old_thread->spefscr != new_thread->spefscr)
1170 mtspr(SPRN_SPEFSCR, new_thread->spefscr);
1171#endif
Anton Blanchard152d5232015-10-29 11:43:55 +11001172#ifdef CONFIG_PPC_BOOK3S_64
1173 if (cpu_has_feature(CPU_FTR_DSCR)) {
1174 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001175 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001176 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001177
1178 if (old_thread->dscr != dscr)
1179 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001180 }
1181
1182 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1183 if (old_thread->bescr != new_thread->bescr)
1184 mtspr(SPRN_BESCR, new_thread->bescr);
1185 if (old_thread->ebbhr != new_thread->ebbhr)
1186 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1187 if (old_thread->ebbrr != new_thread->ebbrr)
1188 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1189
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001190 if (old_thread->fscr != new_thread->fscr)
1191 mtspr(SPRN_FSCR, new_thread->fscr);
1192
Anton Blanchard152d5232015-10-29 11:43:55 +11001193 if (old_thread->tar != new_thread->tar)
1194 mtspr(SPRN_TAR, new_thread->tar);
1195 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001196
Alastair D'Silva3449f192018-05-11 16:12:58 +10001197 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001198 old_thread->tidr != new_thread->tidr)
1199 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001200#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001201
Anton Blanchard152d5232015-10-29 11:43:55 +11001202}
1203
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001204struct task_struct *__switch_to(struct task_struct *prev,
1205 struct task_struct *new)
1206{
1207 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001208 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001209#ifdef CONFIG_PPC_BOOK3S_64
1210 struct ppc64_tlb_batch *batch;
1211#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001212
Anton Blanchard152d5232015-10-29 11:43:55 +11001213 new_thread = &new->thread;
1214 old_thread = &current->thread;
1215
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001216 WARN_ON(!irqs_disabled());
1217
Michael Ellerman4e003742017-10-19 15:08:43 +11001218#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001219 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001220 if (batch->active) {
1221 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1222 if (batch->index)
1223 __flush_tlb_pending(batch);
1224 batch->active = 0;
1225 }
Nicholas Pigginf35d2f22021-06-22 15:30:36 +10001226
1227 /*
1228 * On POWER9 the copy-paste buffer can only paste into
1229 * foreign real addresses, so unprivileged processes can not
1230 * see the data or use it in any way unless they have
1231 * foreign real mappings. If the new process has the foreign
1232 * real address mappings, we must issue a cp_abort to clear
1233 * any state and prevent snooping, corruption or a covert
1234 * channel. ISA v3.1 supports paste into local memory.
1235 */
1236 if (new->mm && (cpu_has_feature(CPU_FTR_ARCH_31) ||
1237 atomic_read(&new->mm->context.vas_windows)))
1238 asm volatile(PPC_CP_ABORT);
Michael Ellerman4e003742017-10-19 15:08:43 +11001239#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001240
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001241#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1242 switch_booke_debug_regs(&new->thread.debug);
1243#else
1244/*
1245 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1246 * schedule DABR
1247 */
1248#ifndef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria303e6a92020-05-14 16:47:34 +05301249 switch_hw_breakpoint(new);
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001250#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1251#endif
1252
1253 /*
1254 * We need to save SPRs before treclaim/trecheckpoint as these will
1255 * change a number of them.
1256 */
1257 save_sprs(&prev->thread);
1258
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001259 /* Save FPU, Altivec, VSX and SPE state */
1260 giveup_all(prev);
1261
Cyril Burdc310662016-09-23 16:18:24 +10001262 __switch_to_tm(prev, new);
1263
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001264 if (!radix_enabled()) {
1265 /*
1266 * We can't take a PMU exception inside _switch() since there
1267 * is a window where the kernel stack SLB and the kernel stack
1268 * are out of sync. Hard disable here.
1269 */
1270 hard_irq_disable();
1271 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001272
Anton Blanchard20dbe672015-12-10 20:44:39 +11001273 /*
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001274 * Call restore_sprs() and set_return_regs_changed() before calling
1275 * _switch(). If we move it after _switch() then we miss out on calling
1276 * it for new tasks. The reason for this is we manually create a stack
1277 * frame for new tasks that directly returns through ret_from_fork() or
Anton Blanchard20dbe672015-12-10 20:44:39 +11001278 * ret_from_kernel_thread(). See copy_thread() for details.
1279 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001280 restore_sprs(old_thread, new_thread);
1281
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001282 set_return_regs_changed(); /* _switch changes stack (and regs) */
1283
Christophe Leroyc1672882021-03-12 12:50:51 +00001284#ifdef CONFIG_PPC32
1285 kuap_assert_locked();
1286#endif
Anton Blanchard20dbe672015-12-10 20:44:39 +11001287 last = _switch(old_thread, new_thread);
1288
Nicholas Pigginf35d2f22021-06-22 15:30:36 +10001289 /*
1290 * Nothing after _switch will be run for newly created tasks,
1291 * because they switch directly to ret_from_fork/ret_from_kernel_thread
1292 * etc. Code added here should have a comment explaining why that is
1293 * okay.
1294 */
1295
Michael Ellerman4e003742017-10-19 15:08:43 +11001296#ifdef CONFIG_PPC_BOOK3S_64
Nicholas Pigginf35d2f22021-06-22 15:30:36 +10001297 /*
1298 * This applies to a process that was context switched while inside
1299 * arch_enter_lazy_mmu_mode(), to re-activate the batch that was
1300 * deactivated above, before _switch(). This will never be the case
1301 * for new tasks.
1302 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001303 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1304 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001305 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001306 batch->active = 1;
1307 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001308
Nicholas Pigginf35d2f22021-06-22 15:30:36 +10001309 /*
1310 * Math facilities are masked out of the child MSR in copy_thread.
1311 * A new task does not need to restore_math because it will
1312 * demand fault them.
1313 */
1314 if (current->thread.regs)
Christophe Leroy05b98792019-01-17 23:25:12 +11001315 restore_math(current->thread.regs);
Michael Ellerman4e003742017-10-19 15:08:43 +11001316#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001317
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001318 return last;
1319}
1320
Christophe Leroydf131022018-10-06 16:51:16 +00001321#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001322
Paul Mackerras06d67d52005-10-10 22:29:05 +10001323static void show_instructions(struct pt_regs *regs)
1324{
1325 int i;
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301326 unsigned long nip = regs->nip;
Christophe Leroydf131022018-10-06 16:51:16 +00001327 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001328
1329 printk("Instruction dump:");
1330
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301331 /*
1332 * If we were executing with the MMU off for instructions, adjust pc
1333 * rather than printing XXXXXXXX.
1334 */
1335 if (!IS_ENABLED(CONFIG_BOOKE) && !(regs->msr & MSR_IR)) {
1336 pc = (unsigned long)phys_to_virt(pc);
1337 nip = (unsigned long)phys_to_virt(regs->nip);
1338 }
1339
Christophe Leroydf131022018-10-06 16:51:16 +00001340 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001341 int instr;
1342
1343 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001344 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001345
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001346 if (!__kernel_text_address(pc) ||
Christoph Hellwig25f12ae2020-06-17 09:37:55 +02001347 get_kernel_nofault(instr, (const void *)pc)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001348 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349 } else {
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301350 if (nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001351 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001352 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001353 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001354 }
1355
1356 pc += sizeof(int);
1357 }
1358
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001359 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001360}
1361
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001362void show_user_instructions(struct pt_regs *regs)
1363{
1364 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001365 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001366 struct seq_buf s;
1367 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001368
Christophe Leroydf131022018-10-06 16:51:16 +00001369 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001370
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001371 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001372
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001373 while (n) {
1374 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001375
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001376 seq_buf_clear(&s);
1377
1378 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1379 int instr;
1380
Christoph Hellwigc0ee37e2020-06-17 09:37:54 +02001381 if (copy_from_user_nofault(&instr, (void __user *)pc,
1382 sizeof(instr))) {
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001383 seq_buf_printf(&s, "XXXXXXXX ");
1384 continue;
1385 }
1386 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001387 }
1388
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001389 if (!seq_buf_has_overflowed(&s))
1390 pr_info("%s[%d]: code: %s\n", current->comm,
1391 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001392 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001393}
1394
Michael Neuling801c0b22015-11-20 15:15:32 +11001395struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001396 unsigned long bit;
1397 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001398};
1399
1400static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001401#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1402 {MSR_SF, "SF"},
1403 {MSR_HV, "HV"},
1404#endif
1405 {MSR_VEC, "VEC"},
1406 {MSR_VSX, "VSX"},
1407#ifdef CONFIG_BOOKE
1408 {MSR_CE, "CE"},
1409#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001410 {MSR_EE, "EE"},
1411 {MSR_PR, "PR"},
1412 {MSR_FP, "FP"},
1413 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001414#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001415 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001416#else
1417 {MSR_SE, "SE"},
1418 {MSR_BE, "BE"},
1419#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001420 {MSR_IR, "IR"},
1421 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001422 {MSR_PMM, "PMM"},
1423#ifndef CONFIG_BOOKE
1424 {MSR_RI, "RI"},
1425 {MSR_LE, "LE"},
1426#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001427 {0, NULL}
1428};
1429
Michael Neuling801c0b22015-11-20 15:15:32 +11001430static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001431{
Michael Neuling801c0b22015-11-20 15:15:32 +11001432 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001433
Paul Mackerras06d67d52005-10-10 22:29:05 +10001434 for (; bits->bit; ++bits)
1435 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001436 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001437 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001438 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001439}
1440
1441#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1442static struct regbit msr_tm_bits[] = {
1443 {MSR_TS_T, "T"},
1444 {MSR_TS_S, "S"},
1445 {MSR_TM, "E"},
1446 {0, NULL}
1447};
1448
1449static void print_tm_bits(unsigned long val)
1450{
1451/*
1452 * This only prints something if at least one of the TM bit is set.
1453 * Inside the TM[], the output means:
1454 * E: Enabled (bit 32)
1455 * S: Suspended (bit 33)
1456 * T: Transactional (bit 34)
1457 */
1458 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001459 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001460 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001461 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001462 }
1463}
1464#else
1465static void print_tm_bits(unsigned long val) {}
1466#endif
1467
1468static void print_msr_bits(unsigned long val)
1469{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001470 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001471 print_bits(val, msr_bits, ",");
1472 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001473 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001474}
1475
1476#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001477#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001478#define REGS_PER_LINE 4
Paul Mackerras06d67d52005-10-10 22:29:05 +10001479#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001480#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001481#define REGS_PER_LINE 8
Paul Mackerras06d67d52005-10-10 22:29:05 +10001482#endif
1483
Nicholas Pigginbf13718b2020-11-07 12:33:05 +10001484static void __show_regs(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485{
1486 int i, trap;
1487
Michael Ellermana6036102017-08-23 23:56:24 +10001488 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001489 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001490 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001491 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001492 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001493 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001494 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495 trap = TRAP(regs);
Nicholas Piggin912237e2020-05-07 22:13:31 +10001496 if (!trap_is_syscall(regs) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001497 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Xiongwei Song7153d4b2021-04-14 19:00:33 +08001498 if (trap == INTERRUPT_MACHINE_CHECK ||
1499 trap == INTERRUPT_DATA_STORAGE ||
1500 trap == INTERRUPT_ALIGNMENT) {
Christophe Leroy2ec42992020-08-17 05:46:43 +00001501 if (IS_ENABLED(CONFIG_4xx) || IS_ENABLED(CONFIG_BOOKE))
Xiongwei Song4872cbd2021-08-07 09:02:38 +08001502 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dear, regs->esr);
Christophe Leroy2ec42992020-08-17 05:46:43 +00001503 else
1504 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
1505 }
1506
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001507#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001508 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001509#endif
1510#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001511 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001512 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001513#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514
1515 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001516 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001517 pr_cont("\nGPR%02d: ", i);
1518 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001519 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001520 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001521 /*
1522 * Lookup NIP late so we have the best change of getting the
1523 * above info out without failing
1524 */
Christophe Leroy8f020c72020-08-17 05:46:44 +00001525 if (IS_ENABLED(CONFIG_KALLSYMS)) {
1526 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1527 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
1528 }
Nicholas Pigginbf13718b2020-11-07 12:33:05 +10001529}
1530
1531void show_regs(struct pt_regs *regs)
1532{
1533 show_regs_print_info(KERN_DEFAULT);
1534 __show_regs(regs);
Dmitry Safonov9cb8f062020-06-08 21:32:29 -07001535 show_stack(current, (unsigned long *) regs->gpr[1], KERN_DEFAULT);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001536 if (!user_mode(regs))
1537 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001538}
1539
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001540void flush_thread(void)
1541{
K.Prasade0780b72011-02-10 04:44:35 +00001542#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301543 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001544#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001545 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001546#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001547}
1548
Nicholas Piggin425d3312018-09-15 01:30:55 +10001549void arch_setup_new_exec(void)
1550{
Aneesh Kumar K.Vd7df77e2020-11-27 10:14:11 +05301551
1552#ifdef CONFIG_PPC_BOOK3S_64
1553 if (!radix_enabled())
1554 hash__setup_new_exec();
Nicholas Piggin425d3312018-09-15 01:30:55 +10001555#endif
Aneesh Kumar K.Vd7df77e2020-11-27 10:14:11 +05301556 /*
1557 * If we exec out of a kernel thread then thread.regs will not be
1558 * set. Do it now.
1559 */
1560 if (!current->thread.regs) {
1561 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1562 current->thread.regs = regs - 1;
1563 }
Aneesh Kumar K.Vd5fa30e2020-11-27 10:14:14 +05301564
1565#ifdef CONFIG_PPC_MEM_KEYS
1566 current->thread.regs->amr = default_amr;
1567 current->thread.regs->iamr = default_iamr;
1568#endif
Aneesh Kumar K.Vd7df77e2020-11-27 10:14:11 +05301569}
Nicholas Piggin425d3312018-09-15 01:30:55 +10001570
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001571#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001572/**
1573 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001574 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001575 *
1576 * Since the TID value is a truncated form of it PID, it is possible
1577 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1578 * that 2 threads share the same TID and are waiting, one of the following
1579 * cases will happen:
1580 *
1581 * 1. The correct thread is running, the wrong thread is not
1582 * In this situation, the correct thread is woken and proceeds to pass it's
1583 * condition check.
1584 *
1585 * 2. Neither threads are running
1586 * In this situation, neither thread will be woken. When scheduled, the waiting
1587 * threads will execute either a wait, which will return immediately, followed
1588 * by a condition check, which will pass for the correct thread and fail
1589 * for the wrong thread, or they will execute the condition check immediately.
1590 *
1591 * 3. The wrong thread is running, the correct thread is not
1592 * The wrong thread will be woken, but will fail it's condition check and
1593 * re-execute wait. The correct thread, when scheduled, will execute either
1594 * it's condition check (which will pass), or wait, which returns immediately
1595 * when called the first time after the thread is scheduled, followed by it's
1596 * condition check (which will pass).
1597 *
1598 * 4. Both threads are running
1599 * Both threads will be woken. The wrong thread will fail it's condition check
1600 * and execute another wait, while the correct thread will pass it's condition
1601 * check.
1602 *
1603 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001604 */
1605int set_thread_tidr(struct task_struct *t)
1606{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001607 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001608 return -EINVAL;
1609
1610 if (t != current)
1611 return -EINVAL;
1612
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301613 if (t->thread.tidr)
1614 return 0;
1615
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001616 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001617 mtspr(SPRN_TIDR, t->thread.tidr);
1618
1619 return 0;
1620}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001621EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001622
1623#endif /* CONFIG_PPC64 */
1624
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001625void
1626release_thread(struct task_struct *t)
1627{
1628}
1629
1630/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001631 * this gets called so that we can store coprocessor state into memory and
1632 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001633 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001634int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001635{
Anton Blanchard579e6332015-10-29 11:44:09 +11001636 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001637 /*
1638 * Flush TM state out so we can copy it. __switch_to_tm() does this
1639 * flush but it removes the checkpointed state from the current CPU and
1640 * transitions the CPU out of TM mode. Hence we need to call
1641 * tm_recheckpoint_new_task() (on the same task) to restore the
1642 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001643 *
1644 * Can't pass dst because it isn't ready. Doesn't matter, passing
1645 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001646 */
Cyril Burdc310662016-09-23 16:18:24 +10001647 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001648
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001649 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001650
1651 clear_task_ebb(dst);
1652
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001653 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001654}
1655
Michael Ellermancec15482014-07-10 12:29:21 +10001656static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1657{
Michael Ellerman4e003742017-10-19 15:08:43 +11001658#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001659 unsigned long sp_vsid;
1660 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1661
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001662 if (radix_enabled())
1663 return;
1664
Michael Ellermancec15482014-07-10 12:29:21 +10001665 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1666 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1667 << SLB_VSID_SHIFT_1T;
1668 else
1669 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1670 << SLB_VSID_SHIFT;
1671 sp_vsid |= SLB_VSID_KERNEL | llp;
1672 p->thread.ksp_vsid = sp_vsid;
1673#endif
1674}
1675
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001676/*
1677 * Copy a thread..
1678 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001679
Alex Dowad6eca8932015-03-13 20:14:46 +02001680/*
1681 * Copy architecture-specific thread state
1682 */
Christian Brauner714acdb2020-06-11 11:04:15 +02001683int copy_thread(unsigned long clone_flags, unsigned long usp,
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001684 unsigned long kthread_arg, struct task_struct *p,
1685 unsigned long tls)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001686{
1687 struct pt_regs *childregs, *kregs;
1688 extern void ret_from_fork(void);
Nicholas Piggin7fa95f92020-06-11 18:12:03 +10001689 extern void ret_from_fork_scv(void);
Al Viro58254e12012-09-12 18:32:42 -04001690 extern void ret_from_kernel_thread(void);
1691 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001692 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001693 struct thread_info *ti = task_thread_info(p);
Ravi Bangoria6b424ef2020-05-14 16:47:35 +05301694#ifdef CONFIG_HAVE_HW_BREAKPOINT
1695 int i;
1696#endif
Michael Ellerman5d31a962016-03-24 22:04:04 +11001697
Christophe Leroyed1cd6d2019-01-31 10:08:58 +00001698 klp_init_thread_info(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001699
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001700 /* Copy registers */
1701 sp -= sizeof(struct pt_regs);
1702 childregs = (struct pt_regs *) sp;
Jens Axboe0100e6b2021-02-23 11:57:20 -07001703 if (unlikely(p->flags & (PF_KTHREAD | PF_IO_WORKER))) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001704 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001705 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001706 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001707 /* function */
1708 if (usp)
1709 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001710#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001711 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301712 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001713#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001714 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001715 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001716 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001717 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001718 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001719 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001720 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001721 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001722 if (usp)
1723 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001724 p->thread.regs = childregs;
Nicholas Piggin7fa95f92020-06-11 18:12:03 +10001725 /* 64s sets this in ret_from_fork */
1726 if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64))
1727 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001728 if (clone_flags & CLONE_SETTLS) {
Denis Kirjanov9904b002010-07-29 22:04:39 +00001729 if (!is_32bit_task())
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001730 childregs->gpr[13] = tls;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001731 else
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001732 childregs->gpr[2] = tls;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001733 }
Al Viro58254e12012-09-12 18:32:42 -04001734
Nicholas Piggin7fa95f92020-06-11 18:12:03 +10001735 if (trap_is_scv(regs))
1736 f = ret_from_fork_scv;
1737 else
1738 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001739 }
Cyril Burd272f662016-02-29 17:53:46 +11001740 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001741 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001742
1743 /*
1744 * The way this works is that at some point in the future
1745 * some task will call _switch to switch to the new task.
1746 * That will pop off the stack frame created below and start
1747 * the new task running at ret_from_fork. The new task will
1748 * do some house keeping and then return from the fork or clone
1749 * system call, using the stack frame created above.
1750 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001751 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001752 sp -= sizeof(struct pt_regs);
1753 kregs = (struct pt_regs *) sp;
1754 sp -= STACK_FRAME_OVERHEAD;
1755 p->thread.ksp = sp;
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001756#ifdef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria6b424ef2020-05-14 16:47:35 +05301757 for (i = 0; i < nr_wp_slots(); i++)
1758 p->thread.ptrace_bps[i] = NULL;
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001759#endif
1760
Christophe Leroyb6254ce2020-08-18 17:19:17 +00001761#ifdef CONFIG_PPC_FPU_REGS
Paul Mackerras18461962013-09-10 20:21:10 +10001762 p->thread.fp_save_area = NULL;
Christophe Leroyb6254ce2020-08-18 17:19:17 +00001763#endif
Paul Mackerras18461962013-09-10 20:21:10 +10001764#ifdef CONFIG_ALTIVEC
1765 p->thread.vr_save_area = NULL;
1766#endif
Christophe Leroy16132522021-06-03 08:41:44 +00001767#if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
1768 p->thread.kuap = KUAP_NONE;
1769#endif
Paul Mackerras18461962013-09-10 20:21:10 +10001770
Michael Ellermancec15482014-07-10 12:29:21 +10001771 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001772
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001773#ifdef CONFIG_PPC64
1774 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001775 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001776 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001777 }
Haren Myneni92779242012-12-06 21:49:56 +00001778 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001779 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001780
1781 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001782#endif
Aneesh Kumar K.Vf643fca2020-11-27 10:14:13 +05301783 /*
1784 * Run with the current AMR value of the kernel
1785 */
1786#ifdef CONFIG_PPC_PKEY
1787 if (mmu_has_feature(MMU_FTR_BOOK3S_KUAP))
1788 kregs->amr = AMR_KUAP_BLOCKED;
1789
1790 if (mmu_has_feature(MMU_FTR_BOOK3S_KUEP))
1791 kregs->iamr = AMR_KUEP_BLOCKED;
1792#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001793 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001794 return 0;
1795}
1796
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001797void preload_new_slb_context(unsigned long start, unsigned long sp);
1798
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001799/*
1800 * Set up a thread for executing a new program
1801 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001802void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001803{
Michael Ellerman90eac722005-10-21 16:01:33 +10001804#ifdef CONFIG_PPC64
1805 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001806
Christophe Leroybfac2792020-08-17 05:46:42 +00001807 if (IS_ENABLED(CONFIG_PPC_BOOK3S_64) && !radix_enabled())
Aneesh Kumar K.Vf89bd8b2019-04-09 09:33:28 +05301808 preload_new_slb_context(start, sp);
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001809#endif
Michael Ellerman90eac722005-10-21 16:01:33 +10001810
Cyril Bur8e96a872016-06-17 14:58:34 +10001811#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1812 /*
1813 * Clear any transactional state, we're exec()ing. The cause is
1814 * not important as there will never be a recheckpoint so it's not
1815 * user visible.
1816 */
1817 if (MSR_TM_SUSPENDED(mfmsr()))
1818 tm_reclaim_current(0);
1819#endif
1820
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001821 memset(regs->gpr, 0, sizeof(regs->gpr));
1822 regs->ctr = 0;
1823 regs->link = 0;
1824 regs->xer = 0;
1825 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001826 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001827
1828#ifdef CONFIG_PPC32
1829 regs->mq = 0;
1830 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001831 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001832#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001833 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001834 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001835
Rusty Russell94af3ab2013-11-20 22:15:02 +11001836 if (is_elf2_task()) {
1837 /* Look ma, no function descriptors! */
1838 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001839
Rusty Russell94af3ab2013-11-20 22:15:02 +11001840 /*
1841 * Ulrich says:
1842 * The latest iteration of the ABI requires that when
1843 * calling a function (at its global entry point),
1844 * the caller must ensure r12 holds the entry point
1845 * address (so that the function can quickly
1846 * establish addressability).
1847 */
1848 regs->gpr[12] = start;
1849 /* Make sure that's restored on entry to userspace. */
1850 set_thread_flag(TIF_RESTOREALL);
1851 } else {
1852 unsigned long toc;
1853
1854 /* start is a relocated pointer to the function
1855 * descriptor for the elf _start routine. The first
1856 * entry in the function descriptor is the entry
1857 * address of _start and the second entry is the TOC
1858 * value we need to use.
1859 */
1860 __get_user(entry, (unsigned long __user *)start);
1861 __get_user(toc, (unsigned long __user *)start+1);
1862
1863 /* Check whether the e_entry function descriptor entries
1864 * need to be relocated before we can use them.
1865 */
1866 if (load_addr != 0) {
1867 entry += load_addr;
1868 toc += load_addr;
1869 }
1870 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001871 }
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001872 regs_set_return_ip(regs, entry);
1873 regs_set_return_msr(regs, MSR_USER64);
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001874 } else {
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001875 regs->gpr[2] = 0;
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001876 regs_set_return_ip(regs, start);
1877 regs_set_return_msr(regs, MSR_USER32);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001878 }
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001879
Paul Mackerras06d67d52005-10-10 22:29:05 +10001880#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001881#ifdef CONFIG_VSX
1882 current->thread.used_vsr = 0;
1883#endif
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001884 current->thread.load_slb = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001885 current->thread.load_fp = 0;
Christophe Leroyb6254ce2020-08-18 17:19:17 +00001886#ifdef CONFIG_PPC_FPU_REGS
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001887 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001888 current->thread.fp_save_area = NULL;
Christophe Leroyb6254ce2020-08-18 17:19:17 +00001889#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001890#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001891 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1892 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001893 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001894 current->thread.vrsave = 0;
1895 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001896 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001897#endif /* CONFIG_ALTIVEC */
1898#ifdef CONFIG_SPE
1899 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1900 current->thread.acc = 0;
1901 current->thread.spefscr = 0;
1902 current->thread.used_spe = 0;
1903#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001904#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001905 current->thread.tm_tfhar = 0;
1906 current->thread.tm_texasr = 0;
1907 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001908 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001909#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001910}
Anton Blancharde1802b02014-08-20 08:00:02 +10001911EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001912
1913#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1914 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1915
1916int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1917{
1918 struct pt_regs *regs = tsk->thread.regs;
1919
1920 /* This is a bit hairy. If we are an SPE enabled processor
1921 * (have embedded fp) we store the IEEE exception enable flags in
1922 * fpexc_mode. fpexc_mode is also used for setting FP exception
1923 * mode (asyn, precise, disabled) for 'Classic' FP. */
1924 if (val & PR_FP_EXC_SW_ENABLE) {
Kumar Gala5e14d212007-09-13 01:44:20 -05001925 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001926 /*
1927 * When the sticky exception bits are set
1928 * directly by userspace, it must call prctl
1929 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1930 * in the existing prctl settings) or
1931 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1932 * the bits being set). <fenv.h> functions
1933 * saving and restoring the whole
1934 * floating-point environment need to do so
1935 * anyway to restore the prctl settings from
1936 * the saved environment.
1937 */
Christophe Leroy532ed192020-08-17 05:47:57 +00001938#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001939 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001940 tsk->thread.fpexc_mode = val &
1941 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
Christophe Leroy532ed192020-08-17 05:47:57 +00001942#endif
Kumar Gala5e14d212007-09-13 01:44:20 -05001943 return 0;
1944 } else {
1945 return -EINVAL;
1946 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001947 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001948
1949 /* on a CONFIG_SPE this does not hurt us. The bits that
1950 * __pack_fe01 use do not overlap with bits used for
1951 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1952 * on CONFIG_SPE implementations are reserved so writing to
1953 * them does not change anything */
1954 if (val > PR_FP_EXC_PRECISE)
1955 return -EINVAL;
1956 tsk->thread.fpexc_mode = __pack_fe01(val);
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10001957 if (regs != NULL && (regs->msr & MSR_FP) != 0) {
1958 regs_set_return_msr(regs, (regs->msr & ~(MSR_FE0|MSR_FE1))
1959 | tsk->thread.fpexc_mode);
1960 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001961 return 0;
1962}
1963
1964int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1965{
Michael Ellermand208e132020-09-17 12:20:16 +10001966 unsigned int val = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001967
Christophe Leroy532ed192020-08-17 05:47:57 +00001968 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE) {
Joseph Myers640e9222013-12-10 23:07:45 +00001969 if (cpu_has_feature(CPU_FTR_SPE)) {
1970 /*
1971 * When the sticky exception bits are set
1972 * directly by userspace, it must call prctl
1973 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1974 * in the existing prctl settings) or
1975 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1976 * the bits being set). <fenv.h> functions
1977 * saving and restoring the whole
1978 * floating-point environment need to do so
1979 * anyway to restore the prctl settings from
1980 * the saved environment.
1981 */
Christophe Leroy532ed192020-08-17 05:47:57 +00001982#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001983 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001984 val = tsk->thread.fpexc_mode;
Christophe Leroy532ed192020-08-17 05:47:57 +00001985#endif
Joseph Myers640e9222013-12-10 23:07:45 +00001986 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001987 return -EINVAL;
Christophe Leroy532ed192020-08-17 05:47:57 +00001988 } else {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001989 val = __unpack_fe01(tsk->thread.fpexc_mode);
Christophe Leroy532ed192020-08-17 05:47:57 +00001990 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001991 return put_user(val, (unsigned int __user *) adr);
1992}
1993
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001994int set_endian(struct task_struct *tsk, unsigned int val)
1995{
1996 struct pt_regs *regs = tsk->thread.regs;
1997
1998 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1999 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
2000 return -EINVAL;
2001
2002 if (regs == NULL)
2003 return -EINVAL;
2004
2005 if (val == PR_ENDIAN_BIG)
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10002006 regs_set_return_msr(regs, regs->msr & ~MSR_LE);
Paul Mackerrasfab5db92006-06-07 16:14:40 +10002007 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
Nicholas Piggin59dc5bf2021-06-18 01:51:03 +10002008 regs_set_return_msr(regs, regs->msr | MSR_LE);
Paul Mackerrasfab5db92006-06-07 16:14:40 +10002009 else
2010 return -EINVAL;
2011
2012 return 0;
2013}
2014
2015int get_endian(struct task_struct *tsk, unsigned long adr)
2016{
2017 struct pt_regs *regs = tsk->thread.regs;
2018 unsigned int val;
2019
2020 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
2021 !cpu_has_feature(CPU_FTR_REAL_LE))
2022 return -EINVAL;
2023
2024 if (regs == NULL)
2025 return -EINVAL;
2026
2027 if (regs->msr & MSR_LE) {
2028 if (cpu_has_feature(CPU_FTR_REAL_LE))
2029 val = PR_ENDIAN_LITTLE;
2030 else
2031 val = PR_ENDIAN_PPC_LITTLE;
2032 } else
2033 val = PR_ENDIAN_BIG;
2034
2035 return put_user(val, (unsigned int __user *)adr);
2036}
2037
Paul Mackerrase9370ae2006-06-07 16:15:39 +10002038int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2039{
2040 tsk->thread.align_ctl = val;
2041 return 0;
2042}
2043
2044int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2045{
2046 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2047}
2048
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002049static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2050 unsigned long nbytes)
2051{
2052 unsigned long stack_page;
2053 unsigned long cpu = task_cpu(p);
2054
Christophe Leroya7916a12019-01-31 10:09:00 +00002055 stack_page = (unsigned long)hardirq_ctx[cpu];
2056 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2057 return 1;
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002058
Christophe Leroya7916a12019-01-31 10:09:00 +00002059 stack_page = (unsigned long)softirq_ctx[cpu];
2060 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2061 return 1;
2062
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002063 return 0;
2064}
2065
Nicholas Piggina2e36682020-03-25 20:41:44 +10002066static inline int valid_emergency_stack(unsigned long sp, struct task_struct *p,
2067 unsigned long nbytes)
2068{
2069#ifdef CONFIG_PPC64
2070 unsigned long stack_page;
2071 unsigned long cpu = task_cpu(p);
2072
Michael Ellerman0ecf6a92021-02-03 00:02:06 +11002073 if (!paca_ptrs)
2074 return 0;
2075
Nicholas Piggina2e36682020-03-25 20:41:44 +10002076 stack_page = (unsigned long)paca_ptrs[cpu]->emergency_sp - THREAD_SIZE;
2077 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2078 return 1;
2079
2080# ifdef CONFIG_PPC_BOOK3S_64
2081 stack_page = (unsigned long)paca_ptrs[cpu]->nmi_emergency_sp - THREAD_SIZE;
2082 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2083 return 1;
2084
2085 stack_page = (unsigned long)paca_ptrs[cpu]->mc_emergency_sp - THREAD_SIZE;
2086 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2087 return 1;
2088# endif
2089#endif
2090
2091 return 0;
2092}
2093
2094
Anton Blanchard2f251942006-03-27 11:46:18 +11002095int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002096 unsigned long nbytes)
2097{
Al Viro0cec6fd2006-01-12 01:06:02 -08002098 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099
Christophe Leroya7916a12019-01-31 10:09:00 +00002100 if (sp < THREAD_SIZE)
2101 return 0;
2102
2103 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002104 return 1;
2105
Nicholas Piggina2e36682020-03-25 20:41:44 +10002106 if (valid_irq_stack(sp, p, nbytes))
2107 return 1;
2108
2109 return valid_emergency_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002110}
2111
Anton Blanchard2f251942006-03-27 11:46:18 +11002112EXPORT_SYMBOL(validate_sp);
2113
Christophe Leroy018cce32019-01-31 10:08:52 +00002114static unsigned long __get_wchan(struct task_struct *p)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002115{
2116 unsigned long ip, sp;
2117 int count = 0;
2118
Peter Zijlstrab03fbd42021-06-11 10:28:12 +02002119 if (!p || p == current || task_is_running(p))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002120 return 0;
2121
2122 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002123 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002124 return 0;
2125
2126 do {
2127 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302128 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
Peter Zijlstrab03fbd42021-06-11 10:28:12 +02002129 task_is_running(p))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002130 return 0;
2131 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002132 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002133 if (!in_sched_functions(ip))
2134 return ip;
2135 }
2136 } while (count++ < 16);
2137 return 0;
2138}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002139
Christophe Leroy018cce32019-01-31 10:08:52 +00002140unsigned long get_wchan(struct task_struct *p)
2141{
2142 unsigned long ret;
2143
2144 if (!try_get_task_stack(p))
2145 return 0;
2146
2147 ret = __get_wchan(p);
2148
2149 put_task_stack(p);
2150
2151 return ret;
2152}
2153
Johannes Bergc4d04be2008-11-20 03:24:07 +00002154static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002155
Daniel Axtensb112fb92021-06-14 22:09:07 +10002156void __no_sanitize_address show_stack(struct task_struct *tsk,
2157 unsigned long *stack,
2158 const char *loglvl)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002159{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002160 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002161 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002162 int firstframe = 1;
Naveen N. Rao7c1bb6b2019-09-05 23:50:30 +05302163 unsigned long ret_addr;
2164 int ftrace_idx = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002165
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002166 if (tsk == NULL)
2167 tsk = current;
Christophe Leroy018cce32019-01-31 10:08:52 +00002168
2169 if (!try_get_task_stack(tsk))
2170 return;
2171
2172 sp = (unsigned long) stack;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002173 if (sp == 0) {
2174 if (tsk == current)
Michael Ellerman3d13e832020-02-20 22:51:37 +11002175 sp = current_stack_frame();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002176 else
2177 sp = tsk->thread.ksp;
2178 }
2179
Paul Mackerras06d67d52005-10-10 22:29:05 +10002180 lr = 0;
Dmitry Safonovb9677a82020-06-08 21:31:14 -07002181 printk("%sCall Trace:\n", loglvl);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002182 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002183 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Christophe Leroy018cce32019-01-31 10:08:52 +00002184 break;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002185
2186 stack = (unsigned long *) sp;
2187 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002188 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002189 if (!firstframe || ip != lr) {
Dmitry Safonovb9677a82020-06-08 21:31:14 -07002190 printk("%s["REG"] ["REG"] %pS",
2191 loglvl, sp, ip, (void *)ip);
Naveen N. Rao7c1bb6b2019-09-05 23:50:30 +05302192 ret_addr = ftrace_graph_ret_addr(current,
2193 &ftrace_idx, ip, stack);
2194 if (ret_addr != ip)
2195 pr_cont(" (%pS)", (void *)ret_addr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002196 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002197 pr_cont(" (unreliable)");
2198 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002199 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002200 firstframe = 0;
2201
2202 /*
2203 * See if this is an exception frame.
2204 * We look for the "regshere" marker in the current frame.
2205 */
Michael Ellermane3de1e22021-02-10 00:59:20 +11002206 if (validate_sp(sp, tsk, STACK_FRAME_WITH_PT_REGS)
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002207 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002208 struct pt_regs *regs = (struct pt_regs *)
2209 (sp + STACK_FRAME_OVERHEAD);
Nicholas Pigginbf13718b2020-11-07 12:33:05 +10002210
Paul Mackerras06d67d52005-10-10 22:29:05 +10002211 lr = regs->link;
Nicholas Pigginbf13718b2020-11-07 12:33:05 +10002212 printk("%s--- interrupt: %lx at %pS\n",
2213 loglvl, regs->trap, (void *)regs->nip);
2214 __show_regs(regs);
2215 printk("%s--- interrupt: %lx\n",
2216 loglvl, regs->trap);
2217
Paul Mackerras06d67d52005-10-10 22:29:05 +10002218 firstframe = 1;
2219 }
2220
2221 sp = newsp;
2222 } while (count++ < kstack_depth_to_print);
Christophe Leroy018cce32019-01-31 10:08:52 +00002223
2224 put_task_stack(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002225}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002226
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002227#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002228/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002229void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002230{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002231 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002232
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002233 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2234 /*
2235 * Least significant bit (RUN) is the only writable bit of
2236 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2237 * earliest ISA where this is the case, but it's convenient.
2238 */
2239 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2240 } else {
2241 unsigned long ctrl;
2242
2243 /*
2244 * Some architectures (e.g., Cell) have writable fields other
2245 * than RUN, so do the read-modify-write.
2246 */
2247 ctrl = mfspr(SPRN_CTRLF);
2248 ctrl |= CTRL_RUNLATCH;
2249 mtspr(SPRN_CTRLT, ctrl);
2250 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002251
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002252 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002253}
2254
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002255/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002256void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002257{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002258 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002259
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002260 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002261
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002262 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2263 mtspr(SPRN_CTRLT, 0);
2264 } else {
2265 unsigned long ctrl;
2266
2267 ctrl = mfspr(SPRN_CTRLF);
2268 ctrl &= ~CTRL_RUNLATCH;
2269 mtspr(SPRN_CTRLT, ctrl);
2270 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002271}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002272#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002273
Anton Blanchardd8390882009-02-22 01:50:03 +00002274unsigned long arch_align_stack(unsigned long sp)
2275{
2276 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2277 sp -= get_random_int() & ~PAGE_MASK;
2278 return sp & ~0xf;
2279}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002280
2281static inline unsigned long brk_rnd(void)
2282{
2283 unsigned long rnd = 0;
2284
2285 /* 8MB for 32bit, 1GB for 64bit */
2286 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002287 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002288 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002289 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002290
2291 return rnd << PAGE_SHIFT;
2292}
2293
2294unsigned long arch_randomize_brk(struct mm_struct *mm)
2295{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002296 unsigned long base = mm->brk;
2297 unsigned long ret;
2298
Michael Ellerman4e003742017-10-19 15:08:43 +11002299#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002300 /*
2301 * If we are using 1TB segments and we are allowed to randomise
2302 * the heap, we can put it above 1TB so it is backed by a 1TB
2303 * segment. Otherwise the heap will be in the bottom 1TB
2304 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002305 * performance penalty. We don't need to worry about radix. For
2306 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002307 */
2308 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2309 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2310#endif
2311
2312 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002313
2314 if (ret < mm->brk)
2315 return mm->brk;
2316
2317 return ret;
2318}
Anton Blanchard501cb162009-02-22 01:50:07 +00002319