blob: a29868cd30c740feec642e801838b5eb5e9a0e95 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300158/* Theoretical max between source and sink */
159static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700160{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300161 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162}
163
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300164/* Theoretical max between source and sink */
165static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300166{
167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300168 int source_max = intel_dig_port->max_lanes;
169 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300170
171 return min(source_max, sink_max);
172}
173
Jani Nikula3d65a732017-04-06 16:44:14 +0300174int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300175{
176 return intel_dp->max_link_lane_count;
177}
178
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800179int
Keith Packardc8982612012-01-25 08:16:25 -0800180intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800182 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
183 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800186int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800189 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
190 * link rate that is generally expressed in Gbps. Since, 8 bits of data
191 * is transmitted every LS_Clk per lane, there is no need to account for
192 * the channel encoding that is done in the PHY layer here.
193 */
194
195 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000196}
197
Mika Kahola70ec0642016-09-09 14:10:55 +0300198static int
199intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
200{
201 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
202 struct intel_encoder *encoder = &intel_dig_port->base;
203 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
204 int max_dotclk = dev_priv->max_dotclk_freq;
205 int ds_max_dotclk;
206
207 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
208
209 if (type != DP_DS_PORT_TYPE_VGA)
210 return max_dotclk;
211
212 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
213 intel_dp->downstream_ports);
214
215 if (ds_max_dotclk != 0)
216 max_dotclk = min(max_dotclk, ds_max_dotclk);
217
218 return max_dotclk;
219}
220
Jani Nikula55cfc582017-03-28 17:59:04 +0300221static void
222intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700223{
224 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
225 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200226 enum port port = dig_port->base.port;
Jani Nikula55cfc582017-03-28 17:59:04 +0300227 const int *source_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700228 int size;
Rodrigo Vivid907b662017-08-10 15:40:08 -0700229 u32 voltage;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700230
Jani Nikula55cfc582017-03-28 17:59:04 +0300231 /* This should only be done once */
232 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
233
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200234 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300235 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700236 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700237 } else if (IS_CANNONLAKE(dev_priv)) {
238 source_rates = cnl_rates;
239 size = ARRAY_SIZE(cnl_rates);
240 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
241 if (port == PORT_A || port == PORT_D ||
242 voltage == VOLTAGE_INFO_0_85V)
243 size -= 2;
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800244 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300245 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700246 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300247 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
248 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300249 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700250 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300251 } else {
252 source_rates = default_rates;
253 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700254 }
255
Jani Nikula55cfc582017-03-28 17:59:04 +0300256 intel_dp->source_rates = source_rates;
257 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700258}
259
260static int intersect_rates(const int *source_rates, int source_len,
261 const int *sink_rates, int sink_len,
262 int *common_rates)
263{
264 int i = 0, j = 0, k = 0;
265
266 while (i < source_len && j < sink_len) {
267 if (source_rates[i] == sink_rates[j]) {
268 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
269 return k;
270 common_rates[k] = source_rates[i];
271 ++k;
272 ++i;
273 ++j;
274 } else if (source_rates[i] < sink_rates[j]) {
275 ++i;
276 } else {
277 ++j;
278 }
279 }
280 return k;
281}
282
Jani Nikula8001b752017-03-28 17:59:03 +0300283/* return index of rate in rates array, or -1 if not found */
284static int intel_dp_rate_index(const int *rates, int len, int rate)
285{
286 int i;
287
288 for (i = 0; i < len; i++)
289 if (rate == rates[i])
290 return i;
291
292 return -1;
293}
294
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300295static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300297 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700298
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300299 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
300 intel_dp->num_source_rates,
301 intel_dp->sink_rates,
302 intel_dp->num_sink_rates,
303 intel_dp->common_rates);
304
305 /* Paranoia, there should always be something in common. */
306 if (WARN_ON(intel_dp->num_common_rates == 0)) {
307 intel_dp->common_rates[0] = default_rates[0];
308 intel_dp->num_common_rates = 1;
309 }
310}
311
312/* get length of common rates potentially limited by max_rate */
313static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
314 int max_rate)
315{
316 const int *common_rates = intel_dp->common_rates;
317 int i, common_len = intel_dp->num_common_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700318
Jani Nikula68f357c2017-03-28 17:59:05 +0300319 /* Limit results by potentially reduced max rate */
320 for (i = 0; i < common_len; i++) {
321 if (common_rates[common_len - i - 1] <= max_rate)
322 return common_len - i;
323 }
324
325 return 0;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700326}
327
Manasi Navare1a92c702017-06-08 13:41:02 -0700328static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
329 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700330{
331 /*
332 * FIXME: we need to synchronize the current link parameters with
333 * hardware readout. Currently fast link training doesn't work on
334 * boot-up.
335 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700336 if (link_rate == 0 ||
337 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700338 return false;
339
Manasi Navare1a92c702017-06-08 13:41:02 -0700340 if (lane_count == 0 ||
341 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700342 return false;
343
344 return true;
345}
346
Manasi Navarefdb14d32016-12-08 19:05:12 -0800347int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
348 int link_rate, uint8_t lane_count)
349{
Jani Nikulab1810a72017-04-06 16:44:11 +0300350 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800351
Jani Nikulab1810a72017-04-06 16:44:11 +0300352 index = intel_dp_rate_index(intel_dp->common_rates,
353 intel_dp->num_common_rates,
354 link_rate);
355 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300356 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
357 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800358 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300359 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300360 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800361 } else {
362 DRM_ERROR("Link Training Unsuccessful\n");
363 return -1;
364 }
365
366 return 0;
367}
368
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000369static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700370intel_dp_mode_valid(struct drm_connector *connector,
371 struct drm_display_mode *mode)
372{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100373 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300374 struct intel_connector *intel_connector = to_intel_connector(connector);
375 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100376 int target_clock = mode->clock;
377 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300378 int max_dotclk;
379
380 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700381
Jani Nikula1853a9d2017-08-18 12:30:20 +0300382 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300383 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100384 return MODE_PANEL;
385
Jani Nikuladd06f902012-10-19 14:51:50 +0300386 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100387 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200388
389 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100390 }
391
Ville Syrjälä50fec212015-03-12 17:10:34 +0200392 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300393 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100394
395 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
396 mode_rate = intel_dp_link_required(target_clock, 18);
397
Mika Kahola799487f2016-02-02 15:16:38 +0200398 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200399 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400
401 if (mode->clock < 10000)
402 return MODE_CLOCK_LOW;
403
Daniel Vetter0af78a22012-05-23 11:30:55 +0200404 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
405 return MODE_H_ILLEGAL;
406
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 return MODE_OK;
408}
409
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800410uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700411{
412 int i;
413 uint32_t v = 0;
414
415 if (src_bytes > 4)
416 src_bytes = 4;
417 for (i = 0; i < src_bytes; i++)
418 v |= ((uint32_t) src[i]) << ((3-i) * 8);
419 return v;
420}
421
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000422static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700423{
424 int i;
425 if (dst_bytes > 4)
426 dst_bytes = 4;
427 for (i = 0; i < dst_bytes; i++)
428 dst[i] = src >> ((3-i) * 8);
429}
430
Jani Nikulabf13e812013-09-06 07:40:05 +0300431static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200432intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300433static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200434intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200435 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300436static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200437intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300438
Ville Syrjälä773538e82014-09-04 14:54:56 +0300439static void pps_lock(struct intel_dp *intel_dp)
440{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200441 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300442
443 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800444 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300445 * a power domain reference here.
446 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200447 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300448
449 mutex_lock(&dev_priv->pps_mutex);
450}
451
452static void pps_unlock(struct intel_dp *intel_dp)
453{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200454 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300455
456 mutex_unlock(&dev_priv->pps_mutex);
457
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200458 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300459}
460
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300461static void
462vlv_power_sequencer_kick(struct intel_dp *intel_dp)
463{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200464 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300465 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300466 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300467 bool pll_enabled, release_cl_override = false;
468 enum dpio_phy phy = DPIO_PHY(pipe);
469 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300470 uint32_t DP;
471
472 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
473 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200474 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300475 return;
476
477 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200478 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300479
480 /* Preserve the BIOS-computed detected bit. This is
481 * supposed to be read-only.
482 */
483 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
484 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
485 DP |= DP_PORT_WIDTH(1);
486 DP |= DP_LINK_TRAIN_PAT_1;
487
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100488 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300489 DP |= DP_PIPE_SELECT_CHV(pipe);
490 else if (pipe == PIPE_B)
491 DP |= DP_PIPEB_SELECT;
492
Ville Syrjäläd288f652014-10-28 13:20:22 +0200493 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
494
495 /*
496 * The DPLL for the pipe must be enabled for this to work.
497 * So enable temporarily it if it's not already enabled.
498 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300499 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100500 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
502
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200503 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000504 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
505 DRM_ERROR("Failed to force on pll for pipe %c!\n",
506 pipe_name(pipe));
507 return;
508 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300509 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200510
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300511 /*
512 * Similar magic as in intel_dp_enable_port().
513 * We _must_ do this port enable + disable trick
514 * to make this power seqeuencer lock onto the port.
515 * Otherwise even VDD force bit won't work.
516 */
517 I915_WRITE(intel_dp->output_reg, DP);
518 POSTING_READ(intel_dp->output_reg);
519
520 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
521 POSTING_READ(intel_dp->output_reg);
522
523 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
524 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200525
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300526 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200527 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300528
529 if (release_cl_override)
530 chv_phy_powergate_ch(dev_priv, phy, ch, false);
531 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300532}
533
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200534static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
535{
536 struct intel_encoder *encoder;
537 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
538
539 /*
540 * We don't have power sequencer currently.
541 * Pick one that's not used by other ports.
542 */
543 for_each_intel_encoder(&dev_priv->drm, encoder) {
544 struct intel_dp *intel_dp;
545
546 if (encoder->type != INTEL_OUTPUT_DP &&
547 encoder->type != INTEL_OUTPUT_EDP)
548 continue;
549
550 intel_dp = enc_to_intel_dp(&encoder->base);
551
552 if (encoder->type == INTEL_OUTPUT_EDP) {
553 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
554 intel_dp->active_pipe != intel_dp->pps_pipe);
555
556 if (intel_dp->pps_pipe != INVALID_PIPE)
557 pipes &= ~(1 << intel_dp->pps_pipe);
558 } else {
559 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
560
561 if (intel_dp->active_pipe != INVALID_PIPE)
562 pipes &= ~(1 << intel_dp->active_pipe);
563 }
564 }
565
566 if (pipes == 0)
567 return INVALID_PIPE;
568
569 return ffs(pipes) - 1;
570}
571
Jani Nikulabf13e812013-09-06 07:40:05 +0300572static enum pipe
573vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
574{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200575 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300577 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300578
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579 lockdep_assert_held(&dev_priv->pps_mutex);
580
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300581 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300582 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300583
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200584 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
585 intel_dp->active_pipe != intel_dp->pps_pipe);
586
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300587 if (intel_dp->pps_pipe != INVALID_PIPE)
588 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300589
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200590 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300591
592 /*
593 * Didn't find one. This should not happen since there
594 * are two power sequencers and up to two eDP ports.
595 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200596 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300597 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300598
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200599 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300600 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300601
602 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
603 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200604 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300605
606 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200607 intel_dp_init_panel_power_sequencer(intel_dp);
608 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300609
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300610 /*
611 * Even vdd force doesn't work until we've made
612 * the power sequencer lock in on the port.
613 */
614 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300615
616 return intel_dp->pps_pipe;
617}
618
Imre Deak78597992016-06-16 16:37:20 +0300619static int
620bxt_power_sequencer_idx(struct intel_dp *intel_dp)
621{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200622 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Mustamin B Mustaffae8cd7142018-02-27 11:07:34 +0800623 int backlight_controller = dev_priv->vbt.backlight.controller;
Imre Deak78597992016-06-16 16:37:20 +0300624
625 lockdep_assert_held(&dev_priv->pps_mutex);
626
627 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300628 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300629
Imre Deak78597992016-06-16 16:37:20 +0300630 if (!intel_dp->pps_reset)
Mustamin B Mustaffae8cd7142018-02-27 11:07:34 +0800631 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300632
633 intel_dp->pps_reset = false;
634
635 /*
636 * Only the HW needs to be reprogrammed, the SW state is fixed and
637 * has been setup during connector init.
638 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200639 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300640
Mustamin B Mustaffae8cd7142018-02-27 11:07:34 +0800641 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300642}
643
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300644typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
645 enum pipe pipe);
646
647static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
648 enum pipe pipe)
649{
Imre Deak44cb7342016-08-10 14:07:29 +0300650 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300651}
652
653static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
654 enum pipe pipe)
655{
Imre Deak44cb7342016-08-10 14:07:29 +0300656 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300657}
658
659static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
660 enum pipe pipe)
661{
662 return true;
663}
664
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300665static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300666vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
667 enum port port,
668 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300669{
Jani Nikulabf13e812013-09-06 07:40:05 +0300670 enum pipe pipe;
671
Jani Nikulabf13e812013-09-06 07:40:05 +0300672 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300673 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300675
676 if (port_sel != PANEL_PORT_SELECT_VLV(port))
677 continue;
678
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300679 if (!pipe_check(dev_priv, pipe))
680 continue;
681
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300682 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300683 }
684
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300685 return INVALID_PIPE;
686}
687
688static void
689vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
690{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200691 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300692 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200693 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300694
695 lockdep_assert_held(&dev_priv->pps_mutex);
696
697 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300698 /* first pick one where the panel is on */
699 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
700 vlv_pipe_has_pp_on);
701 /* didn't find one? pick one where vdd is on */
702 if (intel_dp->pps_pipe == INVALID_PIPE)
703 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
704 vlv_pipe_has_vdd_on);
705 /* didn't find one? pick one with just the correct port */
706 if (intel_dp->pps_pipe == INVALID_PIPE)
707 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
708 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300709
710 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
711 if (intel_dp->pps_pipe == INVALID_PIPE) {
712 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
713 port_name(port));
714 return;
715 }
716
717 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
718 port_name(port), pipe_name(intel_dp->pps_pipe));
719
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200720 intel_dp_init_panel_power_sequencer(intel_dp);
721 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300722}
723
Imre Deak78597992016-06-16 16:37:20 +0300724void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300725{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300726 struct intel_encoder *encoder;
727
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100728 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200729 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300730 return;
731
732 /*
733 * We can't grab pps_mutex here due to deadlock with power_domain
734 * mutex when power_domain functions are called while holding pps_mutex.
735 * That also means that in order to use pps_pipe the code needs to
736 * hold both a power domain reference and pps_mutex, and the power domain
737 * reference get/put must be done while _not_ holding pps_mutex.
738 * pps_{lock,unlock}() do these steps in the correct order, so one
739 * should use them always.
740 */
741
Ville Syrjälä2f773472017-11-09 17:27:58 +0200742 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300743 struct intel_dp *intel_dp;
744
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200745 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300746 encoder->type != INTEL_OUTPUT_EDP &&
747 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300748 continue;
749
750 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200751
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300752 /* Skip pure DVI/HDMI DDI encoders */
753 if (!i915_mmio_reg_valid(intel_dp->output_reg))
754 continue;
755
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200756 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
757
758 if (encoder->type != INTEL_OUTPUT_EDP)
759 continue;
760
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200761 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300762 intel_dp->pps_reset = true;
763 else
764 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300765 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300766}
767
Imre Deak8e8232d2016-06-16 16:37:21 +0300768struct pps_registers {
769 i915_reg_t pp_ctrl;
770 i915_reg_t pp_stat;
771 i915_reg_t pp_on;
772 i915_reg_t pp_off;
773 i915_reg_t pp_div;
774};
775
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200776static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300777 struct pps_registers *regs)
778{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200779 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300780 int pps_idx = 0;
781
Imre Deak8e8232d2016-06-16 16:37:21 +0300782 memset(regs, 0, sizeof(*regs));
783
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200784 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300785 pps_idx = bxt_power_sequencer_idx(intel_dp);
786 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
787 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300788
Imre Deak44cb7342016-08-10 14:07:29 +0300789 regs->pp_ctrl = PP_CONTROL(pps_idx);
790 regs->pp_stat = PP_STATUS(pps_idx);
791 regs->pp_on = PP_ON_DELAYS(pps_idx);
792 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Rodrigo Vivi938361e2017-06-02 13:06:44 -0700793 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300794 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300795}
796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200797static i915_reg_t
798_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300799{
Imre Deak8e8232d2016-06-16 16:37:21 +0300800 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300801
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200802 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300803
804 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300805}
806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200807static i915_reg_t
808_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300809{
Imre Deak8e8232d2016-06-16 16:37:21 +0300810 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300811
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200812 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300813
814 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300815}
816
Clint Taylor01527b32014-07-07 13:01:46 -0700817/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
818 This function only applicable when panel PM state is not to be tracked */
819static int edp_notify_handler(struct notifier_block *this, unsigned long code,
820 void *unused)
821{
822 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
823 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200824 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700825
Jani Nikula1853a9d2017-08-18 12:30:20 +0300826 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700827 return 0;
828
Ville Syrjälä773538e82014-09-04 14:54:56 +0300829 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300830
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100831 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300832 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200833 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300834 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300835
Imre Deak44cb7342016-08-10 14:07:29 +0300836 pp_ctrl_reg = PP_CONTROL(pipe);
837 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700838 pp_div = I915_READ(pp_div_reg);
839 pp_div &= PP_REFERENCE_DIVIDER_MASK;
840
841 /* 0x1F write to PP_DIV_REG sets max cycle delay */
842 I915_WRITE(pp_div_reg, pp_div | 0x1F);
843 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
844 msleep(intel_dp->panel_power_cycle_delay);
845 }
846
Ville Syrjälä773538e82014-09-04 14:54:56 +0300847 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300848
Clint Taylor01527b32014-07-07 13:01:46 -0700849 return 0;
850}
851
Daniel Vetter4be73782014-01-17 14:39:48 +0100852static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700853{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200854 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700855
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856 lockdep_assert_held(&dev_priv->pps_mutex);
857
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300859 intel_dp->pps_pipe == INVALID_PIPE)
860 return false;
861
Jani Nikulabf13e812013-09-06 07:40:05 +0300862 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700863}
864
Daniel Vetter4be73782014-01-17 14:39:48 +0100865static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700866{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200867 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700868
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300869 lockdep_assert_held(&dev_priv->pps_mutex);
870
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100871 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300872 intel_dp->pps_pipe == INVALID_PIPE)
873 return false;
874
Ville Syrjälä773538e82014-09-04 14:54:56 +0300875 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700876}
877
Keith Packard9b984da2011-09-19 13:54:47 -0700878static void
879intel_dp_check_edp(struct intel_dp *intel_dp)
880{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200881 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700882
Jani Nikula1853a9d2017-08-18 12:30:20 +0300883 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700884 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700885
Daniel Vetter4be73782014-01-17 14:39:48 +0100886 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700887 WARN(1, "eDP powered off while attempting aux channel communication.\n");
888 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300889 I915_READ(_pp_stat_reg(intel_dp)),
890 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700891 }
892}
893
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894static uint32_t
895intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
896{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200897 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200898 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100899 uint32_t status;
900 bool done;
901
Daniel Vetteref04f002012-12-01 21:03:59 +0100902#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100903 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300904 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300905 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100906 else
Imre Deak713a6b662016-06-28 13:37:33 +0300907 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 if (!done)
909 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
910 has_aux_irq);
911#undef C
912
913 return status;
914}
915
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200916static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000917{
918 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200919 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000920
Ville Syrjäläa457f542016-03-02 17:22:17 +0200921 if (index)
922 return 0;
923
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000924 /*
925 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200926 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000927 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200928 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000929}
930
931static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
932{
933 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200934 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000935
936 if (index)
937 return 0;
938
Ville Syrjäläa457f542016-03-02 17:22:17 +0200939 /*
940 * The clock divider is based off the cdclk or PCH rawclk, and would
941 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
942 * divide by 2000 and use that
943 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200944 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200945 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200946 else
947 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000948}
949
950static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300951{
952 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200953 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300954
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200955 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300956 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100957 switch (index) {
958 case 0: return 63;
959 case 1: return 72;
960 default: return 0;
961 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300962 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200963
964 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300965}
966
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000967static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
968{
969 /*
970 * SKL doesn't need us to program the AUX clock divider (Hardware will
971 * derive the clock from CDCLK automatically). We still implement the
972 * get_aux_clock_divider vfunc to plug-in into the existing code.
973 */
974 return index ? 0 : 1;
975}
976
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200977static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
978 bool has_aux_irq,
979 int send_bytes,
980 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000981{
982 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100983 struct drm_i915_private *dev_priv =
984 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000985 uint32_t precharge, timeout;
986
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100987 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000988 precharge = 3;
989 else
990 precharge = 5;
991
James Ausmus8f5f63d2017-10-12 14:30:37 -0700992 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000993 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
994 else
995 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
996
997 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000998 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000999 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001000 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001001 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001002 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001003 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1004 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001005 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001006}
1007
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001008static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1009 bool has_aux_irq,
1010 int send_bytes,
1011 uint32_t unused)
1012{
1013 return DP_AUX_CH_CTL_SEND_BUSY |
1014 DP_AUX_CH_CTL_DONE |
1015 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1016 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001017 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001018 DP_AUX_CH_CTL_RECEIVE_ERROR |
1019 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001020 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001021 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1022}
1023
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001024static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001025intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001026 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 uint8_t *recv, int recv_size)
1028{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001029 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001030 struct drm_i915_private *dev_priv =
1031 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001033 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001034 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001036 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001037 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001038 bool vdd;
1039
Ville Syrjälä773538e82014-09-04 14:54:56 +03001040 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001041
Ville Syrjälä72c35002014-08-18 22:16:00 +03001042 /*
1043 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1044 * In such cases we want to leave VDD enabled and it's up to upper layers
1045 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1046 * ourselves.
1047 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001048 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001049
1050 /* dp aux is extremely sensitive to irq latency, hence request the
1051 * lowest possible wakeup latency and so prevent the cpu from going into
1052 * deep sleep states.
1053 */
1054 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001055
Keith Packard9b984da2011-09-19 13:54:47 -07001056 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001057
Jesse Barnes11bee432011-08-01 15:02:20 -07001058 /* Try to wait for any previous AUX channel activity */
1059 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001060 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001061 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1062 break;
1063 msleep(1);
1064 }
1065
1066 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001067 static u32 last_status = -1;
1068 const u32 status = I915_READ(ch_ctl);
1069
1070 if (status != last_status) {
1071 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1072 status);
1073 last_status = status;
1074 }
1075
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001076 ret = -EBUSY;
1077 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001078 }
1079
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001080 /* Only 5 data registers! */
1081 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1082 ret = -E2BIG;
1083 goto out;
1084 }
1085
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001086 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001087 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1088 has_aux_irq,
1089 send_bytes,
1090 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001091
Chris Wilsonbc866252013-07-21 16:00:03 +01001092 /* Must try at least 3 times according to DP spec */
1093 for (try = 0; try < 5; try++) {
1094 /* Load the send data into the aux channel data registers */
1095 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001096 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001097 intel_dp_pack_aux(send + i,
1098 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001099
Chris Wilsonbc866252013-07-21 16:00:03 +01001100 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001101 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001102
Chris Wilsonbc866252013-07-21 16:00:03 +01001103 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001104
Chris Wilsonbc866252013-07-21 16:00:03 +01001105 /* Clear done status and any errors */
1106 I915_WRITE(ch_ctl,
1107 status |
1108 DP_AUX_CH_CTL_DONE |
1109 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1110 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001111
Todd Previte74ebf292015-04-15 08:38:41 -07001112 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001113 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001114
1115 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1116 * 400us delay required for errors and timeouts
1117 * Timeout errors from the HW already meet this
1118 * requirement so skip to next iteration
1119 */
1120 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1121 usleep_range(400, 500);
1122 continue;
1123 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001124 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001125 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001126 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001127 }
1128
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001129 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001130 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001131 ret = -EBUSY;
1132 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001133 }
1134
Jim Bridee058c942015-05-27 10:21:48 -07001135done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001136 /* Check for timeout or receive error.
1137 * Timeouts occur when the sink is not connected
1138 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001139 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001140 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001141 ret = -EIO;
1142 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001143 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001144
1145 /* Timeouts occur when the device isn't connected, so they're
1146 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001147 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001148 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001149 ret = -ETIMEDOUT;
1150 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001151 }
1152
1153 /* Unload any bytes sent back from the other side */
1154 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1155 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001156
1157 /*
1158 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1159 * We have no idea of what happened so we return -EBUSY so
1160 * drm layer takes care for the necessary retries.
1161 */
1162 if (recv_bytes == 0 || recv_bytes > 20) {
1163 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1164 recv_bytes);
1165 /*
1166 * FIXME: This patch was created on top of a series that
1167 * organize the retries at drm level. There EBUSY should
1168 * also take care for 1ms wait before retrying.
1169 * That aux retries re-org is still needed and after that is
1170 * merged we remove this sleep from here.
1171 */
1172 usleep_range(1000, 1500);
1173 ret = -EBUSY;
1174 goto out;
1175 }
1176
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001177 if (recv_bytes > recv_size)
1178 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001179
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001180 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001181 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001182 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001183
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001184 ret = recv_bytes;
1185out:
1186 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1187
Jani Nikula884f19e2014-03-14 16:51:14 +02001188 if (vdd)
1189 edp_panel_vdd_off(intel_dp, false);
1190
Ville Syrjälä773538e82014-09-04 14:54:56 +03001191 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001192
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001193 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194}
1195
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001196#define BARE_ADDRESS_SIZE 3
1197#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001198static ssize_t
1199intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001200{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001201 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1202 uint8_t txbuf[20], rxbuf[20];
1203 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001204 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001205
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001206 txbuf[0] = (msg->request << 4) |
1207 ((msg->address >> 16) & 0xf);
1208 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001209 txbuf[2] = msg->address & 0xff;
1210 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001211
Jani Nikula9d1a1032014-03-14 16:51:15 +02001212 switch (msg->request & ~DP_AUX_I2C_MOT) {
1213 case DP_AUX_NATIVE_WRITE:
1214 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001215 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001216 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001217 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001218
Jani Nikula9d1a1032014-03-14 16:51:15 +02001219 if (WARN_ON(txsize > 20))
1220 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001221
Ville Syrjälädd788092016-07-28 17:55:04 +03001222 WARN_ON(!msg->buffer != !msg->size);
1223
Imre Deakd81a67c2016-01-29 14:52:26 +02001224 if (msg->buffer)
1225 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Jani Nikula9d1a1032014-03-14 16:51:15 +02001227 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1228 if (ret > 0) {
1229 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001230
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001231 if (ret > 1) {
1232 /* Number of bytes written in a short write. */
1233 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1234 } else {
1235 /* Return payload size. */
1236 ret = msg->size;
1237 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239 break;
1240
1241 case DP_AUX_NATIVE_READ:
1242 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001243 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001244 rxsize = msg->size + 1;
1245
1246 if (WARN_ON(rxsize > 20))
1247 return -E2BIG;
1248
1249 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1250 if (ret > 0) {
1251 msg->reply = rxbuf[0] >> 4;
1252 /*
1253 * Assume happy day, and copy the data. The caller is
1254 * expected to check msg->reply before touching it.
1255 *
1256 * Return payload size.
1257 */
1258 ret--;
1259 memcpy(msg->buffer, rxbuf + 1, ret);
1260 }
1261 break;
1262
1263 default:
1264 ret = -EINVAL;
1265 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001266 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001267
Jani Nikula9d1a1032014-03-14 16:51:15 +02001268 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269}
1270
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001271static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1272 enum port port)
1273{
1274 const struct ddi_vbt_port_info *info =
1275 &dev_priv->vbt.ddi_port_info[port];
1276 enum port aux_port;
1277
1278 if (!info->alternate_aux_channel) {
1279 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1280 port_name(port), port_name(port));
1281 return port;
1282 }
1283
1284 switch (info->alternate_aux_channel) {
1285 case DP_AUX_A:
1286 aux_port = PORT_A;
1287 break;
1288 case DP_AUX_B:
1289 aux_port = PORT_B;
1290 break;
1291 case DP_AUX_C:
1292 aux_port = PORT_C;
1293 break;
1294 case DP_AUX_D:
1295 aux_port = PORT_D;
1296 break;
1297 default:
1298 MISSING_CASE(info->alternate_aux_channel);
1299 aux_port = PORT_A;
1300 break;
1301 }
1302
1303 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1304 port_name(aux_port), port_name(port));
1305
1306 return aux_port;
1307}
1308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001309static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001310 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001311{
1312 switch (port) {
1313 case PORT_B:
1314 case PORT_C:
1315 case PORT_D:
1316 return DP_AUX_CH_CTL(port);
1317 default:
1318 MISSING_CASE(port);
1319 return DP_AUX_CH_CTL(PORT_B);
1320 }
1321}
1322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001323static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001324 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001325{
1326 switch (port) {
1327 case PORT_B:
1328 case PORT_C:
1329 case PORT_D:
1330 return DP_AUX_CH_DATA(port, index);
1331 default:
1332 MISSING_CASE(port);
1333 return DP_AUX_CH_DATA(PORT_B, index);
1334 }
1335}
1336
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001337static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001338 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001339{
1340 switch (port) {
1341 case PORT_A:
1342 return DP_AUX_CH_CTL(port);
1343 case PORT_B:
1344 case PORT_C:
1345 case PORT_D:
1346 return PCH_DP_AUX_CH_CTL(port);
1347 default:
1348 MISSING_CASE(port);
1349 return DP_AUX_CH_CTL(PORT_A);
1350 }
1351}
1352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001353static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001354 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001355{
1356 switch (port) {
1357 case PORT_A:
1358 return DP_AUX_CH_DATA(port, index);
1359 case PORT_B:
1360 case PORT_C:
1361 case PORT_D:
1362 return PCH_DP_AUX_CH_DATA(port, index);
1363 default:
1364 MISSING_CASE(port);
1365 return DP_AUX_CH_DATA(PORT_A, index);
1366 }
1367}
1368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001369static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001370 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001371{
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001372 switch (port) {
1373 case PORT_A:
1374 case PORT_B:
1375 case PORT_C:
1376 case PORT_D:
1377 return DP_AUX_CH_CTL(port);
1378 default:
1379 MISSING_CASE(port);
1380 return DP_AUX_CH_CTL(PORT_A);
1381 }
1382}
1383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001385 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001386{
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001387 switch (port) {
1388 case PORT_A:
1389 case PORT_B:
1390 case PORT_C:
1391 case PORT_D:
1392 return DP_AUX_CH_DATA(port, index);
1393 default:
1394 MISSING_CASE(port);
1395 return DP_AUX_CH_DATA(PORT_A, index);
1396 }
1397}
1398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001399static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001400 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001401{
1402 if (INTEL_INFO(dev_priv)->gen >= 9)
1403 return skl_aux_ctl_reg(dev_priv, port);
1404 else if (HAS_PCH_SPLIT(dev_priv))
1405 return ilk_aux_ctl_reg(dev_priv, port);
1406 else
1407 return g4x_aux_ctl_reg(dev_priv, port);
1408}
1409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001410static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001411 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001412{
1413 if (INTEL_INFO(dev_priv)->gen >= 9)
1414 return skl_aux_data_reg(dev_priv, port, index);
1415 else if (HAS_PCH_SPLIT(dev_priv))
1416 return ilk_aux_data_reg(dev_priv, port, index);
1417 else
1418 return g4x_aux_data_reg(dev_priv, port, index);
1419}
1420
1421static void intel_aux_reg_init(struct intel_dp *intel_dp)
1422{
1423 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001424 enum port port = intel_aux_port(dev_priv,
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001425 dp_to_dig_port(intel_dp)->base.port);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001426 int i;
1427
1428 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1429 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1430 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1431}
1432
Jani Nikula9d1a1032014-03-14 16:51:15 +02001433static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001434intel_dp_aux_fini(struct intel_dp *intel_dp)
1435{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001436 kfree(intel_dp->aux.name);
1437}
1438
Chris Wilson7a418e32016-06-24 14:00:14 +01001439static void
Mika Kaholab6339582016-09-09 14:10:52 +03001440intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001441{
Jani Nikula33ad6622014-03-14 16:51:16 +02001442 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001443 enum port port = intel_dig_port->base.port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001444
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001445 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001446 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001447
Chris Wilson7a418e32016-06-24 14:00:14 +01001448 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001449 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001450 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451}
1452
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001453bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301454{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001455 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001456
Jani Nikulafc603ca2017-10-09 12:29:58 +03001457 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301458}
1459
Daniel Vetter0e503382014-07-04 11:26:04 -03001460static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001461intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001462 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001463{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001464 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001465 const struct dp_link_dpll *divisor = NULL;
1466 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001467
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001468 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001469 divisor = gen4_dpll;
1470 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001471 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001472 divisor = pch_dpll;
1473 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001474 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001475 divisor = chv_dpll;
1476 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001477 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001478 divisor = vlv_dpll;
1479 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001480 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001481
1482 if (divisor && count) {
1483 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001484 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001485 pipe_config->dpll = divisor[i].dpll;
1486 pipe_config->clock_set = true;
1487 break;
1488 }
1489 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001490 }
1491}
1492
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001493static void snprintf_int_array(char *str, size_t len,
1494 const int *array, int nelem)
1495{
1496 int i;
1497
1498 str[0] = '\0';
1499
1500 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001501 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001502 if (r >= len)
1503 return;
1504 str += r;
1505 len -= r;
1506 }
1507}
1508
1509static void intel_dp_print_rates(struct intel_dp *intel_dp)
1510{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001511 char str[128]; /* FIXME: too big for stack? */
1512
1513 if ((drm_debug & DRM_UT_KMS) == 0)
1514 return;
1515
Jani Nikula55cfc582017-03-28 17:59:04 +03001516 snprintf_int_array(str, sizeof(str),
1517 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001518 DRM_DEBUG_KMS("source rates: %s\n", str);
1519
Jani Nikula68f357c2017-03-28 17:59:05 +03001520 snprintf_int_array(str, sizeof(str),
1521 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001522 DRM_DEBUG_KMS("sink rates: %s\n", str);
1523
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001524 snprintf_int_array(str, sizeof(str),
1525 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001527}
1528
Ville Syrjälä50fec212015-03-12 17:10:34 +02001529int
1530intel_dp_max_link_rate(struct intel_dp *intel_dp)
1531{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001532 int len;
1533
Jani Nikulae6c0c642017-04-06 16:44:12 +03001534 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001535 if (WARN_ON(len <= 0))
1536 return 162000;
1537
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001538 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001539}
1540
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001541int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1542{
Jani Nikula8001b752017-03-28 17:59:03 +03001543 int i = intel_dp_rate_index(intel_dp->sink_rates,
1544 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001545
1546 if (WARN_ON(i < 0))
1547 i = 0;
1548
1549 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001550}
1551
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001552void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1553 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001554{
Jani Nikula68f357c2017-03-28 17:59:05 +03001555 /* eDP 1.4 rate select method. */
1556 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001557 *link_bw = 0;
1558 *rate_select =
1559 intel_dp_rate_select(intel_dp, port_clock);
1560 } else {
1561 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1562 *rate_select = 0;
1563 }
1564}
1565
Jani Nikulaf580bea2016-09-15 16:28:52 +03001566static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1567 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001568{
1569 int bpp, bpc;
1570
1571 bpp = pipe_config->pipe_bpp;
1572 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1573
1574 if (bpc > 0)
1575 bpp = min(bpp, 3*bpc);
1576
Manasi Navare611032b2017-01-24 08:21:49 -08001577 /* For DP Compliance we override the computed bpp for the pipe */
1578 if (intel_dp->compliance.test_data.bpc != 0) {
1579 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1580 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1581 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1582 pipe_config->pipe_bpp);
1583 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001584 return bpp;
1585}
1586
Jim Bridedc911f52017-08-09 12:48:53 -07001587static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1588 struct drm_display_mode *m2)
1589{
1590 bool bres = false;
1591
1592 if (m1 && m2)
1593 bres = (m1->hdisplay == m2->hdisplay &&
1594 m1->hsync_start == m2->hsync_start &&
1595 m1->hsync_end == m2->hsync_end &&
1596 m1->htotal == m2->htotal &&
1597 m1->vdisplay == m2->vdisplay &&
1598 m1->vsync_start == m2->vsync_start &&
1599 m1->vsync_end == m2->vsync_end &&
1600 m1->vtotal == m2->vtotal);
1601 return bres;
1602}
1603
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001604bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001605intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001606 struct intel_crtc_state *pipe_config,
1607 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001608{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001609 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001610 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001611 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001612 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001613 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001614 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001615 struct intel_digital_connector_state *intel_conn_state =
1616 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001617 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001618 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001619 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001620 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001621 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301622 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001623 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001624 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001625 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001626 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001627 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1628 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301629
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001630 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001631 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301632
1633 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001634 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301635
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001636 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001637
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001638 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001639 pipe_config->has_pch_encoder = true;
1640
Vandana Kannanf769cd22014-08-05 07:51:22 -07001641 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001642 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001643 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001644 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001645 pipe_config->has_audio = intel_dp->has_audio;
1646 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001647 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001648
Jani Nikula1853a9d2017-08-18 12:30:20 +03001649 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001650 struct drm_display_mode *panel_mode =
1651 intel_connector->panel.alt_fixed_mode;
1652 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1653
1654 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1655 panel_mode = intel_connector->panel.fixed_mode;
1656
1657 drm_mode_debug_printmodeline(panel_mode);
1658
1659 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001660
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001661 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001662 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001663 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001664 if (ret)
1665 return ret;
1666 }
1667
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001668 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001669 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001670 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001671 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001672 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001673 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001674 }
1675
Ville Syrjälä050213892017-11-29 20:08:47 +02001676 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1677 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1678 return false;
1679
Daniel Vettercb1793c2012-06-04 18:39:21 +02001680 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001681 return false;
1682
Manasi Navareda15f7c2017-01-24 08:16:34 -08001683 /* Use values requested by Compliance Test Request */
1684 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001685 int index;
1686
Manasi Navare140ef132017-06-08 13:41:03 -07001687 /* Validate the compliance test data since max values
1688 * might have changed due to link train fallback.
1689 */
1690 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1691 intel_dp->compliance.test_lane_count)) {
1692 index = intel_dp_rate_index(intel_dp->common_rates,
1693 intel_dp->num_common_rates,
1694 intel_dp->compliance.test_link_rate);
1695 if (index >= 0)
1696 min_clock = max_clock = index;
1697 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1698 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001699 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001700 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301701 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001702 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001703 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001704
Daniel Vetter36008362013-03-27 00:44:59 +01001705 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1706 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001707 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001708 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301709
1710 /* Get bpp from vbt only for panels that dont have bpp in edid */
1711 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001712 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001713 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001714 dev_priv->vbt.edp.bpp);
1715 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001716 }
1717
Jani Nikula344c5bb2014-09-09 11:25:13 +03001718 /*
1719 * Use the maximum clock and number of lanes the eDP panel
1720 * advertizes being capable of. The panels are generally
1721 * designed to support only a single clock and lane
1722 * configuration, and typically these values correspond to the
1723 * native resolution of the panel.
1724 */
1725 min_lane_count = max_lane_count;
1726 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001727 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001728
Daniel Vetter36008362013-03-27 00:44:59 +01001729 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001730 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1731 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001732
Dave Airliec6930992014-07-14 11:04:39 +10001733 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301734 for (lane_count = min_lane_count;
1735 lane_count <= max_lane_count;
1736 lane_count <<= 1) {
1737
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001738 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001739 link_avail = intel_dp_max_data_rate(link_clock,
1740 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001741
Daniel Vetter36008362013-03-27 00:44:59 +01001742 if (mode_rate <= link_avail) {
1743 goto found;
1744 }
1745 }
1746 }
1747 }
1748
1749 return false;
1750
1751found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001752 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001753 /*
1754 * See:
1755 * CEA-861-E - 5.1 Default Encoding Parameters
1756 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1757 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001758 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001759 bpp != 18 &&
1760 drm_default_rgb_quant_range(adjusted_mode) ==
1761 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001762 } else {
1763 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001764 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001765 }
1766
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001767 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301768
Daniel Vetter657445f2013-05-04 10:09:18 +02001769 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001770 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001771
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001772 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1773 &link_bw, &rate_select);
1774
1775 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1776 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001777 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001778 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1779 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001780
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001781 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001782 adjusted_mode->crtc_clock,
1783 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001784 &pipe_config->dp_m_n,
1785 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001786
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301787 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301788 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001789 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301790 intel_link_compute_m_n(bpp, lane_count,
1791 intel_connector->panel.downclock_mode->clock,
1792 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001793 &pipe_config->dp_m2_n2,
1794 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301795 }
1796
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001797 /*
1798 * DPLL0 VCO may need to be adjusted to get the correct
1799 * clock for eDP. This will affect cdclk as well.
1800 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001801 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001802 int vco;
1803
1804 switch (pipe_config->port_clock / 2) {
1805 case 108000:
1806 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001807 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001808 break;
1809 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001810 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001811 break;
1812 }
1813
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001814 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001815 }
1816
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001817 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001818 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001819
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001820 intel_psr_compute_config(intel_dp, pipe_config);
1821
Daniel Vetter36008362013-03-27 00:44:59 +01001822 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823}
1824
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001825void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001826 int link_rate, uint8_t lane_count,
1827 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001828{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001829 intel_dp->link_rate = link_rate;
1830 intel_dp->lane_count = lane_count;
1831 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001832}
1833
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001834static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001835 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001836{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001837 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001839 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001840 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001841 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001843 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1844 pipe_config->lane_count,
1845 intel_crtc_has_type(pipe_config,
1846 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001847
Keith Packard417e8222011-11-01 19:54:11 -07001848 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001849 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001850 *
1851 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001852 * SNB CPU
1853 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001854 * CPT PCH
1855 *
1856 * IBX PCH and CPU are the same for almost everything,
1857 * except that the CPU DP PLL is configured in this
1858 * register
1859 *
1860 * CPT PCH is quite different, having many bits moved
1861 * to the TRANS_DP_CTL register instead. That
1862 * configuration happens (oddly) in ironlake_pch_enable
1863 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001864
Keith Packard417e8222011-11-01 19:54:11 -07001865 /* Preserve the BIOS-computed detected bit. This is
1866 * supposed to be read-only.
1867 */
1868 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001869
Keith Packard417e8222011-11-01 19:54:11 -07001870 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001871 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001872 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873
Keith Packard417e8222011-11-01 19:54:11 -07001874 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001875
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001876 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001877 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1878 intel_dp->DP |= DP_SYNC_HS_HIGH;
1879 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1880 intel_dp->DP |= DP_SYNC_VS_HIGH;
1881 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1882
Jani Nikula6aba5b62013-10-04 15:08:10 +03001883 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001884 intel_dp->DP |= DP_ENHANCED_FRAMING;
1885
Daniel Vetter7c62a162013-06-01 17:16:20 +02001886 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001887 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001888 u32 trans_dp;
1889
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001890 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001891
1892 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1893 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1894 trans_dp |= TRANS_DP_ENH_FRAMING;
1895 else
1896 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1897 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001898 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001899 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001900 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001901
1902 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1903 intel_dp->DP |= DP_SYNC_HS_HIGH;
1904 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1905 intel_dp->DP |= DP_SYNC_VS_HIGH;
1906 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1907
Jani Nikula6aba5b62013-10-04 15:08:10 +03001908 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001909 intel_dp->DP |= DP_ENHANCED_FRAMING;
1910
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001911 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001912 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001913 else if (crtc->pipe == PIPE_B)
1914 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001915 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001916}
1917
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001918#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1919#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001920
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001921#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1922#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001923
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001924#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1925#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001926
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001927static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001928
Daniel Vetter4be73782014-01-17 14:39:48 +01001929static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001930 u32 mask,
1931 u32 value)
1932{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001933 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001934 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001935
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001936 lockdep_assert_held(&dev_priv->pps_mutex);
1937
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001938 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001939
Jani Nikulabf13e812013-09-06 07:40:05 +03001940 pp_stat_reg = _pp_stat_reg(intel_dp);
1941 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001942
1943 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001944 mask, value,
1945 I915_READ(pp_stat_reg),
1946 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001947
Chris Wilson9036ff02016-06-30 15:33:09 +01001948 if (intel_wait_for_register(dev_priv,
1949 pp_stat_reg, mask, value,
1950 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001951 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001952 I915_READ(pp_stat_reg),
1953 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001954
1955 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001956}
1957
Daniel Vetter4be73782014-01-17 14:39:48 +01001958static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001959{
1960 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001961 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001962}
1963
Daniel Vetter4be73782014-01-17 14:39:48 +01001964static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001965{
Keith Packardbd943152011-09-18 23:09:52 -07001966 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001967 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001968}
Keith Packardbd943152011-09-18 23:09:52 -07001969
Daniel Vetter4be73782014-01-17 14:39:48 +01001970static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001971{
Abhay Kumard28d4732016-01-22 17:39:04 -08001972 ktime_t panel_power_on_time;
1973 s64 panel_power_off_duration;
1974
Keith Packard99ea7122011-11-01 19:57:50 -07001975 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001976
Abhay Kumard28d4732016-01-22 17:39:04 -08001977 /* take the difference of currrent time and panel power off time
1978 * and then make panel wait for t11_t12 if needed. */
1979 panel_power_on_time = ktime_get_boottime();
1980 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1981
Paulo Zanonidce56b32013-12-19 14:29:40 -02001982 /* When we disable the VDD override bit last we have to do the manual
1983 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001984 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1985 wait_remaining_ms_from_jiffies(jiffies,
1986 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001987
Daniel Vetter4be73782014-01-17 14:39:48 +01001988 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001989}
Keith Packardbd943152011-09-18 23:09:52 -07001990
Daniel Vetter4be73782014-01-17 14:39:48 +01001991static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001992{
1993 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1994 intel_dp->backlight_on_delay);
1995}
1996
Daniel Vetter4be73782014-01-17 14:39:48 +01001997static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001998{
1999 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2000 intel_dp->backlight_off_delay);
2001}
Keith Packard99ea7122011-11-01 19:57:50 -07002002
Keith Packard832dd3c2011-11-01 19:34:06 -07002003/* Read the current pp_control value, unlocking the register if it
2004 * is locked
2005 */
2006
Jesse Barnes453c5422013-03-28 09:55:41 -07002007static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002008{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002009 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002010 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002011
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002012 lockdep_assert_held(&dev_priv->pps_mutex);
2013
Jani Nikulabf13e812013-09-06 07:40:05 +03002014 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002015 if (WARN_ON(!HAS_DDI(dev_priv) &&
2016 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302017 control &= ~PANEL_UNLOCK_MASK;
2018 control |= PANEL_UNLOCK_REGS;
2019 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002020 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002021}
2022
Ville Syrjälä951468f2014-09-04 14:55:31 +03002023/*
2024 * Must be paired with edp_panel_vdd_off().
2025 * Must hold pps_mutex around the whole on/off sequence.
2026 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2027 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002028static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002029{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002030 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002031 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002032 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002033 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002034 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002035
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002036 lockdep_assert_held(&dev_priv->pps_mutex);
2037
Jani Nikula1853a9d2017-08-18 12:30:20 +03002038 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002039 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002040
Egbert Eich2c623c12014-11-25 12:54:57 +01002041 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002042 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002043
Daniel Vetter4be73782014-01-17 14:39:48 +01002044 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002045 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002046
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002047 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002048
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002049 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002050 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002051
Daniel Vetter4be73782014-01-17 14:39:48 +01002052 if (!edp_have_panel_power(intel_dp))
2053 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002054
Jesse Barnes453c5422013-03-28 09:55:41 -07002055 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002056 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002057
Jani Nikulabf13e812013-09-06 07:40:05 +03002058 pp_stat_reg = _pp_stat_reg(intel_dp);
2059 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002060
2061 I915_WRITE(pp_ctrl_reg, pp);
2062 POSTING_READ(pp_ctrl_reg);
2063 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2064 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002065 /*
2066 * If the panel wasn't on, delay before accessing aux channel
2067 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002068 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002069 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002070 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002071 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002072 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002073
2074 return need_to_disable;
2075}
2076
Ville Syrjälä951468f2014-09-04 14:55:31 +03002077/*
2078 * Must be paired with intel_edp_panel_vdd_off() or
2079 * intel_edp_panel_off().
2080 * Nested calls to these functions are not allowed since
2081 * we drop the lock. Caller must use some higher level
2082 * locking to prevent nested calls from other threads.
2083 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002084void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002085{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002086 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002087
Jani Nikula1853a9d2017-08-18 12:30:20 +03002088 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002089 return;
2090
Ville Syrjälä773538e82014-09-04 14:54:56 +03002091 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002092 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002093 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002094
Rob Clarke2c719b2014-12-15 13:56:32 -05002095 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002096 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002097}
2098
Daniel Vetter4be73782014-01-17 14:39:48 +01002099static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002100{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002101 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002102 struct intel_digital_port *intel_dig_port =
2103 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002104 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002105 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002106
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002107 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002108
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002109 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002110
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002111 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002112 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002113
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002114 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002115 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002116
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002117 pp = ironlake_get_pp_control(intel_dp);
2118 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002119
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002120 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2121 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002122
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002123 I915_WRITE(pp_ctrl_reg, pp);
2124 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002125
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002126 /* Make sure sequencer is idle before allowing subsequent activity */
2127 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2128 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002129
Imre Deak5a162e22016-08-10 14:07:30 +03002130 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002131 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002132
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002133 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002134}
2135
Daniel Vetter4be73782014-01-17 14:39:48 +01002136static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002137{
2138 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2139 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002140
Ville Syrjälä773538e82014-09-04 14:54:56 +03002141 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002142 if (!intel_dp->want_panel_vdd)
2143 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002144 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002145}
2146
Imre Deakaba86892014-07-30 15:57:31 +03002147static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2148{
2149 unsigned long delay;
2150
2151 /*
2152 * Queue the timer to fire a long time from now (relative to the power
2153 * down delay) to keep the panel power up across a sequence of
2154 * operations.
2155 */
2156 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2157 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2158}
2159
Ville Syrjälä951468f2014-09-04 14:55:31 +03002160/*
2161 * Must be paired with edp_panel_vdd_on().
2162 * Must hold pps_mutex around the whole on/off sequence.
2163 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2164 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002165static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002166{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002167 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002168
2169 lockdep_assert_held(&dev_priv->pps_mutex);
2170
Jani Nikula1853a9d2017-08-18 12:30:20 +03002171 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002172 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002173
Rob Clarke2c719b2014-12-15 13:56:32 -05002174 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002175 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002176
Keith Packardbd943152011-09-18 23:09:52 -07002177 intel_dp->want_panel_vdd = false;
2178
Imre Deakaba86892014-07-30 15:57:31 +03002179 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002180 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002181 else
2182 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002183}
2184
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002185static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002186{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002187 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002188 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002189 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002190
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002191 lockdep_assert_held(&dev_priv->pps_mutex);
2192
Jani Nikula1853a9d2017-08-18 12:30:20 +03002193 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002194 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002195
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002196 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002197 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002198
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002199 if (WARN(edp_have_panel_power(intel_dp),
2200 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002201 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002202 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002203
Daniel Vetter4be73782014-01-17 14:39:48 +01002204 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002205
Jani Nikulabf13e812013-09-06 07:40:05 +03002206 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002207 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002208 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002209 /* ILK workaround: disable reset around power sequence */
2210 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002211 I915_WRITE(pp_ctrl_reg, pp);
2212 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002213 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002214
Imre Deak5a162e22016-08-10 14:07:30 +03002215 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002216 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002217 pp |= PANEL_POWER_RESET;
2218
Jesse Barnes453c5422013-03-28 09:55:41 -07002219 I915_WRITE(pp_ctrl_reg, pp);
2220 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002221
Daniel Vetter4be73782014-01-17 14:39:48 +01002222 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002223 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002224
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002225 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002226 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002227 I915_WRITE(pp_ctrl_reg, pp);
2228 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002229 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002230}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002231
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002232void intel_edp_panel_on(struct intel_dp *intel_dp)
2233{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002234 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002235 return;
2236
2237 pps_lock(intel_dp);
2238 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002239 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002240}
2241
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002242
2243static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002244{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002245 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002246 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002247 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002248
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002249 lockdep_assert_held(&dev_priv->pps_mutex);
2250
Jani Nikula1853a9d2017-08-18 12:30:20 +03002251 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002252 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002253
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002254 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002255 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002256
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002257 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002258 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002259
Jesse Barnes453c5422013-03-28 09:55:41 -07002260 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002261 /* We need to switch off panel power _and_ force vdd, for otherwise some
2262 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002263 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002264 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002265
Jani Nikulabf13e812013-09-06 07:40:05 +03002266 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002267
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002268 intel_dp->want_panel_vdd = false;
2269
Jesse Barnes453c5422013-03-28 09:55:41 -07002270 I915_WRITE(pp_ctrl_reg, pp);
2271 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002272
Daniel Vetter4be73782014-01-17 14:39:48 +01002273 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002274 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002275
2276 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002277 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002278}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002279
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002280void intel_edp_panel_off(struct intel_dp *intel_dp)
2281{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002282 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002283 return;
2284
2285 pps_lock(intel_dp);
2286 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002287 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002288}
2289
Jani Nikula1250d102014-08-12 17:11:39 +03002290/* Enable backlight in the panel power control. */
2291static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002292{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002293 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002294 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002296
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002297 /*
2298 * If we enable the backlight right away following a panel power
2299 * on, we may see slight flicker as the panel syncs with the eDP
2300 * link. So delay a bit to make sure the image is solid before
2301 * allowing it to appear.
2302 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002303 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002304
Ville Syrjälä773538e82014-09-04 14:54:56 +03002305 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002306
Jesse Barnes453c5422013-03-28 09:55:41 -07002307 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002308 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002309
Jani Nikulabf13e812013-09-06 07:40:05 +03002310 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002311
2312 I915_WRITE(pp_ctrl_reg, pp);
2313 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002314
Ville Syrjälä773538e82014-09-04 14:54:56 +03002315 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002316}
2317
Jani Nikula1250d102014-08-12 17:11:39 +03002318/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002319void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2320 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002321{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002322 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2323
Jani Nikula1853a9d2017-08-18 12:30:20 +03002324 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002325 return;
2326
2327 DRM_DEBUG_KMS("\n");
2328
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002329 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002330 _intel_edp_backlight_on(intel_dp);
2331}
2332
2333/* Disable backlight in the panel power control. */
2334static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002335{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002336 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002337 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002338 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002339
Jani Nikula1853a9d2017-08-18 12:30:20 +03002340 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002341 return;
2342
Ville Syrjälä773538e82014-09-04 14:54:56 +03002343 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002344
Jesse Barnes453c5422013-03-28 09:55:41 -07002345 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002346 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002347
Jani Nikulabf13e812013-09-06 07:40:05 +03002348 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002349
2350 I915_WRITE(pp_ctrl_reg, pp);
2351 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002352
Ville Syrjälä773538e82014-09-04 14:54:56 +03002353 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002354
Paulo Zanonidce56b32013-12-19 14:29:40 -02002355 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002356 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002357}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002358
Jani Nikula1250d102014-08-12 17:11:39 +03002359/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002360void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002361{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002362 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2363
Jani Nikula1853a9d2017-08-18 12:30:20 +03002364 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002365 return;
2366
2367 DRM_DEBUG_KMS("\n");
2368
2369 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002370 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002371}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002372
Jani Nikula73580fb72014-08-12 17:11:41 +03002373/*
2374 * Hook for controlling the panel power control backlight through the bl_power
2375 * sysfs attribute. Take care to handle multiple calls.
2376 */
2377static void intel_edp_backlight_power(struct intel_connector *connector,
2378 bool enable)
2379{
2380 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002381 bool is_enabled;
2382
Ville Syrjälä773538e82014-09-04 14:54:56 +03002383 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002384 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002385 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002386
2387 if (is_enabled == enable)
2388 return;
2389
Jani Nikula23ba9372014-08-27 14:08:43 +03002390 DRM_DEBUG_KMS("panel power control backlight %s\n",
2391 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002392
2393 if (enable)
2394 _intel_edp_backlight_on(intel_dp);
2395 else
2396 _intel_edp_backlight_off(intel_dp);
2397}
2398
Ville Syrjälä64e10772015-10-29 21:26:01 +02002399static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2400{
2401 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2402 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2403 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2404
2405 I915_STATE_WARN(cur_state != state,
2406 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002407 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002408 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002409}
2410#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2411
2412static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2413{
2414 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2415
2416 I915_STATE_WARN(cur_state != state,
2417 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002418 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002419}
2420#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2421#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2422
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002423static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002424 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002425{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002426 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002427 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002428
Ville Syrjälä64e10772015-10-29 21:26:01 +02002429 assert_pipe_disabled(dev_priv, crtc->pipe);
2430 assert_dp_port_disabled(intel_dp);
2431 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002432
Ville Syrjäläabfce942015-10-29 21:26:03 +02002433 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002434 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002435
2436 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2437
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002438 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002439 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2440 else
2441 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2442
2443 I915_WRITE(DP_A, intel_dp->DP);
2444 POSTING_READ(DP_A);
2445 udelay(500);
2446
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002447 /*
2448 * [DevILK] Work around required when enabling DP PLL
2449 * while a pipe is enabled going to FDI:
2450 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2451 * 2. Program DP PLL enable
2452 */
2453 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002454 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002455
Daniel Vetter07679352012-09-06 22:15:42 +02002456 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002457
Daniel Vetter07679352012-09-06 22:15:42 +02002458 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002459 POSTING_READ(DP_A);
2460 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002461}
2462
Ville Syrjäläadc10302017-10-31 22:51:14 +02002463static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2464 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002465{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002466 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002467 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002468
Ville Syrjälä64e10772015-10-29 21:26:01 +02002469 assert_pipe_disabled(dev_priv, crtc->pipe);
2470 assert_dp_port_disabled(intel_dp);
2471 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002472
Ville Syrjäläabfce942015-10-29 21:26:03 +02002473 DRM_DEBUG_KMS("disabling eDP PLL\n");
2474
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002475 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002476
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002477 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002478 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002479 udelay(200);
2480}
2481
Ville Syrjälä857c4162017-10-27 12:45:23 +03002482static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2483{
2484 /*
2485 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2486 * be capable of signalling downstream hpd with a long pulse.
2487 * Whether or not that means D3 is safe to use is not clear,
2488 * but let's assume so until proven otherwise.
2489 *
2490 * FIXME should really check all downstream ports...
2491 */
2492 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2493 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2494 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2495}
2496
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002497/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002498void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002499{
2500 int ret, i;
2501
2502 /* Should have a valid DPCD by this point */
2503 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2504 return;
2505
2506 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002507 if (downstream_hpd_needs_d0(intel_dp))
2508 return;
2509
Jani Nikula9d1a1032014-03-14 16:51:15 +02002510 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2511 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002512 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002513 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2514
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002515 /*
2516 * When turning on, we need to retry for 1ms to give the sink
2517 * time to wake up.
2518 */
2519 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002520 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2521 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002522 if (ret == 1)
2523 break;
2524 msleep(1);
2525 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002526
2527 if (ret == 1 && lspcon->active)
2528 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002529 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002530
2531 if (ret != 1)
2532 DRM_DEBUG_KMS("failed to %s sink power state\n",
2533 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002534}
2535
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002536static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2537 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002538{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002539 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002540 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002541 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002542 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002543 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002544
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002545 if (!intel_display_power_get_if_enabled(dev_priv,
2546 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002547 return false;
2548
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002549 ret = false;
2550
Imre Deak6d129be2014-03-05 16:20:54 +02002551 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002552
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002553 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002554 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002555
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002556 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002557 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002558 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002559 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002560
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002561 for_each_pipe(dev_priv, p) {
2562 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2563 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2564 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002565 ret = true;
2566
2567 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002568 }
2569 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002570
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002571 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002572 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002573 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002574 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2575 } else {
2576 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002577 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002578
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002579 ret = true;
2580
2581out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002582 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002583
2584 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002585}
2586
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002587static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002588 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002589{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002590 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002591 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002592 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002593 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002594 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002595
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002596 if (encoder->type == INTEL_OUTPUT_EDP)
2597 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2598 else
2599 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002600
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002601 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002602
2603 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002604
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002605 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002606 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2607
2608 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002609 flags |= DRM_MODE_FLAG_PHSYNC;
2610 else
2611 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002612
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002613 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002614 flags |= DRM_MODE_FLAG_PVSYNC;
2615 else
2616 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002617 } else {
2618 if (tmp & DP_SYNC_HS_HIGH)
2619 flags |= DRM_MODE_FLAG_PHSYNC;
2620 else
2621 flags |= DRM_MODE_FLAG_NHSYNC;
2622
2623 if (tmp & DP_SYNC_VS_HIGH)
2624 flags |= DRM_MODE_FLAG_PVSYNC;
2625 else
2626 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002627 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002628
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002629 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002630
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002631 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002632 pipe_config->limited_color_range = true;
2633
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002634 pipe_config->lane_count =
2635 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2636
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002637 intel_dp_get_m_n(crtc, pipe_config);
2638
Ville Syrjälä18442d02013-09-13 16:00:08 +03002639 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002640 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002641 pipe_config->port_clock = 162000;
2642 else
2643 pipe_config->port_clock = 270000;
2644 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002645
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002646 pipe_config->base.adjusted_mode.crtc_clock =
2647 intel_dotclock_calculate(pipe_config->port_clock,
2648 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002649
Jani Nikula1853a9d2017-08-18 12:30:20 +03002650 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002651 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002652 /*
2653 * This is a big fat ugly hack.
2654 *
2655 * Some machines in UEFI boot mode provide us a VBT that has 18
2656 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2657 * unknown we fail to light up. Yet the same BIOS boots up with
2658 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2659 * max, not what it tells us to use.
2660 *
2661 * Note: This will still be broken if the eDP panel is not lit
2662 * up by the BIOS, and thus we can't get the mode at module
2663 * load.
2664 */
2665 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002666 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2667 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002668 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002669}
2670
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002671static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002672 const struct intel_crtc_state *old_crtc_state,
2673 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002674{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002675 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002676
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002677 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002678 intel_audio_codec_disable(encoder,
2679 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002680
2681 /* Make sure the panel is off before trying to change the mode. But also
2682 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002683 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002684 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002685 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002686 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002687}
2688
2689static void g4x_disable_dp(struct intel_encoder *encoder,
2690 const struct intel_crtc_state *old_crtc_state,
2691 const struct drm_connector_state *old_conn_state)
2692{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002693 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002694
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002695 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002696 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002697}
2698
2699static void ilk_disable_dp(struct intel_encoder *encoder,
2700 const struct intel_crtc_state *old_crtc_state,
2701 const struct drm_connector_state *old_conn_state)
2702{
2703 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2704}
2705
2706static void vlv_disable_dp(struct intel_encoder *encoder,
2707 const struct intel_crtc_state *old_crtc_state,
2708 const struct drm_connector_state *old_conn_state)
2709{
2710 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2711
2712 intel_psr_disable(intel_dp, old_crtc_state);
2713
2714 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002715}
2716
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002717static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002718 const struct intel_crtc_state *old_crtc_state,
2719 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002720{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002722 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002723
Ville Syrjäläadc10302017-10-31 22:51:14 +02002724 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002725
2726 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002727 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002728 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002729}
2730
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002731static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002732 const struct intel_crtc_state *old_crtc_state,
2733 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002734{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002735 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002736}
2737
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002738static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002739 const struct intel_crtc_state *old_crtc_state,
2740 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002741{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002742 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002743
Ville Syrjäläadc10302017-10-31 22:51:14 +02002744 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002745
Ville Syrjäläa5805162015-05-26 20:42:30 +03002746 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002747
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002748 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002749 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002750
Ville Syrjäläa5805162015-05-26 20:42:30 +03002751 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002752}
2753
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002754static void
2755_intel_dp_set_link_train(struct intel_dp *intel_dp,
2756 uint32_t *DP,
2757 uint8_t dp_train_pat)
2758{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002759 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002760 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002761 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002762
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002763 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2764 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2765 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2766
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002767 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002768 uint32_t temp = I915_READ(DP_TP_CTL(port));
2769
2770 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2771 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2772 else
2773 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2774
2775 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2776 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2777 case DP_TRAINING_PATTERN_DISABLE:
2778 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2779
2780 break;
2781 case DP_TRAINING_PATTERN_1:
2782 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2783 break;
2784 case DP_TRAINING_PATTERN_2:
2785 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2786 break;
2787 case DP_TRAINING_PATTERN_3:
2788 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2789 break;
2790 }
2791 I915_WRITE(DP_TP_CTL(port), temp);
2792
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002793 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002794 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002795 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2796
2797 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2798 case DP_TRAINING_PATTERN_DISABLE:
2799 *DP |= DP_LINK_TRAIN_OFF_CPT;
2800 break;
2801 case DP_TRAINING_PATTERN_1:
2802 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2803 break;
2804 case DP_TRAINING_PATTERN_2:
2805 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2806 break;
2807 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002808 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002809 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2810 break;
2811 }
2812
2813 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002814 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002815 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2816 else
2817 *DP &= ~DP_LINK_TRAIN_MASK;
2818
2819 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2820 case DP_TRAINING_PATTERN_DISABLE:
2821 *DP |= DP_LINK_TRAIN_OFF;
2822 break;
2823 case DP_TRAINING_PATTERN_1:
2824 *DP |= DP_LINK_TRAIN_PAT_1;
2825 break;
2826 case DP_TRAINING_PATTERN_2:
2827 *DP |= DP_LINK_TRAIN_PAT_2;
2828 break;
2829 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002830 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002831 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2832 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002833 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002834 *DP |= DP_LINK_TRAIN_PAT_2;
2835 }
2836 break;
2837 }
2838 }
2839}
2840
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002841static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002842 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002843{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002844 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002845
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002846 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002847
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002848 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002849
2850 /*
2851 * Magic for VLV/CHV. We _must_ first set up the register
2852 * without actually enabling the port, and then do another
2853 * write to enable the port. Otherwise link training will
2854 * fail when the power sequencer is freshly used for this port.
2855 */
2856 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002857 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002858 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002859
2860 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2861 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002862}
2863
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002864static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002865 const struct intel_crtc_state *pipe_config,
2866 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002867{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002868 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002869 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002870 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002871 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002872 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002874 if (WARN_ON(dp_reg & DP_PORT_EN))
2875 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002876
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002877 pps_lock(intel_dp);
2878
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002879 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002880 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002881
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002882 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002883
2884 edp_panel_vdd_on(intel_dp);
2885 edp_panel_on(intel_dp);
2886 edp_panel_vdd_off(intel_dp, true);
2887
2888 pps_unlock(intel_dp);
2889
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002890 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002891 unsigned int lane_mask = 0x0;
2892
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002893 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002894 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002895
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002896 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2897 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002898 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002899
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002900 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2901 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002902 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002903
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002904 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002905 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002906 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002907 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002908 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002909}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002910
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002911static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002912 const struct intel_crtc_state *pipe_config,
2913 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002914{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002915 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002916 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002918
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002919static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002920 const struct intel_crtc_state *pipe_config,
2921 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002922{
Jani Nikula828f5c62013-09-05 16:44:45 +03002923 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2924
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002925 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002926 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927}
2928
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002929static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002930 const struct intel_crtc_state *pipe_config,
2931 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002932{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002933 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002934 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002935
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002936 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002937
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002938 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002939 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002940 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002941}
2942
Ville Syrjälä83b84592014-10-16 21:29:51 +03002943static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2944{
2945 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002946 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002947 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002948 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002949
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002950 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2951
Ville Syrjäläd1586942017-02-08 19:52:54 +02002952 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2953 return;
2954
Ville Syrjälä83b84592014-10-16 21:29:51 +03002955 edp_panel_vdd_off_sync(intel_dp);
2956
2957 /*
2958 * VLV seems to get confused when multiple power seqeuencers
2959 * have the same port selected (even if only one has power/vdd
2960 * enabled). The failure manifests as vlv_wait_port_ready() failing
2961 * CHV on the other hand doesn't seem to mind having the same port
2962 * selected in multiple power seqeuencers, but let's clear the
2963 * port select always when logically disconnecting a power sequencer
2964 * from a port.
2965 */
2966 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002967 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03002968 I915_WRITE(pp_on_reg, 0);
2969 POSTING_READ(pp_on_reg);
2970
2971 intel_dp->pps_pipe = INVALID_PIPE;
2972}
2973
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002974static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002975 enum pipe pipe)
2976{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002977 struct intel_encoder *encoder;
2978
2979 lockdep_assert_held(&dev_priv->pps_mutex);
2980
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002981 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002982 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002983 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002984
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002985 if (encoder->type != INTEL_OUTPUT_DP &&
2986 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002987 continue;
2988
2989 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002990 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002991
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002992 WARN(intel_dp->active_pipe == pipe,
2993 "stealing pipe %c power sequencer from active (e)DP port %c\n",
2994 pipe_name(pipe), port_name(port));
2995
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002996 if (intel_dp->pps_pipe != pipe)
2997 continue;
2998
2999 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003000 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003001
3002 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003003 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003004 }
3005}
3006
Ville Syrjäläadc10302017-10-31 22:51:14 +02003007static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3008 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003009{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003010 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003011 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003012 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003013
3014 lockdep_assert_held(&dev_priv->pps_mutex);
3015
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003016 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003017
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003018 if (intel_dp->pps_pipe != INVALID_PIPE &&
3019 intel_dp->pps_pipe != crtc->pipe) {
3020 /*
3021 * If another power sequencer was being used on this
3022 * port previously make sure to turn off vdd there while
3023 * we still have control of it.
3024 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003025 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003026 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003027
3028 /*
3029 * We may be stealing the power
3030 * sequencer from another port.
3031 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003032 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003033
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003034 intel_dp->active_pipe = crtc->pipe;
3035
Jani Nikula1853a9d2017-08-18 12:30:20 +03003036 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003037 return;
3038
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003039 /* now it's all ours */
3040 intel_dp->pps_pipe = crtc->pipe;
3041
3042 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003043 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003044
3045 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003046 intel_dp_init_panel_power_sequencer(intel_dp);
3047 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003048}
3049
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003050static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003051 const struct intel_crtc_state *pipe_config,
3052 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003053{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003054 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003055
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003056 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003057}
3058
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003059static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003060 const struct intel_crtc_state *pipe_config,
3061 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003062{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003063 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003064
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003065 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003066}
3067
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003068static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003069 const struct intel_crtc_state *pipe_config,
3070 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003071{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003072 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003074 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003075
3076 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003077 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003078}
3079
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003080static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003081 const struct intel_crtc_state *pipe_config,
3082 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003083{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003084 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003085
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003086 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003087}
3088
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003089static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003090 const struct intel_crtc_state *old_crtc_state,
3091 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003092{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003093 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003094}
3095
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003096/*
3097 * Fetch AUX CH registers 0x202 - 0x207 which contain
3098 * link status information
3099 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003100bool
Keith Packard93f62da2011-11-01 19:45:03 -07003101intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003102{
Lyude9f085eb2016-04-13 10:58:33 -04003103 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3104 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003105}
3106
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303107static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3108{
3109 uint8_t psr_caps = 0;
3110
Imre Deak9bacd4b2017-05-10 12:21:48 +03003111 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3112 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303113 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3114}
3115
3116static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3117{
3118 uint8_t dprx = 0;
3119
Imre Deak9bacd4b2017-05-10 12:21:48 +03003120 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3121 &dprx) != 1)
3122 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303123 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3124}
3125
Chris Wilsona76f73d2017-01-14 10:51:13 +00003126static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303127{
3128 uint8_t alpm_caps = 0;
3129
Imre Deak9bacd4b2017-05-10 12:21:48 +03003130 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3131 &alpm_caps) != 1)
3132 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303133 return alpm_caps & DP_ALPM_CAP;
3134}
3135
Paulo Zanoni11002442014-06-13 18:45:41 -03003136/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003137uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003138intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003140 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003141 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003142
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003143 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003144 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3145 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003146 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003148 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003150 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003152 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003154}
3155
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003156uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003157intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3158{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003159 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003160 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003161
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003162 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003163 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3165 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3167 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3169 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3171 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003172 default:
3173 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3174 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003175 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003176 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3178 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3180 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3182 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003184 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003186 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003187 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003188 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3190 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3192 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3194 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3195 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003196 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003198 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003199 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003200 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3202 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3205 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003206 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003208 }
3209 } else {
3210 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3212 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3214 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3216 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003220 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003221 }
3222}
3223
Daniel Vetter5829975c2015-04-16 11:36:52 +02003224static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003225{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003226 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003227 unsigned long demph_reg_value, preemph_reg_value,
3228 uniqtranscale_reg_value;
3229 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003230
3231 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303232 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003233 preemph_reg_value = 0x0004000;
3234 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003236 demph_reg_value = 0x2B405555;
3237 uniqtranscale_reg_value = 0x552AB83A;
3238 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003240 demph_reg_value = 0x2B404040;
3241 uniqtranscale_reg_value = 0x5548B83A;
3242 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003244 demph_reg_value = 0x2B245555;
3245 uniqtranscale_reg_value = 0x5560B83A;
3246 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003248 demph_reg_value = 0x2B405555;
3249 uniqtranscale_reg_value = 0x5598DA3A;
3250 break;
3251 default:
3252 return 0;
3253 }
3254 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003256 preemph_reg_value = 0x0002000;
3257 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003259 demph_reg_value = 0x2B404040;
3260 uniqtranscale_reg_value = 0x5552B83A;
3261 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003263 demph_reg_value = 0x2B404848;
3264 uniqtranscale_reg_value = 0x5580B83A;
3265 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003267 demph_reg_value = 0x2B404040;
3268 uniqtranscale_reg_value = 0x55ADDA3A;
3269 break;
3270 default:
3271 return 0;
3272 }
3273 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003275 preemph_reg_value = 0x0000000;
3276 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003278 demph_reg_value = 0x2B305555;
3279 uniqtranscale_reg_value = 0x5570B83A;
3280 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003282 demph_reg_value = 0x2B2B4040;
3283 uniqtranscale_reg_value = 0x55ADDA3A;
3284 break;
3285 default:
3286 return 0;
3287 }
3288 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003290 preemph_reg_value = 0x0006000;
3291 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003293 demph_reg_value = 0x1B405555;
3294 uniqtranscale_reg_value = 0x55ADDA3A;
3295 break;
3296 default:
3297 return 0;
3298 }
3299 break;
3300 default:
3301 return 0;
3302 }
3303
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003304 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3305 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003306
3307 return 0;
3308}
3309
Daniel Vetter5829975c2015-04-16 11:36:52 +02003310static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003312 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3313 u32 deemph_reg_value, margin_reg_value;
3314 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003315 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003316
3317 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003319 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303320 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003321 deemph_reg_value = 128;
3322 margin_reg_value = 52;
3323 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325 deemph_reg_value = 128;
3326 margin_reg_value = 77;
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003329 deemph_reg_value = 128;
3330 margin_reg_value = 102;
3331 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003333 deemph_reg_value = 128;
3334 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003335 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003336 break;
3337 default:
3338 return 0;
3339 }
3340 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003342 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003344 deemph_reg_value = 85;
3345 margin_reg_value = 78;
3346 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003348 deemph_reg_value = 85;
3349 margin_reg_value = 116;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352 deemph_reg_value = 85;
3353 margin_reg_value = 154;
3354 break;
3355 default:
3356 return 0;
3357 }
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003360 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003362 deemph_reg_value = 64;
3363 margin_reg_value = 104;
3364 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366 deemph_reg_value = 64;
3367 margin_reg_value = 154;
3368 break;
3369 default:
3370 return 0;
3371 }
3372 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003376 deemph_reg_value = 43;
3377 margin_reg_value = 154;
3378 break;
3379 default:
3380 return 0;
3381 }
3382 break;
3383 default:
3384 return 0;
3385 }
3386
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003387 chv_set_phy_signal_level(encoder, deemph_reg_value,
3388 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003389
3390 return 0;
3391}
3392
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003394gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003396 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003397
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003398 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003400 default:
3401 signal_levels |= DP_VOLTAGE_0_4;
3402 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003404 signal_levels |= DP_VOLTAGE_0_6;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407 signal_levels |= DP_VOLTAGE_0_8;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003410 signal_levels |= DP_VOLTAGE_1_2;
3411 break;
3412 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003413 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415 default:
3416 signal_levels |= DP_PRE_EMPHASIS_0;
3417 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303418 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003419 signal_levels |= DP_PRE_EMPHASIS_3_5;
3420 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003422 signal_levels |= DP_PRE_EMPHASIS_6;
3423 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003425 signal_levels |= DP_PRE_EMPHASIS_9_5;
3426 break;
3427 }
3428 return signal_levels;
3429}
3430
Zhenyu Wange3421a12010-04-08 09:43:27 +08003431/* Gen6's DP voltage swing and pre-emphasis control */
3432static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003433gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003434{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003435 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3436 DP_TRAIN_PRE_EMPHASIS_MASK);
3437 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003440 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003442 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003445 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003448 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003451 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003452 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003453 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3454 "0x%x\n", signal_levels);
3455 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003456 }
3457}
3458
Keith Packard1a2eb462011-11-16 16:26:07 -08003459/* Gen7's DP voltage swing and pre-emphasis control */
3460static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003461gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003462{
3463 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3464 DP_TRAIN_PRE_EMPHASIS_MASK);
3465 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003467 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003469 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003471 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3472
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003474 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003476 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3477
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003479 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003481 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3482
3483 default:
3484 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3485 "0x%x\n", signal_levels);
3486 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3487 }
3488}
3489
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003490void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003491intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003492{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003493 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003495 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003496 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003497 uint8_t train_set = intel_dp->train_set[0];
3498
Rodrigo Vivid509af62017-08-29 16:22:24 -07003499 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3500 signal_levels = bxt_signal_levels(intel_dp);
3501 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003502 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003503 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003504 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003505 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003506 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003507 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003508 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003509 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003510 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003511 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003512 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003513 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3514 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003515 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003516 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3517 }
3518
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303519 if (mask)
3520 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3521
3522 DRM_DEBUG_KMS("Using vswing level %d\n",
3523 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3524 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3525 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3526 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003527
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003528 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003529
3530 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3531 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003532}
3533
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003534void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003535intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3536 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003537{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003538 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003539 struct drm_i915_private *dev_priv =
3540 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003541
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003542 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003543
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003544 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003545 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003546}
3547
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003548void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003549{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003550 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003551 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003552 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003553 uint32_t val;
3554
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003555 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003556 return;
3557
3558 val = I915_READ(DP_TP_CTL(port));
3559 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3560 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3561 I915_WRITE(DP_TP_CTL(port), val);
3562
3563 /*
3564 * On PORT_A we can have only eDP in SST mode. There the only reason
3565 * we need to set idle transmission mode is to work around a HW issue
3566 * where we enable the pipe while not in idle link-training mode.
3567 * In this case there is requirement to wait for a minimum number of
3568 * idle patterns to be sent.
3569 */
3570 if (port == PORT_A)
3571 return;
3572
Chris Wilsona7670172016-06-30 15:33:10 +01003573 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3574 DP_TP_STATUS_IDLE_DONE,
3575 DP_TP_STATUS_IDLE_DONE,
3576 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003577 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3578}
3579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003581intel_dp_link_down(struct intel_encoder *encoder,
3582 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003584 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3585 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3586 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3587 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003588 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003589
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003590 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003591 return;
3592
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003593 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003594 return;
3595
Zhao Yakui28c97732009-10-09 11:39:41 +08003596 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003597
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003598 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003599 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003600 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003601 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003602 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003603 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003604 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3605 else
3606 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003607 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003608 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003609 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003610 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003611
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003612 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3613 I915_WRITE(intel_dp->output_reg, DP);
3614 POSTING_READ(intel_dp->output_reg);
3615
3616 /*
3617 * HW workaround for IBX, we need to move the port
3618 * to transcoder A after disabling it to allow the
3619 * matching HDMI port to be enabled on transcoder A.
3620 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003621 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003622 /*
3623 * We get CPU/PCH FIFO underruns on the other pipe when
3624 * doing the workaround. Sweep them under the rug.
3625 */
3626 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3627 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3628
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003629 /* always enable with pattern 1 (as per spec) */
3630 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3631 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3632 I915_WRITE(intel_dp->output_reg, DP);
3633 POSTING_READ(intel_dp->output_reg);
3634
3635 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003636 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003637 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003638
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003639 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003640 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3641 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003642 }
3643
Keith Packardf01eca22011-09-28 16:48:10 -07003644 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003645
3646 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003647
3648 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3649 pps_lock(intel_dp);
3650 intel_dp->active_pipe = INVALID_PIPE;
3651 pps_unlock(intel_dp);
3652 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653}
3654
Imre Deak24e807e2016-10-24 19:33:28 +03003655bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003656intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003657{
Lyude9f085eb2016-04-13 10:58:33 -04003658 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3659 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003660 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003661
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003662 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003663
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003664 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3665}
3666
3667static bool
3668intel_edp_init_dpcd(struct intel_dp *intel_dp)
3669{
3670 struct drm_i915_private *dev_priv =
3671 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3672
3673 /* this function is meant to be called only once */
3674 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3675
3676 if (!intel_dp_read_dpcd(intel_dp))
3677 return false;
3678
Jani Nikula84c36752017-05-18 14:10:23 +03003679 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3680 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003681
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003682 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3683 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3684 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3685
3686 /* Check if the panel supports PSR */
3687 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3688 intel_dp->psr_dpcd,
3689 sizeof(intel_dp->psr_dpcd));
3690 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3691 dev_priv->psr.sink_support = true;
3692 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3693 }
3694
3695 if (INTEL_GEN(dev_priv) >= 9 &&
3696 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3697 uint8_t frame_sync_cap;
3698
3699 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003700 if (drm_dp_dpcd_readb(&intel_dp->aux,
3701 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3702 &frame_sync_cap) != 1)
3703 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003704 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3705 /* PSR2 needs frame sync as well */
3706 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3707 DRM_DEBUG_KMS("PSR2 %s on sink",
3708 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303709
3710 if (dev_priv->psr.psr2_support) {
3711 dev_priv->psr.y_cord_support =
3712 intel_dp_get_y_cord_status(intel_dp);
3713 dev_priv->psr.colorimetry_support =
3714 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303715 dev_priv->psr.alpm =
3716 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303717 }
3718
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003719 }
3720
Jani Nikula7c838e22017-10-26 17:29:31 +03003721 /*
3722 * Read the eDP display control registers.
3723 *
3724 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3725 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3726 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3727 * method). The display control registers should read zero if they're
3728 * not supported anyway.
3729 */
3730 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003731 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3732 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003733 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003734 intel_dp->edp_dpcd);
3735
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003736 /* Read the eDP 1.4+ supported link rates. */
3737 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003738 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3739 int i;
3740
3741 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3742 sink_rates, sizeof(sink_rates));
3743
3744 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3745 int val = le16_to_cpu(sink_rates[i]);
3746
3747 if (val == 0)
3748 break;
3749
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003750 /* Value read multiplied by 200kHz gives the per-lane
3751 * link rate in kHz. The source rates are, however,
3752 * stored in terms of LS_Clk kHz. The full conversion
3753 * back to symbols is
3754 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3755 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003756 intel_dp->sink_rates[i] = (val * 200) / 10;
3757 }
3758 intel_dp->num_sink_rates = i;
3759 }
3760
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003761 /*
3762 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3763 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3764 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003765 if (intel_dp->num_sink_rates)
3766 intel_dp->use_rate_select = true;
3767 else
3768 intel_dp_set_sink_rates(intel_dp);
3769
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003770 intel_dp_set_common_rates(intel_dp);
3771
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003772 return true;
3773}
3774
3775
3776static bool
3777intel_dp_get_dpcd(struct intel_dp *intel_dp)
3778{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003779 u8 sink_count;
3780
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003781 if (!intel_dp_read_dpcd(intel_dp))
3782 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003783
Jani Nikula68f357c2017-03-28 17:59:05 +03003784 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003785 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003786 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003787 intel_dp_set_common_rates(intel_dp);
3788 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003789
Jani Nikula27dbefb2017-04-06 16:44:17 +03003790 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303791 return false;
3792
3793 /*
3794 * Sink count can change between short pulse hpd hence
3795 * a member variable in intel_dp will track any changes
3796 * between short pulse interrupts.
3797 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003798 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303799
3800 /*
3801 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3802 * a dongle is present but no display. Unless we require to know
3803 * if a dongle is present or not, we don't need to update
3804 * downstream port information. So, an early return here saves
3805 * time from performing other operations which are not required.
3806 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003807 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303808 return false;
3809
Imre Deakc726ad02016-10-24 19:33:24 +03003810 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003811 return true; /* native DP sink */
3812
3813 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3814 return true; /* no per-port downstream info */
3815
Lyude9f085eb2016-04-13 10:58:33 -04003816 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3817 intel_dp->downstream_ports,
3818 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003819 return false; /* downstream port status fetch failed */
3820
3821 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003822}
3823
Dave Airlie0e32b392014-05-02 14:02:48 +10003824static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003825intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003826{
Jani Nikula010b9b32017-04-06 16:44:16 +03003827 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003828
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003829 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003830 return false;
3831
Dave Airlie0e32b392014-05-02 14:02:48 +10003832 if (!intel_dp->can_mst)
3833 return false;
3834
3835 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3836 return false;
3837
Jani Nikula010b9b32017-04-06 16:44:16 +03003838 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003839 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003840
Jani Nikula010b9b32017-04-06 16:44:16 +03003841 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003842}
3843
3844static void
3845intel_dp_configure_mst(struct intel_dp *intel_dp)
3846{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003847 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003848 return;
3849
3850 if (!intel_dp->can_mst)
3851 return;
3852
3853 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3854
3855 if (intel_dp->is_mst)
3856 DRM_DEBUG_KMS("Sink is MST capable\n");
3857 else
3858 DRM_DEBUG_KMS("Sink is not MST capable\n");
3859
3860 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3861 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003862}
3863
Maarten Lankhorst93313532017-11-10 12:34:59 +01003864static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3865 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003866{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003867 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003868 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003870 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003871 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003872 int count = 0;
3873 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003874
3875 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003876 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003877 ret = -EIO;
3878 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003879 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003880
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003881 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003882 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003883 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003884 ret = -EIO;
3885 goto out;
3886 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003887
Rodrigo Vivic6297842015-11-05 10:50:20 -08003888 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003889 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003890
3891 if (drm_dp_dpcd_readb(&intel_dp->aux,
3892 DP_TEST_SINK_MISC, &buf) < 0) {
3893 ret = -EIO;
3894 goto out;
3895 }
3896 count = buf & DP_TEST_COUNT_MASK;
3897 } while (--attempts && count);
3898
3899 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003900 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003901 ret = -ETIMEDOUT;
3902 }
3903
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003904 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003905 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003906 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003907 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003908}
3909
Maarten Lankhorst93313532017-11-10 12:34:59 +01003910static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3911 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003912{
3913 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003914 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003916 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003917 int ret;
3918
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003919 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3920 return -EIO;
3921
3922 if (!(buf & DP_TEST_CRC_SUPPORTED))
3923 return -ENOTTY;
3924
3925 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3926 return -EIO;
3927
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003928 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003929 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003930 if (ret)
3931 return ret;
3932 }
3933
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003934 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003935
3936 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3937 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003938 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003939 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003940 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003941
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003942 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003943 return 0;
3944}
3945
Maarten Lankhorst93313532017-11-10 12:34:59 +01003946int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003947{
3948 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003949 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003951 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003952 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003953 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003954
Maarten Lankhorst93313532017-11-10 12:34:59 +01003955 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003956 if (ret)
3957 return ret;
3958
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003959 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003960 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003961
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003962 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003963 DP_TEST_SINK_MISC, &buf) < 0) {
3964 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003965 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003966 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003967 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003968
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003969 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003970
3971 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003972 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3973 ret = -ETIMEDOUT;
3974 goto stop;
3975 }
3976
3977 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3978 ret = -EIO;
3979 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003980 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003981
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003982stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003983 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003984 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003985}
3986
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003987static bool
3988intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3989{
Jani Nikula010b9b32017-04-06 16:44:16 +03003990 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
3991 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003992}
3993
Dave Airlie0e32b392014-05-02 14:02:48 +10003994static bool
3995intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3996{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07003997 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
3998 sink_irq_vector, DP_DPRX_ESI_LEN) ==
3999 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004000}
4001
Todd Previtec5d5ab72015-04-15 08:38:38 -07004002static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004003{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004004 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004005 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004006 uint8_t test_lane_count, test_link_bw;
4007 /* (DP CTS 1.2)
4008 * 4.3.1.11
4009 */
4010 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4011 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4012 &test_lane_count);
4013
4014 if (status <= 0) {
4015 DRM_DEBUG_KMS("Lane count read failed\n");
4016 return DP_TEST_NAK;
4017 }
4018 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004019
4020 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4021 &test_link_bw);
4022 if (status <= 0) {
4023 DRM_DEBUG_KMS("Link Rate read failed\n");
4024 return DP_TEST_NAK;
4025 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004026 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004027
4028 /* Validate the requested link rate and lane count */
4029 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4030 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004031 return DP_TEST_NAK;
4032
4033 intel_dp->compliance.test_lane_count = test_lane_count;
4034 intel_dp->compliance.test_link_rate = test_link_rate;
4035
4036 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004037}
4038
4039static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4040{
Manasi Navare611032b2017-01-24 08:21:49 -08004041 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004042 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004043 __be16 h_width, v_height;
4044 int status = 0;
4045
4046 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004047 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4048 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004049 if (status <= 0) {
4050 DRM_DEBUG_KMS("Test pattern read failed\n");
4051 return DP_TEST_NAK;
4052 }
4053 if (test_pattern != DP_COLOR_RAMP)
4054 return DP_TEST_NAK;
4055
4056 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4057 &h_width, 2);
4058 if (status <= 0) {
4059 DRM_DEBUG_KMS("H Width read failed\n");
4060 return DP_TEST_NAK;
4061 }
4062
4063 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4064 &v_height, 2);
4065 if (status <= 0) {
4066 DRM_DEBUG_KMS("V Height read failed\n");
4067 return DP_TEST_NAK;
4068 }
4069
Jani Nikula010b9b32017-04-06 16:44:16 +03004070 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4071 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004072 if (status <= 0) {
4073 DRM_DEBUG_KMS("TEST MISC read failed\n");
4074 return DP_TEST_NAK;
4075 }
4076 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4077 return DP_TEST_NAK;
4078 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4079 return DP_TEST_NAK;
4080 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4081 case DP_TEST_BIT_DEPTH_6:
4082 intel_dp->compliance.test_data.bpc = 6;
4083 break;
4084 case DP_TEST_BIT_DEPTH_8:
4085 intel_dp->compliance.test_data.bpc = 8;
4086 break;
4087 default:
4088 return DP_TEST_NAK;
4089 }
4090
4091 intel_dp->compliance.test_data.video_pattern = test_pattern;
4092 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4093 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4094 /* Set test active flag here so userspace doesn't interrupt things */
4095 intel_dp->compliance.test_active = 1;
4096
4097 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004098}
4099
4100static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4101{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004102 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004103 struct intel_connector *intel_connector = intel_dp->attached_connector;
4104 struct drm_connector *connector = &intel_connector->base;
4105
4106 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004107 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004108 intel_dp->aux.i2c_defer_count > 6) {
4109 /* Check EDID read for NACKs, DEFERs and corruption
4110 * (DP CTS 1.2 Core r1.1)
4111 * 4.2.2.4 : Failed EDID read, I2C_NAK
4112 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4113 * 4.2.2.6 : EDID corruption detected
4114 * Use failsafe mode for all cases
4115 */
4116 if (intel_dp->aux.i2c_nack_count > 0 ||
4117 intel_dp->aux.i2c_defer_count > 0)
4118 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4119 intel_dp->aux.i2c_nack_count,
4120 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004121 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004122 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304123 struct edid *block = intel_connector->detect_edid;
4124
4125 /* We have to write the checksum
4126 * of the last block read
4127 */
4128 block += intel_connector->detect_edid->extensions;
4129
Jani Nikula010b9b32017-04-06 16:44:16 +03004130 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4131 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004132 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4133
4134 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004135 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004136 }
4137
4138 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004139 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004140
Todd Previtec5d5ab72015-04-15 08:38:38 -07004141 return test_result;
4142}
4143
4144static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4145{
4146 uint8_t test_result = DP_TEST_NAK;
4147 return test_result;
4148}
4149
4150static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4151{
4152 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004153 uint8_t request = 0;
4154 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004155
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004156 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004157 if (status <= 0) {
4158 DRM_DEBUG_KMS("Could not read test request from sink\n");
4159 goto update_status;
4160 }
4161
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004162 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004163 case DP_TEST_LINK_TRAINING:
4164 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004165 response = intel_dp_autotest_link_training(intel_dp);
4166 break;
4167 case DP_TEST_LINK_VIDEO_PATTERN:
4168 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004169 response = intel_dp_autotest_video_pattern(intel_dp);
4170 break;
4171 case DP_TEST_LINK_EDID_READ:
4172 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004173 response = intel_dp_autotest_edid(intel_dp);
4174 break;
4175 case DP_TEST_LINK_PHY_TEST_PATTERN:
4176 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177 response = intel_dp_autotest_phy_pattern(intel_dp);
4178 break;
4179 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004180 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004181 break;
4182 }
4183
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004184 if (response & DP_TEST_ACK)
4185 intel_dp->compliance.test_type = request;
4186
Todd Previtec5d5ab72015-04-15 08:38:38 -07004187update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004188 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004189 if (status <= 0)
4190 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004191}
4192
Dave Airlie0e32b392014-05-02 14:02:48 +10004193static int
4194intel_dp_check_mst_status(struct intel_dp *intel_dp)
4195{
4196 bool bret;
4197
4198 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004199 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004200 int ret = 0;
4201 int retry;
4202 bool handled;
4203 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4204go_again:
4205 if (bret == true) {
4206
4207 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004208 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004209 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004210 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4211 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004212 intel_dp_stop_link_train(intel_dp);
4213 }
4214
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004215 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004216 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4217
4218 if (handled) {
4219 for (retry = 0; retry < 3; retry++) {
4220 int wret;
4221 wret = drm_dp_dpcd_write(&intel_dp->aux,
4222 DP_SINK_COUNT_ESI+1,
4223 &esi[1], 3);
4224 if (wret == 3) {
4225 break;
4226 }
4227 }
4228
4229 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4230 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004231 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004232 goto go_again;
4233 }
4234 } else
4235 ret = 0;
4236
4237 return ret;
4238 } else {
4239 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4240 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4241 intel_dp->is_mst = false;
4242 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4243 /* send a hotplug event */
4244 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4245 }
4246 }
4247 return -EINVAL;
4248}
4249
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304250static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004251intel_dp_retrain_link(struct intel_dp *intel_dp)
4252{
4253 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4254 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4255 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4256
4257 /* Suppress underruns caused by re-training */
4258 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4259 if (crtc->config->has_pch_encoder)
4260 intel_set_pch_fifo_underrun_reporting(dev_priv,
4261 intel_crtc_pch_transcoder(crtc), false);
4262
4263 intel_dp_start_link_train(intel_dp);
4264 intel_dp_stop_link_train(intel_dp);
4265
4266 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004267 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004268
4269 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4270 if (crtc->config->has_pch_encoder)
4271 intel_set_pch_fifo_underrun_reporting(dev_priv,
4272 intel_crtc_pch_transcoder(crtc), true);
4273}
4274
4275static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304276intel_dp_check_link_status(struct intel_dp *intel_dp)
4277{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004278 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304279 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004280 struct drm_connector_state *conn_state =
4281 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304282 u8 link_status[DP_LINK_STATUS_SIZE];
4283
Ville Syrjälä2f773472017-11-09 17:27:58 +02004284 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304285
4286 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4287 DRM_ERROR("Failed to get link status\n");
4288 return;
4289 }
4290
Daniel Vetter42e5e652017-11-13 17:01:40 +01004291 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304292 return;
4293
Daniel Vetter42e5e652017-11-13 17:01:40 +01004294 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4295
4296 if (!conn_state->crtc->state->active)
4297 return;
4298
4299 if (conn_state->commit &&
4300 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304301 return;
4302
Manasi Navare14c562c2017-04-06 14:00:12 -07004303 /*
4304 * Validate the cached values of intel_dp->link_rate and
4305 * intel_dp->lane_count before attempting to retrain.
4306 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004307 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4308 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004309 return;
4310
Manasi Navareda15f7c2017-01-24 08:16:34 -08004311 /* Retrain if Channel EQ or CR not ok */
4312 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304313 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4314 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004315
4316 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304317 }
4318}
4319
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004320/*
4321 * According to DP spec
4322 * 5.1.2:
4323 * 1. Read DPCD
4324 * 2. Configure link according to Receiver Capabilities
4325 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4326 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304327 *
4328 * intel_dp_short_pulse - handles short pulse interrupts
4329 * when full detection is not required.
4330 * Returns %true if short pulse is handled and full detection
4331 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004332 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304333static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304334intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004336 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004337 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304338 u8 old_sink_count = intel_dp->sink_count;
4339 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004340
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304341 /*
4342 * Clearing compliance test variables to allow capturing
4343 * of values for next automated test request.
4344 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004345 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304346
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304347 /*
4348 * Now read the DPCD to see if it's actually running
4349 * If the current value of sink count doesn't match with
4350 * the value that was stored earlier or dpcd read failed
4351 * we need to do full detection
4352 */
4353 ret = intel_dp_get_dpcd(intel_dp);
4354
4355 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4356 /* No need to proceed if we are going to do full detect */
4357 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004358 }
4359
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004360 /* Try to read the source of the interrupt */
4361 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004362 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4363 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004364 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004365 drm_dp_dpcd_writeb(&intel_dp->aux,
4366 DP_DEVICE_SERVICE_IRQ_VECTOR,
4367 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004368
4369 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004370 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004371 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4372 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4373 }
4374
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304375 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004376
Manasi Navareda15f7c2017-01-24 08:16:34 -08004377 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4378 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4379 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004380 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004381 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304382
4383 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004384}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004385
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004386/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004387static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004388intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004389{
Imre Deake393d0d2017-02-22 17:10:52 +02004390 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004391 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004392 uint8_t type;
4393
Imre Deake393d0d2017-02-22 17:10:52 +02004394 if (lspcon->active)
4395 lspcon_resume(lspcon);
4396
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004397 if (!intel_dp_get_dpcd(intel_dp))
4398 return connector_status_disconnected;
4399
Jani Nikula1853a9d2017-08-18 12:30:20 +03004400 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304401 return connector_status_connected;
4402
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004403 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004404 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004405 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004406
4407 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004408 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4409 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004410
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304411 return intel_dp->sink_count ?
4412 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004413 }
4414
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004415 if (intel_dp_can_mst(intel_dp))
4416 return connector_status_connected;
4417
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004418 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004419 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004420 return connector_status_connected;
4421
4422 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004423 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4424 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4425 if (type == DP_DS_PORT_TYPE_VGA ||
4426 type == DP_DS_PORT_TYPE_NON_EDID)
4427 return connector_status_unknown;
4428 } else {
4429 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4430 DP_DWN_STRM_PORT_TYPE_MASK;
4431 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4432 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4433 return connector_status_unknown;
4434 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004435
4436 /* Anything else is out of spec, warn and ignore */
4437 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004438 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004439}
4440
4441static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004442edp_detect(struct intel_dp *intel_dp)
4443{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004444 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004445 enum drm_connector_status status;
4446
Mika Kahola1650be72016-12-13 10:02:47 +02004447 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004448 if (status == connector_status_unknown)
4449 status = connector_status_connected;
4450
4451 return status;
4452}
4453
Jani Nikulab93433c2015-08-20 10:47:36 +03004454static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4455 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004456{
Jani Nikulab93433c2015-08-20 10:47:36 +03004457 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004458
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004459 switch (port->base.port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004460 case PORT_B:
4461 bit = SDE_PORTB_HOTPLUG;
4462 break;
4463 case PORT_C:
4464 bit = SDE_PORTC_HOTPLUG;
4465 break;
4466 case PORT_D:
4467 bit = SDE_PORTD_HOTPLUG;
4468 break;
4469 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004470 MISSING_CASE(port->base.port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004471 return false;
4472 }
4473
4474 return I915_READ(SDEISR) & bit;
4475}
4476
4477static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4478 struct intel_digital_port *port)
4479{
4480 u32 bit;
4481
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004482 switch (port->base.port) {
Jani Nikula0df53b72015-08-20 10:47:40 +03004483 case PORT_B:
4484 bit = SDE_PORTB_HOTPLUG_CPT;
4485 break;
4486 case PORT_C:
4487 bit = SDE_PORTC_HOTPLUG_CPT;
4488 break;
4489 case PORT_D:
4490 bit = SDE_PORTD_HOTPLUG_CPT;
4491 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004492 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004493 MISSING_CASE(port->base.port);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004494 return false;
4495 }
4496
4497 return I915_READ(SDEISR) & bit;
4498}
4499
4500static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
4501 struct intel_digital_port *port)
4502{
4503 u32 bit;
4504
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004505 switch (port->base.port) {
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004506 case PORT_A:
4507 bit = SDE_PORTA_HOTPLUG_SPT;
4508 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004509 case PORT_E:
4510 bit = SDE_PORTE_HOTPLUG_SPT;
4511 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004512 default:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004513 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulab93433c2015-08-20 10:47:36 +03004514 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004515
Jani Nikulab93433c2015-08-20 10:47:36 +03004516 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004517}
4518
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004519static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004520 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004521{
Jani Nikula9642c812015-08-20 10:47:41 +03004522 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004523
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004524 switch (port->base.port) {
Jani Nikula9642c812015-08-20 10:47:41 +03004525 case PORT_B:
4526 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4527 break;
4528 case PORT_C:
4529 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4530 break;
4531 case PORT_D:
4532 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4533 break;
4534 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004535 MISSING_CASE(port->base.port);
Jani Nikula9642c812015-08-20 10:47:41 +03004536 return false;
4537 }
4538
4539 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4540}
4541
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004542static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4543 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004544{
4545 u32 bit;
4546
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004547 switch (port->base.port) {
Jani Nikula9642c812015-08-20 10:47:41 +03004548 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004549 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004550 break;
4551 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004552 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004553 break;
4554 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004555 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004556 break;
4557 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004558 MISSING_CASE(port->base.port);
Jani Nikula9642c812015-08-20 10:47:41 +03004559 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004560 }
4561
Jani Nikula1d245982015-08-20 10:47:37 +03004562 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004563}
4564
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004565static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
4566 struct intel_digital_port *port)
4567{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004568 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004569 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4570 else
4571 return ibx_digital_port_connected(dev_priv, port);
4572}
4573
4574static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
4575 struct intel_digital_port *port)
4576{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004577 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004578 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4579 else
4580 return cpt_digital_port_connected(dev_priv, port);
4581}
4582
4583static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
4584 struct intel_digital_port *port)
4585{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004586 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004587 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4588 else
4589 return cpt_digital_port_connected(dev_priv, port);
4590}
4591
4592static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
4593 struct intel_digital_port *port)
4594{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004595 if (port->base.port == PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004596 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4597 else
4598 return cpt_digital_port_connected(dev_priv, port);
4599}
4600
Jani Nikulae464bfd2015-08-20 10:47:42 +03004601static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304602 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004603{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4605 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004606 u32 bit;
4607
Rodrigo Vivi256cfdde2017-08-11 11:26:49 -07004608 port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304609 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004610 case PORT_A:
4611 bit = BXT_DE_PORT_HP_DDIA;
4612 break;
4613 case PORT_B:
4614 bit = BXT_DE_PORT_HP_DDIB;
4615 break;
4616 case PORT_C:
4617 bit = BXT_DE_PORT_HP_DDIC;
4618 break;
4619 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304620 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004621 return false;
4622 }
4623
4624 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4625}
4626
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004627/*
4628 * intel_digital_port_connected - is the specified port connected?
4629 * @dev_priv: i915 private structure
4630 * @port: the port to test
4631 *
4632 * Return %true if @port is connected, %false otherwise.
4633 */
Imre Deak390b4e02017-01-27 11:39:19 +02004634bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4635 struct intel_digital_port *port)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004636{
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004637 if (HAS_GMCH_DISPLAY(dev_priv)) {
4638 if (IS_GM45(dev_priv))
4639 return gm45_digital_port_connected(dev_priv, port);
4640 else
4641 return g4x_digital_port_connected(dev_priv, port);
4642 }
4643
4644 if (IS_GEN5(dev_priv))
4645 return ilk_digital_port_connected(dev_priv, port);
4646 else if (IS_GEN6(dev_priv))
4647 return snb_digital_port_connected(dev_priv, port);
4648 else if (IS_GEN7(dev_priv))
4649 return ivb_digital_port_connected(dev_priv, port);
4650 else if (IS_GEN8(dev_priv))
4651 return bdw_digital_port_connected(dev_priv, port);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004652 else if (IS_GEN9_LP(dev_priv))
Jani Nikulae464bfd2015-08-20 10:47:42 +03004653 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004654 else
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004655 return spt_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004656}
4657
Keith Packard8c241fe2011-09-28 16:38:44 -07004658static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004659intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004660{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004661 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004662
Jani Nikula9cd300e2012-10-19 14:51:52 +03004663 /* use cached edid if we have one */
4664 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004665 /* invalid edid */
4666 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004667 return NULL;
4668
Jani Nikula55e9ede2013-10-01 10:38:54 +03004669 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004670 } else
4671 return drm_get_edid(&intel_connector->base,
4672 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004673}
4674
Chris Wilsonbeb60602014-09-02 20:04:00 +01004675static void
4676intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004677{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004678 struct intel_connector *intel_connector = intel_dp->attached_connector;
4679 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004680
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304681 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004682 edid = intel_dp_get_edid(intel_dp);
4683 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004684
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004685 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004686}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004687
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688static void
4689intel_dp_unset_edid(struct intel_dp *intel_dp)
4690{
4691 struct intel_connector *intel_connector = intel_dp->attached_connector;
4692
4693 kfree(intel_connector->detect_edid);
4694 intel_connector->detect_edid = NULL;
4695
4696 intel_dp->has_audio = false;
4697}
4698
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004699static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004700intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004701{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004702 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4703 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004704 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004705 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004706
Ville Syrjälä2f773472017-11-09 17:27:58 +02004707 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004708
Ville Syrjälä2f773472017-11-09 17:27:58 +02004709 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004710
Chris Wilsond410b562014-09-02 20:03:59 +01004711 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004712 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004713 status = edp_detect(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004714 else if (intel_digital_port_connected(dev_priv,
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004715 dp_to_dig_port(intel_dp)))
4716 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004717 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004718 status = connector_status_disconnected;
4719
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004720 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004721 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304722
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004723 if (intel_dp->is_mst) {
4724 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4725 intel_dp->is_mst,
4726 intel_dp->mst_mgr.mst_state);
4727 intel_dp->is_mst = false;
4728 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4729 intel_dp->is_mst);
4730 }
4731
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004732 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304733 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004734
Manasi Navared7e8ef02017-02-07 16:54:11 -08004735 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004736 /* Initial max link lane count */
4737 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004738
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004739 /* Initial max link rate */
4740 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004741
4742 intel_dp->reset_link_params = false;
4743 }
Manasi Navaref4829842016-12-05 16:27:36 -08004744
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004745 intel_dp_print_rates(intel_dp);
4746
Jani Nikula84c36752017-05-18 14:10:23 +03004747 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4748 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004749
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004750 intel_dp_configure_mst(intel_dp);
4751
4752 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304753 /*
4754 * If we are in MST mode then this connector
4755 * won't appear connected or have anything
4756 * with EDID on it
4757 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004758 status = connector_status_disconnected;
4759 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004760 } else {
4761 /*
4762 * If display is now connected check links status,
4763 * there has been known issues of link loss triggerring
4764 * long pulse.
4765 *
4766 * Some sinks (eg. ASUS PB287Q) seem to perform some
4767 * weird HPD ping pong during modesets. So we can apparently
4768 * end up with HPD going low during a modeset, and then
4769 * going back up soon after. And once that happens we must
4770 * retrain the link to get a picture. That's in case no
4771 * userspace component reacted to intermittent HPD dip.
4772 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304773 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004774 }
4775
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304776 /*
4777 * Clearing NACK and defer counts to get their exact values
4778 * while reading EDID which are required by Compliance tests
4779 * 4.2.2.4 and 4.2.2.5
4780 */
4781 intel_dp->aux.i2c_nack_count = 0;
4782 intel_dp->aux.i2c_defer_count = 0;
4783
Chris Wilsonbeb60602014-09-02 20:04:00 +01004784 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004785 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004786 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304787 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004788
Todd Previte09b1eb12015-04-20 15:27:34 -07004789 /* Try to read the source of the interrupt */
4790 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004791 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4792 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004793 /* Clear interrupt source */
4794 drm_dp_dpcd_writeb(&intel_dp->aux,
4795 DP_DEVICE_SERVICE_IRQ_VECTOR,
4796 sink_irq_vector);
4797
4798 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4799 intel_dp_handle_test_request(intel_dp);
4800 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4801 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4802 }
4803
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004804out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004805 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304806 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304807
Ville Syrjälä2f773472017-11-09 17:27:58 +02004808 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004809 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304810}
4811
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004812static int
4813intel_dp_detect(struct drm_connector *connector,
4814 struct drm_modeset_acquire_ctx *ctx,
4815 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304816{
4817 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004818 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304819
4820 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4821 connector->base.id, connector->name);
4822
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304823 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004824 if (!intel_dp->detect_done) {
4825 struct drm_crtc *crtc;
4826 int ret;
4827
4828 crtc = connector->state->crtc;
4829 if (crtc) {
4830 ret = drm_modeset_lock(&crtc->mutex, ctx);
4831 if (ret)
4832 return ret;
4833 }
4834
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004835 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004836 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304837
4838 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304839
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004840 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004841}
4842
Chris Wilsonbeb60602014-09-02 20:04:00 +01004843static void
4844intel_dp_force(struct drm_connector *connector)
4845{
4846 struct intel_dp *intel_dp = intel_attached_dp(connector);
4847 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004848 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004849
4850 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4851 connector->base.id, connector->name);
4852 intel_dp_unset_edid(intel_dp);
4853
4854 if (connector->status != connector_status_connected)
4855 return;
4856
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004857 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004858
4859 intel_dp_set_edid(intel_dp);
4860
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004861 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004862}
4863
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004864static int intel_dp_get_modes(struct drm_connector *connector)
4865{
Jani Nikuladd06f902012-10-19 14:51:50 +03004866 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004867 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004868
Chris Wilsonbeb60602014-09-02 20:04:00 +01004869 edid = intel_connector->detect_edid;
4870 if (edid) {
4871 int ret = intel_connector_update_modes(connector, edid);
4872 if (ret)
4873 return ret;
4874 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004875
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004876 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004877 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004878 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004879 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004880
4881 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004882 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004883 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004884 drm_mode_probed_add(connector, mode);
4885 return 1;
4886 }
4887 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004888
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004889 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004890}
4891
Chris Wilsonf6849602010-09-19 09:29:33 +01004892static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004893intel_dp_connector_register(struct drm_connector *connector)
4894{
4895 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004896 int ret;
4897
4898 ret = intel_connector_register(connector);
4899 if (ret)
4900 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004901
4902 i915_debugfs_connector_add(connector);
4903
4904 DRM_DEBUG_KMS("registering %s bus for %s\n",
4905 intel_dp->aux.name, connector->kdev->kobj.name);
4906
4907 intel_dp->aux.dev = connector->kdev;
4908 return drm_dp_aux_register(&intel_dp->aux);
4909}
4910
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004911static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004912intel_dp_connector_unregister(struct drm_connector *connector)
4913{
4914 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4915 intel_connector_unregister(connector);
4916}
4917
4918static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004919intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004920{
Jani Nikula1d508702012-10-19 14:51:49 +03004921 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004922
Chris Wilson10e972d2014-09-04 21:43:45 +01004923 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004924
Jani Nikula9cd300e2012-10-19 14:51:52 +03004925 if (!IS_ERR_OR_NULL(intel_connector->edid))
4926 kfree(intel_connector->edid);
4927
Jani Nikula1853a9d2017-08-18 12:30:20 +03004928 /*
4929 * Can't call intel_dp_is_edp() since the encoder may have been
4930 * destroyed already.
4931 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004932 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004933 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004934
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004935 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004936 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004937}
4938
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004939void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004940{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004941 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4942 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004943
Dave Airlie0e32b392014-05-02 14:02:48 +10004944 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004945 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07004946 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004947 /*
4948 * vdd might still be enabled do to the delayed vdd off.
4949 * Make sure vdd is actually turned off here.
4950 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004951 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004952 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004953 pps_unlock(intel_dp);
4954
Clint Taylor01527b32014-07-07 13:01:46 -07004955 if (intel_dp->edp_notifier.notifier_call) {
4956 unregister_reboot_notifier(&intel_dp->edp_notifier);
4957 intel_dp->edp_notifier.notifier_call = NULL;
4958 }
Keith Packardbd943152011-09-18 23:09:52 -07004959 }
Chris Wilson99681882016-06-20 09:29:17 +01004960
4961 intel_dp_aux_fini(intel_dp);
4962
Imre Deakc8bd0e42014-12-12 17:57:38 +02004963 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004964 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004965}
4966
Imre Deakbf93ba62016-04-18 10:04:21 +03004967void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004968{
4969 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4970
Jani Nikula1853a9d2017-08-18 12:30:20 +03004971 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03004972 return;
4973
Ville Syrjälä951468f2014-09-04 14:55:31 +03004974 /*
4975 * vdd might still be enabled do to the delayed vdd off.
4976 * Make sure vdd is actually turned off here.
4977 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004978 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004979 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004980 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004981 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004982}
4983
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004984static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4985{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004986 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004987
4988 lockdep_assert_held(&dev_priv->pps_mutex);
4989
4990 if (!edp_have_panel_vdd(intel_dp))
4991 return;
4992
4993 /*
4994 * The VDD bit needs a power domain reference, so if the bit is
4995 * already enabled when we boot or resume, grab this reference and
4996 * schedule a vdd off, so we don't hold on to the reference
4997 * indefinitely.
4998 */
4999 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005000 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005001
5002 edp_panel_vdd_schedule_off(intel_dp);
5003}
5004
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005005static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5006{
5007 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5008
5009 if ((intel_dp->DP & DP_PORT_EN) == 0)
5010 return INVALID_PIPE;
5011
5012 if (IS_CHERRYVIEW(dev_priv))
5013 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5014 else
5015 return PORT_TO_PIPE(intel_dp->DP);
5016}
5017
Imre Deakbf93ba62016-04-18 10:04:21 +03005018void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005019{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005020 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005021 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5022 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005023
5024 if (!HAS_DDI(dev_priv))
5025 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005026
Imre Deakdd75f6d2016-11-21 21:15:05 +02005027 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305028 lspcon_resume(lspcon);
5029
Manasi Navared7e8ef02017-02-07 16:54:11 -08005030 intel_dp->reset_link_params = true;
5031
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005032 pps_lock(intel_dp);
5033
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005034 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5035 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5036
Jani Nikula1853a9d2017-08-18 12:30:20 +03005037 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005038 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005039 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005040 intel_edp_panel_vdd_sanitize(intel_dp);
5041 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005042
5043 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005044}
5045
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005046static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005047 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005048 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005049 .atomic_get_property = intel_digital_connector_atomic_get_property,
5050 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005051 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005052 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005053 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005054 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005055 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005056};
5057
5058static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005059 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005060 .get_modes = intel_dp_get_modes,
5061 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005062 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005063};
5064
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005065static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005066 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005067 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005068};
5069
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005070enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005071intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5072{
5073 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005074 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005075 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005076
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005077 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5078 /*
5079 * vdd off can generate a long pulse on eDP which
5080 * would require vdd on to handle it, and thus we
5081 * would end up in an endless cycle of
5082 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5083 */
5084 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005085 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d52f82015-02-10 14:11:46 +02005086 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005087 }
5088
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005089 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005090 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005091 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005092
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005093 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005094 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005095 intel_dp->detect_done = false;
5096 return IRQ_NONE;
5097 }
5098
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005099 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005100
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005101 if (intel_dp->is_mst) {
5102 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5103 /*
5104 * If we were in MST mode, and device is not
5105 * there, get out of MST mode
5106 */
5107 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5108 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5109 intel_dp->is_mst = false;
5110 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5111 intel_dp->is_mst);
5112 intel_dp->detect_done = false;
5113 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005114 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005115 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005116
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005117 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005118 struct drm_modeset_acquire_ctx ctx;
5119 struct drm_connector *connector = &intel_dp->attached_connector->base;
5120 struct drm_crtc *crtc;
5121 int iret;
5122 bool handled = false;
5123
5124 drm_modeset_acquire_init(&ctx, 0);
5125retry:
5126 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5127 if (iret)
5128 goto err;
5129
5130 crtc = connector->state->crtc;
5131 if (crtc) {
5132 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5133 if (iret)
5134 goto err;
5135 }
5136
5137 handled = intel_dp_short_pulse(intel_dp);
5138
5139err:
5140 if (iret == -EDEADLK) {
5141 drm_modeset_backoff(&ctx);
5142 goto retry;
5143 }
5144
5145 drm_modeset_drop_locks(&ctx);
5146 drm_modeset_acquire_fini(&ctx);
5147 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5148
5149 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005150 intel_dp->detect_done = false;
5151 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305152 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005153 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005154
5155 ret = IRQ_HANDLED;
5156
Imre Deak1c767b32014-08-18 14:42:42 +03005157put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005158 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005159
5160 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005161}
5162
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005163/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005164bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005165{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005166 /*
5167 * eDP not supported on g4x. so bail out early just
5168 * for a bit extra safety in case the VBT is bonkers.
5169 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005170 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005171 return false;
5172
Imre Deaka98d9c12016-12-21 12:17:24 +02005173 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005174 return true;
5175
Jani Nikula951d9ef2016-03-16 12:43:31 +02005176 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005177}
5178
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005179static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005180intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5181{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005182 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005183 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005184
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005185 if (!IS_G4X(dev_priv) && port != PORT_A)
5186 intel_attach_force_audio_property(connector);
5187
Chris Wilsone953fd72011-02-21 22:23:52 +00005188 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005189
Jani Nikula1853a9d2017-08-18 12:30:20 +03005190 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005191 u32 allowed_scalers;
5192
5193 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5194 if (!HAS_GMCH_DISPLAY(dev_priv))
5195 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5196
5197 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5198
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005199 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005200
Yuly Novikov53b41832012-10-26 12:04:00 +03005201 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005202}
5203
Imre Deakdada1a92014-01-29 13:25:41 +02005204static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5205{
Abhay Kumard28d4732016-01-22 17:39:04 -08005206 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005207 intel_dp->last_power_on = jiffies;
5208 intel_dp->last_backlight_off = jiffies;
5209}
5210
Daniel Vetter67a54562012-10-20 20:57:45 +02005211static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005212intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005213{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005214 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305215 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005216 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005217
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005218 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005219
5220 /* Workaround: Need to write PP_CONTROL with the unlock key as
5221 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305222 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005223
Imre Deak8e8232d2016-06-16 16:37:21 +03005224 pp_on = I915_READ(regs.pp_on);
5225 pp_off = I915_READ(regs.pp_off);
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005226 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005227 I915_WRITE(regs.pp_ctrl, pp_ctl);
5228 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305229 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005230
5231 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005232 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5233 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005234
Imre Deak54648612016-06-16 16:37:22 +03005235 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5236 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005237
Imre Deak54648612016-06-16 16:37:22 +03005238 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5239 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005240
Imre Deak54648612016-06-16 16:37:22 +03005241 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5242 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005243
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005244 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005245 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5246 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305247 } else {
Imre Deak54648612016-06-16 16:37:22 +03005248 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005249 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305250 }
Imre Deak54648612016-06-16 16:37:22 +03005251}
5252
5253static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005254intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5255{
5256 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5257 state_name,
5258 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5259}
5260
5261static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005262intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005263{
5264 struct edp_power_seq hw;
5265 struct edp_power_seq *sw = &intel_dp->pps_delays;
5266
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005267 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005268
5269 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5270 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5271 DRM_ERROR("PPS state mismatch\n");
5272 intel_pps_dump_state("sw", sw);
5273 intel_pps_dump_state("hw", &hw);
5274 }
5275}
5276
5277static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005278intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005279{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005280 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005281 struct edp_power_seq cur, vbt, spec,
5282 *final = &intel_dp->pps_delays;
5283
5284 lockdep_assert_held(&dev_priv->pps_mutex);
5285
5286 /* already initialized? */
5287 if (final->t11_t12 != 0)
5288 return;
5289
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005290 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005291
Imre Deakde9c1b62016-06-16 20:01:46 +03005292 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005293
Jani Nikula6aa23e62016-03-24 17:50:20 +02005294 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005295 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5296 * of 500ms appears to be too short. Ocassionally the panel
5297 * just fails to power back on. Increasing the delay to 800ms
5298 * seems sufficient to avoid this problem.
5299 */
5300 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005301 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005302 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5303 vbt.t11_t12);
5304 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005305 /* T11_T12 delay is special and actually in units of 100ms, but zero
5306 * based in the hw (so we need to add 100 ms). But the sw vbt
5307 * table multiplies it with 1000 to make it in units of 100usec,
5308 * too. */
5309 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005310
5311 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5312 * our hw here, which are all in 100usec. */
5313 spec.t1_t3 = 210 * 10;
5314 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5315 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5316 spec.t10 = 500 * 10;
5317 /* This one is special and actually in units of 100ms, but zero
5318 * based in the hw (so we need to add 100 ms). But the sw vbt
5319 * table multiplies it with 1000 to make it in units of 100usec,
5320 * too. */
5321 spec.t11_t12 = (510 + 100) * 10;
5322
Imre Deakde9c1b62016-06-16 20:01:46 +03005323 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005324
5325 /* Use the max of the register settings and vbt. If both are
5326 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005327#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005328 spec.field : \
5329 max(cur.field, vbt.field))
5330 assign_final(t1_t3);
5331 assign_final(t8);
5332 assign_final(t9);
5333 assign_final(t10);
5334 assign_final(t11_t12);
5335#undef assign_final
5336
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005337#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005338 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5339 intel_dp->backlight_on_delay = get_delay(t8);
5340 intel_dp->backlight_off_delay = get_delay(t9);
5341 intel_dp->panel_power_down_delay = get_delay(t10);
5342 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5343#undef get_delay
5344
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005345 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5346 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5347 intel_dp->panel_power_cycle_delay);
5348
5349 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5350 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005351
5352 /*
5353 * We override the HW backlight delays to 1 because we do manual waits
5354 * on them. For T8, even BSpec recommends doing it. For T9, if we
5355 * don't do this, we'll end up waiting for the backlight off delay
5356 * twice: once when we do the manual sleep, and once when we disable
5357 * the panel and wait for the PP_STATUS bit to become zero.
5358 */
5359 final->t8 = 1;
5360 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005361
5362 /*
5363 * HW has only a 100msec granularity for t11_t12 so round it up
5364 * accordingly.
5365 */
5366 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005367}
5368
5369static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005370intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005371 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005372{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005373 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005374 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005375 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005376 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005377 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005378 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005379
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005380 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005381
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005382 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005383
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005384 /*
5385 * On some VLV machines the BIOS can leave the VDD
5386 * enabled even on power seqeuencers which aren't
5387 * hooked up to any port. This would mess up the
5388 * power domain tracking the first time we pick
5389 * one of these power sequencers for use since
5390 * edp_panel_vdd_on() would notice that the VDD was
5391 * already on and therefore wouldn't grab the power
5392 * domain reference. Disable VDD first to avoid this.
5393 * This also avoids spuriously turning the VDD on as
5394 * soon as the new power seqeuencer gets initialized.
5395 */
5396 if (force_disable_vdd) {
5397 u32 pp = ironlake_get_pp_control(intel_dp);
5398
5399 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5400
5401 if (pp & EDP_FORCE_VDD)
5402 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5403
5404 pp &= ~EDP_FORCE_VDD;
5405
5406 I915_WRITE(regs.pp_ctrl, pp);
5407 }
5408
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005409 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005410 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5411 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005412 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005413 /* Compute the divisor for the pp clock, simply match the Bspec
5414 * formula. */
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005415 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005416 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305417 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005418 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305419 << BXT_POWER_CYCLE_DELAY_SHIFT);
5420 } else {
5421 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5422 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5423 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5424 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005425
5426 /* Haswell doesn't have any port selection bits for the panel
5427 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005428 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005429 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005430 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005431 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005432 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005433 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005434 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005435 }
5436
Jesse Barnes453c5422013-03-28 09:55:41 -07005437 pp_on |= port_sel;
5438
Imre Deak8e8232d2016-06-16 16:37:21 +03005439 I915_WRITE(regs.pp_on, pp_on);
5440 I915_WRITE(regs.pp_off, pp_off);
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005441 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005442 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305443 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005444 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005445
Daniel Vetter67a54562012-10-20 20:57:45 +02005446 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005447 I915_READ(regs.pp_on),
5448 I915_READ(regs.pp_off),
Rodrigo Vivi938361e2017-06-02 13:06:44 -07005449 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005450 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5451 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005452}
5453
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005454static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005455{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005456 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005457
5458 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005459 vlv_initial_power_sequencer_setup(intel_dp);
5460 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005461 intel_dp_init_panel_power_sequencer(intel_dp);
5462 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005463 }
5464}
5465
Vandana Kannanb33a2812015-02-13 15:33:03 +05305466/**
5467 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005468 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005469 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305470 * @refresh_rate: RR to be programmed
5471 *
5472 * This function gets called when refresh rate (RR) has to be changed from
5473 * one frequency to another. Switches can be between high and low RR
5474 * supported by the panel or to any other RR based on media playback (in
5475 * this case, RR value needs to be passed from user space).
5476 *
5477 * The caller of this function needs to take a lock on dev_priv->drrs.
5478 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005479static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005480 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005481 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305482{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305483 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305484 struct intel_digital_port *dig_port = NULL;
5485 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305487 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305488
5489 if (refresh_rate <= 0) {
5490 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5491 return;
5492 }
5493
Vandana Kannan96178ee2015-01-10 02:25:56 +05305494 if (intel_dp == NULL) {
5495 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305496 return;
5497 }
5498
Vandana Kannan96178ee2015-01-10 02:25:56 +05305499 dig_port = dp_to_dig_port(intel_dp);
5500 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305501
5502 if (!intel_crtc) {
5503 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5504 return;
5505 }
5506
Vandana Kannan96178ee2015-01-10 02:25:56 +05305507 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305508 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5509 return;
5510 }
5511
Vandana Kannan96178ee2015-01-10 02:25:56 +05305512 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5513 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305514 index = DRRS_LOW_RR;
5515
Vandana Kannan96178ee2015-01-10 02:25:56 +05305516 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305517 DRM_DEBUG_KMS(
5518 "DRRS requested for previously set RR...ignoring\n");
5519 return;
5520 }
5521
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005522 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305523 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5524 return;
5525 }
5526
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005527 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305528 switch (index) {
5529 case DRRS_HIGH_RR:
5530 intel_dp_set_m_n(intel_crtc, M1_N1);
5531 break;
5532 case DRRS_LOW_RR:
5533 intel_dp_set_m_n(intel_crtc, M2_N2);
5534 break;
5535 case DRRS_MAX_RR:
5536 default:
5537 DRM_ERROR("Unsupported refreshrate type\n");
5538 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005539 } else if (INTEL_GEN(dev_priv) > 6) {
5540 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005541 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305542
Ville Syrjälä649636e2015-09-22 19:50:01 +03005543 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305544 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005545 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305546 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5547 else
5548 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305549 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005550 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305551 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5552 else
5553 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305554 }
5555 I915_WRITE(reg, val);
5556 }
5557
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305558 dev_priv->drrs.refresh_rate_type = index;
5559
5560 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5561}
5562
Vandana Kannanb33a2812015-02-13 15:33:03 +05305563/**
5564 * intel_edp_drrs_enable - init drrs struct if supported
5565 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005566 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305567 *
5568 * Initializes frontbuffer_bits and drrs.dp
5569 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005570void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005571 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305572{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005573 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305574
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005575 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305576 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5577 return;
5578 }
5579
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005580 if (dev_priv->psr.enabled) {
5581 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5582 return;
5583 }
5584
Vandana Kannanc3955782015-01-22 15:17:40 +05305585 mutex_lock(&dev_priv->drrs.mutex);
5586 if (WARN_ON(dev_priv->drrs.dp)) {
5587 DRM_ERROR("DRRS already enabled\n");
5588 goto unlock;
5589 }
5590
5591 dev_priv->drrs.busy_frontbuffer_bits = 0;
5592
5593 dev_priv->drrs.dp = intel_dp;
5594
5595unlock:
5596 mutex_unlock(&dev_priv->drrs.mutex);
5597}
5598
Vandana Kannanb33a2812015-02-13 15:33:03 +05305599/**
5600 * intel_edp_drrs_disable - Disable DRRS
5601 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005602 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305603 *
5604 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005605void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005606 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305607{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005608 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305609
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005610 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305611 return;
5612
5613 mutex_lock(&dev_priv->drrs.mutex);
5614 if (!dev_priv->drrs.dp) {
5615 mutex_unlock(&dev_priv->drrs.mutex);
5616 return;
5617 }
5618
5619 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005620 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5621 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305622
5623 dev_priv->drrs.dp = NULL;
5624 mutex_unlock(&dev_priv->drrs.mutex);
5625
5626 cancel_delayed_work_sync(&dev_priv->drrs.work);
5627}
5628
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305629static void intel_edp_drrs_downclock_work(struct work_struct *work)
5630{
5631 struct drm_i915_private *dev_priv =
5632 container_of(work, typeof(*dev_priv), drrs.work.work);
5633 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305634
Vandana Kannan96178ee2015-01-10 02:25:56 +05305635 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305636
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305637 intel_dp = dev_priv->drrs.dp;
5638
5639 if (!intel_dp)
5640 goto unlock;
5641
5642 /*
5643 * The delayed work can race with an invalidate hence we need to
5644 * recheck.
5645 */
5646
5647 if (dev_priv->drrs.busy_frontbuffer_bits)
5648 goto unlock;
5649
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005650 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5651 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5652
5653 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5654 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5655 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305656
5657unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305658 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305659}
5660
Vandana Kannanb33a2812015-02-13 15:33:03 +05305661/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305662 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005663 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305664 * @frontbuffer_bits: frontbuffer plane tracking bits
5665 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305666 * This function gets called everytime rendering on the given planes start.
5667 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305668 *
5669 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5670 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005671void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5672 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305673{
Vandana Kannana93fad02015-01-10 02:25:59 +05305674 struct drm_crtc *crtc;
5675 enum pipe pipe;
5676
Daniel Vetter9da7d692015-04-09 16:44:15 +02005677 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305678 return;
5679
Daniel Vetter88f933a2015-04-09 16:44:16 +02005680 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305681
Vandana Kannana93fad02015-01-10 02:25:59 +05305682 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005683 if (!dev_priv->drrs.dp) {
5684 mutex_unlock(&dev_priv->drrs.mutex);
5685 return;
5686 }
5687
Vandana Kannana93fad02015-01-10 02:25:59 +05305688 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5689 pipe = to_intel_crtc(crtc)->pipe;
5690
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005691 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5692 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5693
Ramalingam C0ddfd202015-06-15 20:50:05 +05305694 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005695 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005696 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5697 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305698
Vandana Kannana93fad02015-01-10 02:25:59 +05305699 mutex_unlock(&dev_priv->drrs.mutex);
5700}
5701
Vandana Kannanb33a2812015-02-13 15:33:03 +05305702/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305703 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005704 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305705 * @frontbuffer_bits: frontbuffer plane tracking bits
5706 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305707 * This function gets called every time rendering on the given planes has
5708 * completed or flip on a crtc is completed. So DRRS should be upclocked
5709 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5710 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305711 *
5712 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5713 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005714void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5715 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305716{
Vandana Kannana93fad02015-01-10 02:25:59 +05305717 struct drm_crtc *crtc;
5718 enum pipe pipe;
5719
Daniel Vetter9da7d692015-04-09 16:44:15 +02005720 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305721 return;
5722
Daniel Vetter88f933a2015-04-09 16:44:16 +02005723 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305724
Vandana Kannana93fad02015-01-10 02:25:59 +05305725 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005726 if (!dev_priv->drrs.dp) {
5727 mutex_unlock(&dev_priv->drrs.mutex);
5728 return;
5729 }
5730
Vandana Kannana93fad02015-01-10 02:25:59 +05305731 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5732 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005733
5734 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305735 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5736
Ramalingam C0ddfd202015-06-15 20:50:05 +05305737 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005738 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005739 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5740 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305741
5742 /*
5743 * flush also means no more activity hence schedule downclock, if all
5744 * other fbs are quiescent too
5745 */
5746 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305747 schedule_delayed_work(&dev_priv->drrs.work,
5748 msecs_to_jiffies(1000));
5749 mutex_unlock(&dev_priv->drrs.mutex);
5750}
5751
Vandana Kannanb33a2812015-02-13 15:33:03 +05305752/**
5753 * DOC: Display Refresh Rate Switching (DRRS)
5754 *
5755 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5756 * which enables swtching between low and high refresh rates,
5757 * dynamically, based on the usage scenario. This feature is applicable
5758 * for internal panels.
5759 *
5760 * Indication that the panel supports DRRS is given by the panel EDID, which
5761 * would list multiple refresh rates for one resolution.
5762 *
5763 * DRRS is of 2 types - static and seamless.
5764 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5765 * (may appear as a blink on screen) and is used in dock-undock scenario.
5766 * Seamless DRRS involves changing RR without any visual effect to the user
5767 * and can be used during normal system usage. This is done by programming
5768 * certain registers.
5769 *
5770 * Support for static/seamless DRRS may be indicated in the VBT based on
5771 * inputs from the panel spec.
5772 *
5773 * DRRS saves power by switching to low RR based on usage scenarios.
5774 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005775 * The implementation is based on frontbuffer tracking implementation. When
5776 * there is a disturbance on the screen triggered by user activity or a periodic
5777 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5778 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5779 * made.
5780 *
5781 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5782 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305783 *
5784 * DRRS can be further extended to support other internal panels and also
5785 * the scenario of video playback wherein RR is set based on the rate
5786 * requested by userspace.
5787 */
5788
5789/**
5790 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005791 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305792 * @fixed_mode: preferred mode of panel
5793 *
5794 * This function is called only once at driver load to initialize basic
5795 * DRRS stuff.
5796 *
5797 * Returns:
5798 * Downclock mode if panel supports it, else return NULL.
5799 * DRRS support is determined by the presence of downclock mode (apart
5800 * from VBT setting).
5801 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305802static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005803intel_dp_drrs_init(struct intel_connector *connector,
5804 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305805{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005806 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305807 struct drm_display_mode *downclock_mode = NULL;
5808
Daniel Vetter9da7d692015-04-09 16:44:15 +02005809 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5810 mutex_init(&dev_priv->drrs.mutex);
5811
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005812 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305813 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5814 return NULL;
5815 }
5816
5817 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005818 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305819 return NULL;
5820 }
5821
Ville Syrjälä2f773472017-11-09 17:27:58 +02005822 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5823 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305824
5825 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305826 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305827 return NULL;
5828 }
5829
Vandana Kannan96178ee2015-01-10 02:25:56 +05305830 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305831
Vandana Kannan96178ee2015-01-10 02:25:56 +05305832 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005833 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305834 return downclock_mode;
5835}
5836
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005837static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005838 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005839{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005840 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005841 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005842 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005843 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005844 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305845 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005846 bool has_dpcd;
5847 struct drm_display_mode *scan;
5848 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005849 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005850
Jani Nikula1853a9d2017-08-18 12:30:20 +03005851 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005852 return true;
5853
Imre Deak97a824e12016-06-21 11:51:47 +03005854 /*
5855 * On IBX/CPT we may get here with LVDS already registered. Since the
5856 * driver uses the only internal power sequencer available for both
5857 * eDP and LVDS bail out early in this case to prevent interfering
5858 * with an already powered-on LVDS power sequencer.
5859 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005860 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005861 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5862 DRM_INFO("LVDS was detected, not registering eDP\n");
5863
5864 return false;
5865 }
5866
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005867 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005868
5869 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005870 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005871 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005872
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005873 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005874
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005875 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005876 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005877
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005878 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005879 /* if this fails, presume the device is a ghost */
5880 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005881 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005882 }
5883
Daniel Vetter060c8772014-03-21 23:22:35 +01005884 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005885 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005886 if (edid) {
5887 if (drm_add_edid_modes(connector, edid)) {
5888 drm_mode_connector_update_edid_property(connector,
5889 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005890 } else {
5891 kfree(edid);
5892 edid = ERR_PTR(-EINVAL);
5893 }
5894 } else {
5895 edid = ERR_PTR(-ENOENT);
5896 }
5897 intel_connector->edid = edid;
5898
Jim Bridedc911f52017-08-09 12:48:53 -07005899 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005900 list_for_each_entry(scan, &connector->probed_modes, head) {
5901 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5902 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305903 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305904 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005905 } else if (!alt_fixed_mode) {
5906 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005907 }
5908 }
5909
5910 /* fallback to VBT if available for eDP */
5911 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5912 fixed_mode = drm_mode_duplicate(dev,
5913 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005914 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005915 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005916 connector->display_info.width_mm = fixed_mode->width_mm;
5917 connector->display_info.height_mm = fixed_mode->height_mm;
5918 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005919 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005920 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005921
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005922 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005923 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5924 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005925
5926 /*
5927 * Figure out the current pipe for the initial backlight setup.
5928 * If the current pipe isn't valid, try the PPS pipe, and if that
5929 * fails just assume pipe A.
5930 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005931 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005932
5933 if (pipe != PIPE_A && pipe != PIPE_B)
5934 pipe = intel_dp->pps_pipe;
5935
5936 if (pipe != PIPE_A && pipe != PIPE_B)
5937 pipe = PIPE_A;
5938
5939 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5940 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005941 }
5942
Jim Bridedc911f52017-08-09 12:48:53 -07005943 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
5944 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005945 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005946 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005947
5948 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005949
5950out_vdd_off:
5951 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5952 /*
5953 * vdd might still be enabled do to the delayed vdd off.
5954 * Make sure vdd is actually turned off here.
5955 */
5956 pps_lock(intel_dp);
5957 edp_panel_vdd_off_sync(intel_dp);
5958 pps_unlock(intel_dp);
5959
5960 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005961}
5962
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005963/* Set up the hotplug pin and aux power domain. */
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005964static void
5965intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
5966{
5967 struct intel_encoder *encoder = &intel_dig_port->base;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005968 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005969
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005970 encoder->hpd_pin = intel_hpd_pin(encoder->port);
Rodrigo Vivif761bef22017-08-11 11:26:50 -07005971
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005972 switch (encoder->port) {
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005973 case PORT_A:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005974 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005975 break;
5976 case PORT_B:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005977 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005978 break;
5979 case PORT_C:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005980 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005981 break;
5982 case PORT_D:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005983 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005984 break;
5985 case PORT_E:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005986 /* FIXME: Check VBT for actual wiring of PORT E */
5987 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005988 break;
5989 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005990 MISSING_CASE(encoder->port);
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02005991 }
5992}
5993
Manasi Navare93013972017-04-06 16:44:19 +03005994static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5995{
5996 struct intel_connector *intel_connector;
5997 struct drm_connector *connector;
5998
5999 intel_connector = container_of(work, typeof(*intel_connector),
6000 modeset_retry_work);
6001 connector = &intel_connector->base;
6002 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6003 connector->name);
6004
6005 /* Grab the locks before changing connector property*/
6006 mutex_lock(&connector->dev->mode_config.mutex);
6007 /* Set connector link status to BAD and send a Uevent to notify
6008 * userspace to do a modeset.
6009 */
6010 drm_mode_connector_set_link_status_property(connector,
6011 DRM_MODE_LINK_STATUS_BAD);
6012 mutex_unlock(&connector->dev->mode_config.mutex);
6013 /* Send Hotplug uevent so userspace can reprobe */
6014 drm_kms_helper_hotplug_event(connector->dev);
6015}
6016
Paulo Zanoni16c25532013-06-12 17:27:25 -03006017bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006018intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6019 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006020{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006021 struct drm_connector *connector = &intel_connector->base;
6022 struct intel_dp *intel_dp = &intel_dig_port->dp;
6023 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6024 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006025 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006026 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006027 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006028
Manasi Navare93013972017-04-06 16:44:19 +03006029 /* Initialize the work for modeset in case of link train failure */
6030 INIT_WORK(&intel_connector->modeset_retry_work,
6031 intel_dp_modeset_retry_work_fn);
6032
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006033 if (WARN(intel_dig_port->max_lanes < 1,
6034 "Not enough lanes (%d) for DP on port %c\n",
6035 intel_dig_port->max_lanes, port_name(port)))
6036 return false;
6037
Jani Nikula55cfc582017-03-28 17:59:04 +03006038 intel_dp_set_source_rates(intel_dp);
6039
Manasi Navared7e8ef02017-02-07 16:54:11 -08006040 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006041 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006042 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006043
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006044 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006045 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006046 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006047 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006048 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006049 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006050 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6051 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006052 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006053
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006054 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006055 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6056 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006057 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006058
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006059 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006060 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6061
Daniel Vetter07679352012-09-06 22:15:42 +02006062 /* Preserve the current hw state. */
6063 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006064 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006065
Jani Nikula7b91bf72017-08-18 12:30:19 +03006066 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306067 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006068 else
6069 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006070
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006071 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6072 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6073
Imre Deakf7d24902013-05-08 13:14:05 +03006074 /*
6075 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6076 * for DP the encoder type can be set by the caller to
6077 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6078 */
6079 if (type == DRM_MODE_CONNECTOR_eDP)
6080 intel_encoder->type = INTEL_OUTPUT_EDP;
6081
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006082 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006083 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006084 intel_dp_is_edp(intel_dp) &&
6085 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006086 return false;
6087
Imre Deake7281ea2013-05-08 13:14:08 +03006088 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6089 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6090 port_name(port));
6091
Adam Jacksonb3295302010-07-16 14:46:28 -04006092 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006093 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6094
Ville Syrjälä050213892017-11-29 20:08:47 +02006095 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6096 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006097 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006098
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006099 intel_dp_init_connector_port_info(intel_dig_port);
6100
Mika Kaholab6339582016-09-09 14:10:52 +03006101 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006102
Daniel Vetter66a92782012-07-12 20:08:18 +02006103 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006104 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006105
Chris Wilsondf0e9242010-09-09 16:20:55 +01006106 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006107
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006108 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006109 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6110 else
6111 intel_connector->get_hw_state = intel_connector_get_hw_state;
6112
Dave Airlie0e32b392014-05-02 14:02:48 +10006113 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006114 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03006115 (port == PORT_B || port == PORT_C || port == PORT_D))
6116 intel_dp_mst_encoder_init(intel_dig_port,
6117 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006118
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006119 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006120 intel_dp_aux_fini(intel_dp);
6121 intel_dp_mst_encoder_cleanup(intel_dig_port);
6122 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006123 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006124
Chris Wilsonf6849602010-09-19 09:29:33 +01006125 intel_dp_add_properties(intel_dp, connector);
6126
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006127 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6128 * 0xd. Failure to do so will result in spurious interrupts being
6129 * generated on the port when a cable is not attached.
6130 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006131 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006132 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6133 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6134 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006135
6136 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006137
6138fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006139 drm_connector_cleanup(connector);
6140
6141 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006142}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006143
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006144bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006145 i915_reg_t output_reg,
6146 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006147{
6148 struct intel_digital_port *intel_dig_port;
6149 struct intel_encoder *intel_encoder;
6150 struct drm_encoder *encoder;
6151 struct intel_connector *intel_connector;
6152
Daniel Vetterb14c5672013-09-19 12:18:32 +02006153 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006154 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006155 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006156
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006157 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306158 if (!intel_connector)
6159 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006160
6161 intel_encoder = &intel_dig_port->base;
6162 encoder = &intel_encoder->base;
6163
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006164 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6165 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6166 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306167 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006168
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006169 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006170 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006171 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006172 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006173 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006174 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006175 intel_encoder->pre_enable = chv_pre_enable_dp;
6176 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006177 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006178 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006179 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006180 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006181 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006182 intel_encoder->pre_enable = vlv_pre_enable_dp;
6183 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006184 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006185 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006186 } else if (INTEL_GEN(dev_priv) >= 5) {
6187 intel_encoder->pre_enable = g4x_pre_enable_dp;
6188 intel_encoder->enable = g4x_enable_dp;
6189 intel_encoder->disable = ilk_disable_dp;
6190 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006191 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006192 intel_encoder->pre_enable = g4x_pre_enable_dp;
6193 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006194 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006195 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006196
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006197 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006198 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006199
Ville Syrjäläcca05022016-06-22 21:57:06 +03006200 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006201 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006202 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006203 if (port == PORT_D)
6204 intel_encoder->crtc_mask = 1 << 2;
6205 else
6206 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6207 } else {
6208 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6209 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006210 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006211 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006212
Dave Airlie13cf5502014-06-18 11:29:35 +10006213 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006214 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006215
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006216 if (port != PORT_A)
6217 intel_infoframe_init(intel_dig_port);
6218
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306219 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6220 goto err_init_connector;
6221
Chris Wilson457c52d2016-06-01 08:27:50 +01006222 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306223
6224err_init_connector:
6225 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306226err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306227 kfree(intel_connector);
6228err_connector_alloc:
6229 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006230 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006231}
Dave Airlie0e32b392014-05-02 14:02:48 +10006232
6233void intel_dp_mst_suspend(struct drm_device *dev)
6234{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006235 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006236 int i;
6237
6238 /* disable MST */
6239 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006240 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006241
6242 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006243 continue;
6244
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006245 if (intel_dig_port->dp.is_mst)
6246 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006247 }
6248}
6249
6250void intel_dp_mst_resume(struct drm_device *dev)
6251{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006252 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006253 int i;
6254
6255 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006256 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006257 int ret;
6258
6259 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006260 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006261
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006262 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6263 if (ret)
6264 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006265 }
6266}