blob: 8f01019295a106d8689b9e51ad7b060004d829c3 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Wanpeng Li20300092014-12-02 19:14:59 +0800109static u64 __read_mostly host_xss;
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800438u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700439static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300440
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300441/*
Jim Mattson898a8112018-12-05 15:28:59 -0800442 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
443 * will emulate SYSCALL in legacy mode if the vendor string in guest
444 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
445 * support this emulation, IA32_STAR must always be included in
446 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800448const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800449#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300450 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400452 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100455#if IS_ENABLED(CONFIG_HYPERV)
456static bool __read_mostly enlightened_vmcs = true;
457module_param(enlightened_vmcs, bool, 0444);
458
Tianyu Lan877ad952018-07-19 08:40:23 +0000459/* check_ept_pointer() should be under protection of ept_pointer_lock. */
460static void check_ept_pointer_match(struct kvm *kvm)
461{
462 struct kvm_vcpu *vcpu;
463 u64 tmp_eptp = INVALID_PAGE;
464 int i;
465
466 kvm_for_each_vcpu(i, vcpu, kvm) {
467 if (!VALID_PAGE(tmp_eptp)) {
468 tmp_eptp = to_vmx(vcpu)->ept_pointer;
469 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
470 to_kvm_vmx(kvm)->ept_pointers_match
471 = EPT_POINTERS_MISMATCH;
472 return;
473 }
474 }
475
476 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
477}
478
Yi Wang8997f652019-01-21 15:27:05 +0800479static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 void *data)
481{
482 struct kvm_tlb_range *range = data;
483
484 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
485 range->pages);
486}
487
488static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
489 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
490{
491 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
492
493 /*
494 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
495 * of the base of EPT PML4 table, strip off EPT configuration
496 * information.
497 */
498 if (range)
499 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
500 kvm_fill_hv_flush_list_func, (void *)range);
501 else
502 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
503}
504
505static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
506 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000507{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800508 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800509 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000510
511 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
512
513 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
514 check_ept_pointer_match(kvm);
515
516 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800517 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800518 /* If ept_pointer is invalid pointer, bypass flush request. */
519 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
520 ret |= __hv_remote_flush_tlb_with_range(
521 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800522 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800523 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800524 ret = __hv_remote_flush_tlb_with_range(kvm,
525 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000527
Tianyu Lan877ad952018-07-19 08:40:23 +0000528 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
529 return ret;
530}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531static int hv_remote_flush_tlb(struct kvm *kvm)
532{
533 return hv_remote_flush_tlb_with_range(kvm, NULL);
534}
535
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800536static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
537{
538 struct hv_enlightened_vmcs *evmcs;
539 struct hv_partition_assist_pg **p_hv_pa_pg =
540 &vcpu->kvm->arch.hyperv.hv_pa_pg;
541 /*
542 * Synthetic VM-Exit is not enabled in current code and so All
543 * evmcs in singe VM shares same assist page.
544 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800546 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200547
548 if (!*p_hv_pa_pg)
549 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800550
551 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
552
553 evmcs->partition_assist_page =
554 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200555 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
557
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800558 return 0;
559}
560
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100561#endif /* IS_ENABLED(CONFIG_HYPERV) */
562
Yunhong Jiang64672c92016-06-13 14:19:59 -0700563/*
564 * Comment's format: document - errata name - stepping - processor name.
565 * Refer from
566 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
567 */
568static u32 vmx_preemption_cpu_tfms[] = {
569/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5700x000206E6,
571/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
572/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
573/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020652,
575/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5760x00020655,
577/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
578/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
579/*
580 * 320767.pdf - AAP86 - B1 -
581 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
582 */
5830x000106E5,
584/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5850x000106A0,
586/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5870x000106A1,
588/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5890x000106A4,
590 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
591 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
592 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5930x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600594 /* Xeon E3-1220 V2 */
5950x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700596};
597
598static inline bool cpu_has_broken_vmx_preemption_timer(void)
599{
600 u32 eax = cpuid_eax(0x00000001), i;
601
602 /* Clear the reserved bits */
603 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000604 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700605 if (eax == vmx_preemption_cpu_tfms[i])
606 return true;
607
608 return false;
609}
610
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200613 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800614}
615
Sheng Yang04547152009-04-01 15:52:31 +0800616static inline bool report_flexpriority(void)
617{
618 return flexpriority_enabled;
619}
620
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800621static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800622{
623 int i;
624
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400625 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300626 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300627 return i;
628 return -1;
629}
630
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800631struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300632{
633 int i;
634
Rusty Russell8b9cf982007-07-30 16:31:43 +1000635 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300636 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400637 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000638 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800639}
640
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800641void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
642{
643 vmcs_clear(loaded_vmcs->vmcs);
644 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
645 vmcs_clear(loaded_vmcs->shadow_vmcs);
646 loaded_vmcs->cpu = -1;
647 loaded_vmcs->launched = 0;
648}
649
Dave Young2965faa2015-09-09 15:38:55 -0700650#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800651/*
652 * This bitmap is used to indicate whether the vmclear
653 * operation is enabled on all cpus. All disabled by
654 * default.
655 */
656static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
657
658static inline void crash_enable_local_vmclear(int cpu)
659{
660 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
661}
662
663static inline void crash_disable_local_vmclear(int cpu)
664{
665 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
666}
667
668static inline int crash_local_vmclear_enabled(int cpu)
669{
670 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
671}
672
673static void crash_vmclear_local_loaded_vmcss(void)
674{
675 int cpu = raw_smp_processor_id();
676 struct loaded_vmcs *v;
677
678 if (!crash_local_vmclear_enabled(cpu))
679 return;
680
681 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
682 loaded_vmcss_on_cpu_link)
683 vmcs_clear(v->vmcs);
684}
685#else
686static inline void crash_enable_local_vmclear(int cpu) { }
687static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700688#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800689
Nadav Har'Eld462b812011-05-24 15:26:10 +0300690static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300692 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800693 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694
Nadav Har'Eld462b812011-05-24 15:26:10 +0300695 if (loaded_vmcs->cpu != cpu)
696 return; /* vcpu migration can race with cpu offline */
697 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800699 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300700 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800701
702 /*
703 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
704 * is before setting loaded_vmcs->vcpu to -1 which is done in
705 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
706 * then adds the vmcs into percpu list before it is deleted.
707 */
708 smp_wmb();
709
Nadav Har'Eld462b812011-05-24 15:26:10 +0300710 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800711 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800712}
713
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800714void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800715{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800716 int cpu = loaded_vmcs->cpu;
717
718 if (cpu != -1)
719 smp_call_function_single(cpu,
720 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800721}
722
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
724 unsigned field)
725{
726 bool ret;
727 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
728
729 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
730 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
731 vmx->segment_cache.bitmask = 0;
732 }
733 ret = vmx->segment_cache.bitmask & mask;
734 vmx->segment_cache.bitmask |= mask;
735 return ret;
736}
737
738static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
739{
740 u16 *p = &vmx->segment_cache.seg[seg].selector;
741
742 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
743 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
744 return *p;
745}
746
747static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
748{
749 ulong *p = &vmx->segment_cache.seg[seg].base;
750
751 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
752 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
753 return *p;
754}
755
756static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
757{
758 u32 *p = &vmx->segment_cache.seg[seg].limit;
759
760 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
761 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
762 return *p;
763}
764
765static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
766{
767 u32 *p = &vmx->segment_cache.seg[seg].ar;
768
769 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
770 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
771 return *p;
772}
773
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800774void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300775{
776 u32 eb;
777
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100778 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800779 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200780 /*
781 * Guest access to VMware backdoor ports could legitimately
782 * trigger #GP because of TSS I/O permission bitmap.
783 * We intercept those #GP and allow access to them anyway
784 * as VMware does.
785 */
786 if (enable_vmware_backdoor)
787 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100788 if ((vcpu->guest_debug &
789 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
790 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
791 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300792 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300793 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200794 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800795 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300796
797 /* When we are running a nested L2 guest and L1 specified for it a
798 * certain exception bitmap, we must trap the same exceptions and pass
799 * them to L1. When running L2, we will only handle the exceptions
800 * specified above if L1 did not want them.
801 */
802 if (is_guest_mode(vcpu))
803 eb |= get_vmcs12(vcpu)->exception_bitmap;
804
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300805 vmcs_write32(EXCEPTION_BITMAP, eb);
806}
807
Ashok Raj15d45072018-02-01 22:59:43 +0100808/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100809 * Check if MSR is intercepted for currently loaded MSR bitmap.
810 */
811static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
812{
813 unsigned long *msr_bitmap;
814 int f = sizeof(unsigned long);
815
816 if (!cpu_has_vmx_msr_bitmap())
817 return true;
818
819 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
820
821 if (msr <= 0x1fff) {
822 return !!test_bit(msr, msr_bitmap + 0x800 / f);
823 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
824 msr &= 0x1fff;
825 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
826 }
827
828 return true;
829}
830
Gleb Natapov2961e8762013-11-25 15:37:13 +0200831static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
832 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200833{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200834 vm_entry_controls_clearbit(vmx, entry);
835 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200836}
837
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400838static int find_msr(struct vmx_msrs *m, unsigned int msr)
839{
840 unsigned int i;
841
842 for (i = 0; i < m->nr; ++i) {
843 if (m->val[i].index == msr)
844 return i;
845 }
846 return -ENOENT;
847}
848
Avi Kivity61d2ef22010-04-28 16:40:38 +0300849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
850{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400851 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300852 struct msr_autoload *m = &vmx->msr_autoload;
853
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854 switch (msr) {
855 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200859 VM_EXIT_LOAD_IA32_EFER);
860 return;
861 }
862 break;
863 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800864 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
868 return;
869 }
870 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200871 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400872 i = find_msr(&m->guest, msr);
873 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400874 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400875 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400876 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400877 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200878
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400879skip_guest:
880 i = find_msr(&m->host, msr);
881 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300882 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883
884 --m->host.nr;
885 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400886 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300887}
888
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
890 unsigned long entry, unsigned long exit,
891 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
892 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200893{
894 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700895 if (host_val_vmcs != HOST_IA32_EFER)
896 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200897 vm_entry_controls_setbit(vmx, entry);
898 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899}
900
Avi Kivity61d2ef22010-04-28 16:40:38 +0300901static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400902 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400904 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905 struct msr_autoload *m = &vmx->msr_autoload;
906
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200907 switch (msr) {
908 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800909 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200910 add_atomic_switch_msr_special(vmx,
911 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200912 VM_EXIT_LOAD_IA32_EFER,
913 GUEST_IA32_EFER,
914 HOST_IA32_EFER,
915 guest_val, host_val);
916 return;
917 }
918 break;
919 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800920 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200921 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200922 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
923 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
924 GUEST_IA32_PERF_GLOBAL_CTRL,
925 HOST_IA32_PERF_GLOBAL_CTRL,
926 guest_val, host_val);
927 return;
928 }
929 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100930 case MSR_IA32_PEBS_ENABLE:
931 /* PEBS needs a quiescent period after being disabled (to write
932 * a record). Disabling PEBS through VMX MSR swapping doesn't
933 * provide that period, so a CPU could write host's record into
934 * guest's memory.
935 */
936 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200937 }
938
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400939 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400940 if (!entry_only)
941 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300942
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800943 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
944 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200945 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200946 "Can't add msr %x\n", msr);
947 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300948 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400949 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400950 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400951 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400952 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400953 m->guest.val[i].index = msr;
954 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300955
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (entry_only)
957 return;
958
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400959 if (j < 0) {
960 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400961 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300962 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400963 m->host.val[j].index = msr;
964 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300965}
966
Avi Kivity92c0d902009-10-29 11:00:16 +0200967static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300968{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 u64 guest_efer = vmx->vcpu.arch.efer;
970 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300971
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100972 if (!enable_ept) {
973 /*
974 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
975 * host CPUID is more efficient than testing guest CPUID
976 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
977 */
978 if (boot_cpu_has(X86_FEATURE_SMEP))
979 guest_efer |= EFER_NX;
980 else if (!(guest_efer & EFER_NX))
981 ignore_bits |= EFER_NX;
982 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700983
Avi Kivity51c6cf62007-08-29 03:48:05 +0300984 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300986 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100987 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300988#ifdef CONFIG_X86_64
989 ignore_bits |= EFER_LMA | EFER_LME;
990 /* SCE is meaningful only in long mode on Intel */
991 if (guest_efer & EFER_LMA)
992 ignore_bits &= ~(u64)EFER_SCE;
993#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300994
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800995 /*
996 * On EPT, we can't emulate NX, so we must switch EFER atomically.
997 * On CPUs that support "load IA32_EFER", always switch EFER
998 * atomically, since it's faster than switching it manually.
999 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001000 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001001 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002 if (!(guest_efer & EFER_LMA))
1003 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001004 if (guest_efer != host_efer)
1005 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001006 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001007 else
1008 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001009 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001010 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001011 clear_atomic_switch_msr(vmx, MSR_EFER);
1012
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001013 guest_efer &= ~ignore_bits;
1014 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001015
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001016 vmx->guest_msrs[efer_offset].data = guest_efer;
1017 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1018
1019 return true;
1020 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001021}
1022
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001023#ifdef CONFIG_X86_32
1024/*
1025 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1026 * VMCS rather than the segment table. KVM uses this helper to figure
1027 * out the current bases to poke them into the VMCS before entry.
1028 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001029static unsigned long segment_base(u16 selector)
1030{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 unsigned long v;
1033
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001034 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035 return 0;
1036
Thomas Garnier45fc8752017-03-14 10:05:08 -07001037 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001038
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 u16 ldt_selector = kvm_read_ldt();
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001045 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 return v;
1049}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001050#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051
Chao Peng2ef444f2018-10-24 16:05:12 +08001052static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1053{
1054 u32 i;
1055
1056 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1057 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1058 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1059 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1060 for (i = 0; i < addr_range; i++) {
1061 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1062 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1063 }
1064}
1065
1066static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static void pt_guest_enter(struct vcpu_vmx *vmx)
1081{
1082 if (pt_mode == PT_MODE_SYSTEM)
1083 return;
1084
Chao Peng2ef444f2018-10-24 16:05:12 +08001085 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001086 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1087 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001088 */
Chao Pengb08c2892018-10-24 16:05:15 +08001089 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1091 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1092 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1093 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 }
1095}
1096
1097static void pt_guest_exit(struct vcpu_vmx *vmx)
1098{
1099 if (pt_mode == PT_MODE_SYSTEM)
1100 return;
1101
1102 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1103 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1104 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1105 }
1106
1107 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1108 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1109}
1110
Sean Christopherson13b964a2019-05-07 09:06:31 -07001111void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1112 unsigned long fs_base, unsigned long gs_base)
1113{
1114 if (unlikely(fs_sel != host->fs_sel)) {
1115 if (!(fs_sel & 7))
1116 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1117 else
1118 vmcs_write16(HOST_FS_SELECTOR, 0);
1119 host->fs_sel = fs_sel;
1120 }
1121 if (unlikely(gs_sel != host->gs_sel)) {
1122 if (!(gs_sel & 7))
1123 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1124 else
1125 vmcs_write16(HOST_GS_SELECTOR, 0);
1126 host->gs_sel = gs_sel;
1127 }
1128 if (unlikely(fs_base != host->fs_base)) {
1129 vmcs_writel(HOST_FS_BASE, fs_base);
1130 host->fs_base = fs_base;
1131 }
1132 if (unlikely(gs_base != host->gs_base)) {
1133 vmcs_writel(HOST_GS_BASE, gs_base);
1134 host->gs_base = gs_base;
1135 }
1136}
1137
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001138void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001139{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001141 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001142#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001143 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001144#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001145 unsigned long fs_base, gs_base;
1146 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001147 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001148
Sean Christophersond264ee02018-08-27 15:21:12 -07001149 vmx->req_immediate_exit = false;
1150
Liran Alonf48b4712018-11-20 18:03:25 +02001151 /*
1152 * Note that guest MSRs to be saved/restored can also be changed
1153 * when guest state is loaded. This happens when guest transitions
1154 * to/from long-mode by setting MSR_EFER.LMA.
1155 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 if (!vmx->guest_msrs_ready) {
1157 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001158 for (i = 0; i < vmx->save_nmsrs; ++i)
1159 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1160 vmx->guest_msrs[i].data,
1161 vmx->guest_msrs[i].mask);
1162
1163 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001164 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001165 return;
1166
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001167 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001168
Avi Kivity33ed6322007-05-02 16:54:03 +03001169 /*
1170 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1171 * allow segment selectors with cpl > 0 or ti == 1.
1172 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001173 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001174
1175#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001176 savesegment(ds, host_state->ds_sel);
1177 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001178
1179 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 if (likely(is_64bit_mm(current->mm))) {
1181 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001182 fs_sel = current->thread.fsindex;
1183 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001184 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001185 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001186 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001187 savesegment(fs, fs_sel);
1188 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001189 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001190 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191 }
1192
Paolo Bonzini4679b612018-09-24 17:23:01 +02001193 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001194#else
Sean Christophersone368b872018-07-23 12:32:41 -07001195 savesegment(fs, fs_sel);
1196 savesegment(gs, gs_sel);
1197 fs_base = segment_base(fs_sel);
1198 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001199#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001200
Sean Christopherson13b964a2019-05-07 09:06:31 -07001201 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001202 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001203}
1204
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001205static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001206{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 struct vmcs_host_state *host_state;
1208
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001209 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001210 return;
1211
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001212 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001213
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001214 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001215
Avi Kivityc8770e72010-11-11 12:37:26 +02001216#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001217 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001218#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1220 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001221#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001223#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001225#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001226 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 if (host_state->fs_sel & 7)
1228 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001229#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001230 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1231 loadsegment(ds, host_state->ds_sel);
1232 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001233 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001234#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001235 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001236#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001237 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001238#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001239 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001240 vmx->guest_state_loaded = false;
1241 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001242}
1243
Sean Christopherson678e3152018-07-23 12:32:43 -07001244#ifdef CONFIG_X86_64
1245static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001247 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001248 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001249 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1250 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001251 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001252}
1253
Sean Christopherson678e3152018-07-23 12:32:43 -07001254static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1255{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001256 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001257 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001258 wrmsrl(MSR_KERNEL_GS_BASE, data);
1259 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001260 vmx->msr_guest_kernel_gs_base = data;
1261}
1262#endif
1263
Feng Wu28b835d2015-09-18 22:29:54 +08001264static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1265{
1266 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1267 struct pi_desc old, new;
1268 unsigned int dest;
1269
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001270 /*
1271 * In case of hot-plug or hot-unplug, we may have to undo
1272 * vmx_vcpu_pi_put even if there is no assigned device. And we
1273 * always keep PI.NDST up to date for simplicity: it makes the
1274 * code easier, and CPU migration is not a fast path.
1275 */
1276 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001277 return;
1278
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001279 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001280 do {
1281 old.control = new.control = pi_desc->control;
1282
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001283 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 if (x2apic_enabled())
1286 new.ndst = dest;
1287 else
1288 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001289
Feng Wu28b835d2015-09-18 22:29:54 +08001290 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001291 } while (cmpxchg64(&pi_desc->control, old.control,
1292 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001293
1294 /*
1295 * Clear SN before reading the bitmap. The VT-d firmware
1296 * writes the bitmap and reads SN atomically (5.2.3 in the
1297 * spec), so it doesn't really have a memory barrier that
1298 * pairs with this, but we cannot do that and we need one.
1299 */
1300 smp_mb__after_atomic();
1301
1302 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1303 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001304}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001305
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001306void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001308 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001309 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001311 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001312 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001313 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001314 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001315
1316 /*
1317 * Read loaded_vmcs->cpu should be before fetching
1318 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1319 * See the comments in __loaded_vmcs_clear().
1320 */
1321 smp_rmb();
1322
Nadav Har'Eld462b812011-05-24 15:26:10 +03001323 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1324 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001325 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001326 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001327 }
1328
1329 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1330 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1331 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001332 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001333 }
1334
1335 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001336 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001337 unsigned long sysenter_esp;
1338
1339 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001340
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341 /*
1342 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001343 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001345 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001346 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001347 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001349 /*
1350 * VM exits change the host TR limit to 0x67 after a VM
1351 * exit. This is okay, since 0x67 covers everything except
1352 * the IO bitmap and have have code to handle the IO bitmap
1353 * being lost after a VM exit.
1354 */
1355 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1356
Avi Kivity6aa8b732006-12-10 02:21:36 -08001357 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1358 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001359
Nadav Har'Eld462b812011-05-24 15:26:10 +03001360 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 }
Feng Wu28b835d2015-09-18 22:29:54 +08001362
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001363 /* Setup TSC multiplier */
1364 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001365 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1366 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001367}
1368
1369/*
1370 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1371 * vcpu mutex is already taken.
1372 */
1373void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1374{
1375 struct vcpu_vmx *vmx = to_vmx(vcpu);
1376
1377 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001378
Feng Wu28b835d2015-09-18 22:29:54 +08001379 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001381 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001382 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001383}
1384
1385static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1386{
1387 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1388
1389 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001390 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1391 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001392 return;
1393
1394 /* Set SN when the vCPU is preempted */
1395 if (vcpu->preempted)
1396 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397}
1398
Sean Christopherson13b964a2019-05-07 09:06:31 -07001399static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Feng Wu28b835d2015-09-18 22:29:54 +08001401 vmx_vcpu_pi_put(vcpu);
1402
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001403 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001404}
1405
Wanpeng Lif244dee2017-07-20 01:11:54 -07001406static bool emulation_required(struct kvm_vcpu *vcpu)
1407{
1408 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1409}
1410
Avi Kivityedcafe32009-12-30 18:07:40 +02001411static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1412
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001413unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001415 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001416
Avi Kivity6de12732011-03-07 12:51:22 +02001417 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1418 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1419 rflags = vmcs_readl(GUEST_RFLAGS);
1420 if (to_vmx(vcpu)->rmode.vm86_active) {
1421 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1422 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1423 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1424 }
1425 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001426 }
Avi Kivity6de12732011-03-07 12:51:22 +02001427 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428}
1429
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001430void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001431{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001432 unsigned long old_rflags = vmx_get_rflags(vcpu);
1433
Avi Kivity6de12732011-03-07 12:51:22 +02001434 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1435 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001436 if (to_vmx(vcpu)->rmode.vm86_active) {
1437 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001438 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001439 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001440 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001441
1442 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1443 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001444}
1445
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001446u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001447{
1448 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1449 int ret = 0;
1450
1451 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001452 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001453 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001454 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001455
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001456 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001457}
1458
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001459void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001460{
1461 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1462 u32 interruptibility = interruptibility_old;
1463
1464 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1465
Jan Kiszka48005f62010-02-19 19:38:07 +01001466 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001467 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001468 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001469 interruptibility |= GUEST_INTR_STATE_STI;
1470
1471 if ((interruptibility != interruptibility_old))
1472 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1473}
1474
Chao Pengbf8c55d2018-10-24 16:05:14 +08001475static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1476{
1477 struct vcpu_vmx *vmx = to_vmx(vcpu);
1478 unsigned long value;
1479
1480 /*
1481 * Any MSR write that attempts to change bits marked reserved will
1482 * case a #GP fault.
1483 */
1484 if (data & vmx->pt_desc.ctl_bitmask)
1485 return 1;
1486
1487 /*
1488 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1489 * result in a #GP unless the same write also clears TraceEn.
1490 */
1491 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1492 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1493 return 1;
1494
1495 /*
1496 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1497 * and FabricEn would cause #GP, if
1498 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1499 */
1500 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1501 !(data & RTIT_CTL_FABRIC_EN) &&
1502 !intel_pt_validate_cap(vmx->pt_desc.caps,
1503 PT_CAP_single_range_output))
1504 return 1;
1505
1506 /*
1507 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1508 * utilize encodings marked reserved will casue a #GP fault.
1509 */
1510 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1511 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1512 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1513 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1514 return 1;
1515 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1516 PT_CAP_cycle_thresholds);
1517 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1518 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1519 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1520 return 1;
1521 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1522 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1523 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1524 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1525 return 1;
1526
1527 /*
1528 * If ADDRx_CFG is reserved or the encodings is >2 will
1529 * cause a #GP fault.
1530 */
1531 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1532 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1533 return 1;
1534 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1535 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1536 return 1;
1537 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1538 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1539 return 1;
1540 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1541 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1542 return 1;
1543
1544 return 0;
1545}
1546
Sean Christopherson1957aa62019-08-27 14:40:39 -07001547static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548{
1549 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001550
Sean Christopherson1957aa62019-08-27 14:40:39 -07001551 /*
1552 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1553 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1554 * set when EPT misconfig occurs. In practice, real hardware updates
1555 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1556 * (namely Hyper-V) don't set it due to it being undefined behavior,
1557 * i.e. we end up advancing IP with some random value.
1558 */
1559 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1560 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1561 rip = kvm_rip_read(vcpu);
1562 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1563 kvm_rip_write(vcpu, rip);
1564 } else {
1565 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1566 return 0;
1567 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001568
Glauber Costa2809f5d2009-05-12 16:21:05 -04001569 /* skipping an emulated instruction also counts */
1570 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001571
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001572 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001573}
1574
Wanpeng Licaa057a2018-03-12 04:53:03 -07001575static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1576{
1577 /*
1578 * Ensure that we clear the HLT state in the VMCS. We don't need to
1579 * explicitly skip the instruction because if the HLT state is set,
1580 * then the instruction is already executing and RIP has already been
1581 * advanced.
1582 */
1583 if (kvm_hlt_in_guest(vcpu->kvm) &&
1584 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1585 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1586}
1587
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001588static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001589{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001590 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001591 unsigned nr = vcpu->arch.exception.nr;
1592 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001593 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001594 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001595
Jim Mattsonda998b42018-10-16 14:29:22 -07001596 kvm_deliver_exception_payload(vcpu);
1597
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001598 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001599 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001600 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1601 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001602
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001603 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001604 int inc_eip = 0;
1605 if (kvm_exception_is_soft(nr))
1606 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001607 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001608 return;
1609 }
1610
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001611 WARN_ON_ONCE(vmx->emulation_required);
1612
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001613 if (kvm_exception_is_soft(nr)) {
1614 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1615 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001616 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1617 } else
1618 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1619
1620 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001621
1622 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001623}
1624
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001625static bool vmx_rdtscp_supported(void)
1626{
1627 return cpu_has_vmx_rdtscp();
1628}
1629
Mao, Junjiead756a12012-07-02 01:18:48 +00001630static bool vmx_invpcid_supported(void)
1631{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001632 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001633}
1634
Avi Kivity6aa8b732006-12-10 02:21:36 -08001635/*
Eddie Donga75beee2007-05-17 18:55:15 +03001636 * Swap MSR entry in host/guest MSR entry array.
1637 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001638static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001639{
Avi Kivity26bb0982009-09-07 11:14:12 +03001640 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001641
1642 tmp = vmx->guest_msrs[to];
1643 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1644 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001645}
1646
1647/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001648 * Set up the vmcs to automatically save and restore system
1649 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1650 * mode, as fiddling with msrs is very expensive.
1651 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001652static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001653{
Avi Kivity26bb0982009-09-07 11:14:12 +03001654 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001655
Eddie Donga75beee2007-05-17 18:55:15 +03001656 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001657#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001658 /*
1659 * The SYSCALL MSRs are only needed on long mode guests, and only
1660 * when EFER.SCE is set.
1661 */
1662 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1663 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001664 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001665 move_msr_up(vmx, index, save_nmsrs++);
1666 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001667 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001668 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001669 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1670 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001671 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001672 }
Eddie Donga75beee2007-05-17 18:55:15 +03001673#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001674 index = __find_msr_index(vmx, MSR_EFER);
1675 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001676 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001677 index = __find_msr_index(vmx, MSR_TSC_AUX);
1678 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1679 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001680
Avi Kivity26bb0982009-09-07 11:14:12 +03001681 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001682 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001683
Yang Zhang8d146952013-01-25 10:18:50 +08001684 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001685 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001686}
1687
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001688static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001690 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001692 if (is_guest_mode(vcpu) &&
1693 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1694 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1695
1696 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697}
1698
Leonid Shatz326e7422018-11-06 12:14:25 +02001699static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001701 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1702 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001703
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001704 /*
1705 * We're here if L1 chose not to trap WRMSR to TSC. According
1706 * to the spec, this should set L1's TSC; The offset that L1
1707 * set for L2 remains unchanged, and still needs to be added
1708 * to the newly set TSC to get L2's TSC.
1709 */
1710 if (is_guest_mode(vcpu) &&
1711 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1712 g_tsc_offset = vmcs12->tsc_offset;
1713
1714 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1715 vcpu->arch.tsc_offset - g_tsc_offset,
1716 offset);
1717 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1718 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719}
1720
Nadav Har'El801d3422011-05-25 23:02:23 +03001721/*
1722 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1723 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1724 * all guests if the "nested" module option is off, and can also be disabled
1725 * for a single guest by disabling its VMX cpuid bit.
1726 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001727bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001728{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001729 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001730}
1731
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001732static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1733 uint64_t val)
1734{
1735 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1736
1737 return !(val & ~valid_bits);
1738}
1739
Tom Lendacky801e4592018-02-21 13:39:51 -06001740static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1741{
Paolo Bonzini13893092018-02-26 13:40:09 +01001742 switch (msr->index) {
1743 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1744 if (!nested)
1745 return 1;
1746 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1747 default:
1748 return 1;
1749 }
1750
1751 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001752}
1753
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001754/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001755 * Reads an msr value (of 'msr_index') into 'pdata'.
1756 * Returns 0 on success, non-0 otherwise.
1757 * Assumes vcpu_load() was already called.
1758 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001759static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001761 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001762 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001763 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001764
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001765 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001766#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001768 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769 break;
1770 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001771 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001772 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001773 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001774 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001775 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001776#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001777 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001778 return kvm_get_msr_common(vcpu, msr_info);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001779 case MSR_IA32_UMWAIT_CONTROL:
1780 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1781 return 1;
1782
1783 msr_info->data = vmx->msr_ia32_umwait_control;
1784 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001785 case MSR_IA32_SPEC_CTRL:
1786 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001787 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1788 return 1;
1789
1790 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1791 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001794 break;
1795 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 break;
1798 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001799 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001800 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001801 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001802 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001803 (!msr_info->host_initiated &&
1804 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001805 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001806 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001807 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001808 case MSR_IA32_MCG_EXT_CTL:
1809 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001810 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001811 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001812 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001813 msr_info->data = vcpu->arch.mcg_ext_ctl;
1814 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001815 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001816 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001817 break;
1818 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1819 if (!nested_vmx_allowed(vcpu))
1820 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001821 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1822 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001823 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001824 if (!vmx_xsaves_supported() ||
1825 (!msr_info->host_initiated &&
1826 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1827 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001828 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001829 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001830 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001831 case MSR_IA32_RTIT_CTL:
1832 if (pt_mode != PT_MODE_HOST_GUEST)
1833 return 1;
1834 msr_info->data = vmx->pt_desc.guest.ctl;
1835 break;
1836 case MSR_IA32_RTIT_STATUS:
1837 if (pt_mode != PT_MODE_HOST_GUEST)
1838 return 1;
1839 msr_info->data = vmx->pt_desc.guest.status;
1840 break;
1841 case MSR_IA32_RTIT_CR3_MATCH:
1842 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1843 !intel_pt_validate_cap(vmx->pt_desc.caps,
1844 PT_CAP_cr3_filtering))
1845 return 1;
1846 msr_info->data = vmx->pt_desc.guest.cr3_match;
1847 break;
1848 case MSR_IA32_RTIT_OUTPUT_BASE:
1849 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1850 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1851 PT_CAP_topa_output) &&
1852 !intel_pt_validate_cap(vmx->pt_desc.caps,
1853 PT_CAP_single_range_output)))
1854 return 1;
1855 msr_info->data = vmx->pt_desc.guest.output_base;
1856 break;
1857 case MSR_IA32_RTIT_OUTPUT_MASK:
1858 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1859 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1860 PT_CAP_topa_output) &&
1861 !intel_pt_validate_cap(vmx->pt_desc.caps,
1862 PT_CAP_single_range_output)))
1863 return 1;
1864 msr_info->data = vmx->pt_desc.guest.output_mask;
1865 break;
1866 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1867 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1868 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1869 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1870 PT_CAP_num_address_ranges)))
1871 return 1;
1872 if (index % 2)
1873 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1874 else
1875 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1876 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001877 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001878 if (!msr_info->host_initiated &&
1879 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001880 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001881 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001882 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001883 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001884 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001885 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001886 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001887 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001888 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889 }
1890
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891 return 0;
1892}
1893
1894/*
1895 * Writes msr value into into the appropriate "register".
1896 * Returns 0 on success, non-0 otherwise.
1897 * Assumes vcpu_load() was already called.
1898 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001899static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001901 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001902 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001903 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001904 u32 msr_index = msr_info->index;
1905 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001906 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001907
Avi Kivity6aa8b732006-12-10 02:21:36 -08001908 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001909 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001910 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001911 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001912#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001913 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001914 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915 vmcs_writel(GUEST_FS_BASE, data);
1916 break;
1917 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001918 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001919 vmcs_writel(GUEST_GS_BASE, data);
1920 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001921 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001922 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001923 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924#endif
1925 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001926 if (is_guest_mode(vcpu))
1927 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001928 vmcs_write32(GUEST_SYSENTER_CS, data);
1929 break;
1930 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001931 if (is_guest_mode(vcpu))
1932 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001933 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001934 break;
1935 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001936 if (is_guest_mode(vcpu))
1937 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001938 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001940 case MSR_IA32_DEBUGCTLMSR:
1941 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1942 VM_EXIT_SAVE_DEBUG_CONTROLS)
1943 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1944
1945 ret = kvm_set_msr_common(vcpu, msr_info);
1946 break;
1947
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001948 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001949 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001950 (!msr_info->host_initiated &&
1951 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001952 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001953 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001954 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001956 vmcs_write64(GUEST_BNDCFGS, data);
1957 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001958 case MSR_IA32_UMWAIT_CONTROL:
1959 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1960 return 1;
1961
1962 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1963 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1964 return 1;
1965
1966 vmx->msr_ia32_umwait_control = data;
1967 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001968 case MSR_IA32_SPEC_CTRL:
1969 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001970 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1971 return 1;
1972
1973 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001974 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001975 return 1;
1976
1977 vmx->spec_ctrl = data;
1978
1979 if (!data)
1980 break;
1981
1982 /*
1983 * For non-nested:
1984 * When it's written (to non-zero) for the first time, pass
1985 * it through.
1986 *
1987 * For nested:
1988 * The handling of the MSR bitmap for L2 guests is done in
1989 * nested_vmx_merge_msr_bitmap. We should not touch the
1990 * vmcs02.msr_bitmap here since it gets completely overwritten
1991 * in the merging. We update the vmcs01 here for L1 as well
1992 * since it will end up touching the MSR anyway now.
1993 */
1994 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1995 MSR_IA32_SPEC_CTRL,
1996 MSR_TYPE_RW);
1997 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001998 case MSR_IA32_PRED_CMD:
1999 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002000 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2001 return 1;
2002
2003 if (data & ~PRED_CMD_IBPB)
2004 return 1;
2005
2006 if (!data)
2007 break;
2008
2009 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2010
2011 /*
2012 * For non-nested:
2013 * When it's written (to non-zero) for the first time, pass
2014 * it through.
2015 *
2016 * For nested:
2017 * The handling of the MSR bitmap for L2 guests is done in
2018 * nested_vmx_merge_msr_bitmap. We should not touch the
2019 * vmcs02.msr_bitmap here since it gets completely overwritten
2020 * in the merging.
2021 */
2022 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2023 MSR_TYPE_W);
2024 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002025 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002026 if (!kvm_pat_valid(data))
2027 return 1;
2028
Sean Christopherson142e4be2019-05-07 09:06:35 -07002029 if (is_guest_mode(vcpu) &&
2030 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2031 get_vmcs12(vcpu)->guest_ia32_pat = data;
2032
Sheng Yang468d4722008-10-09 16:01:55 +08002033 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2034 vmcs_write64(GUEST_IA32_PAT, data);
2035 vcpu->arch.pat = data;
2036 break;
2037 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002038 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002039 break;
Will Auldba904632012-11-29 12:42:50 -08002040 case MSR_IA32_TSC_ADJUST:
2041 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002042 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002043 case MSR_IA32_MCG_EXT_CTL:
2044 if ((!msr_info->host_initiated &&
2045 !(to_vmx(vcpu)->msr_ia32_feature_control &
2046 FEATURE_CONTROL_LMCE)) ||
2047 (data & ~MCG_EXT_CTL_LMCE_EN))
2048 return 1;
2049 vcpu->arch.mcg_ext_ctl = data;
2050 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002051 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002052 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002053 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002054 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2055 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002056 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002057 if (msr_info->host_initiated && data == 0)
2058 vmx_leave_nested(vcpu);
2059 break;
2060 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002061 if (!msr_info->host_initiated)
2062 return 1; /* they are read-only */
2063 if (!nested_vmx_allowed(vcpu))
2064 return 1;
2065 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08002066 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08002067 if (!vmx_xsaves_supported() ||
2068 (!msr_info->host_initiated &&
2069 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
2070 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08002071 return 1;
2072 /*
2073 * The only supported bit as of Skylake is bit 8, but
2074 * it is not supported on KVM.
2075 */
2076 if (data != 0)
2077 return 1;
2078 vcpu->arch.ia32_xss = data;
2079 if (vcpu->arch.ia32_xss != host_xss)
2080 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002081 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08002082 else
2083 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2084 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002085 case MSR_IA32_RTIT_CTL:
2086 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002087 vmx_rtit_ctl_check(vcpu, data) ||
2088 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002089 return 1;
2090 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2091 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002092 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002093 break;
2094 case MSR_IA32_RTIT_STATUS:
2095 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2096 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2097 (data & MSR_IA32_RTIT_STATUS_MASK))
2098 return 1;
2099 vmx->pt_desc.guest.status = data;
2100 break;
2101 case MSR_IA32_RTIT_CR3_MATCH:
2102 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2103 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2104 !intel_pt_validate_cap(vmx->pt_desc.caps,
2105 PT_CAP_cr3_filtering))
2106 return 1;
2107 vmx->pt_desc.guest.cr3_match = data;
2108 break;
2109 case MSR_IA32_RTIT_OUTPUT_BASE:
2110 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2111 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2112 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2113 PT_CAP_topa_output) &&
2114 !intel_pt_validate_cap(vmx->pt_desc.caps,
2115 PT_CAP_single_range_output)) ||
2116 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2117 return 1;
2118 vmx->pt_desc.guest.output_base = data;
2119 break;
2120 case MSR_IA32_RTIT_OUTPUT_MASK:
2121 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2122 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2123 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2124 PT_CAP_topa_output) &&
2125 !intel_pt_validate_cap(vmx->pt_desc.caps,
2126 PT_CAP_single_range_output)))
2127 return 1;
2128 vmx->pt_desc.guest.output_mask = data;
2129 break;
2130 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2131 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2132 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2133 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2134 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2135 PT_CAP_num_address_ranges)))
2136 return 1;
2137 if (index % 2)
2138 vmx->pt_desc.guest.addr_b[index / 2] = data;
2139 else
2140 vmx->pt_desc.guest.addr_a[index / 2] = data;
2141 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002142 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002143 if (!msr_info->host_initiated &&
2144 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002145 return 1;
2146 /* Check reserved bit, higher 32 bits should be zero */
2147 if ((data >> 32) != 0)
2148 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002149 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002150 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002151 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002152 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002153 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002154 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002155 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2156 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002157 ret = kvm_set_shared_msr(msr->index, msr->data,
2158 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002159 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002160 if (ret)
2161 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002162 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002163 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002164 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002165 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166 }
2167
Eddie Dong2cc51562007-05-21 07:28:09 +03002168 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002169}
2170
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002171static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002173 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2174 switch (reg) {
2175 case VCPU_REGS_RSP:
2176 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2177 break;
2178 case VCPU_REGS_RIP:
2179 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2180 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002181 case VCPU_EXREG_PDPTR:
2182 if (enable_ept)
2183 ept_save_pdptrs(vcpu);
2184 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002185 default:
2186 break;
2187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002188}
2189
Avi Kivity6aa8b732006-12-10 02:21:36 -08002190static __init int cpu_has_kvm_support(void)
2191{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002192 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193}
2194
2195static __init int vmx_disabled_by_bios(void)
2196{
2197 u64 msr;
2198
2199 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002200 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002201 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002202 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2203 && tboot_enabled())
2204 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002205 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002206 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002207 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002208 && !tboot_enabled()) {
2209 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002210 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002211 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002212 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002213 /* launched w/o TXT and VMX disabled */
2214 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2215 && !tboot_enabled())
2216 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002217 }
2218
2219 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220}
2221
Dongxiao Xu7725b892010-05-11 18:29:38 +08002222static void kvm_cpu_vmxon(u64 addr)
2223{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002224 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002225 intel_pt_handle_vmx(1);
2226
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002227 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002228}
2229
Radim Krčmář13a34e02014-08-28 15:13:03 +02002230static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231{
2232 int cpu = raw_smp_processor_id();
2233 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002234 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002236 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002237 return -EBUSY;
2238
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002239 /*
2240 * This can happen if we hot-added a CPU but failed to allocate
2241 * VP assist page for it.
2242 */
2243 if (static_branch_unlikely(&enable_evmcs) &&
2244 !hv_get_vp_assist_page(cpu))
2245 return -EFAULT;
2246
Nadav Har'Eld462b812011-05-24 15:26:10 +03002247 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002248 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2249 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002250
2251 /*
2252 * Now we can enable the vmclear operation in kdump
2253 * since the loaded_vmcss_on_cpu list on this cpu
2254 * has been initialized.
2255 *
2256 * Though the cpu is not in VMX operation now, there
2257 * is no problem to enable the vmclear operation
2258 * for the loaded_vmcss_on_cpu list is empty!
2259 */
2260 crash_enable_local_vmclear(cpu);
2261
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002263
2264 test_bits = FEATURE_CONTROL_LOCKED;
2265 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2266 if (tboot_enabled())
2267 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2268
2269 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002271 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2272 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002273 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002274 if (enable_ept)
2275 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002276
2277 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278}
2279
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002281{
2282 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002283 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002284
Nadav Har'Eld462b812011-05-24 15:26:10 +03002285 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2286 loaded_vmcss_on_cpu_link)
2287 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002288}
2289
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002290
2291/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2292 * tricks.
2293 */
2294static void kvm_cpu_vmxoff(void)
2295{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002296 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002297
2298 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002299 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002300}
2301
Radim Krčmář13a34e02014-08-28 15:13:03 +02002302static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002304 vmclear_local_loaded_vmcss();
2305 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002306}
2307
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002308static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002309 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002310{
2311 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002312 u32 ctl = ctl_min | ctl_opt;
2313
2314 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2315
2316 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2317 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2318
2319 /* Ensure minimum (required) set of control bits are supported. */
2320 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002321 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002322
2323 *result = ctl;
2324 return 0;
2325}
2326
Sean Christopherson7caaa712018-12-03 13:53:01 -08002327static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2328 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002329{
2330 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002331 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332 u32 _pin_based_exec_control = 0;
2333 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002334 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002335 u32 _vmexit_control = 0;
2336 u32 _vmentry_control = 0;
2337
Paolo Bonzini13893092018-02-26 13:40:09 +01002338 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302339 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002340#ifdef CONFIG_X86_64
2341 CPU_BASED_CR8_LOAD_EXITING |
2342 CPU_BASED_CR8_STORE_EXITING |
2343#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002344 CPU_BASED_CR3_LOAD_EXITING |
2345 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002346 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002347 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002348 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002349 CPU_BASED_MWAIT_EXITING |
2350 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002351 CPU_BASED_INVLPG_EXITING |
2352 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002353
Sheng Yangf78e0e22007-10-29 09:40:42 +08002354 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002355 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002356 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002357 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2358 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002359 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002360#ifdef CONFIG_X86_64
2361 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2362 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2363 ~CPU_BASED_CR8_STORE_EXITING;
2364#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002365 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002366 min2 = 0;
2367 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002368 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002369 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002370 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002371 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002372 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002373 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002374 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002375 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002376 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002377 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002378 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002379 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002380 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002381 SECONDARY_EXEC_RDSEED_EXITING |
2382 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002383 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002384 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002385 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002386 SECONDARY_EXEC_PT_USE_GPA |
2387 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002388 SECONDARY_EXEC_ENABLE_VMFUNC |
2389 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002390 if (adjust_vmx_controls(min2, opt2,
2391 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002392 &_cpu_based_2nd_exec_control) < 0)
2393 return -EIO;
2394 }
2395#ifndef CONFIG_X86_64
2396 if (!(_cpu_based_2nd_exec_control &
2397 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2398 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2399#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002400
2401 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2402 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002403 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002404 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2405 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002406
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002407 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002408 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002409
Sheng Yangd56f5462008-04-25 10:13:16 +08002410 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002411 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2412 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002413 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2414 CPU_BASED_CR3_STORE_EXITING |
2415 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002416 } else if (vmx_cap->ept) {
2417 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002418 pr_warn_once("EPT CAP should not exist if not support "
2419 "1-setting enable EPT VM-execution control\n");
2420 }
2421 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002422 vmx_cap->vpid) {
2423 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002424 pr_warn_once("VPID CAP should not exist if not support "
2425 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002426 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002427
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002428 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002429#ifdef CONFIG_X86_64
2430 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2431#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002432 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002433 VM_EXIT_LOAD_IA32_PAT |
2434 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002435 VM_EXIT_CLEAR_BNDCFGS |
2436 VM_EXIT_PT_CONCEAL_PIP |
2437 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002438 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2439 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002440 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002441
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002442 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2443 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2444 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002445 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2446 &_pin_based_exec_control) < 0)
2447 return -EIO;
2448
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002449 if (cpu_has_broken_vmx_preemption_timer())
2450 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002451 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002452 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002453 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2454
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002455 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002456 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2457 VM_ENTRY_LOAD_IA32_PAT |
2458 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002459 VM_ENTRY_LOAD_BNDCFGS |
2460 VM_ENTRY_PT_CONCEAL_PIP |
2461 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002462 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2463 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002464 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002466 /*
2467 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2468 * can't be used due to an errata where VM Exit may incorrectly clear
2469 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2470 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2471 */
2472 if (boot_cpu_data.x86 == 0x6) {
2473 switch (boot_cpu_data.x86_model) {
2474 case 26: /* AAK155 */
2475 case 30: /* AAP115 */
2476 case 37: /* AAT100 */
2477 case 44: /* BC86,AAY89,BD102 */
2478 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002479 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002480 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2481 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2482 "does not work properly. Using workaround\n");
2483 break;
2484 default:
2485 break;
2486 }
2487 }
2488
2489
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002490 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002491
2492 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2493 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002494 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002495
2496#ifdef CONFIG_X86_64
2497 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2498 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002499 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002500#endif
2501
2502 /* Require Write-Back (WB) memory type for VMCS accesses. */
2503 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002504 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002505
Yang, Sheng002c7f72007-07-31 14:23:01 +03002506 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002507 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002508 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002509
Liran Alon2307af12018-06-29 22:59:04 +03002510 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511
Yang, Sheng002c7f72007-07-31 14:23:01 +03002512 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2513 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002514 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002515 vmcs_conf->vmexit_ctrl = _vmexit_control;
2516 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002517
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002518 if (static_branch_unlikely(&enable_evmcs))
2519 evmcs_sanitize_exec_ctrls(vmcs_conf);
2520
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002521 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002522}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002523
Ben Gardon41836832019-02-11 11:02:52 -08002524struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525{
2526 int node = cpu_to_node(cpu);
2527 struct page *pages;
2528 struct vmcs *vmcs;
2529
Ben Gardon41836832019-02-11 11:02:52 -08002530 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531 if (!pages)
2532 return NULL;
2533 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002534 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002535
2536 /* KVM supports Enlightened VMCS v1 only */
2537 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002538 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002539 else
Liran Alon392b2f22018-06-23 02:35:01 +03002540 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002541
Liran Alon491a6032018-06-23 02:35:12 +03002542 if (shadow)
2543 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544 return vmcs;
2545}
2546
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002547void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002548{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002549 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550}
2551
Nadav Har'Eld462b812011-05-24 15:26:10 +03002552/*
2553 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2554 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002555void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002556{
2557 if (!loaded_vmcs->vmcs)
2558 return;
2559 loaded_vmcs_clear(loaded_vmcs);
2560 free_vmcs(loaded_vmcs->vmcs);
2561 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002562 if (loaded_vmcs->msr_bitmap)
2563 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002564 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002565}
2566
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002567int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002568{
Liran Alon491a6032018-06-23 02:35:12 +03002569 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002570 if (!loaded_vmcs->vmcs)
2571 return -ENOMEM;
2572
2573 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002574 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002575 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002576
2577 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002578 loaded_vmcs->msr_bitmap = (unsigned long *)
2579 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002580 if (!loaded_vmcs->msr_bitmap)
2581 goto out_vmcs;
2582 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002583
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002584 if (IS_ENABLED(CONFIG_HYPERV) &&
2585 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002586 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2587 struct hv_enlightened_vmcs *evmcs =
2588 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2589
2590 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2591 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002592 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002593
2594 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002595 memset(&loaded_vmcs->controls_shadow, 0,
2596 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002597
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002598 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002599
2600out_vmcs:
2601 free_loaded_vmcs(loaded_vmcs);
2602 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002603}
2604
Sam Ravnborg39959582007-06-01 00:47:13 -07002605static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606{
2607 int cpu;
2608
Zachary Amsden3230bb42009-09-29 11:38:37 -10002609 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002611 per_cpu(vmxarea, cpu) = NULL;
2612 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613}
2614
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615static __init int alloc_kvm_area(void)
2616{
2617 int cpu;
2618
Zachary Amsden3230bb42009-09-29 11:38:37 -10002619 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 struct vmcs *vmcs;
2621
Ben Gardon41836832019-02-11 11:02:52 -08002622 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623 if (!vmcs) {
2624 free_kvm_area();
2625 return -ENOMEM;
2626 }
2627
Liran Alon2307af12018-06-29 22:59:04 +03002628 /*
2629 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2630 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2631 * revision_id reported by MSR_IA32_VMX_BASIC.
2632 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002633 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002634 * TLFS, VMXArea passed as VMXON argument should
2635 * still be marked with revision_id reported by
2636 * physical CPU.
2637 */
2638 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002639 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002640
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641 per_cpu(vmxarea, cpu) = vmcs;
2642 }
2643 return 0;
2644}
2645
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002646static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002647 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002649 if (!emulate_invalid_guest_state) {
2650 /*
2651 * CS and SS RPL should be equal during guest entry according
2652 * to VMX spec, but in reality it is not always so. Since vcpu
2653 * is in the middle of the transition from real mode to
2654 * protected mode it is safe to assume that RPL 0 is a good
2655 * default value.
2656 */
2657 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002658 save->selector &= ~SEGMENT_RPL_MASK;
2659 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002660 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002662 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663}
2664
2665static void enter_pmode(struct kvm_vcpu *vcpu)
2666{
2667 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002668 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669
Gleb Natapovd99e4152012-12-20 16:57:45 +02002670 /*
2671 * Update real mode segment cache. It may be not up-to-date if sement
2672 * register was written while vcpu was in a guest mode.
2673 */
2674 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2675 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2676 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2677 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2678 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2679 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2680
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002681 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682
Avi Kivity2fb92db2011-04-27 19:42:18 +03002683 vmx_segment_cache_clear(vmx);
2684
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002685 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686
2687 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002688 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2689 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690 vmcs_writel(GUEST_RFLAGS, flags);
2691
Rusty Russell66aee912007-07-17 23:34:16 +10002692 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2693 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694
2695 update_exception_bitmap(vcpu);
2696
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002697 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2698 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2699 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2700 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2701 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2702 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002703}
2704
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002705static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706{
Mathias Krause772e0312012-08-30 01:30:19 +02002707 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002708 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002709
Gleb Natapovd99e4152012-12-20 16:57:45 +02002710 var.dpl = 0x3;
2711 if (seg == VCPU_SREG_CS)
2712 var.type = 0x3;
2713
2714 if (!emulate_invalid_guest_state) {
2715 var.selector = var.base >> 4;
2716 var.base = var.base & 0xffff0;
2717 var.limit = 0xffff;
2718 var.g = 0;
2719 var.db = 0;
2720 var.present = 1;
2721 var.s = 1;
2722 var.l = 0;
2723 var.unusable = 0;
2724 var.type = 0x3;
2725 var.avl = 0;
2726 if (save->base & 0xf)
2727 printk_once(KERN_WARNING "kvm: segment base is not "
2728 "paragraph aligned when entering "
2729 "protected mode (seg=%d)", seg);
2730 }
2731
2732 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002733 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002734 vmcs_write32(sf->limit, var.limit);
2735 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736}
2737
2738static void enter_rmode(struct kvm_vcpu *vcpu)
2739{
2740 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002741 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002742 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002744 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2745 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2746 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2747 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2748 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002749 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2750 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002751
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002752 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753
Gleb Natapov776e58e2011-03-13 12:34:27 +02002754 /*
2755 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002756 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002757 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002758 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002759 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2760 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002761
Avi Kivity2fb92db2011-04-27 19:42:18 +03002762 vmx_segment_cache_clear(vmx);
2763
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002764 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2767
2768 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002769 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002771 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772
2773 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002774 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775 update_exception_bitmap(vcpu);
2776
Gleb Natapovd99e4152012-12-20 16:57:45 +02002777 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2778 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2779 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2780 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2781 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2782 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002783
Eddie Dong8668a3c2007-10-10 14:26:45 +08002784 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785}
2786
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002787void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302788{
2789 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002790 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2791
2792 if (!msr)
2793 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302794
Avi Kivityf6801df2010-01-21 15:31:50 +02002795 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302796 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002797 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302798 msr->data = efer;
2799 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002800 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302801
2802 msr->data = efer & ~EFER_LME;
2803 }
2804 setup_msrs(vmx);
2805}
2806
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002807#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808
2809static void enter_lmode(struct kvm_vcpu *vcpu)
2810{
2811 u32 guest_tr_ar;
2812
Avi Kivity2fb92db2011-04-27 19:42:18 +03002813 vmx_segment_cache_clear(to_vmx(vcpu));
2814
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002816 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002817 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2818 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002820 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2821 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822 }
Avi Kivityda38f432010-07-06 11:30:49 +03002823 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824}
2825
2826static void exit_lmode(struct kvm_vcpu *vcpu)
2827{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002828 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002829 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830}
2831
2832#endif
2833
Junaid Shahidfaff8752018-06-29 13:10:05 -07002834static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2835{
2836 int vpid = to_vmx(vcpu)->vpid;
2837
2838 if (!vpid_sync_vcpu_addr(vpid, addr))
2839 vpid_sync_context(vpid);
2840
2841 /*
2842 * If VPIDs are not supported or enabled, then the above is a no-op.
2843 * But we don't really need a TLB flush in that case anyway, because
2844 * each VM entry/exit includes an implicit flush when VPID is 0.
2845 */
2846}
2847
Avi Kivitye8467fd2009-12-29 18:43:06 +02002848static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2849{
2850 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2851
2852 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2853 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2854}
2855
Avi Kivityaff48ba2010-12-05 18:56:11 +02002856static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2857{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002858 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002859 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2860 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2861}
2862
Anthony Liguori25c4c272007-04-27 09:29:21 +03002863static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002864{
Avi Kivityfc78f512009-12-07 12:16:48 +02002865 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2866
2867 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2868 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002869}
2870
Sheng Yang14394422008-04-28 12:24:45 +08002871static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2872{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002873 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2874
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002875 if (!test_bit(VCPU_EXREG_PDPTR,
2876 (unsigned long *)&vcpu->arch.regs_dirty))
2877 return;
2878
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002879 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002880 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2881 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2882 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2883 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002884 }
2885}
2886
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002887void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002888{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002889 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2890
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002891 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002892 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2893 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2894 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2895 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002896 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002897
2898 __set_bit(VCPU_EXREG_PDPTR,
2899 (unsigned long *)&vcpu->arch.regs_avail);
2900 __set_bit(VCPU_EXREG_PDPTR,
2901 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002902}
2903
Sheng Yang14394422008-04-28 12:24:45 +08002904static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2905 unsigned long cr0,
2906 struct kvm_vcpu *vcpu)
2907{
Sean Christopherson2183f562019-05-07 12:17:56 -07002908 struct vcpu_vmx *vmx = to_vmx(vcpu);
2909
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002910 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2911 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002912 if (!(cr0 & X86_CR0_PG)) {
2913 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002914 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2915 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002916 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002917 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002918 } else if (!is_paging(vcpu)) {
2919 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002920 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2921 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002922 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002923 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002924 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002925
2926 if (!(cr0 & X86_CR0_WP))
2927 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002928}
2929
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002930void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002932 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002933 unsigned long hw_cr0;
2934
Sean Christopherson3de63472018-07-13 08:42:30 -07002935 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002936 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002937 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002938 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002939 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002940
Gleb Natapov218e7632013-01-21 15:36:45 +02002941 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2942 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943
Gleb Natapov218e7632013-01-21 15:36:45 +02002944 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2945 enter_rmode(vcpu);
2946 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002947
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002948#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002949 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002950 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002952 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002953 exit_lmode(vcpu);
2954 }
2955#endif
2956
Sean Christophersonb4d18512018-03-05 12:04:40 -08002957 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002958 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2959
Avi Kivity6aa8b732006-12-10 02:21:36 -08002960 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002961 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002962 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002963
2964 /* depends on vcpu->arch.cr0 to be set to a new value */
2965 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966}
2967
Yu Zhang855feb62017-08-24 20:27:55 +08002968static int get_ept_level(struct kvm_vcpu *vcpu)
2969{
2970 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2971 return 5;
2972 return 4;
2973}
2974
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002975u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002976{
Yu Zhang855feb62017-08-24 20:27:55 +08002977 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002978
Yu Zhang855feb62017-08-24 20:27:55 +08002979 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002980
Peter Feiner995f00a2017-06-30 17:26:32 -07002981 if (enable_ept_ad_bits &&
2982 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002983 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002984 eptp |= (root_hpa & PAGE_MASK);
2985
2986 return eptp;
2987}
2988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002989void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990{
Tianyu Lan877ad952018-07-19 08:40:23 +00002991 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002992 unsigned long guest_cr3;
2993 u64 eptp;
2994
2995 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002996 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002997 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002998 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002999
3000 if (kvm_x86_ops->tlb_remote_flush) {
3001 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3002 to_vmx(vcpu)->ept_pointer = eptp;
3003 to_kvm_vmx(kvm)->ept_pointers_match
3004 = EPT_POINTERS_CHECK;
3005 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3006 }
3007
Sean Christophersone90008d2018-03-05 12:04:37 -08003008 if (enable_unrestricted_guest || is_paging(vcpu) ||
3009 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003010 guest_cr3 = kvm_read_cr3(vcpu);
3011 else
Tianyu Lan877ad952018-07-19 08:40:23 +00003012 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003013 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003014 }
3015
Sheng Yang14394422008-04-28 12:24:45 +08003016 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017}
3018
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003019int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003021 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003022 /*
3023 * Pass through host's Machine Check Enable value to hw_cr4, which
3024 * is in force while we are in guest mode. Do not let guests control
3025 * this bit, even if host CR4.MCE == 0.
3026 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003027 unsigned long hw_cr4;
3028
3029 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3030 if (enable_unrestricted_guest)
3031 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003032 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003033 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3034 else
3035 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003036
Sean Christopherson64f7a112018-04-30 10:01:06 -07003037 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3038 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003039 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003040 hw_cr4 &= ~X86_CR4_UMIP;
3041 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003042 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3043 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3044 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003045 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003046
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003047 if (cr4 & X86_CR4_VMXE) {
3048 /*
3049 * To use VMXON (and later other VMX instructions), a guest
3050 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3051 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003052 * is here. We operate under the default treatment of SMM,
3053 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003054 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003055 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003056 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003057 }
David Matlack38991522016-11-29 18:14:08 -08003058
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003059 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003060 return 1;
3061
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003062 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003063
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003064 if (!enable_unrestricted_guest) {
3065 if (enable_ept) {
3066 if (!is_paging(vcpu)) {
3067 hw_cr4 &= ~X86_CR4_PAE;
3068 hw_cr4 |= X86_CR4_PSE;
3069 } else if (!(cr4 & X86_CR4_PAE)) {
3070 hw_cr4 &= ~X86_CR4_PAE;
3071 }
3072 }
3073
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003074 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003075 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3076 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3077 * to be manually disabled when guest switches to non-paging
3078 * mode.
3079 *
3080 * If !enable_unrestricted_guest, the CPU is always running
3081 * with CR0.PG=1 and CR4 needs to be modified.
3082 * If enable_unrestricted_guest, the CPU automatically
3083 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003084 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003085 if (!is_paging(vcpu))
3086 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3087 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003088
Sheng Yang14394422008-04-28 12:24:45 +08003089 vmcs_writel(CR4_READ_SHADOW, cr4);
3090 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003091 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092}
3093
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003094void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095{
Avi Kivitya9179492011-01-03 14:28:52 +02003096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097 u32 ar;
3098
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003099 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003100 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003101 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003102 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003103 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003104 var->base = vmx_read_guest_seg_base(vmx, seg);
3105 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3106 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003107 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003108 var->base = vmx_read_guest_seg_base(vmx, seg);
3109 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3110 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3111 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003112 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113 var->type = ar & 15;
3114 var->s = (ar >> 4) & 1;
3115 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003116 /*
3117 * Some userspaces do not preserve unusable property. Since usable
3118 * segment has to be present according to VMX spec we can use present
3119 * property to amend userspace bug by making unusable segment always
3120 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3121 * segment as unusable.
3122 */
3123 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124 var->avl = (ar >> 12) & 1;
3125 var->l = (ar >> 13) & 1;
3126 var->db = (ar >> 14) & 1;
3127 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003128}
3129
Avi Kivitya9179492011-01-03 14:28:52 +02003130static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3131{
Avi Kivitya9179492011-01-03 14:28:52 +02003132 struct kvm_segment s;
3133
3134 if (to_vmx(vcpu)->rmode.vm86_active) {
3135 vmx_get_segment(vcpu, &s, seg);
3136 return s.base;
3137 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003138 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003139}
3140
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003141int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003142{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003143 struct vcpu_vmx *vmx = to_vmx(vcpu);
3144
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003145 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003146 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003147 else {
3148 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003149 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003150 }
Avi Kivity69c73022011-03-07 15:26:44 +02003151}
3152
Avi Kivity653e3102007-05-07 10:55:37 +03003153static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003154{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 u32 ar;
3156
Avi Kivityf0495f92012-06-07 17:06:10 +03003157 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003158 ar = 1 << 16;
3159 else {
3160 ar = var->type & 15;
3161 ar |= (var->s & 1) << 4;
3162 ar |= (var->dpl & 3) << 5;
3163 ar |= (var->present & 1) << 7;
3164 ar |= (var->avl & 1) << 12;
3165 ar |= (var->l & 1) << 13;
3166 ar |= (var->db & 1) << 14;
3167 ar |= (var->g & 1) << 15;
3168 }
Avi Kivity653e3102007-05-07 10:55:37 +03003169
3170 return ar;
3171}
3172
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003173void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003174{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003175 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003176 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003177
Avi Kivity2fb92db2011-04-27 19:42:18 +03003178 vmx_segment_cache_clear(vmx);
3179
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003180 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3181 vmx->rmode.segs[seg] = *var;
3182 if (seg == VCPU_SREG_TR)
3183 vmcs_write16(sf->selector, var->selector);
3184 else if (var->s)
3185 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003186 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003187 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003188
Avi Kivity653e3102007-05-07 10:55:37 +03003189 vmcs_writel(sf->base, var->base);
3190 vmcs_write32(sf->limit, var->limit);
3191 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003192
3193 /*
3194 * Fix the "Accessed" bit in AR field of segment registers for older
3195 * qemu binaries.
3196 * IA32 arch specifies that at the time of processor reset the
3197 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003198 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003199 * state vmexit when "unrestricted guest" mode is turned on.
3200 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3201 * tree. Newer qemu binaries with that qemu fix would not need this
3202 * kvm hack.
3203 */
3204 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003205 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003206
Gleb Natapovf924d662012-12-12 19:10:55 +02003207 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003208
3209out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003210 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211}
3212
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3214{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003215 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003216
3217 *db = (ar >> 14) & 1;
3218 *l = (ar >> 13) & 1;
3219}
3220
Gleb Natapov89a27f42010-02-16 10:51:48 +02003221static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003222{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003223 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3224 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225}
3226
Gleb Natapov89a27f42010-02-16 10:51:48 +02003227static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003229 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3230 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231}
3232
Gleb Natapov89a27f42010-02-16 10:51:48 +02003233static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003235 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3236 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237}
3238
Gleb Natapov89a27f42010-02-16 10:51:48 +02003239static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003241 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3242 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243}
3244
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003245static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3246{
3247 struct kvm_segment var;
3248 u32 ar;
3249
3250 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003251 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003252 if (seg == VCPU_SREG_CS)
3253 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003254 ar = vmx_segment_access_rights(&var);
3255
3256 if (var.base != (var.selector << 4))
3257 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003258 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003259 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003260 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003261 return false;
3262
3263 return true;
3264}
3265
3266static bool code_segment_valid(struct kvm_vcpu *vcpu)
3267{
3268 struct kvm_segment cs;
3269 unsigned int cs_rpl;
3270
3271 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003272 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273
Avi Kivity1872a3f2009-01-04 23:26:52 +02003274 if (cs.unusable)
3275 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003276 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003277 return false;
3278 if (!cs.s)
3279 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003280 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003281 if (cs.dpl > cs_rpl)
3282 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003283 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003284 if (cs.dpl != cs_rpl)
3285 return false;
3286 }
3287 if (!cs.present)
3288 return false;
3289
3290 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3291 return true;
3292}
3293
3294static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3295{
3296 struct kvm_segment ss;
3297 unsigned int ss_rpl;
3298
3299 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003300 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003301
Avi Kivity1872a3f2009-01-04 23:26:52 +02003302 if (ss.unusable)
3303 return true;
3304 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003305 return false;
3306 if (!ss.s)
3307 return false;
3308 if (ss.dpl != ss_rpl) /* DPL != RPL */
3309 return false;
3310 if (!ss.present)
3311 return false;
3312
3313 return true;
3314}
3315
3316static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3317{
3318 struct kvm_segment var;
3319 unsigned int rpl;
3320
3321 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003322 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003323
Avi Kivity1872a3f2009-01-04 23:26:52 +02003324 if (var.unusable)
3325 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003326 if (!var.s)
3327 return false;
3328 if (!var.present)
3329 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003330 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003331 if (var.dpl < rpl) /* DPL < RPL */
3332 return false;
3333 }
3334
3335 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3336 * rights flags
3337 */
3338 return true;
3339}
3340
3341static bool tr_valid(struct kvm_vcpu *vcpu)
3342{
3343 struct kvm_segment tr;
3344
3345 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3346
Avi Kivity1872a3f2009-01-04 23:26:52 +02003347 if (tr.unusable)
3348 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003349 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003350 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003351 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003352 return false;
3353 if (!tr.present)
3354 return false;
3355
3356 return true;
3357}
3358
3359static bool ldtr_valid(struct kvm_vcpu *vcpu)
3360{
3361 struct kvm_segment ldtr;
3362
3363 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3364
Avi Kivity1872a3f2009-01-04 23:26:52 +02003365 if (ldtr.unusable)
3366 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003367 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003368 return false;
3369 if (ldtr.type != 2)
3370 return false;
3371 if (!ldtr.present)
3372 return false;
3373
3374 return true;
3375}
3376
3377static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3378{
3379 struct kvm_segment cs, ss;
3380
3381 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3382 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3383
Nadav Amitb32a9912015-03-29 16:33:04 +03003384 return ((cs.selector & SEGMENT_RPL_MASK) ==
3385 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003386}
3387
3388/*
3389 * Check if guest state is valid. Returns true if valid, false if
3390 * not.
3391 * We assume that registers are always usable
3392 */
3393static bool guest_state_valid(struct kvm_vcpu *vcpu)
3394{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003395 if (enable_unrestricted_guest)
3396 return true;
3397
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003398 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003399 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003400 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3401 return false;
3402 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3403 return false;
3404 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3405 return false;
3406 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3407 return false;
3408 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3409 return false;
3410 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3411 return false;
3412 } else {
3413 /* protected mode guest state checks */
3414 if (!cs_ss_rpl_check(vcpu))
3415 return false;
3416 if (!code_segment_valid(vcpu))
3417 return false;
3418 if (!stack_segment_valid(vcpu))
3419 return false;
3420 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3421 return false;
3422 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3423 return false;
3424 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3425 return false;
3426 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3427 return false;
3428 if (!tr_valid(vcpu))
3429 return false;
3430 if (!ldtr_valid(vcpu))
3431 return false;
3432 }
3433 /* TODO:
3434 * - Add checks on RIP
3435 * - Add checks on RFLAGS
3436 */
3437
3438 return true;
3439}
3440
Mike Dayd77c26f2007-10-08 09:02:08 -04003441static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003443 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003444 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003445 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003446
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003447 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003448 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003449 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3450 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003451 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003452 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003453 r = kvm_write_guest_page(kvm, fn++, &data,
3454 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003455 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003456 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003457 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3458 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003459 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003460 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3461 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003462 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003463 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003464 r = kvm_write_guest_page(kvm, fn, &data,
3465 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3466 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003467out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003468 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003469 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003470}
3471
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003472static int init_rmode_identity_map(struct kvm *kvm)
3473{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003474 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003475 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003476 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003477 u32 tmp;
3478
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003479 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003480 mutex_lock(&kvm->slots_lock);
3481
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003482 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003483 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003484
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003485 if (!kvm_vmx->ept_identity_map_addr)
3486 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3487 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003488
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003489 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003490 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003491 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003492 goto out2;
3493
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003494 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003495 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3496 if (r < 0)
3497 goto out;
3498 /* Set up identity-mapping pagetable for EPT in real mode */
3499 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3500 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3501 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3502 r = kvm_write_guest_page(kvm, identity_map_pfn,
3503 &tmp, i * sizeof(tmp), sizeof(tmp));
3504 if (r < 0)
3505 goto out;
3506 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003507 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003508
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003509out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003510 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003511
3512out2:
3513 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003514 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003515}
3516
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517static void seg_setup(int seg)
3518{
Mathias Krause772e0312012-08-30 01:30:19 +02003519 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003520 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521
3522 vmcs_write16(sf->selector, 0);
3523 vmcs_writel(sf->base, 0);
3524 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003525 ar = 0x93;
3526 if (seg == VCPU_SREG_CS)
3527 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003528
3529 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530}
3531
Sheng Yangf78e0e22007-10-29 09:40:42 +08003532static int alloc_apic_access_page(struct kvm *kvm)
3533{
Xiao Guangrong44841412012-09-07 14:14:20 +08003534 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003535 int r = 0;
3536
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003537 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003538 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003539 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003540 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3541 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003542 if (r)
3543 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003544
Tang Chen73a6d942014-09-11 13:38:00 +08003545 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003546 if (is_error_page(page)) {
3547 r = -EFAULT;
3548 goto out;
3549 }
3550
Tang Chenc24ae0d2014-09-24 15:57:58 +08003551 /*
3552 * Do not pin the page in memory, so that memory hot-unplug
3553 * is able to migrate it.
3554 */
3555 put_page(page);
3556 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003557out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003558 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003559 return r;
3560}
3561
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003562int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003563{
3564 int vpid;
3565
Avi Kivity919818a2009-03-23 18:01:29 +02003566 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003567 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003568 spin_lock(&vmx_vpid_lock);
3569 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003570 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003571 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003572 else
3573 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003574 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003575 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003576}
3577
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003578void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003579{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003580 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003581 return;
3582 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003583 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003584 spin_unlock(&vmx_vpid_lock);
3585}
3586
Yi Wang1e4329ee2018-11-08 11:22:21 +08003587static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003588 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003589{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003590 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003591
3592 if (!cpu_has_vmx_msr_bitmap())
3593 return;
3594
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003595 if (static_branch_unlikely(&enable_evmcs))
3596 evmcs_touch_msr_bitmap();
3597
Sheng Yang25c5f222008-03-28 13:18:56 +08003598 /*
3599 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3600 * have the write-low and read-high bitmap offsets the wrong way round.
3601 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3602 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003603 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003604 if (type & MSR_TYPE_R)
3605 /* read-low */
3606 __clear_bit(msr, msr_bitmap + 0x000 / f);
3607
3608 if (type & MSR_TYPE_W)
3609 /* write-low */
3610 __clear_bit(msr, msr_bitmap + 0x800 / f);
3611
Sheng Yang25c5f222008-03-28 13:18:56 +08003612 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3613 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003614 if (type & MSR_TYPE_R)
3615 /* read-high */
3616 __clear_bit(msr, msr_bitmap + 0x400 / f);
3617
3618 if (type & MSR_TYPE_W)
3619 /* write-high */
3620 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3621
3622 }
3623}
3624
Yi Wang1e4329ee2018-11-08 11:22:21 +08003625static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003626 u32 msr, int type)
3627{
3628 int f = sizeof(unsigned long);
3629
3630 if (!cpu_has_vmx_msr_bitmap())
3631 return;
3632
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003633 if (static_branch_unlikely(&enable_evmcs))
3634 evmcs_touch_msr_bitmap();
3635
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003636 /*
3637 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3638 * have the write-low and read-high bitmap offsets the wrong way round.
3639 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3640 */
3641 if (msr <= 0x1fff) {
3642 if (type & MSR_TYPE_R)
3643 /* read-low */
3644 __set_bit(msr, msr_bitmap + 0x000 / f);
3645
3646 if (type & MSR_TYPE_W)
3647 /* write-low */
3648 __set_bit(msr, msr_bitmap + 0x800 / f);
3649
3650 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3651 msr &= 0x1fff;
3652 if (type & MSR_TYPE_R)
3653 /* read-high */
3654 __set_bit(msr, msr_bitmap + 0x400 / f);
3655
3656 if (type & MSR_TYPE_W)
3657 /* write-high */
3658 __set_bit(msr, msr_bitmap + 0xc00 / f);
3659
3660 }
3661}
3662
Yi Wang1e4329ee2018-11-08 11:22:21 +08003663static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003664 u32 msr, int type, bool value)
3665{
3666 if (value)
3667 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3668 else
3669 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3670}
3671
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003672static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003673{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003674 u8 mode = 0;
3675
3676 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003677 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003678 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3679 mode |= MSR_BITMAP_MODE_X2APIC;
3680 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3681 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3682 }
3683
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003684 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003685}
3686
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003687static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3688 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003689{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003690 int msr;
3691
3692 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3693 unsigned word = msr / BITS_PER_LONG;
3694 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3695 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003696 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003697
3698 if (mode & MSR_BITMAP_MODE_X2APIC) {
3699 /*
3700 * TPR reads and writes can be virtualized even if virtual interrupt
3701 * delivery is not in use.
3702 */
3703 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3704 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3705 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3706 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3707 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3708 }
3709 }
3710}
3711
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003712void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003713{
3714 struct vcpu_vmx *vmx = to_vmx(vcpu);
3715 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3716 u8 mode = vmx_msr_bitmap_mode(vcpu);
3717 u8 changed = mode ^ vmx->msr_bitmap_mode;
3718
3719 if (!changed)
3720 return;
3721
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003722 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3723 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3724
3725 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003726}
3727
Chao Pengb08c2892018-10-24 16:05:15 +08003728void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3729{
3730 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3731 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3732 u32 i;
3733
3734 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3735 MSR_TYPE_RW, flag);
3736 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3737 MSR_TYPE_RW, flag);
3738 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3739 MSR_TYPE_RW, flag);
3740 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3741 MSR_TYPE_RW, flag);
3742 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3743 vmx_set_intercept_for_msr(msr_bitmap,
3744 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3745 vmx_set_intercept_for_msr(msr_bitmap,
3746 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3747 }
3748}
3749
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003750static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003751{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003752 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003753}
3754
Liran Alone6c67d82018-09-04 10:56:52 +03003755static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3756{
3757 struct vcpu_vmx *vmx = to_vmx(vcpu);
3758 void *vapic_page;
3759 u32 vppr;
3760 int rvi;
3761
3762 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3763 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003764 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003765 return false;
3766
Paolo Bonzini7e712682018-10-03 13:44:26 +02003767 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003768
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003769 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003770 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003771
3772 return ((rvi & 0xf0) > (vppr & 0xf0));
3773}
3774
Wincy Van06a55242017-04-28 13:13:59 +08003775static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3776 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003777{
3778#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003779 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3780
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003781 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003782 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003783 * The vector of interrupt to be delivered to vcpu had
3784 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003785 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003786 * Following cases will be reached in this block, and
3787 * we always send a notification event in all cases as
3788 * explained below.
3789 *
3790 * Case 1: vcpu keeps in non-root mode. Sending a
3791 * notification event posts the interrupt to vcpu.
3792 *
3793 * Case 2: vcpu exits to root mode and is still
3794 * runnable. PIR will be synced to vIRR before the
3795 * next vcpu entry. Sending a notification event in
3796 * this case has no effect, as vcpu is not in root
3797 * mode.
3798 *
3799 * Case 3: vcpu exits to root mode and is blocked.
3800 * vcpu_block() has already synced PIR to vIRR and
3801 * never blocks vcpu if vIRR is not cleared. Therefore,
3802 * a blocked vcpu here does not wait for any requested
3803 * interrupts in PIR, and sending a notification event
3804 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003805 */
Feng Wu28b835d2015-09-18 22:29:54 +08003806
Wincy Van06a55242017-04-28 13:13:59 +08003807 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003808 return true;
3809 }
3810#endif
3811 return false;
3812}
3813
Wincy Van705699a2015-02-03 23:58:17 +08003814static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3815 int vector)
3816{
3817 struct vcpu_vmx *vmx = to_vmx(vcpu);
3818
3819 if (is_guest_mode(vcpu) &&
3820 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003821 /*
3822 * If a posted intr is not recognized by hardware,
3823 * we will accomplish it in the next vmentry.
3824 */
3825 vmx->nested.pi_pending = true;
3826 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003827 /* the PIR and ON have been set by L1. */
3828 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3829 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003830 return 0;
3831 }
3832 return -1;
3833}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003835 * Send interrupt to vcpu via posted interrupt way.
3836 * 1. If target vcpu is running(non-root mode), send posted interrupt
3837 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3838 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3839 * interrupt from PIR in next vmentry.
3840 */
3841static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3842{
3843 struct vcpu_vmx *vmx = to_vmx(vcpu);
3844 int r;
3845
Wincy Van705699a2015-02-03 23:58:17 +08003846 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3847 if (!r)
3848 return;
3849
Yang Zhanga20ed542013-04-11 19:25:15 +08003850 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3851 return;
3852
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003853 /* If a previous notification has sent the IPI, nothing to do. */
3854 if (pi_test_and_set_on(&vmx->pi_desc))
3855 return;
3856
Wincy Van06a55242017-04-28 13:13:59 +08003857 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003858 kvm_vcpu_kick(vcpu);
3859}
3860
Avi Kivity6aa8b732006-12-10 02:21:36 -08003861/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003862 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3863 * will not change in the lifetime of the guest.
3864 * Note that host-state that does change is set elsewhere. E.g., host-state
3865 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3866 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003867void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003868{
3869 u32 low32, high32;
3870 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003871 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003872
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003873 cr0 = read_cr0();
3874 WARN_ON(cr0 & X86_CR0_TS);
3875 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003876
3877 /*
3878 * Save the most likely value for this task's CR3 in the VMCS.
3879 * We can't use __get_current_cr3_fast() because we're not atomic.
3880 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003881 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003882 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003883 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003884
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003885 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003886 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003887 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003888 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003889
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003890 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003891#ifdef CONFIG_X86_64
3892 /*
3893 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003894 * vmx_prepare_switch_to_host(), in case userspace uses
3895 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003896 */
3897 vmcs_write16(HOST_DS_SELECTOR, 0);
3898 vmcs_write16(HOST_ES_SELECTOR, 0);
3899#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003900 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3901 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003902#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003903 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3904 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3905
Sean Christopherson23420802019-04-19 22:50:57 -07003906 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003907
Sean Christopherson453eafb2018-12-20 12:25:17 -08003908 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003909
3910 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3911 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3912 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3913 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3914
3915 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3916 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3917 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3918 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003919
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003920 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003921 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003922}
3923
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003924void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003925{
3926 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3927 if (enable_ept)
3928 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003929 if (is_guest_mode(&vmx->vcpu))
3930 vmx->vcpu.arch.cr4_guest_owned_bits &=
3931 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003932 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3933}
3934
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003935u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003936{
3937 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3938
Andrey Smetanind62caab2015-11-10 15:36:33 +03003939 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003940 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003941
3942 if (!enable_vnmi)
3943 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3944
Sean Christopherson804939e2019-05-07 12:18:05 -07003945 if (!enable_preemption_timer)
3946 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3947
Yang Zhang01e439b2013-04-11 19:25:12 +08003948 return pin_based_exec_ctrl;
3949}
3950
Andrey Smetanind62caab2015-11-10 15:36:33 +03003951static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3952{
3953 struct vcpu_vmx *vmx = to_vmx(vcpu);
3954
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003955 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003956 if (cpu_has_secondary_exec_ctrls()) {
3957 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003958 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003959 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3960 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3961 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003962 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003963 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3964 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3965 }
3966
3967 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003968 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003969}
3970
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003971u32 vmx_exec_control(struct vcpu_vmx *vmx)
3972{
3973 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3974
3975 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3976 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3977
3978 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3979 exec_control &= ~CPU_BASED_TPR_SHADOW;
3980#ifdef CONFIG_X86_64
3981 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3982 CPU_BASED_CR8_LOAD_EXITING;
3983#endif
3984 }
3985 if (!enable_ept)
3986 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3987 CPU_BASED_CR3_LOAD_EXITING |
3988 CPU_BASED_INVLPG_EXITING;
3989 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3990 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3991 CPU_BASED_MONITOR_EXITING);
3992 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3993 exec_control &= ~CPU_BASED_HLT_EXITING;
3994 return exec_control;
3995}
3996
3997
Paolo Bonzini80154d72017-08-24 13:55:35 +02003998static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003999{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004000 struct kvm_vcpu *vcpu = &vmx->vcpu;
4001
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004002 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004003
Chao Pengf99e3da2018-10-24 16:05:10 +08004004 if (pt_mode == PT_MODE_SYSTEM)
4005 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004006 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004007 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4008 if (vmx->vpid == 0)
4009 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4010 if (!enable_ept) {
4011 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4012 enable_unrestricted_guest = 0;
4013 }
4014 if (!enable_unrestricted_guest)
4015 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004016 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004017 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004018 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004019 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4020 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004021 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004022
4023 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4024 * in vmx_set_cr4. */
4025 exec_control &= ~SECONDARY_EXEC_DESC;
4026
Abel Gordonabc4fc52013-04-18 14:35:25 +03004027 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4028 (handle_vmptrld).
4029 We can NOT enable shadow_vmcs here because we don't have yet
4030 a current VMCS12
4031 */
4032 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004033
4034 if (!enable_pml)
4035 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004036
Paolo Bonzini3db13482017-08-24 14:48:03 +02004037 if (vmx_xsaves_supported()) {
4038 /* Exposing XSAVES only when XSAVE is exposed */
4039 bool xsaves_enabled =
4040 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4041 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4042
4043 if (!xsaves_enabled)
4044 exec_control &= ~SECONDARY_EXEC_XSAVES;
4045
4046 if (nested) {
4047 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004048 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004049 SECONDARY_EXEC_XSAVES;
4050 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004051 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004052 ~SECONDARY_EXEC_XSAVES;
4053 }
4054 }
4055
Paolo Bonzini80154d72017-08-24 13:55:35 +02004056 if (vmx_rdtscp_supported()) {
4057 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4058 if (!rdtscp_enabled)
4059 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4060
4061 if (nested) {
4062 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004063 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004064 SECONDARY_EXEC_RDTSCP;
4065 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004066 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004067 ~SECONDARY_EXEC_RDTSCP;
4068 }
4069 }
4070
4071 if (vmx_invpcid_supported()) {
4072 /* Exposing INVPCID only when PCID is exposed */
4073 bool invpcid_enabled =
4074 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4075 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4076
4077 if (!invpcid_enabled) {
4078 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4079 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4080 }
4081
4082 if (nested) {
4083 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004084 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004085 SECONDARY_EXEC_ENABLE_INVPCID;
4086 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004087 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004088 ~SECONDARY_EXEC_ENABLE_INVPCID;
4089 }
4090 }
4091
Jim Mattson45ec3682017-08-23 16:32:04 -07004092 if (vmx_rdrand_supported()) {
4093 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4094 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004095 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004096
4097 if (nested) {
4098 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004099 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004100 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004101 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004102 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004103 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004104 }
4105 }
4106
Jim Mattson75f4fc82017-08-23 16:32:03 -07004107 if (vmx_rdseed_supported()) {
4108 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4109 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004110 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004111
4112 if (nested) {
4113 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004114 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004115 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004116 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004117 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004118 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004119 }
4120 }
4121
Tao Xue69e72fa2019-07-16 14:55:49 +08004122 if (vmx_waitpkg_supported()) {
4123 bool waitpkg_enabled =
4124 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4125
4126 if (!waitpkg_enabled)
4127 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4128
4129 if (nested) {
4130 if (waitpkg_enabled)
4131 vmx->nested.msrs.secondary_ctls_high |=
4132 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4133 else
4134 vmx->nested.msrs.secondary_ctls_high &=
4135 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4136 }
4137 }
4138
Paolo Bonzini80154d72017-08-24 13:55:35 +02004139 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004140}
4141
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004142static void ept_set_mmio_spte_mask(void)
4143{
4144 /*
4145 * EPT Misconfigurations can be generated if the value of bits 2:0
4146 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004147 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004148 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004149 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004150}
4151
Wanpeng Lif53cd632014-12-02 19:14:58 +08004152#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004153
Sean Christopherson944c3462018-12-03 13:53:09 -08004154/*
4155 * Sets up the vmcs for emulated real mode.
4156 */
4157static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4158{
4159 int i;
4160
4161 if (nested)
4162 nested_vmx_vcpu_setup();
4163
Sheng Yang25c5f222008-03-28 13:18:56 +08004164 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004165 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004166
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4168
Avi Kivity6aa8b732006-12-10 02:21:36 -08004169 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004170 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004171 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004172
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004173 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004174
Dan Williamsdfa169b2016-06-02 11:17:24 -07004175 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004176 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004177 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004178 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004179
Andrey Smetanind62caab2015-11-10 15:36:33 +03004180 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004181 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4182 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4183 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4184 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4185
4186 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004187
Li RongQing0bcf2612015-12-03 13:29:34 +08004188 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004189 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004190 }
4191
Wanpeng Lib31c1142018-03-12 04:53:04 -07004192 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004193 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004194 vmx->ple_window = ple_window;
4195 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004196 }
4197
Xiao Guangrongc3707952011-07-12 03:28:04 +08004198 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4199 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004200 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4201
Avi Kivity9581d442010-10-19 16:46:55 +02004202 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4203 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004204 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4206 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207
Bandan Das2a499e42017-08-03 15:54:41 -04004208 if (cpu_has_vmx_vmfunc())
4209 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4210
Eddie Dong2cc51562007-05-21 07:28:09 +03004211 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4212 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004213 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004214 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004215 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216
Radim Krčmář74545702015-04-27 15:11:25 +02004217 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4218 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004219
Paolo Bonzini03916db2014-07-24 14:21:57 +02004220 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004221 u32 index = vmx_msr_index[i];
4222 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004223 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004224
4225 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4226 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004227 if (wrmsr_safe(index, data_low, data_high) < 0)
4228 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004229 vmx->guest_msrs[j].index = i;
4230 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004231 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004232 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004233 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004235 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004236
4237 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004238 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004239
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004240 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4241 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4242
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004243 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004244
Wanpeng Lif53cd632014-12-02 19:14:58 +08004245 if (vmx_xsaves_supported())
4246 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4247
Peter Feiner4e595162016-07-07 14:49:58 -07004248 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004249 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4250 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4251 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004252
4253 if (cpu_has_vmx_encls_vmexit())
4254 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004255
4256 if (pt_mode == PT_MODE_HOST_GUEST) {
4257 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4258 /* Bit[6~0] are forced to 1, writes are ignored. */
4259 vmx->pt_desc.guest.output_mask = 0x7F;
4260 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4261 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004262}
4263
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004264static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004265{
4266 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004267 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004268 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004269
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004270 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004271 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004272
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004273 vmx->msr_ia32_umwait_control = 0;
4274
Wanpeng Li518e7b92018-02-28 14:03:31 +08004275 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004276 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004277 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004278 kvm_set_cr8(vcpu, 0);
4279
4280 if (!init_event) {
4281 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4282 MSR_IA32_APICBASE_ENABLE;
4283 if (kvm_vcpu_is_reset_bsp(vcpu))
4284 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4285 apic_base_msr.host_initiated = true;
4286 kvm_set_apic_base(vcpu, &apic_base_msr);
4287 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004288
Avi Kivity2fb92db2011-04-27 19:42:18 +03004289 vmx_segment_cache_clear(vmx);
4290
Avi Kivity5706be02008-08-20 15:07:31 +03004291 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004292 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004293 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004294
4295 seg_setup(VCPU_SREG_DS);
4296 seg_setup(VCPU_SREG_ES);
4297 seg_setup(VCPU_SREG_FS);
4298 seg_setup(VCPU_SREG_GS);
4299 seg_setup(VCPU_SREG_SS);
4300
4301 vmcs_write16(GUEST_TR_SELECTOR, 0);
4302 vmcs_writel(GUEST_TR_BASE, 0);
4303 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4304 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4305
4306 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4307 vmcs_writel(GUEST_LDTR_BASE, 0);
4308 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4309 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4310
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004311 if (!init_event) {
4312 vmcs_write32(GUEST_SYSENTER_CS, 0);
4313 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4314 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4315 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4316 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004317
Wanpeng Lic37c2872017-11-20 14:52:21 -08004318 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004319 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004320
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004321 vmcs_writel(GUEST_GDTR_BASE, 0);
4322 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4323
4324 vmcs_writel(GUEST_IDTR_BASE, 0);
4325 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4326
Anthony Liguori443381a2010-12-06 10:53:38 -06004327 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004328 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004329 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004330 if (kvm_mpx_supported())
4331 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004332
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004333 setup_msrs(vmx);
4334
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4336
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004337 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004338 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004339 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004340 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004341 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004342 vmcs_write32(TPR_THRESHOLD, 0);
4343 }
4344
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004345 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346
Sheng Yang2384d2b2008-01-17 15:14:33 +08004347 if (vmx->vpid != 0)
4348 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4349
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004350 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004351 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004352 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004353 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004354 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004355
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004356 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004357
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004358 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004359 if (init_event)
4360 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004361}
4362
Jan Kiszkac9a79532014-03-07 20:03:15 +01004363static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004364{
Sean Christopherson2183f562019-05-07 12:17:56 -07004365 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004366}
4367
Jan Kiszkac9a79532014-03-07 20:03:15 +01004368static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004369{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004370 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004371 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004372 enable_irq_window(vcpu);
4373 return;
4374 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004375
Sean Christopherson2183f562019-05-07 12:17:56 -07004376 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004377}
4378
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004379static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004380{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004381 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004382 uint32_t intr;
4383 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004384
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004385 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004386
Avi Kivityfa89a812008-09-01 15:57:51 +03004387 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004388 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004389 int inc_eip = 0;
4390 if (vcpu->arch.interrupt.soft)
4391 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004392 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004393 return;
4394 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004395 intr = irq | INTR_INFO_VALID_MASK;
4396 if (vcpu->arch.interrupt.soft) {
4397 intr |= INTR_TYPE_SOFT_INTR;
4398 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4399 vmx->vcpu.arch.event_exit_inst_len);
4400 } else
4401 intr |= INTR_TYPE_EXT_INTR;
4402 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004403
4404 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004405}
4406
Sheng Yangf08864b2008-05-15 18:23:25 +08004407static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4408{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004409 struct vcpu_vmx *vmx = to_vmx(vcpu);
4410
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004411 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004412 /*
4413 * Tracking the NMI-blocked state in software is built upon
4414 * finding the next open IRQ window. This, in turn, depends on
4415 * well-behaving guests: They have to keep IRQs disabled at
4416 * least as long as the NMI handler runs. Otherwise we may
4417 * cause NMI nesting, maybe breaking the guest. But as this is
4418 * highly unlikely, we can live with the residual risk.
4419 */
4420 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4421 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4422 }
4423
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004424 ++vcpu->stat.nmi_injections;
4425 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004426
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004427 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004428 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004429 return;
4430 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004431
Sheng Yangf08864b2008-05-15 18:23:25 +08004432 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4433 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004434
4435 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004436}
4437
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004438bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004439{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004440 struct vcpu_vmx *vmx = to_vmx(vcpu);
4441 bool masked;
4442
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004443 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004444 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004445 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004446 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004447 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4448 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4449 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004450}
4451
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004452void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004453{
4454 struct vcpu_vmx *vmx = to_vmx(vcpu);
4455
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004456 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004457 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4458 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4459 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4460 }
4461 } else {
4462 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4463 if (masked)
4464 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4465 GUEST_INTR_STATE_NMI);
4466 else
4467 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4468 GUEST_INTR_STATE_NMI);
4469 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004470}
4471
Jan Kiszka2505dc92013-04-14 12:12:47 +02004472static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4473{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004474 if (to_vmx(vcpu)->nested.nested_run_pending)
4475 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004476
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004477 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004478 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4479 return 0;
4480
Jan Kiszka2505dc92013-04-14 12:12:47 +02004481 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4482 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4483 | GUEST_INTR_STATE_NMI));
4484}
4485
Gleb Natapov78646122009-03-23 12:12:11 +02004486static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4487{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004488 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4489 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004490 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4491 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004492}
4493
Izik Eiduscbc94022007-10-25 00:29:55 +02004494static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4495{
4496 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004497
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004498 if (enable_unrestricted_guest)
4499 return 0;
4500
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004501 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4502 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004503 if (ret)
4504 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004505 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004506 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004507}
4508
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004509static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4510{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004511 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004512 return 0;
4513}
4514
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004515static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004516{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004517 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004518 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004519 /*
4520 * Update instruction length as we may reinject the exception
4521 * from user space while in guest debugging mode.
4522 */
4523 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4524 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004525 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004526 return false;
4527 /* fall through */
4528 case DB_VECTOR:
4529 if (vcpu->guest_debug &
4530 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4531 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004532 /* fall through */
4533 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004534 case OF_VECTOR:
4535 case BR_VECTOR:
4536 case UD_VECTOR:
4537 case DF_VECTOR:
4538 case SS_VECTOR:
4539 case GP_VECTOR:
4540 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004541 return true;
4542 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004543 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004544 return false;
4545}
4546
4547static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4548 int vec, u32 err_code)
4549{
4550 /*
4551 * Instruction with address size override prefix opcode 0x67
4552 * Cause the #SS fault with 0 error code in VM86 mode.
4553 */
4554 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004555 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004556 if (vcpu->arch.halt_request) {
4557 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004558 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004559 }
4560 return 1;
4561 }
4562 return 0;
4563 }
4564
4565 /*
4566 * Forward all other exceptions that are valid in real mode.
4567 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4568 * the required debugging infrastructure rework.
4569 */
4570 kvm_queue_exception(vcpu, vec);
4571 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004572}
4573
Andi Kleena0861c02009-06-08 17:37:09 +08004574/*
4575 * Trigger machine check on the host. We assume all the MSRs are already set up
4576 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4577 * We pass a fake environment to the machine check handler because we want
4578 * the guest to be always treated like user space, no matter what context
4579 * it used internally.
4580 */
4581static void kvm_machine_check(void)
4582{
4583#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4584 struct pt_regs regs = {
4585 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4586 .flags = X86_EFLAGS_IF,
4587 };
4588
4589 do_machine_check(&regs, 0);
4590#endif
4591}
4592
Avi Kivity851ba692009-08-24 11:10:17 +03004593static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004594{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004595 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004596 return 1;
4597}
4598
Sean Christopherson95b5a482019-04-19 22:50:59 -07004599static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004600{
Avi Kivity1155f762007-11-22 11:30:47 +02004601 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004602 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004603 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004604 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004605 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004606
Avi Kivity1155f762007-11-22 11:30:47 +02004607 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004608 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004609
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004610 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004611 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004612
Wanpeng Li082d06e2018-04-03 16:28:48 -07004613 if (is_invalid_opcode(intr_info))
4614 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004615
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004617 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004618 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004619
Liran Alon9e869482018-03-12 13:12:51 +02004620 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4621 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004622
4623 /*
4624 * VMware backdoor emulation on #GP interception only handles
4625 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4626 * error code on #GP.
4627 */
4628 if (error_code) {
4629 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4630 return 1;
4631 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004632 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004633 }
4634
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004635 /*
4636 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4637 * MMIO, it is better to report an internal error.
4638 * See the comments in vmx_handle_exit.
4639 */
4640 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4641 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4642 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4643 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004644 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004645 vcpu->run->internal.data[0] = vect_info;
4646 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004647 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004648 return 0;
4649 }
4650
Avi Kivity6aa8b732006-12-10 02:21:36 -08004651 if (is_page_fault(intr_info)) {
4652 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004653 /* EPT won't cause page fault directly */
4654 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004655 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004656 }
4657
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004658 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004659
4660 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4661 return handle_rmode_exception(vcpu, ex_no, error_code);
4662
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004663 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004664 case AC_VECTOR:
4665 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4666 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004667 case DB_VECTOR:
4668 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4669 if (!(vcpu->guest_debug &
4670 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004671 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004672 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004673 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004674 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004675
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004676 kvm_queue_exception(vcpu, DB_VECTOR);
4677 return 1;
4678 }
4679 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4680 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4681 /* fall through */
4682 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004683 /*
4684 * Update instruction length as we may reinject #BP from
4685 * user space while in guest debugging mode. Reading it for
4686 * #DB as well causes no harm, it is not used in that case.
4687 */
4688 vmx->vcpu.arch.event_exit_inst_len =
4689 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004691 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004692 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4693 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004694 break;
4695 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004696 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4697 kvm_run->ex.exception = ex_no;
4698 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004699 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004700 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004701 return 0;
4702}
4703
Avi Kivity851ba692009-08-24 11:10:17 +03004704static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004706 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004707 return 1;
4708}
4709
Avi Kivity851ba692009-08-24 11:10:17 +03004710static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004711{
Avi Kivity851ba692009-08-24 11:10:17 +03004712 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004713 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004714 return 0;
4715}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716
Avi Kivity851ba692009-08-24 11:10:17 +03004717static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718{
He, Qingbfdaab02007-09-12 14:18:28 +08004719 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004720 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004721 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004722
He, Qingbfdaab02007-09-12 14:18:28 +08004723 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004724 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004725
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004726 ++vcpu->stat.io_exits;
4727
Sean Christopherson432baf62018-03-08 08:57:26 -08004728 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004729 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004730
4731 port = exit_qualification >> 16;
4732 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004733 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004734
Sean Christophersondca7f122018-03-08 08:57:27 -08004735 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004736}
4737
Ingo Molnar102d8322007-02-19 14:37:47 +02004738static void
4739vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4740{
4741 /*
4742 * Patch in the VMCALL instruction:
4743 */
4744 hypercall[0] = 0x0f;
4745 hypercall[1] = 0x01;
4746 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004747}
4748
Guo Chao0fa06072012-06-28 15:16:19 +08004749/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004750static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4751{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004752 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004753 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4754 unsigned long orig_val = val;
4755
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004756 /*
4757 * We get here when L2 changed cr0 in a way that did not change
4758 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004759 * but did change L0 shadowed bits. So we first calculate the
4760 * effective cr0 value that L1 would like to write into the
4761 * hardware. It consists of the L2-owned bits from the new
4762 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004763 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004764 val = (val & ~vmcs12->cr0_guest_host_mask) |
4765 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4766
David Matlack38991522016-11-29 18:14:08 -08004767 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004768 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004769
4770 if (kvm_set_cr0(vcpu, val))
4771 return 1;
4772 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004773 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004774 } else {
4775 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004776 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004777 return 1;
David Matlack38991522016-11-29 18:14:08 -08004778
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004779 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004780 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004781}
4782
4783static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4784{
4785 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004786 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4787 unsigned long orig_val = val;
4788
4789 /* analogously to handle_set_cr0 */
4790 val = (val & ~vmcs12->cr4_guest_host_mask) |
4791 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4792 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004793 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004794 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004795 return 0;
4796 } else
4797 return kvm_set_cr4(vcpu, val);
4798}
4799
Paolo Bonzini0367f202016-07-12 10:44:55 +02004800static int handle_desc(struct kvm_vcpu *vcpu)
4801{
4802 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004803 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004804}
4805
Avi Kivity851ba692009-08-24 11:10:17 +03004806static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004808 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 int cr;
4810 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004811 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004812 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813
He, Qingbfdaab02007-09-12 14:18:28 +08004814 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815 cr = exit_qualification & 15;
4816 reg = (exit_qualification >> 8) & 15;
4817 switch ((exit_qualification >> 4) & 3) {
4818 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004819 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004820 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821 switch (cr) {
4822 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004823 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004824 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004825 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004826 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004827 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004828 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004830 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004831 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004832 case 8: {
4833 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004834 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004835 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004836 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004837 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004838 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004839 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004840 return ret;
4841 /*
4842 * TODO: we might be squashing a
4843 * KVM_GUESTDBG_SINGLESTEP-triggered
4844 * KVM_EXIT_DEBUG here.
4845 */
Avi Kivity851ba692009-08-24 11:10:17 +03004846 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004847 return 0;
4848 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004849 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004851 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004852 WARN_ONCE(1, "Guest should always own CR0.TS");
4853 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004854 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004855 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856 case 1: /*mov from cr*/
4857 switch (cr) {
4858 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004859 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004860 val = kvm_read_cr3(vcpu);
4861 kvm_register_write(vcpu, reg, val);
4862 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004863 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004864 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004865 val = kvm_get_cr8(vcpu);
4866 kvm_register_write(vcpu, reg, val);
4867 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004868 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869 }
4870 break;
4871 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004872 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004873 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004874 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875
Kyle Huey6affcbe2016-11-29 12:40:40 -08004876 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 default:
4878 break;
4879 }
Avi Kivity851ba692009-08-24 11:10:17 +03004880 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004881 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882 (int)(exit_qualification >> 4) & 3, cr);
4883 return 0;
4884}
4885
Avi Kivity851ba692009-08-24 11:10:17 +03004886static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004887{
He, Qingbfdaab02007-09-12 14:18:28 +08004888 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004889 int dr, dr7, reg;
4890
4891 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4892 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4893
4894 /* First, if DR does not exist, trigger UD */
4895 if (!kvm_require_dr(vcpu, dr))
4896 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004897
Jan Kiszkaf2483412010-01-20 18:20:20 +01004898 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004899 if (!kvm_require_cpl(vcpu, 0))
4900 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004901 dr7 = vmcs_readl(GUEST_DR7);
4902 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004903 /*
4904 * As the vm-exit takes precedence over the debug trap, we
4905 * need to emulate the latter, either for the host or the
4906 * guest debugging itself.
4907 */
4908 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004909 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004910 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004911 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004912 vcpu->run->debug.arch.exception = DB_VECTOR;
4913 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004914 return 0;
4915 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004916 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004917 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004918 kvm_queue_exception(vcpu, DB_VECTOR);
4919 return 1;
4920 }
4921 }
4922
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004923 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004924 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004925
4926 /*
4927 * No more DR vmexits; force a reload of the debug registers
4928 * and reenter on this instruction. The next vmexit will
4929 * retrieve the full state of the debug registers.
4930 */
4931 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4932 return 1;
4933 }
4934
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004935 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4936 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004937 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004938
4939 if (kvm_get_dr(vcpu, dr, &val))
4940 return 1;
4941 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004942 } else
Nadav Amit57773922014-06-18 17:19:23 +03004943 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004944 return 1;
4945
Kyle Huey6affcbe2016-11-29 12:40:40 -08004946 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004947}
4948
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004949static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4950{
4951 return vcpu->arch.dr6;
4952}
4953
4954static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4955{
4956}
4957
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004958static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4959{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004960 get_debugreg(vcpu->arch.db[0], 0);
4961 get_debugreg(vcpu->arch.db[1], 1);
4962 get_debugreg(vcpu->arch.db[2], 2);
4963 get_debugreg(vcpu->arch.db[3], 3);
4964 get_debugreg(vcpu->arch.dr6, 6);
4965 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4966
4967 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004968 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004969}
4970
Gleb Natapov020df072010-04-13 10:05:23 +03004971static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4972{
4973 vmcs_writel(GUEST_DR7, val);
4974}
4975
Avi Kivity851ba692009-08-24 11:10:17 +03004976static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004977{
Kyle Huey6a908b62016-11-29 12:40:37 -08004978 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979}
4980
Avi Kivity851ba692009-08-24 11:10:17 +03004981static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004982{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004983 return kvm_emulate_rdmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984}
4985
Avi Kivity851ba692009-08-24 11:10:17 +03004986static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004988 return kvm_emulate_wrmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989}
4990
Avi Kivity851ba692009-08-24 11:10:17 +03004991static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004992{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004993 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004994 return 1;
4995}
4996
Avi Kivity851ba692009-08-24 11:10:17 +03004997static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004998{
Sean Christopherson2183f562019-05-07 12:17:56 -07004999 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005000
Avi Kivity3842d132010-07-27 12:30:24 +03005001 kvm_make_request(KVM_REQ_EVENT, vcpu);
5002
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005003 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005004 return 1;
5005}
5006
Avi Kivity851ba692009-08-24 11:10:17 +03005007static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008{
Avi Kivityd3bef152007-06-05 15:53:05 +03005009 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010}
5011
Avi Kivity851ba692009-08-24 11:10:17 +03005012static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005013{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005014 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005015}
5016
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005017static int handle_invd(struct kvm_vcpu *vcpu)
5018{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005019 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005020}
5021
Avi Kivity851ba692009-08-24 11:10:17 +03005022static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005023{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005024 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005025
5026 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005027 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005028}
5029
Avi Kivityfee84b02011-11-10 14:57:25 +02005030static int handle_rdpmc(struct kvm_vcpu *vcpu)
5031{
5032 int err;
5033
5034 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005035 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005036}
5037
Avi Kivity851ba692009-08-24 11:10:17 +03005038static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005039{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005040 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005041}
5042
Dexuan Cui2acf9232010-06-10 11:27:12 +08005043static int handle_xsetbv(struct kvm_vcpu *vcpu)
5044{
5045 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005046 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005047
5048 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005049 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005050 return 1;
5051}
5052
Avi Kivity851ba692009-08-24 11:10:17 +03005053static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005054{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005055 if (likely(fasteoi)) {
5056 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5057 int access_type, offset;
5058
5059 access_type = exit_qualification & APIC_ACCESS_TYPE;
5060 offset = exit_qualification & APIC_ACCESS_OFFSET;
5061 /*
5062 * Sane guest uses MOV to write EOI, with written value
5063 * not cared. So make a short-circuit here by avoiding
5064 * heavy instruction emulation.
5065 */
5066 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5067 (offset == APIC_EOI)) {
5068 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005069 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005070 }
5071 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005072 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005073}
5074
Yang Zhangc7c9c562013-01-25 10:18:51 +08005075static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5076{
5077 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5078 int vector = exit_qualification & 0xff;
5079
5080 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5081 kvm_apic_set_eoi_accelerated(vcpu, vector);
5082 return 1;
5083}
5084
Yang Zhang83d4c282013-01-25 10:18:49 +08005085static int handle_apic_write(struct kvm_vcpu *vcpu)
5086{
5087 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5088 u32 offset = exit_qualification & 0xfff;
5089
5090 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5091 kvm_apic_write_nodecode(vcpu, offset);
5092 return 1;
5093}
5094
Avi Kivity851ba692009-08-24 11:10:17 +03005095static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005096{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005097 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005098 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005099 bool has_error_code = false;
5100 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005101 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005102 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005103
5104 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005105 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005106 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005107
5108 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5109
5110 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005111 if (reason == TASK_SWITCH_GATE && idt_v) {
5112 switch (type) {
5113 case INTR_TYPE_NMI_INTR:
5114 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005115 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005116 break;
5117 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005118 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005119 kvm_clear_interrupt_queue(vcpu);
5120 break;
5121 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005122 if (vmx->idt_vectoring_info &
5123 VECTORING_INFO_DELIVER_CODE_MASK) {
5124 has_error_code = true;
5125 error_code =
5126 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5127 }
5128 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005129 case INTR_TYPE_SOFT_EXCEPTION:
5130 kvm_clear_exception_queue(vcpu);
5131 break;
5132 default:
5133 break;
5134 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005135 }
Izik Eidus37817f22008-03-24 23:14:53 +02005136 tss_selector = exit_qualification;
5137
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005138 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5139 type != INTR_TYPE_EXT_INTR &&
5140 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005141 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005142
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005143 /*
5144 * TODO: What about debug traps on tss switch?
5145 * Are we supposed to inject them and update dr6?
5146 */
Sean Christopherson10517782019-08-27 14:40:35 -07005147 return kvm_task_switch(vcpu, tss_selector,
5148 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005149 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005150}
5151
Avi Kivity851ba692009-08-24 11:10:17 +03005152static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005153{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005154 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005155 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005156 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005157
Sheng Yangf9c617f2009-03-25 10:08:52 +08005158 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005159
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005160 /*
5161 * EPT violation happened while executing iret from NMI,
5162 * "blocked by NMI" bit has to be set before next VM entry.
5163 * There are errata that may cause this bit to not be set:
5164 * AAK134, BY25.
5165 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005166 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005167 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005168 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005169 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5170
Sheng Yang14394422008-04-28 12:24:45 +08005171 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005172 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005173
Junaid Shahid27959a42016-12-06 16:46:10 -08005174 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005175 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005176 ? PFERR_USER_MASK : 0;
5177 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005178 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005179 ? PFERR_WRITE_MASK : 0;
5180 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005181 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005182 ? PFERR_FETCH_MASK : 0;
5183 /* ept page table entry is present? */
5184 error_code |= (exit_qualification &
5185 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5186 EPT_VIOLATION_EXECUTABLE))
5187 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005188
Paolo Bonzinieebed242016-11-28 14:39:58 +01005189 error_code |= (exit_qualification & 0x100) != 0 ?
5190 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005191
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005192 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005193 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005194}
5195
Avi Kivity851ba692009-08-24 11:10:17 +03005196static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005197{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005198 gpa_t gpa;
5199
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005200 /*
5201 * A nested guest cannot optimize MMIO vmexits, because we have an
5202 * nGPA here instead of the required GPA.
5203 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005204 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005205 if (!is_guest_mode(vcpu) &&
5206 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005207 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005208 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005209 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005210
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005211 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005212}
5213
Avi Kivity851ba692009-08-24 11:10:17 +03005214static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005215{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005216 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005217 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005218 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005219 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005220
5221 return 1;
5222}
5223
Mohammed Gamal80ced182009-09-01 12:48:18 +02005224static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005225{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005226 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005227 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005228 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005229
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005230 /*
5231 * We should never reach the point where we are emulating L2
5232 * due to invalid guest state as that means we incorrectly
5233 * allowed a nested VMEntry with an invalid vmcs12.
5234 */
5235 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5236
Sean Christopherson2183f562019-05-07 12:17:56 -07005237 intr_window_requested = exec_controls_get(vmx) &
5238 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005239
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005240 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005241 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005242 return handle_interrupt_window(&vmx->vcpu);
5243
Radim Krčmář72875d82017-04-26 22:32:19 +02005244 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005245 return 1;
5246
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005247 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005248 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005249
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005250 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005251 vcpu->arch.exception.pending) {
5252 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5253 vcpu->run->internal.suberror =
5254 KVM_INTERNAL_ERROR_EMULATION;
5255 vcpu->run->internal.ndata = 0;
5256 return 0;
5257 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005258
Gleb Natapov8d76c492013-05-08 18:38:44 +03005259 if (vcpu->arch.halt_request) {
5260 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005261 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005262 }
5263
Sean Christopherson8fff2712019-08-27 14:40:37 -07005264 /*
5265 * Note, return 1 and not 0, vcpu_run() is responsible for
5266 * morphing the pending signal into the proper return code.
5267 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005268 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005269 return 1;
5270
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005271 if (need_resched())
5272 schedule();
5273 }
5274
Sean Christopherson8fff2712019-08-27 14:40:37 -07005275 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005276}
5277
5278static void grow_ple_window(struct kvm_vcpu *vcpu)
5279{
5280 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005281 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005282
Babu Mogerc8e88712018-03-16 16:37:24 -04005283 vmx->ple_window = __grow_ple_window(old, ple_window,
5284 ple_window_grow,
5285 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005286
Peter Xu4f75bcc2019-09-06 10:17:22 +08005287 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005288 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005289 trace_kvm_ple_window_update(vcpu->vcpu_id,
5290 vmx->ple_window, old);
5291 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005292}
5293
5294static void shrink_ple_window(struct kvm_vcpu *vcpu)
5295{
5296 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005297 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005298
Babu Mogerc8e88712018-03-16 16:37:24 -04005299 vmx->ple_window = __shrink_ple_window(old, ple_window,
5300 ple_window_shrink,
5301 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005302
Peter Xu4f75bcc2019-09-06 10:17:22 +08005303 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005304 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005305 trace_kvm_ple_window_update(vcpu->vcpu_id,
5306 vmx->ple_window, old);
5307 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005308}
5309
5310/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005311 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5312 */
5313static void wakeup_handler(void)
5314{
5315 struct kvm_vcpu *vcpu;
5316 int cpu = smp_processor_id();
5317
5318 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5319 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5320 blocked_vcpu_list) {
5321 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5322
5323 if (pi_test_on(pi_desc) == 1)
5324 kvm_vcpu_kick(vcpu);
5325 }
5326 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5327}
5328
Peng Haoe01bca22018-04-07 05:47:32 +08005329static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005330{
5331 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5332 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5333 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5334 0ull, VMX_EPT_EXECUTABLE_MASK,
5335 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005336 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005337
5338 ept_set_mmio_spte_mask();
5339 kvm_enable_tdp();
5340}
5341
Avi Kivity6aa8b732006-12-10 02:21:36 -08005342/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005343 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5344 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5345 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005346static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005347{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005348 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005349 grow_ple_window(vcpu);
5350
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005351 /*
5352 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5353 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5354 * never set PAUSE_EXITING and just set PLE if supported,
5355 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5356 */
5357 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005358 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005359}
5360
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005361static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005362{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005363 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005364}
5365
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005366static int handle_mwait(struct kvm_vcpu *vcpu)
5367{
5368 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5369 return handle_nop(vcpu);
5370}
5371
Jim Mattson45ec3682017-08-23 16:32:04 -07005372static int handle_invalid_op(struct kvm_vcpu *vcpu)
5373{
5374 kvm_queue_exception(vcpu, UD_VECTOR);
5375 return 1;
5376}
5377
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005378static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5379{
5380 return 1;
5381}
5382
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005383static int handle_monitor(struct kvm_vcpu *vcpu)
5384{
5385 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5386 return handle_nop(vcpu);
5387}
5388
Junaid Shahideb4b2482018-06-27 14:59:14 -07005389static int handle_invpcid(struct kvm_vcpu *vcpu)
5390{
5391 u32 vmx_instruction_info;
5392 unsigned long type;
5393 bool pcid_enabled;
5394 gva_t gva;
5395 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005396 unsigned i;
5397 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005398 struct {
5399 u64 pcid;
5400 u64 gla;
5401 } operand;
5402
5403 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5404 kvm_queue_exception(vcpu, UD_VECTOR);
5405 return 1;
5406 }
5407
5408 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5409 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5410
5411 if (type > 3) {
5412 kvm_inject_gp(vcpu, 0);
5413 return 1;
5414 }
5415
5416 /* According to the Intel instruction reference, the memory operand
5417 * is read even if it isn't needed (e.g., for type==all)
5418 */
5419 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005420 vmx_instruction_info, false,
5421 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005422 return 1;
5423
5424 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5425 kvm_inject_page_fault(vcpu, &e);
5426 return 1;
5427 }
5428
5429 if (operand.pcid >> 12 != 0) {
5430 kvm_inject_gp(vcpu, 0);
5431 return 1;
5432 }
5433
5434 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5435
5436 switch (type) {
5437 case INVPCID_TYPE_INDIV_ADDR:
5438 if ((!pcid_enabled && (operand.pcid != 0)) ||
5439 is_noncanonical_address(operand.gla, vcpu)) {
5440 kvm_inject_gp(vcpu, 0);
5441 return 1;
5442 }
5443 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5444 return kvm_skip_emulated_instruction(vcpu);
5445
5446 case INVPCID_TYPE_SINGLE_CTXT:
5447 if (!pcid_enabled && (operand.pcid != 0)) {
5448 kvm_inject_gp(vcpu, 0);
5449 return 1;
5450 }
5451
5452 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5453 kvm_mmu_sync_roots(vcpu);
5454 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5455 }
5456
Junaid Shahidb94742c2018-06-27 14:59:20 -07005457 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005458 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005459 == operand.pcid)
5460 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005461
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005462 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005463 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005464 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005465 * given PCID, then nothing needs to be done here because a
5466 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005467 */
5468
5469 return kvm_skip_emulated_instruction(vcpu);
5470
5471 case INVPCID_TYPE_ALL_NON_GLOBAL:
5472 /*
5473 * Currently, KVM doesn't mark global entries in the shadow
5474 * page tables, so a non-global flush just degenerates to a
5475 * global flush. If needed, we could optimize this later by
5476 * keeping track of global entries in shadow page tables.
5477 */
5478
5479 /* fall-through */
5480 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5481 kvm_mmu_unload(vcpu);
5482 return kvm_skip_emulated_instruction(vcpu);
5483
5484 default:
5485 BUG(); /* We have already checked above that type <= 3 */
5486 }
5487}
5488
Kai Huang843e4332015-01-28 10:54:28 +08005489static int handle_pml_full(struct kvm_vcpu *vcpu)
5490{
5491 unsigned long exit_qualification;
5492
5493 trace_kvm_pml_full(vcpu->vcpu_id);
5494
5495 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5496
5497 /*
5498 * PML buffer FULL happened while executing iret from NMI,
5499 * "blocked by NMI" bit has to be set before next VM entry.
5500 */
5501 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005502 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005503 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5504 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5505 GUEST_INTR_STATE_NMI);
5506
5507 /*
5508 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5509 * here.., and there's no userspace involvement needed for PML.
5510 */
5511 return 1;
5512}
5513
Yunhong Jiang64672c92016-06-13 14:19:59 -07005514static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5515{
Sean Christopherson804939e2019-05-07 12:18:05 -07005516 struct vcpu_vmx *vmx = to_vmx(vcpu);
5517
5518 if (!vmx->req_immediate_exit &&
5519 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005520 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005521
Yunhong Jiang64672c92016-06-13 14:19:59 -07005522 return 1;
5523}
5524
Sean Christophersone4027cf2018-12-03 13:53:12 -08005525/*
5526 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5527 * are overwritten by nested_vmx_setup() when nested=1.
5528 */
5529static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5530{
5531 kvm_queue_exception(vcpu, UD_VECTOR);
5532 return 1;
5533}
5534
Sean Christopherson0b665d32018-08-14 09:33:34 -07005535static int handle_encls(struct kvm_vcpu *vcpu)
5536{
5537 /*
5538 * SGX virtualization is not yet supported. There is no software
5539 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5540 * to prevent the guest from executing ENCLS.
5541 */
5542 kvm_queue_exception(vcpu, UD_VECTOR);
5543 return 1;
5544}
5545
Nadav Har'El0140cae2011-05-25 23:06:28 +03005546/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 * The exit handlers return 1 if the exit was handled fully and guest execution
5548 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5549 * to be done to userspace and return 0.
5550 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005551static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005552 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005553 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005554 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005555 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005556 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005557 [EXIT_REASON_CR_ACCESS] = handle_cr,
5558 [EXIT_REASON_DR_ACCESS] = handle_dr,
5559 [EXIT_REASON_CPUID] = handle_cpuid,
5560 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5561 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5562 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5563 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005564 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005565 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005566 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005567 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005568 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5569 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5570 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5571 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5572 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5573 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5574 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5575 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5576 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005577 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5578 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005579 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005580 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005581 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005582 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005583 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005584 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005585 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5586 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005587 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5588 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005589 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005590 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005591 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005592 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005593 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5594 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005595 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005596 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005597 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005598 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005599 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005600 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005601 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005602};
5603
5604static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005605 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005606
Avi Kivity586f9602010-11-18 13:09:54 +02005607static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5608{
5609 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5610 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5611}
5612
Kai Huanga3eaa862015-11-04 13:46:05 +08005613static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005614{
Kai Huanga3eaa862015-11-04 13:46:05 +08005615 if (vmx->pml_pg) {
5616 __free_page(vmx->pml_pg);
5617 vmx->pml_pg = NULL;
5618 }
Kai Huang843e4332015-01-28 10:54:28 +08005619}
5620
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005621static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005622{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005623 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005624 u64 *pml_buf;
5625 u16 pml_idx;
5626
5627 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5628
5629 /* Do nothing if PML buffer is empty */
5630 if (pml_idx == (PML_ENTITY_NUM - 1))
5631 return;
5632
5633 /* PML index always points to next available PML buffer entity */
5634 if (pml_idx >= PML_ENTITY_NUM)
5635 pml_idx = 0;
5636 else
5637 pml_idx++;
5638
5639 pml_buf = page_address(vmx->pml_pg);
5640 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5641 u64 gpa;
5642
5643 gpa = pml_buf[pml_idx];
5644 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005645 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005646 }
5647
5648 /* reset PML index */
5649 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5650}
5651
5652/*
5653 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5654 * Called before reporting dirty_bitmap to userspace.
5655 */
5656static void kvm_flush_pml_buffers(struct kvm *kvm)
5657{
5658 int i;
5659 struct kvm_vcpu *vcpu;
5660 /*
5661 * We only need to kick vcpu out of guest mode here, as PML buffer
5662 * is flushed at beginning of all VMEXITs, and it's obvious that only
5663 * vcpus running in guest are possible to have unflushed GPAs in PML
5664 * buffer.
5665 */
5666 kvm_for_each_vcpu(i, vcpu, kvm)
5667 kvm_vcpu_kick(vcpu);
5668}
5669
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005670static void vmx_dump_sel(char *name, uint32_t sel)
5671{
5672 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005673 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005674 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5675 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5676 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5677}
5678
5679static void vmx_dump_dtsel(char *name, uint32_t limit)
5680{
5681 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5682 name, vmcs_read32(limit),
5683 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5684}
5685
Paolo Bonzini69090812019-04-15 15:16:17 +02005686void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005687{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005688 u32 vmentry_ctl, vmexit_ctl;
5689 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5690 unsigned long cr4;
5691 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005692 int i, n;
5693
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005694 if (!dump_invalid_vmcs) {
5695 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5696 return;
5697 }
5698
5699 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5700 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5701 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5702 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5703 cr4 = vmcs_readl(GUEST_CR4);
5704 efer = vmcs_read64(GUEST_IA32_EFER);
5705 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005706 if (cpu_has_secondary_exec_ctrls())
5707 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5708
5709 pr_err("*** Guest State ***\n");
5710 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5711 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5712 vmcs_readl(CR0_GUEST_HOST_MASK));
5713 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5714 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5715 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5716 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5717 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5718 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005719 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5720 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5721 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5722 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005723 }
5724 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5725 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5726 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5727 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5728 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5729 vmcs_readl(GUEST_SYSENTER_ESP),
5730 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5731 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5732 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5733 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5734 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5735 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5736 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5737 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5738 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5739 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5740 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5741 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5742 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005743 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5744 efer, vmcs_read64(GUEST_IA32_PAT));
5745 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5746 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005747 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005748 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005749 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005750 pr_err("PerfGlobCtl = 0x%016llx\n",
5751 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005752 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005753 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005754 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5755 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5756 vmcs_read32(GUEST_ACTIVITY_STATE));
5757 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5758 pr_err("InterruptStatus = %04x\n",
5759 vmcs_read16(GUEST_INTR_STATUS));
5760
5761 pr_err("*** Host State ***\n");
5762 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5763 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5764 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5765 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5766 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5767 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5768 vmcs_read16(HOST_TR_SELECTOR));
5769 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5770 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5771 vmcs_readl(HOST_TR_BASE));
5772 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5773 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5774 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5775 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5776 vmcs_readl(HOST_CR4));
5777 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5778 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5779 vmcs_read32(HOST_IA32_SYSENTER_CS),
5780 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5781 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005782 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5783 vmcs_read64(HOST_IA32_EFER),
5784 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005785 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005786 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005787 pr_err("PerfGlobCtl = 0x%016llx\n",
5788 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005789
5790 pr_err("*** Control State ***\n");
5791 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5792 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5793 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5794 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5795 vmcs_read32(EXCEPTION_BITMAP),
5796 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5797 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5798 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5799 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5800 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5801 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5802 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5803 vmcs_read32(VM_EXIT_INTR_INFO),
5804 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5805 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5806 pr_err(" reason=%08x qualification=%016lx\n",
5807 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5808 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5809 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5810 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005811 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005812 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005813 pr_err("TSC Multiplier = 0x%016llx\n",
5814 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005815 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5816 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5817 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5818 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5819 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005820 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005821 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5822 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005823 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005824 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005825 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5826 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5827 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005828 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005829 n = vmcs_read32(CR3_TARGET_COUNT);
5830 for (i = 0; i + 1 < n; i += 4)
5831 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5832 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5833 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5834 if (i < n)
5835 pr_err("CR3 target%u=%016lx\n",
5836 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5837 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5838 pr_err("PLE Gap=%08x Window=%08x\n",
5839 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5840 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5841 pr_err("Virtual processor ID = 0x%04x\n",
5842 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5843}
5844
Avi Kivity6aa8b732006-12-10 02:21:36 -08005845/*
5846 * The guest has exited. See if we can fix it or if we need userspace
5847 * assistance.
5848 */
Avi Kivity851ba692009-08-24 11:10:17 +03005849static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005850{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005851 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005852 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005853 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005854
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005855 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5856
Kai Huang843e4332015-01-28 10:54:28 +08005857 /*
5858 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5859 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5860 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5861 * mode as if vcpus is in root mode, the PML buffer must has been
5862 * flushed already.
5863 */
5864 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005865 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005866
Mohammed Gamal80ced182009-09-01 12:48:18 +02005867 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005868 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005869 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005870
Paolo Bonzini7313c692017-07-27 10:31:25 +02005871 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5872 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005873
Mohammed Gamal51207022010-05-31 22:40:54 +03005874 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005875 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005876 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5877 vcpu->run->fail_entry.hardware_entry_failure_reason
5878 = exit_reason;
5879 return 0;
5880 }
5881
Avi Kivity29bd8a72007-09-10 17:27:03 +03005882 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005883 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005884 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5885 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005886 = vmcs_read32(VM_INSTRUCTION_ERROR);
5887 return 0;
5888 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005889
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005890 /*
5891 * Note:
5892 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5893 * delivery event since it indicates guest is accessing MMIO.
5894 * The vm-exit can be triggered again after return to guest that
5895 * will cause infinite loop.
5896 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005897 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005898 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005899 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005900 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005901 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5902 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5903 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005904 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005905 vcpu->run->internal.data[0] = vectoring_info;
5906 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005907 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5908 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5909 vcpu->run->internal.ndata++;
5910 vcpu->run->internal.data[3] =
5911 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5912 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005913 return 0;
5914 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005915
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005916 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005917 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5918 if (vmx_interrupt_allowed(vcpu)) {
5919 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5920 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5921 vcpu->arch.nmi_pending) {
5922 /*
5923 * This CPU don't support us in finding the end of an
5924 * NMI-blocked window if the guest runs with IRQs
5925 * disabled. So we pull the trigger after 1 s of
5926 * futile waiting, but inform the user about this.
5927 */
5928 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5929 "state on VCPU %d after 1 s timeout\n",
5930 __func__, vcpu->vcpu_id);
5931 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5932 }
5933 }
5934
Avi Kivity6aa8b732006-12-10 02:21:36 -08005935 if (exit_reason < kvm_vmx_max_exit_handlers
5936 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005937 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005938 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005939 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5940 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005941 dump_vmcs();
5942 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5943 vcpu->run->internal.suberror =
5944 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5945 vcpu->run->internal.ndata = 1;
5946 vcpu->run->internal.data[0] = exit_reason;
5947 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005949}
5950
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005951/*
5952 * Software based L1D cache flush which is used when microcode providing
5953 * the cache control MSR is not loaded.
5954 *
5955 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5956 * flush it is required to read in 64 KiB because the replacement algorithm
5957 * is not exactly LRU. This could be sized at runtime via topology
5958 * information but as all relevant affected CPUs have 32KiB L1D cache size
5959 * there is no point in doing so.
5960 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005961static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005962{
5963 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005964
5965 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005966 * This code is only executed when the the flush mode is 'cond' or
5967 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005968 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005969 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005970 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005971
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005972 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005973 * Clear the per-vcpu flush bit, it gets set again
5974 * either from vcpu_run() or from one of the unsafe
5975 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005976 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005977 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005978 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005979
5980 /*
5981 * Clear the per-cpu flush bit, it gets set again from
5982 * the interrupt handlers.
5983 */
5984 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5985 kvm_clear_cpu_l1tf_flush_l1d();
5986
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005987 if (!flush_l1d)
5988 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005989 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005990
5991 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005992
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005993 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5994 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5995 return;
5996 }
5997
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005998 asm volatile(
5999 /* First ensure the pages are in the TLB */
6000 "xorl %%eax, %%eax\n"
6001 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006002 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006003 "addl $4096, %%eax\n\t"
6004 "cmpl %%eax, %[size]\n\t"
6005 "jne .Lpopulate_tlb\n\t"
6006 "xorl %%eax, %%eax\n\t"
6007 "cpuid\n\t"
6008 /* Now fill the cache */
6009 "xorl %%eax, %%eax\n"
6010 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006011 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006012 "addl $64, %%eax\n\t"
6013 "cmpl %%eax, %[size]\n\t"
6014 "jne .Lfill_cache\n\t"
6015 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006016 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006017 [size] "r" (size)
6018 : "eax", "ebx", "ecx", "edx");
6019}
6020
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006021static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006022{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006023 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6024
6025 if (is_guest_mode(vcpu) &&
6026 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6027 return;
6028
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006029 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006030 vmcs_write32(TPR_THRESHOLD, 0);
6031 return;
6032 }
6033
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006034 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006035}
6036
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006037void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006038{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006039 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006040 u32 sec_exec_control;
6041
Jim Mattson8d860bb2018-05-09 16:56:05 -04006042 if (!lapic_in_kernel(vcpu))
6043 return;
6044
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006045 if (!flexpriority_enabled &&
6046 !cpu_has_vmx_virtualize_x2apic_mode())
6047 return;
6048
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006049 /* Postpone execution until vmcs01 is the current VMCS. */
6050 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006051 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006052 return;
6053 }
6054
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006055 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006056 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6057 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006058
Jim Mattson8d860bb2018-05-09 16:56:05 -04006059 switch (kvm_get_apic_mode(vcpu)) {
6060 case LAPIC_MODE_INVALID:
6061 WARN_ONCE(true, "Invalid local APIC state");
6062 case LAPIC_MODE_DISABLED:
6063 break;
6064 case LAPIC_MODE_XAPIC:
6065 if (flexpriority_enabled) {
6066 sec_exec_control |=
6067 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6068 vmx_flush_tlb(vcpu, true);
6069 }
6070 break;
6071 case LAPIC_MODE_X2APIC:
6072 if (cpu_has_vmx_virtualize_x2apic_mode())
6073 sec_exec_control |=
6074 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6075 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006076 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006077 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006078
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006079 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006080}
6081
Tang Chen38b99172014-09-24 15:57:54 +08006082static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6083{
Jim Mattsonab5df312018-05-09 17:02:03 -04006084 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006085 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006086 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006087 }
Tang Chen38b99172014-09-24 15:57:54 +08006088}
6089
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006090static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006091{
6092 u16 status;
6093 u8 old;
6094
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006095 if (max_isr == -1)
6096 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006097
6098 status = vmcs_read16(GUEST_INTR_STATUS);
6099 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006100 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006101 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006102 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006103 vmcs_write16(GUEST_INTR_STATUS, status);
6104 }
6105}
6106
6107static void vmx_set_rvi(int vector)
6108{
6109 u16 status;
6110 u8 old;
6111
Wei Wang4114c272014-11-05 10:53:43 +08006112 if (vector == -1)
6113 vector = 0;
6114
Yang Zhangc7c9c562013-01-25 10:18:51 +08006115 status = vmcs_read16(GUEST_INTR_STATUS);
6116 old = (u8)status & 0xff;
6117 if ((u8)vector != old) {
6118 status &= ~0xff;
6119 status |= (u8)vector;
6120 vmcs_write16(GUEST_INTR_STATUS, status);
6121 }
6122}
6123
6124static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6125{
Liran Alon851c1a182017-12-24 18:12:56 +02006126 /*
6127 * When running L2, updating RVI is only relevant when
6128 * vmcs12 virtual-interrupt-delivery enabled.
6129 * However, it can be enabled only when L1 also
6130 * intercepts external-interrupts and in that case
6131 * we should not update vmcs02 RVI but instead intercept
6132 * interrupt. Therefore, do nothing when running L2.
6133 */
6134 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006135 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006136}
6137
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006138static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006139{
6140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006141 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006142 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006143
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006144 WARN_ON(!vcpu->arch.apicv_active);
6145 if (pi_test_on(&vmx->pi_desc)) {
6146 pi_clear_on(&vmx->pi_desc);
6147 /*
6148 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6149 * But on x86 this is just a compiler barrier anyway.
6150 */
6151 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006152 max_irr_updated =
6153 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6154
6155 /*
6156 * If we are running L2 and L1 has a new pending interrupt
6157 * which can be injected, we should re-evaluate
6158 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006159 * If L1 intercepts external-interrupts, we should
6160 * exit from L2 to L1. Otherwise, interrupt should be
6161 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006162 */
Liran Alon851c1a182017-12-24 18:12:56 +02006163 if (is_guest_mode(vcpu) && max_irr_updated) {
6164 if (nested_exit_on_intr(vcpu))
6165 kvm_vcpu_exiting_guest_mode(vcpu);
6166 else
6167 kvm_make_request(KVM_REQ_EVENT, vcpu);
6168 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006169 } else {
6170 max_irr = kvm_lapic_find_highest_irr(vcpu);
6171 }
6172 vmx_hwapic_irr_update(vcpu, max_irr);
6173 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006174}
6175
Wanpeng Li17e433b2019-08-05 10:03:19 +08006176static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6177{
6178 return pi_test_on(vcpu_to_pi_desc(vcpu));
6179}
6180
Andrey Smetanin63086302015-11-10 15:36:32 +03006181static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006182{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006183 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006184 return;
6185
Yang Zhangc7c9c562013-01-25 10:18:51 +08006186 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6187 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6188 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6189 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6190}
6191
Paolo Bonzini967235d2016-12-19 14:03:45 +01006192static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6193{
6194 struct vcpu_vmx *vmx = to_vmx(vcpu);
6195
6196 pi_clear_on(&vmx->pi_desc);
6197 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6198}
6199
Sean Christopherson95b5a482019-04-19 22:50:59 -07006200static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006201{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006202 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006203
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006204 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006205 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006206 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6207
Andi Kleena0861c02009-06-08 17:37:09 +08006208 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006209 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006210 kvm_machine_check();
6211
Gleb Natapov20f65982009-05-11 13:35:55 +03006212 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006213 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006214 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006215 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006216 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006217 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006218}
Gleb Natapov20f65982009-05-11 13:35:55 +03006219
Sean Christopherson95b5a482019-04-19 22:50:59 -07006220static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006221{
Sean Christopherson49def502019-04-19 22:50:56 -07006222 unsigned int vector;
6223 unsigned long entry;
6224#ifdef CONFIG_X86_64
6225 unsigned long tmp;
6226#endif
6227 gate_desc *desc;
6228 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006229
Sean Christopherson49def502019-04-19 22:50:56 -07006230 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6231 if (WARN_ONCE(!is_external_intr(intr_info),
6232 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6233 return;
6234
6235 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006236 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006237 entry = gate_offset(desc);
6238
Sean Christopherson165072b2019-04-19 22:50:58 -07006239 kvm_before_interrupt(vcpu);
6240
Sean Christopherson49def502019-04-19 22:50:56 -07006241 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006242#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006243 "mov %%" _ASM_SP ", %[sp]\n\t"
6244 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6245 "push $%c[ss]\n\t"
6246 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006247#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006248 "pushf\n\t"
6249 __ASM_SIZE(push) " $%c[cs]\n\t"
6250 CALL_NOSPEC
6251 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006252#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006253 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006254#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006255 ASM_CALL_CONSTRAINT
6256 :
6257 THUNK_TARGET(entry),
6258 [ss]"i"(__KERNEL_DS),
6259 [cs]"i"(__KERNEL_CS)
6260 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006261
6262 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006263}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006264STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6265
6266static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6267{
6268 struct vcpu_vmx *vmx = to_vmx(vcpu);
6269
6270 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6271 handle_external_interrupt_irqoff(vcpu);
6272 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6273 handle_exception_nmi_irqoff(vmx);
6274}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006275
Tom Lendackybc226f02018-05-10 22:06:39 +02006276static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006277{
Tom Lendackybc226f02018-05-10 22:06:39 +02006278 switch (index) {
6279 case MSR_IA32_SMBASE:
6280 /*
6281 * We cannot do SMM unless we can run the guest in big
6282 * real mode.
6283 */
6284 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006285 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6286 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006287 case MSR_AMD64_VIRT_SPEC_CTRL:
6288 /* This is AMD only. */
6289 return false;
6290 default:
6291 return true;
6292 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006293}
6294
Chao Peng86f52012018-10-24 16:05:11 +08006295static bool vmx_pt_supported(void)
6296{
6297 return pt_mode == PT_MODE_HOST_GUEST;
6298}
6299
Avi Kivity51aa01d2010-07-20 14:31:20 +03006300static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6301{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006302 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006303 bool unblock_nmi;
6304 u8 vector;
6305 bool idtv_info_valid;
6306
6307 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006308
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006309 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006310 if (vmx->loaded_vmcs->nmi_known_unmasked)
6311 return;
6312 /*
6313 * Can't use vmx->exit_intr_info since we're not sure what
6314 * the exit reason is.
6315 */
6316 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6317 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6318 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6319 /*
6320 * SDM 3: 27.7.1.2 (September 2008)
6321 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6322 * a guest IRET fault.
6323 * SDM 3: 23.2.2 (September 2008)
6324 * Bit 12 is undefined in any of the following cases:
6325 * If the VM exit sets the valid bit in the IDT-vectoring
6326 * information field.
6327 * If the VM exit is due to a double fault.
6328 */
6329 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6330 vector != DF_VECTOR && !idtv_info_valid)
6331 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6332 GUEST_INTR_STATE_NMI);
6333 else
6334 vmx->loaded_vmcs->nmi_known_unmasked =
6335 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6336 & GUEST_INTR_STATE_NMI);
6337 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6338 vmx->loaded_vmcs->vnmi_blocked_time +=
6339 ktime_to_ns(ktime_sub(ktime_get(),
6340 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006341}
6342
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006343static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006344 u32 idt_vectoring_info,
6345 int instr_len_field,
6346 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006347{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006348 u8 vector;
6349 int type;
6350 bool idtv_info_valid;
6351
6352 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006353
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006354 vcpu->arch.nmi_injected = false;
6355 kvm_clear_exception_queue(vcpu);
6356 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006357
6358 if (!idtv_info_valid)
6359 return;
6360
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006361 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006362
Avi Kivity668f6122008-07-02 09:28:55 +03006363 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6364 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006365
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006366 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006367 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006368 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006369 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006370 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006371 * Clear bit "block by NMI" before VM entry if a NMI
6372 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006373 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006374 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006375 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006376 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006377 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006378 /* fall through */
6379 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006380 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006381 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006382 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006383 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006384 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006385 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006386 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006387 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006388 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006389 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006390 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006391 break;
6392 default:
6393 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006394 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006395}
6396
Avi Kivity83422e12010-07-20 14:43:23 +03006397static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6398{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006399 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006400 VM_EXIT_INSTRUCTION_LEN,
6401 IDT_VECTORING_ERROR_CODE);
6402}
6403
Avi Kivityb463a6f2010-07-20 15:06:17 +03006404static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6405{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006406 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006407 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6408 VM_ENTRY_INSTRUCTION_LEN,
6409 VM_ENTRY_EXCEPTION_ERROR_CODE);
6410
6411 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6412}
6413
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006414static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6415{
6416 int i, nr_msrs;
6417 struct perf_guest_switch_msr *msrs;
6418
6419 msrs = perf_guest_get_msrs(&nr_msrs);
6420
6421 if (!msrs)
6422 return;
6423
6424 for (i = 0; i < nr_msrs; i++)
6425 if (msrs[i].host == msrs[i].guest)
6426 clear_atomic_switch_msr(vmx, msrs[i].msr);
6427 else
6428 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006429 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006430}
6431
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006432static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6433{
6434 u32 host_umwait_control;
6435
6436 if (!vmx_has_waitpkg(vmx))
6437 return;
6438
6439 host_umwait_control = get_umwait_control_msr();
6440
6441 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6442 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6443 vmx->msr_ia32_umwait_control,
6444 host_umwait_control, false);
6445 else
6446 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6447}
6448
Sean Christophersonf459a702018-08-27 15:21:11 -07006449static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006450{
6451 struct vcpu_vmx *vmx = to_vmx(vcpu);
6452 u64 tscl;
6453 u32 delta_tsc;
6454
Sean Christophersond264ee02018-08-27 15:21:12 -07006455 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006456 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6457 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6458 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006459 tscl = rdtsc();
6460 if (vmx->hv_deadline_tsc > tscl)
6461 /* set_hv_timer ensures the delta fits in 32-bits */
6462 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6463 cpu_preemption_timer_multi);
6464 else
6465 delta_tsc = 0;
6466
Sean Christopherson804939e2019-05-07 12:18:05 -07006467 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6468 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6469 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6470 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6471 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006472 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006473}
6474
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006475void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006476{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006477 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6478 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6479 vmcs_writel(HOST_RSP, host_rsp);
6480 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006481}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006482
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006483bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006484
6485static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6486{
6487 struct vcpu_vmx *vmx = to_vmx(vcpu);
6488 unsigned long cr3, cr4;
6489
6490 /* Record the guest's net vcpu time for enforced NMI injections. */
6491 if (unlikely(!enable_vnmi &&
6492 vmx->loaded_vmcs->soft_vnmi_blocked))
6493 vmx->loaded_vmcs->entry_time = ktime_get();
6494
6495 /* Don't enter VMX if guest state is invalid, let the exit handler
6496 start emulation until we arrive back to a valid state */
6497 if (vmx->emulation_required)
6498 return;
6499
6500 if (vmx->ple_window_dirty) {
6501 vmx->ple_window_dirty = false;
6502 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6503 }
6504
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006505 if (vmx->nested.need_vmcs12_to_shadow_sync)
6506 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006507
6508 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6509 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6510 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6511 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6512
6513 cr3 = __get_current_cr3_fast();
6514 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6515 vmcs_writel(HOST_CR3, cr3);
6516 vmx->loaded_vmcs->host_state.cr3 = cr3;
6517 }
6518
6519 cr4 = cr4_read_shadow();
6520 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6521 vmcs_writel(HOST_CR4, cr4);
6522 vmx->loaded_vmcs->host_state.cr4 = cr4;
6523 }
6524
6525 /* When single-stepping over STI and MOV SS, we must clear the
6526 * corresponding interruptibility bits in the guest state. Otherwise
6527 * vmentry fails as it then expects bit 14 (BS) in pending debug
6528 * exceptions being set, but that's not correct for the guest debugging
6529 * case. */
6530 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6531 vmx_set_interrupt_shadow(vcpu, 0);
6532
WANG Chao1811d972019-04-12 15:55:39 +08006533 kvm_load_guest_xcr0(vcpu);
6534
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006535 if (static_cpu_has(X86_FEATURE_PKU) &&
6536 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6537 vcpu->arch.pkru != vmx->host_pkru)
6538 __write_pkru(vcpu->arch.pkru);
6539
6540 pt_guest_enter(vmx);
6541
6542 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006543 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006544
Sean Christopherson804939e2019-05-07 12:18:05 -07006545 if (enable_preemption_timer)
6546 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006547
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006548 if (lapic_in_kernel(vcpu) &&
6549 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6550 kvm_wait_lapic_expire(vcpu);
6551
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006552 /*
6553 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6554 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6555 * is no need to worry about the conditional branch over the wrmsr
6556 * being speculatively taken.
6557 */
6558 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6559
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006560 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006561 if (static_branch_unlikely(&vmx_l1d_should_flush))
6562 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006563 else if (static_branch_unlikely(&mds_user_clear))
6564 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006565
6566 if (vcpu->arch.cr2 != read_cr2())
6567 write_cr2(vcpu->arch.cr2);
6568
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006569 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6570 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006571
6572 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006573
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006574 /*
6575 * We do not use IBRS in the kernel. If this vCPU has used the
6576 * SPEC_CTRL MSR it may have left it on; save the value and
6577 * turn it off. This is much more efficient than blindly adding
6578 * it to the atomic save/restore list. Especially as the former
6579 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6580 *
6581 * For non-nested case:
6582 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6583 * save it.
6584 *
6585 * For nested case:
6586 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6587 * save it.
6588 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006589 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006590 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006591
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006592 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006593
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006594 /* All fields are clean at this point */
6595 if (static_branch_unlikely(&enable_evmcs))
6596 current_evmcs->hv_clean_fields |=
6597 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6598
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006599 if (static_branch_unlikely(&enable_evmcs))
6600 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6601
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006602 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006603 if (vmx->host_debugctlmsr)
6604 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006605
Avi Kivityaa67f602012-08-01 16:48:03 +03006606#ifndef CONFIG_X86_64
6607 /*
6608 * The sysexit path does not restore ds/es, so we must set them to
6609 * a reasonable value ourselves.
6610 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006611 * We can't defer this to vmx_prepare_switch_to_host() since that
6612 * function may be executed in interrupt context, which saves and
6613 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006614 */
6615 loadsegment(ds, __USER_DS);
6616 loadsegment(es, __USER_DS);
6617#endif
6618
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006619 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006620 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006621 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006622 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006623 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006624 vcpu->arch.regs_dirty = 0;
6625
Chao Peng2ef444f2018-10-24 16:05:12 +08006626 pt_guest_exit(vmx);
6627
Gleb Natapove0b890d2013-09-25 12:51:33 +03006628 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006629 * eager fpu is enabled if PKEY is supported and CR4 is switched
6630 * back on host, so it is safe to read guest PKRU from current
6631 * XSAVE.
6632 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006633 if (static_cpu_has(X86_FEATURE_PKU) &&
6634 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006635 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006636 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006637 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006638 }
6639
WANG Chao1811d972019-04-12 15:55:39 +08006640 kvm_put_guest_xcr0(vcpu);
6641
Gleb Natapove0b890d2013-09-25 12:51:33 +03006642 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006643 vmx->idt_vectoring_info = 0;
6644
6645 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006646 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6647 kvm_machine_check();
6648
Jim Mattsonb060ca32017-09-14 16:31:42 -07006649 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6650 return;
6651
6652 vmx->loaded_vmcs->launched = 1;
6653 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006654
Avi Kivity51aa01d2010-07-20 14:31:20 +03006655 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006656 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006657}
6658
Sean Christopherson434a1e92018-03-20 12:17:18 -07006659static struct kvm *vmx_vm_alloc(void)
6660{
Ben Gardon41836832019-02-11 11:02:52 -08006661 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6662 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6663 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006664 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006665}
6666
6667static void vmx_vm_free(struct kvm *kvm)
6668{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006669 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006670 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006671}
6672
Avi Kivity6aa8b732006-12-10 02:21:36 -08006673static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6674{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006675 struct vcpu_vmx *vmx = to_vmx(vcpu);
6676
Kai Huang843e4332015-01-28 10:54:28 +08006677 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006678 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006679 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006680 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006681 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006682 kfree(vmx->guest_msrs);
6683 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006684 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006685 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006686 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006687}
6688
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006689static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006690{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006691 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006692 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006693 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006694 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006695
Sean Christopherson12b58f42019-08-15 10:22:37 -07006696 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6697 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6698
Ben Gardon41836832019-02-11 11:02:52 -08006699 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006700 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006701 return ERR_PTR(-ENOMEM);
6702
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006703 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6704 GFP_KERNEL_ACCOUNT);
6705 if (!vmx->vcpu.arch.user_fpu) {
6706 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6707 err = -ENOMEM;
6708 goto free_partial_vcpu;
6709 }
6710
Ben Gardon41836832019-02-11 11:02:52 -08006711 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6712 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006713 if (!vmx->vcpu.arch.guest_fpu) {
6714 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6715 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006716 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006717 }
6718
Wanpeng Li991e7a02015-09-16 17:30:05 +08006719 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006720
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006721 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6722 if (err)
6723 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006724
Peter Feiner4e595162016-07-07 14:49:58 -07006725 err = -ENOMEM;
6726
6727 /*
6728 * If PML is turned on, failure on enabling PML just results in failure
6729 * of creating the vcpu, therefore we can simplify PML logic (by
6730 * avoiding dealing with cases, such as enabling PML partially on vcpus
6731 * for the guest, etc.
6732 */
6733 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006734 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006735 if (!vmx->pml_pg)
6736 goto uninit_vcpu;
6737 }
6738
Ben Gardon41836832019-02-11 11:02:52 -08006739 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006740 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6741 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006742
Peter Feiner4e595162016-07-07 14:49:58 -07006743 if (!vmx->guest_msrs)
6744 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006745
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006746 err = alloc_loaded_vmcs(&vmx->vmcs01);
6747 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006748 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006749
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006750 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006751 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006752 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6753 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6754 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6755 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6756 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6757 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006758 if (kvm_cstate_in_guest(kvm)) {
6759 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6760 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6761 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6762 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6763 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006764 vmx->msr_bitmap_mode = 0;
6765
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006766 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006767 cpu = get_cpu();
6768 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006769 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006770 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006771 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006772 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006773 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006774 err = alloc_apic_access_page(kvm);
6775 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006776 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006777 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006778
Sean Christophersone90008d2018-03-05 12:04:37 -08006779 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006780 err = init_rmode_identity_map(kvm);
6781 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006782 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006783 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006784
Roman Kagan63aff652018-07-19 21:59:07 +03006785 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006786 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006787 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006788 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006789 else
6790 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006791
Wincy Van705699a2015-02-03 23:58:17 +08006792 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006793 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006794
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006795 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6796
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006797 /*
6798 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6799 * or POSTED_INTR_WAKEUP_VECTOR.
6800 */
6801 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6802 vmx->pi_desc.sn = 1;
6803
Lan Tianyu53963a72018-12-06 15:34:36 +08006804 vmx->ept_pointer = INVALID_PAGE;
6805
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006806 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006807
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006808free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006809 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006810free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006811 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006812free_pml:
6813 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006814uninit_vcpu:
6815 kvm_vcpu_uninit(&vmx->vcpu);
6816free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006817 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006818 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006819free_user_fpu:
6820 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006821free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006822 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006823 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006824}
6825
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006826#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6827#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006828
Wanpeng Lib31c1142018-03-12 04:53:04 -07006829static int vmx_vm_init(struct kvm *kvm)
6830{
Tianyu Lan877ad952018-07-19 08:40:23 +00006831 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6832
Wanpeng Lib31c1142018-03-12 04:53:04 -07006833 if (!ple_gap)
6834 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006835
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006836 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6837 switch (l1tf_mitigation) {
6838 case L1TF_MITIGATION_OFF:
6839 case L1TF_MITIGATION_FLUSH_NOWARN:
6840 /* 'I explicitly don't care' is set */
6841 break;
6842 case L1TF_MITIGATION_FLUSH:
6843 case L1TF_MITIGATION_FLUSH_NOSMT:
6844 case L1TF_MITIGATION_FULL:
6845 /*
6846 * Warn upon starting the first VM in a potentially
6847 * insecure environment.
6848 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006849 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006850 pr_warn_once(L1TF_MSG_SMT);
6851 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6852 pr_warn_once(L1TF_MSG_L1D);
6853 break;
6854 case L1TF_MITIGATION_FULL_FORCE:
6855 /* Flush is enforced */
6856 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006857 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006858 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006859 return 0;
6860}
6861
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006862static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006863{
6864 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006865 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006866
Sean Christopherson7caaa712018-12-03 13:53:01 -08006867 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006868 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006869 if (nested)
6870 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6871 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006872 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6873 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6874 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006875 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006876 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006877 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006878}
6879
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006880static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006881{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006882 u8 cache;
6883 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006884
Sheng Yang522c68c2009-04-27 20:35:43 +08006885 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006886 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006887 * 2. EPT with VT-d:
6888 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006889 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006890 * b. VT-d with snooping control feature: snooping control feature of
6891 * VT-d engine can guarantee the cache correctness. Just set it
6892 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006893 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006894 * consistent with host MTRR
6895 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006896 if (is_mmio) {
6897 cache = MTRR_TYPE_UNCACHABLE;
6898 goto exit;
6899 }
6900
6901 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006902 ipat = VMX_EPT_IPAT_BIT;
6903 cache = MTRR_TYPE_WRBACK;
6904 goto exit;
6905 }
6906
6907 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6908 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006909 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006910 cache = MTRR_TYPE_WRBACK;
6911 else
6912 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006913 goto exit;
6914 }
6915
Xiao Guangrongff536042015-06-15 16:55:22 +08006916 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006917
6918exit:
6919 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006920}
6921
Sheng Yang17cc3932010-01-05 19:02:27 +08006922static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006923{
Sheng Yang878403b2010-01-05 19:02:29 +08006924 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6925 return PT_DIRECTORY_LEVEL;
6926 else
6927 /* For shadow and EPT supported 1GB page */
6928 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006929}
6930
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006931static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006932{
6933 /*
6934 * These bits in the secondary execution controls field
6935 * are dynamic, the others are mostly based on the hypervisor
6936 * architecture and the guest's CPUID. Do not touch the
6937 * dynamic bits.
6938 */
6939 u32 mask =
6940 SECONDARY_EXEC_SHADOW_VMCS |
6941 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006942 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6943 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006944
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006945 u32 new_ctl = vmx->secondary_exec_control;
6946 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006947
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006948 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006949}
6950
David Matlack8322ebb2016-11-29 18:14:09 -08006951/*
6952 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6953 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6954 */
6955static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6956{
6957 struct vcpu_vmx *vmx = to_vmx(vcpu);
6958 struct kvm_cpuid_entry2 *entry;
6959
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006960 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6961 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006962
6963#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6964 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006965 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006966} while (0)
6967
6968 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6969 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6970 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6971 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6972 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6973 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6974 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6975 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6976 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6977 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6978 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6979 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6980 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6981 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6982 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6983
6984 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6985 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6986 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6987 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6988 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006989 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006990
6991#undef cr4_fixed1_update
6992}
6993
Liran Alon5f76f6f2018-09-14 03:25:52 +03006994static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6995{
6996 struct vcpu_vmx *vmx = to_vmx(vcpu);
6997
6998 if (kvm_mpx_supported()) {
6999 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7000
7001 if (mpx_enabled) {
7002 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7003 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7004 } else {
7005 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7006 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7007 }
7008 }
7009}
7010
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007011static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7012{
7013 struct vcpu_vmx *vmx = to_vmx(vcpu);
7014 struct kvm_cpuid_entry2 *best = NULL;
7015 int i;
7016
7017 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7018 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7019 if (!best)
7020 return;
7021 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7022 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7023 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7024 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7025 }
7026
7027 /* Get the number of configurable Address Ranges for filtering */
7028 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7029 PT_CAP_num_address_ranges);
7030
7031 /* Initialize and clear the no dependency bits */
7032 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7033 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7034
7035 /*
7036 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7037 * will inject an #GP
7038 */
7039 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7040 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7041
7042 /*
7043 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7044 * PSBFreq can be set
7045 */
7046 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7047 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7048 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7049
7050 /*
7051 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7052 * MTCFreq can be set
7053 */
7054 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7055 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7056 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7057
7058 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7059 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7060 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7061 RTIT_CTL_PTW_EN);
7062
7063 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7064 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7065 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7066
7067 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7068 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7069 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7070
7071 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7072 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7073 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7074
7075 /* unmask address range configure area */
7076 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007077 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007078}
7079
Sheng Yang0e851882009-12-18 16:48:46 +08007080static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7081{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007082 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007083
Paolo Bonzini80154d72017-08-24 13:55:35 +02007084 if (cpu_has_secondary_exec_ctrls()) {
7085 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007086 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007087 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007088
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007089 if (nested_vmx_allowed(vcpu))
7090 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7091 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7092 else
7093 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7094 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007095
Liran Alon5f76f6f2018-09-14 03:25:52 +03007096 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007097 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007098 nested_vmx_entry_exit_ctls_update(vcpu);
7099 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007100
7101 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7102 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7103 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007104}
7105
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007106static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7107{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007108 if (func == 1 && nested)
7109 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007110}
7111
Sean Christophersond264ee02018-08-27 15:21:12 -07007112static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7113{
7114 to_vmx(vcpu)->req_immediate_exit = true;
7115}
7116
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007117static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7118 struct x86_instruction_info *info,
7119 enum x86_intercept_stage stage)
7120{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007121 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7122 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7123
7124 /*
7125 * RDPID causes #UD if disabled through secondary execution controls.
7126 * Because it is marked as EmulateOnUD, we need to intercept it here.
7127 */
7128 if (info->intercept == x86_intercept_rdtscp &&
7129 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7130 ctxt->exception.vector = UD_VECTOR;
7131 ctxt->exception.error_code_valid = false;
7132 return X86EMUL_PROPAGATE_FAULT;
7133 }
7134
7135 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007136 return X86EMUL_CONTINUE;
7137}
7138
Yunhong Jiang64672c92016-06-13 14:19:59 -07007139#ifdef CONFIG_X86_64
7140/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7141static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7142 u64 divisor, u64 *result)
7143{
7144 u64 low = a << shift, high = a >> (64 - shift);
7145
7146 /* To avoid the overflow on divq */
7147 if (high >= divisor)
7148 return 1;
7149
7150 /* Low hold the result, high hold rem which is discarded */
7151 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7152 "rm" (divisor), "0" (low), "1" (high));
7153 *result = low;
7154
7155 return 0;
7156}
7157
Sean Christophersonf9927982019-04-16 13:32:46 -07007158static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7159 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007160{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007161 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007162 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007163 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007164
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007165 if (kvm_mwait_in_guest(vcpu->kvm) ||
7166 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007167 return -EOPNOTSUPP;
7168
7169 vmx = to_vmx(vcpu);
7170 tscl = rdtsc();
7171 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7172 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007173 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7174 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007175
7176 if (delta_tsc > lapic_timer_advance_cycles)
7177 delta_tsc -= lapic_timer_advance_cycles;
7178 else
7179 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007180
7181 /* Convert to host delta tsc if tsc scaling is enabled */
7182 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007183 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007184 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007185 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007186 return -ERANGE;
7187
7188 /*
7189 * If the delta tsc can't fit in the 32 bit after the multi shift,
7190 * we can't use the preemption timer.
7191 * It's possible that it fits on later vmentries, but checking
7192 * on every vmentry is costly so we just use an hrtimer.
7193 */
7194 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7195 return -ERANGE;
7196
7197 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007198 *expired = !delta_tsc;
7199 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007200}
7201
7202static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7203{
Sean Christophersonf459a702018-08-27 15:21:11 -07007204 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007205}
7206#endif
7207
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007208static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007209{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007210 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007211 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007212}
7213
Kai Huang843e4332015-01-28 10:54:28 +08007214static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7215 struct kvm_memory_slot *slot)
7216{
7217 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7218 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7219}
7220
7221static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7222 struct kvm_memory_slot *slot)
7223{
7224 kvm_mmu_slot_set_dirty(kvm, slot);
7225}
7226
7227static void vmx_flush_log_dirty(struct kvm *kvm)
7228{
7229 kvm_flush_pml_buffers(kvm);
7230}
7231
Bandan Dasc5f983f2017-05-05 15:25:14 -04007232static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7233{
7234 struct vmcs12 *vmcs12;
7235 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007236 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007237
7238 if (is_guest_mode(vcpu)) {
7239 WARN_ON_ONCE(vmx->nested.pml_full);
7240
7241 /*
7242 * Check if PML is enabled for the nested guest.
7243 * Whether eptp bit 6 is set is already checked
7244 * as part of A/D emulation.
7245 */
7246 vmcs12 = get_vmcs12(vcpu);
7247 if (!nested_cpu_has_pml(vmcs12))
7248 return 0;
7249
Dan Carpenter47698862017-05-10 22:43:17 +03007250 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007251 vmx->nested.pml_full = true;
7252 return 1;
7253 }
7254
7255 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007256 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007257
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007258 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7259 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007260 return 0;
7261
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007262 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007263 }
7264
7265 return 0;
7266}
7267
Kai Huang843e4332015-01-28 10:54:28 +08007268static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7269 struct kvm_memory_slot *memslot,
7270 gfn_t offset, unsigned long mask)
7271{
7272 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7273}
7274
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007275static void __pi_post_block(struct kvm_vcpu *vcpu)
7276{
7277 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7278 struct pi_desc old, new;
7279 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007280
7281 do {
7282 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007283 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7284 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007285
7286 dest = cpu_physical_id(vcpu->cpu);
7287
7288 if (x2apic_enabled())
7289 new.ndst = dest;
7290 else
7291 new.ndst = (dest << 8) & 0xFF00;
7292
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007293 /* set 'NV' to 'notification vector' */
7294 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007295 } while (cmpxchg64(&pi_desc->control, old.control,
7296 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007297
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007298 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7299 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007300 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007301 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007302 vcpu->pre_pcpu = -1;
7303 }
7304}
7305
Feng Wuefc64402015-09-18 22:29:51 +08007306/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007307 * This routine does the following things for vCPU which is going
7308 * to be blocked if VT-d PI is enabled.
7309 * - Store the vCPU to the wakeup list, so when interrupts happen
7310 * we can find the right vCPU to wake up.
7311 * - Change the Posted-interrupt descriptor as below:
7312 * 'NDST' <-- vcpu->pre_pcpu
7313 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7314 * - If 'ON' is set during this process, which means at least one
7315 * interrupt is posted for this vCPU, we cannot block it, in
7316 * this case, return 1, otherwise, return 0.
7317 *
7318 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007319static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007320{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007321 unsigned int dest;
7322 struct pi_desc old, new;
7323 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7324
7325 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007326 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7327 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007328 return 0;
7329
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007330 WARN_ON(irqs_disabled());
7331 local_irq_disable();
7332 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7333 vcpu->pre_pcpu = vcpu->cpu;
7334 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7335 list_add_tail(&vcpu->blocked_vcpu_list,
7336 &per_cpu(blocked_vcpu_on_cpu,
7337 vcpu->pre_pcpu));
7338 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7339 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007340
7341 do {
7342 old.control = new.control = pi_desc->control;
7343
Feng Wubf9f6ac2015-09-18 22:29:55 +08007344 WARN((pi_desc->sn == 1),
7345 "Warning: SN field of posted-interrupts "
7346 "is set before blocking\n");
7347
7348 /*
7349 * Since vCPU can be preempted during this process,
7350 * vcpu->cpu could be different with pre_pcpu, we
7351 * need to set pre_pcpu as the destination of wakeup
7352 * notification event, then we can find the right vCPU
7353 * to wakeup in wakeup handler if interrupts happen
7354 * when the vCPU is in blocked state.
7355 */
7356 dest = cpu_physical_id(vcpu->pre_pcpu);
7357
7358 if (x2apic_enabled())
7359 new.ndst = dest;
7360 else
7361 new.ndst = (dest << 8) & 0xFF00;
7362
7363 /* set 'NV' to 'wakeup vector' */
7364 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007365 } while (cmpxchg64(&pi_desc->control, old.control,
7366 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007367
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007368 /* We should not block the vCPU if an interrupt is posted for it. */
7369 if (pi_test_on(pi_desc) == 1)
7370 __pi_post_block(vcpu);
7371
7372 local_irq_enable();
7373 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007374}
7375
Yunhong Jiangbc225122016-06-13 14:19:58 -07007376static int vmx_pre_block(struct kvm_vcpu *vcpu)
7377{
7378 if (pi_pre_block(vcpu))
7379 return 1;
7380
Yunhong Jiang64672c92016-06-13 14:19:59 -07007381 if (kvm_lapic_hv_timer_in_use(vcpu))
7382 kvm_lapic_switch_to_sw_timer(vcpu);
7383
Yunhong Jiangbc225122016-06-13 14:19:58 -07007384 return 0;
7385}
7386
7387static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007388{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007389 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007390 return;
7391
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007392 WARN_ON(irqs_disabled());
7393 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007394 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007395 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007396}
7397
Yunhong Jiangbc225122016-06-13 14:19:58 -07007398static void vmx_post_block(struct kvm_vcpu *vcpu)
7399{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007400 if (kvm_x86_ops->set_hv_timer)
7401 kvm_lapic_switch_to_hv_timer(vcpu);
7402
Yunhong Jiangbc225122016-06-13 14:19:58 -07007403 pi_post_block(vcpu);
7404}
7405
Feng Wubf9f6ac2015-09-18 22:29:55 +08007406/*
Feng Wuefc64402015-09-18 22:29:51 +08007407 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7408 *
7409 * @kvm: kvm
7410 * @host_irq: host irq of the interrupt
7411 * @guest_irq: gsi of the interrupt
7412 * @set: set or unset PI
7413 * returns 0 on success, < 0 on failure
7414 */
7415static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7416 uint32_t guest_irq, bool set)
7417{
7418 struct kvm_kernel_irq_routing_entry *e;
7419 struct kvm_irq_routing_table *irq_rt;
7420 struct kvm_lapic_irq irq;
7421 struct kvm_vcpu *vcpu;
7422 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007423 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007424
7425 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007426 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7427 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007428 return 0;
7429
7430 idx = srcu_read_lock(&kvm->irq_srcu);
7431 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007432 if (guest_irq >= irq_rt->nr_rt_entries ||
7433 hlist_empty(&irq_rt->map[guest_irq])) {
7434 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7435 guest_irq, irq_rt->nr_rt_entries);
7436 goto out;
7437 }
Feng Wuefc64402015-09-18 22:29:51 +08007438
7439 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7440 if (e->type != KVM_IRQ_ROUTING_MSI)
7441 continue;
7442 /*
7443 * VT-d PI cannot support posting multicast/broadcast
7444 * interrupts to a vCPU, we still use interrupt remapping
7445 * for these kind of interrupts.
7446 *
7447 * For lowest-priority interrupts, we only support
7448 * those with single CPU as the destination, e.g. user
7449 * configures the interrupts via /proc/irq or uses
7450 * irqbalance to make the interrupts single-CPU.
7451 *
7452 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007453 *
7454 * In addition, we can only inject generic interrupts using
7455 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007456 */
7457
Radim Krčmář371313132016-07-12 22:09:27 +02007458 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007459 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7460 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007461 /*
7462 * Make sure the IRTE is in remapped mode if
7463 * we don't handle it in posted mode.
7464 */
7465 ret = irq_set_vcpu_affinity(host_irq, NULL);
7466 if (ret < 0) {
7467 printk(KERN_INFO
7468 "failed to back to remapped mode, irq: %u\n",
7469 host_irq);
7470 goto out;
7471 }
7472
Feng Wuefc64402015-09-18 22:29:51 +08007473 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007474 }
Feng Wuefc64402015-09-18 22:29:51 +08007475
7476 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7477 vcpu_info.vector = irq.vector;
7478
hu huajun2698d822018-04-11 15:16:40 +08007479 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007480 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7481
7482 if (set)
7483 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007484 else
Feng Wuefc64402015-09-18 22:29:51 +08007485 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007486
7487 if (ret < 0) {
7488 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7489 __func__);
7490 goto out;
7491 }
7492 }
7493
7494 ret = 0;
7495out:
7496 srcu_read_unlock(&kvm->irq_srcu, idx);
7497 return ret;
7498}
7499
Ashok Rajc45dcc72016-06-22 14:59:56 +08007500static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7501{
7502 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7503 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7504 FEATURE_CONTROL_LMCE;
7505 else
7506 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7507 ~FEATURE_CONTROL_LMCE;
7508}
7509
Ladi Prosek72d7b372017-10-11 16:54:41 +02007510static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7511{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007512 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7513 if (to_vmx(vcpu)->nested.nested_run_pending)
7514 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007515 return 1;
7516}
7517
Ladi Prosek0234bf82017-10-11 16:54:40 +02007518static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7519{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007520 struct vcpu_vmx *vmx = to_vmx(vcpu);
7521
7522 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7523 if (vmx->nested.smm.guest_mode)
7524 nested_vmx_vmexit(vcpu, -1, 0, 0);
7525
7526 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7527 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007528 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007529 return 0;
7530}
7531
Sean Christophersoned193212019-04-02 08:03:09 -07007532static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007533{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007534 struct vcpu_vmx *vmx = to_vmx(vcpu);
7535 int ret;
7536
7537 if (vmx->nested.smm.vmxon) {
7538 vmx->nested.vmxon = true;
7539 vmx->nested.smm.vmxon = false;
7540 }
7541
7542 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007543 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007544 if (ret)
7545 return ret;
7546
7547 vmx->nested.smm.guest_mode = false;
7548 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007549 return 0;
7550}
7551
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007552static int enable_smi_window(struct kvm_vcpu *vcpu)
7553{
7554 return 0;
7555}
7556
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007557static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7558{
Yi Wang9481b7f2019-07-15 12:35:17 +08007559 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007560}
7561
Liran Alon4b9852f2019-08-26 13:24:49 +03007562static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7563{
7564 return to_vmx(vcpu)->nested.vmxon;
7565}
7566
Sean Christophersona3203382018-12-03 13:53:11 -08007567static __init int hardware_setup(void)
7568{
7569 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007570 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007571 int r, i;
7572
7573 rdmsrl_safe(MSR_EFER, &host_efer);
7574
Sean Christopherson23420802019-04-19 22:50:57 -07007575 store_idt(&dt);
7576 host_idt_base = dt.address;
7577
Sean Christophersona3203382018-12-03 13:53:11 -08007578 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7579 kvm_define_shared_msr(i, vmx_msr_index[i]);
7580
7581 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7582 return -EIO;
7583
7584 if (boot_cpu_has(X86_FEATURE_NX))
7585 kvm_enable_efer_bits(EFER_NX);
7586
7587 if (boot_cpu_has(X86_FEATURE_MPX)) {
7588 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7589 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7590 }
7591
7592 if (boot_cpu_has(X86_FEATURE_XSAVES))
7593 rdmsrl(MSR_IA32_XSS, host_xss);
7594
7595 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7596 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7597 enable_vpid = 0;
7598
7599 if (!cpu_has_vmx_ept() ||
7600 !cpu_has_vmx_ept_4levels() ||
7601 !cpu_has_vmx_ept_mt_wb() ||
7602 !cpu_has_vmx_invept_global())
7603 enable_ept = 0;
7604
7605 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7606 enable_ept_ad_bits = 0;
7607
7608 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7609 enable_unrestricted_guest = 0;
7610
7611 if (!cpu_has_vmx_flexpriority())
7612 flexpriority_enabled = 0;
7613
7614 if (!cpu_has_virtual_nmis())
7615 enable_vnmi = 0;
7616
7617 /*
7618 * set_apic_access_page_addr() is used to reload apic access
7619 * page upon invalidation. No need to do anything if not
7620 * using the APIC_ACCESS_ADDR VMCS field.
7621 */
7622 if (!flexpriority_enabled)
7623 kvm_x86_ops->set_apic_access_page_addr = NULL;
7624
7625 if (!cpu_has_vmx_tpr_shadow())
7626 kvm_x86_ops->update_cr8_intercept = NULL;
7627
7628 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7629 kvm_disable_largepages();
7630
7631#if IS_ENABLED(CONFIG_HYPERV)
7632 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007633 && enable_ept) {
7634 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7635 kvm_x86_ops->tlb_remote_flush_with_range =
7636 hv_remote_flush_tlb_with_range;
7637 }
Sean Christophersona3203382018-12-03 13:53:11 -08007638#endif
7639
7640 if (!cpu_has_vmx_ple()) {
7641 ple_gap = 0;
7642 ple_window = 0;
7643 ple_window_grow = 0;
7644 ple_window_max = 0;
7645 ple_window_shrink = 0;
7646 }
7647
7648 if (!cpu_has_vmx_apicv()) {
7649 enable_apicv = 0;
7650 kvm_x86_ops->sync_pir_to_irr = NULL;
7651 }
7652
7653 if (cpu_has_vmx_tsc_scaling()) {
7654 kvm_has_tsc_control = true;
7655 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7656 kvm_tsc_scaling_ratio_frac_bits = 48;
7657 }
7658
7659 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7660
7661 if (enable_ept)
7662 vmx_enable_tdp();
7663 else
7664 kvm_disable_tdp();
7665
Sean Christophersona3203382018-12-03 13:53:11 -08007666 /*
7667 * Only enable PML when hardware supports PML feature, and both EPT
7668 * and EPT A/D bit features are enabled -- PML depends on them to work.
7669 */
7670 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7671 enable_pml = 0;
7672
7673 if (!enable_pml) {
7674 kvm_x86_ops->slot_enable_log_dirty = NULL;
7675 kvm_x86_ops->slot_disable_log_dirty = NULL;
7676 kvm_x86_ops->flush_log_dirty = NULL;
7677 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7678 }
7679
7680 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007681 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007682
Sean Christopherson804939e2019-05-07 12:18:05 -07007683 if (enable_preemption_timer) {
7684 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007685 u64 vmx_msr;
7686
7687 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7688 cpu_preemption_timer_multi =
7689 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007690
7691 if (tsc_khz)
7692 use_timer_freq = (u64)tsc_khz * 1000;
7693 use_timer_freq >>= cpu_preemption_timer_multi;
7694
7695 /*
7696 * KVM "disables" the preemption timer by setting it to its max
7697 * value. Don't use the timer if it might cause spurious exits
7698 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7699 */
7700 if (use_timer_freq > 0xffffffffu / 10)
7701 enable_preemption_timer = false;
7702 }
7703
7704 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007705 kvm_x86_ops->set_hv_timer = NULL;
7706 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007707 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007708 }
7709
Sean Christophersona3203382018-12-03 13:53:11 -08007710 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007711
7712 kvm_mce_cap_supported |= MCG_LMCE_P;
7713
Chao Pengf99e3da2018-10-24 16:05:10 +08007714 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7715 return -EINVAL;
7716 if (!enable_ept || !cpu_has_vmx_intel_pt())
7717 pt_mode = PT_MODE_SYSTEM;
7718
Sean Christophersona3203382018-12-03 13:53:11 -08007719 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007720 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7721 vmx_capability.ept, enable_apicv);
7722
Sean Christophersone4027cf2018-12-03 13:53:12 -08007723 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007724 if (r)
7725 return r;
7726 }
7727
7728 r = alloc_kvm_area();
7729 if (r)
7730 nested_vmx_hardware_unsetup();
7731 return r;
7732}
7733
7734static __exit void hardware_unsetup(void)
7735{
7736 if (nested)
7737 nested_vmx_hardware_unsetup();
7738
7739 free_kvm_area();
7740}
7741
Kees Cook404f6aa2016-08-08 16:29:06 -07007742static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007743 .cpu_has_kvm_support = cpu_has_kvm_support,
7744 .disabled_by_bios = vmx_disabled_by_bios,
7745 .hardware_setup = hardware_setup,
7746 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007747 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007748 .hardware_enable = hardware_enable,
7749 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007750 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007751 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007752
Wanpeng Lib31c1142018-03-12 04:53:04 -07007753 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007754 .vm_alloc = vmx_vm_alloc,
7755 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007756
Avi Kivity6aa8b732006-12-10 02:21:36 -08007757 .vcpu_create = vmx_create_vcpu,
7758 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007759 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007760
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007761 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007762 .vcpu_load = vmx_vcpu_load,
7763 .vcpu_put = vmx_vcpu_put,
7764
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007765 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007766 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007767 .get_msr = vmx_get_msr,
7768 .set_msr = vmx_set_msr,
7769 .get_segment_base = vmx_get_segment_base,
7770 .get_segment = vmx_get_segment,
7771 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007772 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007773 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007774 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007775 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007776 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007777 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007778 .set_cr3 = vmx_set_cr3,
7779 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007780 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007781 .get_idt = vmx_get_idt,
7782 .set_idt = vmx_set_idt,
7783 .get_gdt = vmx_get_gdt,
7784 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007785 .get_dr6 = vmx_get_dr6,
7786 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007787 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007788 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007789 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007790 .get_rflags = vmx_get_rflags,
7791 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007792
Avi Kivity6aa8b732006-12-10 02:21:36 -08007793 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007794 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007795
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007797 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007798 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007799 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7800 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007801 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007802 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007803 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007804 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007805 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007806 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007807 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007808 .get_nmi_mask = vmx_get_nmi_mask,
7809 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007810 .enable_nmi_window = enable_nmi_window,
7811 .enable_irq_window = enable_irq_window,
7812 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007813 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007814 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007815 .get_enable_apicv = vmx_get_enable_apicv,
7816 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007817 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007818 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007819 .hwapic_irr_update = vmx_hwapic_irr_update,
7820 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007821 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007822 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7823 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007824 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007825
Izik Eiduscbc94022007-10-25 00:29:55 +02007826 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007827 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007828 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007829 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007830
Avi Kivity586f9602010-11-18 13:09:54 +02007831 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007832
Sheng Yang17cc3932010-01-05 19:02:27 +08007833 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007834
7835 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007836
7837 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007838 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007839
7840 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007841
7842 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007843
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007844 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007845 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007846
7847 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007848
7849 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007850 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007851 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007852 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007853 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007854 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007855
Sean Christophersond264ee02018-08-27 15:21:12 -07007856 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007857
7858 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007859
7860 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7861 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7862 .flush_log_dirty = vmx_flush_log_dirty,
7863 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007864 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007865
Feng Wubf9f6ac2015-09-18 22:29:55 +08007866 .pre_block = vmx_pre_block,
7867 .post_block = vmx_post_block,
7868
Wei Huang25462f72015-06-19 15:45:05 +02007869 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007870
7871 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007872
7873#ifdef CONFIG_X86_64
7874 .set_hv_timer = vmx_set_hv_timer,
7875 .cancel_hv_timer = vmx_cancel_hv_timer,
7876#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007877
7878 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007879
Ladi Prosek72d7b372017-10-11 16:54:41 +02007880 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007881 .pre_enter_smm = vmx_pre_enter_smm,
7882 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007883 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007884
Sean Christophersone4027cf2018-12-03 13:53:12 -08007885 .check_nested_events = NULL,
7886 .get_nested_state = NULL,
7887 .set_nested_state = NULL,
7888 .get_vmcs12_pages = NULL,
7889 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007890 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007891 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007892 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007893};
7894
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007895static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007896{
7897 if (vmx_l1d_flush_pages) {
7898 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7899 vmx_l1d_flush_pages = NULL;
7900 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007901 /* Restore state so sysfs ignores VMX */
7902 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007903}
7904
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007905static void vmx_exit(void)
7906{
7907#ifdef CONFIG_KEXEC_CORE
7908 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7909 synchronize_rcu();
7910#endif
7911
7912 kvm_exit();
7913
7914#if IS_ENABLED(CONFIG_HYPERV)
7915 if (static_branch_unlikely(&enable_evmcs)) {
7916 int cpu;
7917 struct hv_vp_assist_page *vp_ap;
7918 /*
7919 * Reset everything to support using non-enlightened VMCS
7920 * access later (e.g. when we reload the module with
7921 * enlightened_vmcs=0)
7922 */
7923 for_each_online_cpu(cpu) {
7924 vp_ap = hv_get_vp_assist_page(cpu);
7925
7926 if (!vp_ap)
7927 continue;
7928
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007929 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007930 vp_ap->current_nested_vmcs = 0;
7931 vp_ap->enlighten_vmentry = 0;
7932 }
7933
7934 static_branch_disable(&enable_evmcs);
7935 }
7936#endif
7937 vmx_cleanup_l1d_flush();
7938}
7939module_exit(vmx_exit);
7940
Avi Kivity6aa8b732006-12-10 02:21:36 -08007941static int __init vmx_init(void)
7942{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007943 int r;
7944
7945#if IS_ENABLED(CONFIG_HYPERV)
7946 /*
7947 * Enlightened VMCS usage should be recommended and the host needs
7948 * to support eVMCS v1 or above. We can also disable eVMCS support
7949 * with module parameter.
7950 */
7951 if (enlightened_vmcs &&
7952 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7953 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7954 KVM_EVMCS_VERSION) {
7955 int cpu;
7956
7957 /* Check that we have assist pages on all online CPUs */
7958 for_each_online_cpu(cpu) {
7959 if (!hv_get_vp_assist_page(cpu)) {
7960 enlightened_vmcs = false;
7961 break;
7962 }
7963 }
7964
7965 if (enlightened_vmcs) {
7966 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7967 static_branch_enable(&enable_evmcs);
7968 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007969
7970 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7971 vmx_x86_ops.enable_direct_tlbflush
7972 = hv_enable_direct_tlbflush;
7973
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007974 } else {
7975 enlightened_vmcs = false;
7976 }
7977#endif
7978
7979 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007980 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007981 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007982 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007983
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007984 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007985 * Must be called after kvm_init() so enable_ept is properly set
7986 * up. Hand the parameter mitigation value in which was stored in
7987 * the pre module init parser. If no parameter was given, it will
7988 * contain 'auto' which will be turned into the default 'cond'
7989 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007990 */
Waiman Long19a36d32019-08-26 15:30:23 -04007991 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7992 if (r) {
7993 vmx_exit();
7994 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007995 }
7996
Dave Young2965faa2015-09-09 15:38:55 -07007997#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007998 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7999 crash_vmclear_local_loaded_vmcss);
8000#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008001 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008002
He, Qingfdef3ad2007-04-30 09:45:24 +03008003 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008004}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008005module_init(vmx_init);