blob: 12dddba7bf6f0c4706956c62875053d65ec18471 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilson7fc92e92017-06-16 11:54:55 +010055 if (!obj->cache_coherent)
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson7fc92e92017-06-16 11:54:55 +0100256 !obj->cache_coherent)
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564int
565i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
566 int align)
567{
Chris Wilson6ea1d552017-07-26 17:00:37 +0100568 struct sg_table *pages;
569 int err;
Chris Wilson00731152014-05-21 12:42:56 +0100570
Chris Wilsondbb43512016-12-07 13:34:11 +0000571 if (align > obj->base.size)
572 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100573
Chris Wilsondbb43512016-12-07 13:34:11 +0000574 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100575 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100576
Chris Wilson6ea1d552017-07-26 17:00:37 +0100577 if (obj->ops != &i915_gem_object_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100578 return -EINVAL;
579
Chris Wilson6ea1d552017-07-26 17:00:37 +0100580 err = i915_gem_object_unbind(obj);
581 if (err)
582 return err;
Chris Wilson4717ca92016-08-04 07:52:28 +0100583
Chris Wilson6ea1d552017-07-26 17:00:37 +0100584 mutex_lock(&obj->mm.lock);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800585
Chris Wilson6ea1d552017-07-26 17:00:37 +0100586 if (obj->mm.madv != I915_MADV_WILLNEED) {
587 err = -EFAULT;
588 goto err_unlock;
589 }
590
591 if (obj->mm.quirked) {
592 err = -EFAULT;
593 goto err_unlock;
594 }
595
596 if (obj->mm.mapping) {
597 err = -EBUSY;
598 goto err_unlock;
599 }
600
601 pages = obj->mm.pages;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800602 obj->ops = &i915_gem_phys_ops;
603
Chris Wilson6ea1d552017-07-26 17:00:37 +0100604 err = __i915_gem_object_get_pages(obj);
605 if (err)
Chris Wilson581ab1f2017-02-15 16:39:00 +0000606 goto err_xfer;
607
Chris Wilson6ea1d552017-07-26 17:00:37 +0100608 /* Perma-pin (until release) the physical set of pages */
609 __i915_gem_object_pin_pages(obj);
610
611 if (!IS_ERR_OR_NULL(pages))
612 i915_gem_object_ops.put_pages(obj, pages);
613 mutex_unlock(&obj->mm.lock);
Chris Wilson581ab1f2017-02-15 16:39:00 +0000614 return 0;
615
616err_xfer:
617 obj->ops = &i915_gem_object_ops;
Chris Wilson6ea1d552017-07-26 17:00:37 +0100618 obj->mm.pages = pages;
619err_unlock:
620 mutex_unlock(&obj->mm.lock);
621 return err;
Chris Wilson00731152014-05-21 12:42:56 +0100622}
623
624static int
625i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100627 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100628{
Chris Wilson00731152014-05-21 12:42:56 +0100629 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300630 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800631
632 /* We manually control the domain here and pretend that it
633 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
634 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700635 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000636 if (copy_from_user(vaddr, user_data, args->size))
637 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100638
Chris Wilson6a2c4232014-11-04 04:51:40 -0800639 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000640 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200641
Chris Wilsond59b21e2017-02-22 11:40:49 +0000642 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000643 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100644}
645
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000646void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000647{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100648 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000649}
650
651void i915_gem_object_free(struct drm_i915_gem_object *obj)
652{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100653 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100654 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000655}
656
Dave Airlieff72145b2011-02-07 12:16:14 +1000657static int
658i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000660 uint64_t size,
661 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700662{
Chris Wilson05394f32010-11-08 19:18:58 +0000663 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300664 int ret;
665 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700666
Dave Airlieff72145b2011-02-07 12:16:14 +1000667 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200668 if (size == 0)
669 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700670
671 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000672 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100673 if (IS_ERR(obj))
674 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700675
Chris Wilson05394f32010-11-08 19:18:58 +0000676 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100677 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100678 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200679 if (ret)
680 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100681
Dave Airlieff72145b2011-02-07 12:16:14 +1000682 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700683 return 0;
684}
685
Dave Airlieff72145b2011-02-07 12:16:14 +1000686int
687i915_gem_dumb_create(struct drm_file *file,
688 struct drm_device *dev,
689 struct drm_mode_create_dumb *args)
690{
691 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300692 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000693 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000694 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000695 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000696}
697
Chris Wilsone27ab732017-06-15 13:38:49 +0100698static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
699{
700 return !(obj->cache_level == I915_CACHE_NONE ||
701 obj->cache_level == I915_CACHE_WT);
702}
703
Dave Airlieff72145b2011-02-07 12:16:14 +1000704/**
705 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100706 * @dev: drm device pointer
707 * @data: ioctl data blob
708 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000709 */
710int
711i915_gem_create_ioctl(struct drm_device *dev, void *data,
712 struct drm_file *file)
713{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000714 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000715 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200716
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000717 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100718
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000719 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000720 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000721}
722
Chris Wilsonef749212017-04-12 12:01:10 +0100723static inline enum fb_op_origin
724fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
725{
726 return (domain == I915_GEM_DOMAIN_GTT ?
727 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
728}
729
730static void
731flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
732{
733 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
734
735 if (!(obj->base.write_domain & flush_domains))
736 return;
737
738 /* No actual flushing is required for the GTT write domain. Writes
739 * to it "immediately" go to main memory as far as we know, so there's
740 * no chipset flush. It also doesn't land in render cache.
741 *
742 * However, we do have to enforce the order so that all writes through
743 * the GTT land before any writes to the device, such as updates to
744 * the GATT itself.
745 *
746 * We also have to wait a bit for the writes to land from the GTT.
747 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
748 * timing. This issue has only been observed when switching quickly
749 * between GTT writes and CPU reads from inside the kernel on recent hw,
750 * and it appears to only affect discrete GTT blocks (i.e. on LLC
751 * system agents we cannot reproduce this behaviour).
752 */
753 wmb();
754
755 switch (obj->base.write_domain) {
756 case I915_GEM_DOMAIN_GTT:
757 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
758 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
759 spin_lock_irq(&dev_priv->uncore.lock);
760 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
761 spin_unlock_irq(&dev_priv->uncore.lock);
762 intel_runtime_pm_put(dev_priv);
763 }
764 }
765
766 intel_fb_obj_flush(obj,
767 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
768 break;
769
770 case I915_GEM_DOMAIN_CPU:
771 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
772 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100773
774 case I915_GEM_DOMAIN_RENDER:
775 if (gpu_write_needs_clflush(obj))
776 obj->cache_dirty = true;
777 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100778 }
779
780 obj->base.write_domain = 0;
781}
782
Daniel Vetter8c599672011-12-14 13:57:31 +0100783static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100784__copy_to_user_swizzled(char __user *cpu_vaddr,
785 const char *gpu_vaddr, int gpu_offset,
786 int length)
787{
788 int ret, cpu_offset = 0;
789
790 while (length > 0) {
791 int cacheline_end = ALIGN(gpu_offset + 1, 64);
792 int this_length = min(cacheline_end - gpu_offset, length);
793 int swizzled_gpu_offset = gpu_offset ^ 64;
794
795 ret = __copy_to_user(cpu_vaddr + cpu_offset,
796 gpu_vaddr + swizzled_gpu_offset,
797 this_length);
798 if (ret)
799 return ret + length;
800
801 cpu_offset += this_length;
802 gpu_offset += this_length;
803 length -= this_length;
804 }
805
806 return 0;
807}
808
809static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700810__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
811 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 int length)
813{
814 int ret, cpu_offset = 0;
815
816 while (length > 0) {
817 int cacheline_end = ALIGN(gpu_offset + 1, 64);
818 int this_length = min(cacheline_end - gpu_offset, length);
819 int swizzled_gpu_offset = gpu_offset ^ 64;
820
821 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
822 cpu_vaddr + cpu_offset,
823 this_length);
824 if (ret)
825 return ret + length;
826
827 cpu_offset += this_length;
828 gpu_offset += this_length;
829 length -= this_length;
830 }
831
832 return 0;
833}
834
Brad Volkin4c914c02014-02-18 10:15:45 -0800835/*
836 * Pins the specified object's pages and synchronizes the object with
837 * GPU accesses. Sets needs_clflush to non-zero if the caller should
838 * flush the object from the CPU cache.
839 */
840int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100841 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800842{
843 int ret;
844
Chris Wilsone95433c2016-10-28 13:58:27 +0100845 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800846
Chris Wilsone95433c2016-10-28 13:58:27 +0100847 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100848 if (!i915_gem_object_has_struct_page(obj))
849 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800850
Chris Wilsone95433c2016-10-28 13:58:27 +0100851 ret = i915_gem_object_wait(obj,
852 I915_WAIT_INTERRUPTIBLE |
853 I915_WAIT_LOCKED,
854 MAX_SCHEDULE_TIMEOUT,
855 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100856 if (ret)
857 return ret;
858
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100859 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100860 if (ret)
861 return ret;
862
Chris Wilson7fc92e92017-06-16 11:54:55 +0100863 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000864 ret = i915_gem_object_set_to_cpu_domain(obj, false);
865 if (ret)
866 goto err_unpin;
867 else
868 goto out;
869 }
870
Chris Wilsonef749212017-04-12 12:01:10 +0100871 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100872
Chris Wilson43394c72016-08-18 17:16:47 +0100873 /* If we're not in the cpu read domain, set ourself into the gtt
874 * read domain and manually flush cachelines (if required). This
875 * optimizes for the case when the gpu will dirty the data
876 * anyway again before the next pread happens.
877 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100878 if (!obj->cache_dirty &&
879 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000880 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800881
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000882out:
Chris Wilson97649512016-08-18 17:16:50 +0100883 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100884 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100885
886err_unpin:
887 i915_gem_object_unpin_pages(obj);
888 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100889}
890
891int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
892 unsigned int *needs_clflush)
893{
894 int ret;
895
Chris Wilsone95433c2016-10-28 13:58:27 +0100896 lockdep_assert_held(&obj->base.dev->struct_mutex);
897
Chris Wilson43394c72016-08-18 17:16:47 +0100898 *needs_clflush = 0;
899 if (!i915_gem_object_has_struct_page(obj))
900 return -ENODEV;
901
Chris Wilsone95433c2016-10-28 13:58:27 +0100902 ret = i915_gem_object_wait(obj,
903 I915_WAIT_INTERRUPTIBLE |
904 I915_WAIT_LOCKED |
905 I915_WAIT_ALL,
906 MAX_SCHEDULE_TIMEOUT,
907 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100908 if (ret)
909 return ret;
910
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100911 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100912 if (ret)
913 return ret;
914
Chris Wilson7fc92e92017-06-16 11:54:55 +0100915 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000916 ret = i915_gem_object_set_to_cpu_domain(obj, true);
917 if (ret)
918 goto err_unpin;
919 else
920 goto out;
921 }
922
Chris Wilsonef749212017-04-12 12:01:10 +0100923 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100924
Chris Wilson43394c72016-08-18 17:16:47 +0100925 /* If we're not in the cpu write domain, set ourself into the
926 * gtt write domain and manually flush cachelines (as required).
927 * This optimizes for the case when the gpu will use the data
928 * right away and we therefore have to clflush anyway.
929 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100930 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000931 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100932
Chris Wilsone27ab732017-06-15 13:38:49 +0100933 /*
934 * Same trick applies to invalidate partially written
935 * cachelines read before writing.
936 */
937 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
938 *needs_clflush |= CLFLUSH_BEFORE;
939 }
Chris Wilson43394c72016-08-18 17:16:47 +0100940
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000941out:
Chris Wilson43394c72016-08-18 17:16:47 +0100942 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100943 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100944 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100945 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100946
947err_unpin:
948 i915_gem_object_unpin_pages(obj);
949 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800950}
951
Daniel Vetter23c18c72012-03-25 19:47:42 +0200952static void
953shmem_clflush_swizzled_range(char *addr, unsigned long length,
954 bool swizzled)
955{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200956 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200957 unsigned long start = (unsigned long) addr;
958 unsigned long end = (unsigned long) addr + length;
959
960 /* For swizzling simply ensure that we always flush both
961 * channels. Lame, but simple and it works. Swizzled
962 * pwrite/pread is far from a hotpath - current userspace
963 * doesn't use it at all. */
964 start = round_down(start, 128);
965 end = round_up(end, 128);
966
967 drm_clflush_virt_range((void *)start, end - start);
968 } else {
969 drm_clflush_virt_range(addr, length);
970 }
971
972}
973
Daniel Vetterd174bd62012-03-25 19:47:40 +0200974/* Only difference to the fast-path function is that this can handle bit17
975 * and uses non-atomic copy and kmap functions. */
976static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100977shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200978 char __user *user_data,
979 bool page_do_bit17_swizzling, bool needs_clflush)
980{
981 char *vaddr;
982 int ret;
983
984 vaddr = kmap(page);
985 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100986 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200987 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200988
989 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100990 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100992 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200993 kunmap(page);
994
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100995 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996}
997
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100998static int
999shmem_pread(struct page *page, int offset, int length, char __user *user_data,
1000 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301001{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001002 int ret;
1003
1004 ret = -ENODEV;
1005 if (!page_do_bit17_swizzling) {
1006 char *vaddr = kmap_atomic(page);
1007
1008 if (needs_clflush)
1009 drm_clflush_virt_range(vaddr + offset, length);
1010 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1011 kunmap_atomic(vaddr);
1012 }
1013 if (ret == 0)
1014 return 0;
1015
1016 return shmem_pread_slow(page, offset, length, user_data,
1017 page_do_bit17_swizzling, needs_clflush);
1018}
1019
1020static int
1021i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
1022 struct drm_i915_gem_pread *args)
1023{
1024 char __user *user_data;
1025 u64 remain;
1026 unsigned int obj_do_bit17_swizzling;
1027 unsigned int needs_clflush;
1028 unsigned int idx, offset;
1029 int ret;
1030
1031 obj_do_bit17_swizzling = 0;
1032 if (i915_gem_object_needs_bit17_swizzle(obj))
1033 obj_do_bit17_swizzling = BIT(17);
1034
1035 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
1036 if (ret)
1037 return ret;
1038
1039 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
1040 mutex_unlock(&obj->base.dev->struct_mutex);
1041 if (ret)
1042 return ret;
1043
1044 remain = args->size;
1045 user_data = u64_to_user_ptr(args->data_ptr);
1046 offset = offset_in_page(args->offset);
1047 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1048 struct page *page = i915_gem_object_get_page(obj, idx);
1049 int length;
1050
1051 length = remain;
1052 if (offset + length > PAGE_SIZE)
1053 length = PAGE_SIZE - offset;
1054
1055 ret = shmem_pread(page, offset, length, user_data,
1056 page_to_phys(page) & obj_do_bit17_swizzling,
1057 needs_clflush);
1058 if (ret)
1059 break;
1060
1061 remain -= length;
1062 user_data += length;
1063 offset = 0;
1064 }
1065
1066 i915_gem_obj_finish_shmem_access(obj);
1067 return ret;
1068}
1069
1070static inline bool
1071gtt_user_read(struct io_mapping *mapping,
1072 loff_t base, int offset,
1073 char __user *user_data, int length)
1074{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301075 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001076 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301077
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301078 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001079 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1080 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1081 io_mapping_unmap_atomic(vaddr);
1082 if (unwritten) {
1083 vaddr = (void __force *)
1084 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1085 unwritten = copy_to_user(user_data, vaddr + offset, length);
1086 io_mapping_unmap(vaddr);
1087 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301088 return unwritten;
1089}
1090
1091static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001092i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1093 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301094{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001095 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1096 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301097 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001098 struct i915_vma *vma;
1099 void __user *user_data;
1100 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301101 int ret;
1102
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001103 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1104 if (ret)
1105 return ret;
1106
1107 intel_runtime_pm_get(i915);
1108 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1109 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001110 if (!IS_ERR(vma)) {
1111 node.start = i915_ggtt_offset(vma);
1112 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001113 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001114 if (ret) {
1115 i915_vma_unpin(vma);
1116 vma = ERR_PTR(ret);
1117 }
1118 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001119 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301121 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001122 goto out_unlock;
1123 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301124 }
1125
1126 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1127 if (ret)
1128 goto out_unpin;
1129
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001130 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301131
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001132 user_data = u64_to_user_ptr(args->data_ptr);
1133 remain = args->size;
1134 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301135
1136 while (remain > 0) {
1137 /* Operation in this page
1138 *
1139 * page_base = page offset within aperture
1140 * page_offset = offset within page
1141 * page_length = bytes to copy for this page
1142 */
1143 u32 page_base = node.start;
1144 unsigned page_offset = offset_in_page(offset);
1145 unsigned page_length = PAGE_SIZE - page_offset;
1146 page_length = remain < page_length ? remain : page_length;
1147 if (node.allocated) {
1148 wmb();
1149 ggtt->base.insert_page(&ggtt->base,
1150 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001151 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301152 wmb();
1153 } else {
1154 page_base += offset & PAGE_MASK;
1155 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001156
1157 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1158 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301159 ret = -EFAULT;
1160 break;
1161 }
1162
1163 remain -= page_length;
1164 user_data += page_length;
1165 offset += page_length;
1166 }
1167
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001168 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301169out_unpin:
1170 if (node.allocated) {
1171 wmb();
1172 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001173 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301174 remove_mappable_node(&node);
1175 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001176 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301177 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178out_unlock:
1179 intel_runtime_pm_put(i915);
1180 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001181
Eric Anholteb014592009-03-10 11:44:52 -07001182 return ret;
1183}
1184
Eric Anholt673a3942008-07-30 12:06:12 -07001185/**
1186 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001187 * @dev: drm device pointer
1188 * @data: ioctl data blob
1189 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001190 *
1191 * On error, the contents of *data are undefined.
1192 */
1193int
1194i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001195 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001196{
1197 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001198 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001200
Chris Wilson51311d02010-11-17 09:10:42 +00001201 if (args->size == 0)
1202 return 0;
1203
1204 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001205 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001206 args->size))
1207 return -EFAULT;
1208
Chris Wilson03ac0642016-07-20 13:31:51 +01001209 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001210 if (!obj)
1211 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Chris Wilson7dcd2492010-09-26 20:21:44 +01001213 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001214 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001215 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001216 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001217 }
1218
Chris Wilsondb53a302011-02-03 11:57:46 +00001219 trace_i915_gem_object_pread(obj, args->offset, args->size);
1220
Chris Wilsone95433c2016-10-28 13:58:27 +01001221 ret = i915_gem_object_wait(obj,
1222 I915_WAIT_INTERRUPTIBLE,
1223 MAX_SCHEDULE_TIMEOUT,
1224 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001225 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001226 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001227
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001228 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001229 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001230 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001231
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001232 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001233 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001234 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301235
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001236 i915_gem_object_unpin_pages(obj);
1237out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001238 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001240}
1241
Keith Packard0839ccb2008-10-30 19:38:48 -07001242/* This is the fast write path which cannot handle
1243 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001244 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001245
Chris Wilsonfe115622016-10-28 13:58:40 +01001246static inline bool
1247ggtt_write(struct io_mapping *mapping,
1248 loff_t base, int offset,
1249 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001250{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001251 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001252 unsigned long unwritten;
1253
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001254 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001255 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1256 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001257 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001258 io_mapping_unmap_atomic(vaddr);
1259 if (unwritten) {
1260 vaddr = (void __force *)
1261 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1262 unwritten = copy_from_user(vaddr + offset, user_data, length);
1263 io_mapping_unmap(vaddr);
1264 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001265
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001266 return unwritten;
1267}
1268
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269/**
1270 * This is the fast pwrite path, where we copy the data directly from the
1271 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001272 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001273 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001274 */
Eric Anholt673a3942008-07-30 12:06:12 -07001275static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001276i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1277 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001278{
Chris Wilsonfe115622016-10-28 13:58:40 +01001279 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301280 struct i915_ggtt *ggtt = &i915->ggtt;
1281 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001282 struct i915_vma *vma;
1283 u64 remain, offset;
1284 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301285 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301286
Chris Wilsonfe115622016-10-28 13:58:40 +01001287 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1288 if (ret)
1289 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001290
Chris Wilson9c870d02016-10-24 13:42:15 +01001291 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001292 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001293 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001294 if (!IS_ERR(vma)) {
1295 node.start = i915_ggtt_offset(vma);
1296 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001297 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001298 if (ret) {
1299 i915_vma_unpin(vma);
1300 vma = ERR_PTR(ret);
1301 }
1302 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001303 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001304 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301305 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001306 goto out_unlock;
1307 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301308 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001309
1310 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1311 if (ret)
1312 goto out_unpin;
1313
Chris Wilsonfe115622016-10-28 13:58:40 +01001314 mutex_unlock(&i915->drm.struct_mutex);
1315
Chris Wilsonb19482d2016-08-18 17:16:43 +01001316 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001317
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301318 user_data = u64_to_user_ptr(args->data_ptr);
1319 offset = args->offset;
1320 remain = args->size;
1321 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001322 /* Operation in this page
1323 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001324 * page_base = page offset within aperture
1325 * page_offset = offset within page
1326 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001327 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301328 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001329 unsigned int page_offset = offset_in_page(offset);
1330 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301331 page_length = remain < page_length ? remain : page_length;
1332 if (node.allocated) {
1333 wmb(); /* flush the write before we modify the GGTT */
1334 ggtt->base.insert_page(&ggtt->base,
1335 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1336 node.start, I915_CACHE_NONE, 0);
1337 wmb(); /* flush modifications to the GGTT (insert_page) */
1338 } else {
1339 page_base += offset & PAGE_MASK;
1340 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001341 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001342 * source page isn't available. Return the error and we'll
1343 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301344 * If the object is non-shmem backed, we retry again with the
1345 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001346 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001347 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1348 user_data, page_length)) {
1349 ret = -EFAULT;
1350 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001351 }
Eric Anholt673a3942008-07-30 12:06:12 -07001352
Keith Packard0839ccb2008-10-30 19:38:48 -07001353 remain -= page_length;
1354 user_data += page_length;
1355 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001356 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001357 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001358
1359 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001360out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301361 if (node.allocated) {
1362 wmb();
1363 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001364 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301365 remove_mappable_node(&node);
1366 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001367 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301368 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001369out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001370 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001371 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001372 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001373}
1374
Eric Anholt673a3942008-07-30 12:06:12 -07001375static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001376shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001377 char __user *user_data,
1378 bool page_do_bit17_swizzling,
1379 bool needs_clflush_before,
1380 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001381{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001382 char *vaddr;
1383 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001384
Daniel Vetterd174bd62012-03-25 19:47:40 +02001385 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001386 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001387 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001388 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001389 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001390 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1391 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001392 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001394 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001395 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001396 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001397 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001398
Chris Wilson755d2212012-09-04 21:02:55 +01001399 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001400}
1401
Chris Wilsonfe115622016-10-28 13:58:40 +01001402/* Per-page copy function for the shmem pwrite fastpath.
1403 * Flushes invalid cachelines before writing to the target if
1404 * needs_clflush_before is set and flushes out any written cachelines after
1405 * writing if needs_clflush is set.
1406 */
Eric Anholt40123c12009-03-09 13:42:30 -07001407static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001408shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1409 bool page_do_bit17_swizzling,
1410 bool needs_clflush_before,
1411 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001412{
Chris Wilsonfe115622016-10-28 13:58:40 +01001413 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001414
Chris Wilsonfe115622016-10-28 13:58:40 +01001415 ret = -ENODEV;
1416 if (!page_do_bit17_swizzling) {
1417 char *vaddr = kmap_atomic(page);
1418
1419 if (needs_clflush_before)
1420 drm_clflush_virt_range(vaddr + offset, len);
1421 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1422 if (needs_clflush_after)
1423 drm_clflush_virt_range(vaddr + offset, len);
1424
1425 kunmap_atomic(vaddr);
1426 }
1427 if (ret == 0)
1428 return ret;
1429
1430 return shmem_pwrite_slow(page, offset, len, user_data,
1431 page_do_bit17_swizzling,
1432 needs_clflush_before,
1433 needs_clflush_after);
1434}
1435
1436static int
1437i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1438 const struct drm_i915_gem_pwrite *args)
1439{
1440 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1441 void __user *user_data;
1442 u64 remain;
1443 unsigned int obj_do_bit17_swizzling;
1444 unsigned int partial_cacheline_write;
1445 unsigned int needs_clflush;
1446 unsigned int offset, idx;
1447 int ret;
1448
1449 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001450 if (ret)
1451 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001452
Chris Wilsonfe115622016-10-28 13:58:40 +01001453 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1454 mutex_unlock(&i915->drm.struct_mutex);
1455 if (ret)
1456 return ret;
1457
1458 obj_do_bit17_swizzling = 0;
1459 if (i915_gem_object_needs_bit17_swizzle(obj))
1460 obj_do_bit17_swizzling = BIT(17);
1461
1462 /* If we don't overwrite a cacheline completely we need to be
1463 * careful to have up-to-date data by first clflushing. Don't
1464 * overcomplicate things and flush the entire patch.
1465 */
1466 partial_cacheline_write = 0;
1467 if (needs_clflush & CLFLUSH_BEFORE)
1468 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1469
Chris Wilson43394c72016-08-18 17:16:47 +01001470 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001471 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001472 offset = offset_in_page(args->offset);
1473 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1474 struct page *page = i915_gem_object_get_page(obj, idx);
1475 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001476
Chris Wilsonfe115622016-10-28 13:58:40 +01001477 length = remain;
1478 if (offset + length > PAGE_SIZE)
1479 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001480
Chris Wilsonfe115622016-10-28 13:58:40 +01001481 ret = shmem_pwrite(page, offset, length, user_data,
1482 page_to_phys(page) & obj_do_bit17_swizzling,
1483 (offset | length) & partial_cacheline_write,
1484 needs_clflush & CLFLUSH_AFTER);
1485 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001486 break;
1487
Chris Wilsonfe115622016-10-28 13:58:40 +01001488 remain -= length;
1489 user_data += length;
1490 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001491 }
1492
Chris Wilsond59b21e2017-02-22 11:40:49 +00001493 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001495 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001496}
1497
1498/**
1499 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001500 * @dev: drm device
1501 * @data: ioctl data blob
1502 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001503 *
1504 * On error, the contents of the buffer that were to be modified are undefined.
1505 */
1506int
1507i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001509{
1510 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001511 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001512 int ret;
1513
1514 if (args->size == 0)
1515 return 0;
1516
1517 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001518 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001519 args->size))
1520 return -EFAULT;
1521
Chris Wilson03ac0642016-07-20 13:31:51 +01001522 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001523 if (!obj)
1524 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001525
Chris Wilson7dcd2492010-09-26 20:21:44 +01001526 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001527 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001528 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001529 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001530 }
1531
Chris Wilsondb53a302011-02-03 11:57:46 +00001532 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1533
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001534 ret = -ENODEV;
1535 if (obj->ops->pwrite)
1536 ret = obj->ops->pwrite(obj, args);
1537 if (ret != -ENODEV)
1538 goto err;
1539
Chris Wilsone95433c2016-10-28 13:58:27 +01001540 ret = i915_gem_object_wait(obj,
1541 I915_WAIT_INTERRUPTIBLE |
1542 I915_WAIT_ALL,
1543 MAX_SCHEDULE_TIMEOUT,
1544 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001545 if (ret)
1546 goto err;
1547
Chris Wilsonfe115622016-10-28 13:58:40 +01001548 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001549 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001550 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001551
Daniel Vetter935aaa62012-03-25 19:47:35 +02001552 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001553 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1554 * it would end up going through the fenced access, and we'll get
1555 * different detiling behavior between reading and writing.
1556 * pread/pwrite currently are reading and writing from the CPU
1557 * perspective, requiring manual detiling by the client.
1558 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001559 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001560 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001561 /* Note that the gtt paths might fail with non-page-backed user
1562 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001563 * textures). Fallback to the shmem path in that case.
1564 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001565 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001566
Chris Wilsond1054ee2016-07-16 18:42:36 +01001567 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001568 if (obj->phys_handle)
1569 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301570 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001571 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001572 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001573
Chris Wilsonfe115622016-10-28 13:58:40 +01001574 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001575err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001576 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001577 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001578}
1579
Chris Wilson40e62d52016-10-28 13:58:41 +01001580static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1581{
1582 struct drm_i915_private *i915;
1583 struct list_head *list;
1584 struct i915_vma *vma;
1585
1586 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1587 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001588 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001589
1590 if (i915_vma_is_active(vma))
1591 continue;
1592
1593 if (!drm_mm_node_allocated(&vma->node))
1594 continue;
1595
1596 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1597 }
1598
1599 i915 = to_i915(obj->base.dev);
1600 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001601 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001602}
1603
Eric Anholt673a3942008-07-30 12:06:12 -07001604/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001605 * Called when user space prepares to use an object with the CPU, either
1606 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001607 * @dev: drm device
1608 * @data: ioctl data blob
1609 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001610 */
1611int
1612i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001613 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001614{
1615 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001616 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001617 uint32_t read_domains = args->read_domains;
1618 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001619 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001621 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001622 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001623 return -EINVAL;
1624
1625 /* Having something in the write domain implies it's in the read
1626 * domain, and only that read domain. Enforce that in the request.
1627 */
1628 if (write_domain != 0 && read_domains != write_domain)
1629 return -EINVAL;
1630
Chris Wilson03ac0642016-07-20 13:31:51 +01001631 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001632 if (!obj)
1633 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001634
Chris Wilson3236f572012-08-24 09:35:09 +01001635 /* Try to flush the object off the GPU without holding the lock.
1636 * We will repeat the flush holding the lock in the normal manner
1637 * to catch cases where we are gazumped.
1638 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001639 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001640 I915_WAIT_INTERRUPTIBLE |
1641 (write_domain ? I915_WAIT_ALL : 0),
1642 MAX_SCHEDULE_TIMEOUT,
1643 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001644 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001645 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001646
Chris Wilson40e62d52016-10-28 13:58:41 +01001647 /* Flush and acquire obj->pages so that we are coherent through
1648 * direct access in memory with previous cached writes through
1649 * shmemfs and that our cache domain tracking remains valid.
1650 * For example, if the obj->filp was moved to swap without us
1651 * being notified and releasing the pages, we would mistakenly
1652 * continue to assume that the obj remained out of the CPU cached
1653 * domain.
1654 */
1655 err = i915_gem_object_pin_pages(obj);
1656 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001657 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001658
1659 err = i915_mutex_lock_interruptible(dev);
1660 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001661 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001662
Chris Wilsone22d8e32017-04-12 12:01:11 +01001663 if (read_domains & I915_GEM_DOMAIN_WC)
1664 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1665 else if (read_domains & I915_GEM_DOMAIN_GTT)
1666 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301667 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001668 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001669
1670 /* And bump the LRU for this access */
1671 i915_gem_object_bump_inactive_ggtt(obj);
1672
1673 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001674
Daniel Vetter031b6982015-06-26 19:35:16 +02001675 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001676 intel_fb_obj_invalidate(obj,
1677 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001678
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001679out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001680 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001681out:
1682 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001683 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001684}
1685
1686/**
1687 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001688 * @dev: drm device
1689 * @data: ioctl data blob
1690 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001691 */
1692int
1693i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001694 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001695{
1696 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001697 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001698
Chris Wilson03ac0642016-07-20 13:31:51 +01001699 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001700 if (!obj)
1701 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001702
Eric Anholt673a3942008-07-30 12:06:12 -07001703 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001704 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001705 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001706
1707 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001708}
1709
1710/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001711 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1712 * it is mapped to.
1713 * @dev: drm device
1714 * @data: ioctl data blob
1715 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001716 *
1717 * While the mapping holds a reference on the contents of the object, it doesn't
1718 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001719 *
1720 * IMPORTANT:
1721 *
1722 * DRM driver writers who look a this function as an example for how to do GEM
1723 * mmap support, please don't implement mmap support like here. The modern way
1724 * to implement DRM mmap support is with an mmap offset ioctl (like
1725 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1726 * That way debug tooling like valgrind will understand what's going on, hiding
1727 * the mmap call in a driver private ioctl will break that. The i915 driver only
1728 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001729 */
1730int
1731i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001732 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001733{
1734 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001735 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001736 unsigned long addr;
1737
Akash Goel1816f922015-01-02 16:29:30 +05301738 if (args->flags & ~(I915_MMAP_WC))
1739 return -EINVAL;
1740
Borislav Petkov568a58e2016-03-29 17:42:01 +02001741 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301742 return -ENODEV;
1743
Chris Wilson03ac0642016-07-20 13:31:51 +01001744 obj = i915_gem_object_lookup(file, args->handle);
1745 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001746 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001747
Daniel Vetter1286ff72012-05-10 15:25:09 +02001748 /* prime objects have no backing filp to GEM mmap
1749 * pages from.
1750 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001751 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001752 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001753 return -EINVAL;
1754 }
1755
Chris Wilson03ac0642016-07-20 13:31:51 +01001756 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001757 PROT_READ | PROT_WRITE, MAP_SHARED,
1758 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301759 if (args->flags & I915_MMAP_WC) {
1760 struct mm_struct *mm = current->mm;
1761 struct vm_area_struct *vma;
1762
Michal Hocko80a89a52016-05-23 16:26:11 -07001763 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001764 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001765 return -EINTR;
1766 }
Akash Goel1816f922015-01-02 16:29:30 +05301767 vma = find_vma(mm, addr);
1768 if (vma)
1769 vma->vm_page_prot =
1770 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1771 else
1772 addr = -ENOMEM;
1773 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001774
1775 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001776 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301777 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001778 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001779 if (IS_ERR((void *)addr))
1780 return addr;
1781
1782 args->addr_ptr = (uint64_t) addr;
1783
1784 return 0;
1785}
1786
Chris Wilson03af84f2016-08-18 17:17:01 +01001787static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1788{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001789 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001790}
1791
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001793 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1794 *
1795 * A history of the GTT mmap interface:
1796 *
1797 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1798 * aligned and suitable for fencing, and still fit into the available
1799 * mappable space left by the pinned display objects. A classic problem
1800 * we called the page-fault-of-doom where we would ping-pong between
1801 * two objects that could not fit inside the GTT and so the memcpy
1802 * would page one object in at the expense of the other between every
1803 * single byte.
1804 *
1805 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1806 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1807 * object is too large for the available space (or simply too large
1808 * for the mappable aperture!), a view is created instead and faulted
1809 * into userspace. (This view is aligned and sized appropriately for
1810 * fenced access.)
1811 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001812 * 2 - Recognise WC as a separate cache domain so that we can flush the
1813 * delayed writes via GTT before performing direct access via WC.
1814 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001815 * Restrictions:
1816 *
1817 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1818 * hangs on some architectures, corruption on others. An attempt to service
1819 * a GTT page fault from a snoopable object will generate a SIGBUS.
1820 *
1821 * * the object must be able to fit into RAM (physical memory, though no
1822 * limited to the mappable aperture).
1823 *
1824 *
1825 * Caveats:
1826 *
1827 * * a new GTT page fault will synchronize rendering from the GPU and flush
1828 * all data to system memory. Subsequent access will not be synchronized.
1829 *
1830 * * all mappings are revoked on runtime device suspend.
1831 *
1832 * * there are only 8, 16 or 32 fence registers to share between all users
1833 * (older machines require fence register for display and blitter access
1834 * as well). Contention of the fence registers will cause the previous users
1835 * to be unmapped and any new access will generate new page faults.
1836 *
1837 * * running out of memory while servicing a fault may generate a SIGBUS,
1838 * rather than the expected SIGSEGV.
1839 */
1840int i915_gem_mmap_gtt_version(void)
1841{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001842 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001843}
1844
Chris Wilson2d4281b2017-01-10 09:56:32 +00001845static inline struct i915_ggtt_view
1846compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001847 pgoff_t page_offset,
1848 unsigned int chunk)
1849{
1850 struct i915_ggtt_view view;
1851
1852 if (i915_gem_object_is_tiled(obj))
1853 chunk = roundup(chunk, tile_row_pages(obj));
1854
Chris Wilson2d4281b2017-01-10 09:56:32 +00001855 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001856 view.partial.offset = rounddown(page_offset, chunk);
1857 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001858 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001859 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001860
1861 /* If the partial covers the entire object, just create a normal VMA. */
1862 if (chunk >= obj->base.size >> PAGE_SHIFT)
1863 view.type = I915_GGTT_VIEW_NORMAL;
1864
1865 return view;
1866}
1867
Chris Wilson4cc69072016-08-25 19:05:19 +01001868/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001869 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001870 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001871 *
1872 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1873 * from userspace. The fault handler takes care of binding the object to
1874 * the GTT (if needed), allocating and programming a fence register (again,
1875 * only if needed based on whether the old reg is still valid or the object
1876 * is tiled) and inserting a new PTE into the faulting process.
1877 *
1878 * Note that the faulting process may involve evicting existing objects
1879 * from the GTT and/or fence registers to make room. So performance may
1880 * suffer if the GTT working set is large or there are few fence registers
1881 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001882 *
1883 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1884 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001885 */
Dave Jiang11bac802017-02-24 14:56:41 -08001886int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887{
Chris Wilson03af84f2016-08-18 17:17:01 +01001888#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001889 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001890 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001891 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001892 struct drm_i915_private *dev_priv = to_i915(dev);
1893 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001894 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001895 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001897 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001898 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899
Jesse Barnesde151cf2008-11-12 10:03:55 -08001900 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001901 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902
Chris Wilsondb53a302011-02-03 11:57:46 +00001903 trace_i915_gem_object_fault(obj, page_offset, true, write);
1904
Chris Wilson6e4930f2014-02-07 18:37:06 -02001905 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001906 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001907 * repeat the flush holding the lock in the normal manner to catch cases
1908 * where we are gazumped.
1909 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001910 ret = i915_gem_object_wait(obj,
1911 I915_WAIT_INTERRUPTIBLE,
1912 MAX_SCHEDULE_TIMEOUT,
1913 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001914 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915 goto err;
1916
Chris Wilson40e62d52016-10-28 13:58:41 +01001917 ret = i915_gem_object_pin_pages(obj);
1918 if (ret)
1919 goto err;
1920
Chris Wilsonb8f90962016-08-05 10:14:07 +01001921 intel_runtime_pm_get(dev_priv);
1922
1923 ret = i915_mutex_lock_interruptible(dev);
1924 if (ret)
1925 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001926
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001927 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001928 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001929 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001930 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001931 }
1932
Chris Wilson82118872016-08-18 17:17:05 +01001933 /* If the object is smaller than a couple of partial vma, it is
1934 * not worth only creating a single partial vma - we may as well
1935 * clear enough space for the full object.
1936 */
1937 flags = PIN_MAPPABLE;
1938 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1939 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1940
Chris Wilsona61007a2016-08-18 17:17:02 +01001941 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001942 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001943 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001944 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001945 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001946 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001947
Chris Wilson50349242016-08-18 17:17:04 +01001948 /* Userspace is now writing through an untracked VMA, abandon
1949 * all hope that the hardware is able to track future writes.
1950 */
1951 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1952
Chris Wilsona61007a2016-08-18 17:17:02 +01001953 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1954 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001955 if (IS_ERR(vma)) {
1956 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001957 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001958 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959
Chris Wilsonc9839302012-11-20 10:45:17 +00001960 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1961 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001962 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001963
Chris Wilson49ef5292016-08-18 17:17:00 +01001964 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001965 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001966 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001967
Chris Wilson275f0392016-10-24 13:42:14 +01001968 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001969 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001970 if (list_empty(&obj->userfault_link))
1971 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001972
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001973 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001974 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001975 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001976 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1977 min_t(u64, vma->size, area->vm_end - area->vm_start),
1978 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001979
Chris Wilsonb8f90962016-08-05 10:14:07 +01001980err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001981 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001982err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001983 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001984err_rpm:
1985 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001986 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001987err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001988 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001989 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001990 /*
1991 * We eat errors when the gpu is terminally wedged to avoid
1992 * userspace unduly crashing (gl has no provisions for mmaps to
1993 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1994 * and so needs to be reported.
1995 */
1996 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001997 ret = VM_FAULT_SIGBUS;
1998 break;
1999 }
Chris Wilson045e7692010-11-07 09:18:22 +00002000 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002001 /*
2002 * EAGAIN means the gpu is hung and we'll wait for the error
2003 * handler to reset everything when re-faulting in
2004 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002005 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002006 case 0:
2007 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002008 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002009 case -EBUSY:
2010 /*
2011 * EBUSY is ok: this just means that another thread
2012 * already did the job.
2013 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002014 ret = VM_FAULT_NOPAGE;
2015 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002016 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002017 ret = VM_FAULT_OOM;
2018 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002019 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002020 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002021 ret = VM_FAULT_SIGBUS;
2022 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002024 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002025 ret = VM_FAULT_SIGBUS;
2026 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002027 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002028 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002029}
2030
2031/**
Chris Wilson901782b2009-07-10 08:18:50 +01002032 * i915_gem_release_mmap - remove physical page mappings
2033 * @obj: obj in question
2034 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002035 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002036 * relinquish ownership of the pages back to the system.
2037 *
2038 * It is vital that we remove the page mapping if we have mapped a tiled
2039 * object through the GTT and then lose the fence register due to
2040 * resource pressure. Similarly if the object has been moved out of the
2041 * aperture, than pages mapped into userspace must be revoked. Removing the
2042 * mapping will then trigger a page fault on the next user access, allowing
2043 * fixup by i915_gem_fault().
2044 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002045void
Chris Wilson05394f32010-11-08 19:18:58 +00002046i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002047{
Chris Wilson275f0392016-10-24 13:42:14 +01002048 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002049
Chris Wilson349f2cc2016-04-13 17:35:12 +01002050 /* Serialisation between user GTT access and our code depends upon
2051 * revoking the CPU's PTE whilst the mutex is held. The next user
2052 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002053 *
2054 * Note that RPM complicates somewhat by adding an additional
2055 * requirement that operations to the GGTT be made holding the RPM
2056 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002057 */
Chris Wilson275f0392016-10-24 13:42:14 +01002058 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002059 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002060
Chris Wilson3594a3e2016-10-24 13:42:16 +01002061 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002062 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002063
Chris Wilson3594a3e2016-10-24 13:42:16 +01002064 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002065 drm_vma_node_unmap(&obj->base.vma_node,
2066 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002067
2068 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2069 * memory transactions from userspace before we return. The TLB
2070 * flushing implied above by changing the PTE above *should* be
2071 * sufficient, an extra barrier here just provides us with a bit
2072 * of paranoid documentation about our requirement to serialise
2073 * memory writes before touching registers / GSM.
2074 */
2075 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002076
2077out:
2078 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002079}
2080
Chris Wilson7c108fd2016-10-24 13:42:18 +01002081void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002082{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002083 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002084 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002085
Chris Wilson3594a3e2016-10-24 13:42:16 +01002086 /*
2087 * Only called during RPM suspend. All users of the userfault_list
2088 * must be holding an RPM wakeref to ensure that this can not
2089 * run concurrently with themselves (and use the struct_mutex for
2090 * protection between themselves).
2091 */
2092
2093 list_for_each_entry_safe(obj, on,
2094 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002095 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002096 drm_vma_node_unmap(&obj->base.vma_node,
2097 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002098 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002099
2100 /* The fence will be lost when the device powers down. If any were
2101 * in use by hardware (i.e. they are pinned), we should not be powering
2102 * down! All other fences will be reacquired by the user upon waking.
2103 */
2104 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2105 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2106
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002107 /* Ideally we want to assert that the fence register is not
2108 * live at this point (i.e. that no piece of code will be
2109 * trying to write through fence + GTT, as that both violates
2110 * our tracking of activity and associated locking/barriers,
2111 * but also is illegal given that the hw is powered down).
2112 *
2113 * Previously we used reg->pin_count as a "liveness" indicator.
2114 * That is not sufficient, and we need a more fine-grained
2115 * tool if we want to have a sanity check here.
2116 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002117
2118 if (!reg->vma)
2119 continue;
2120
2121 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2122 reg->dirty = true;
2123 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002124}
2125
Chris Wilsond8cb5082012-08-11 15:41:03 +01002126static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2127{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002128 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002129 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002130
Chris Wilsonf3f61842016-08-05 10:14:14 +01002131 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002132 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002133 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002134
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002135 /* Attempt to reap some mmap space from dead objects */
2136 do {
2137 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2138 if (err)
2139 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002140
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002141 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002142 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002143 if (!err)
2144 break;
2145
2146 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002147
Chris Wilsonf3f61842016-08-05 10:14:14 +01002148 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002149}
2150
2151static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2152{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002153 drm_gem_free_mmap_offset(&obj->base);
2154}
2155
Dave Airlieda6b51d2014-12-24 13:11:17 +10002156int
Dave Airlieff72145b2011-02-07 12:16:14 +10002157i915_gem_mmap_gtt(struct drm_file *file,
2158 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002159 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002160 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002161{
Chris Wilson05394f32010-11-08 19:18:58 +00002162 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163 int ret;
2164
Chris Wilson03ac0642016-07-20 13:31:51 +01002165 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002166 if (!obj)
2167 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002168
Chris Wilsond8cb5082012-08-11 15:41:03 +01002169 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002170 if (ret == 0)
2171 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002172
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002173 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002174 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002175}
2176
Dave Airlieff72145b2011-02-07 12:16:14 +10002177/**
2178 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2179 * @dev: DRM device
2180 * @data: GTT mapping ioctl data
2181 * @file: GEM object info
2182 *
2183 * Simply returns the fake offset to userspace so it can mmap it.
2184 * The mmap call will end up in drm_gem_mmap(), which will set things
2185 * up so we can get faults in the handler above.
2186 *
2187 * The fault handler will take care of binding the object into the GTT
2188 * (since it may have been evicted to make room for something), allocating
2189 * a fence register, and mapping the appropriate aperture address into
2190 * userspace.
2191 */
2192int
2193i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file)
2195{
2196 struct drm_i915_gem_mmap_gtt *args = data;
2197
Dave Airlieda6b51d2014-12-24 13:11:17 +10002198 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002199}
2200
Daniel Vetter225067e2012-08-20 10:23:20 +02002201/* Immediately discard the backing storage */
2202static void
2203i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002204{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002205 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002206
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002207 if (obj->base.filp == NULL)
2208 return;
2209
Daniel Vetter225067e2012-08-20 10:23:20 +02002210 /* Our goal here is to return as much of the memory as
2211 * is possible back to the system as we are called from OOM.
2212 * To do this we must instruct the shmfs to drop all of its
2213 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002214 */
Chris Wilson55372522014-03-25 13:23:06 +00002215 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002216 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002217 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002218}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002219
Chris Wilson55372522014-03-25 13:23:06 +00002220/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002221void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002222{
Chris Wilson55372522014-03-25 13:23:06 +00002223 struct address_space *mapping;
2224
Chris Wilson1233e2d2016-10-28 13:58:37 +01002225 lockdep_assert_held(&obj->mm.lock);
2226 GEM_BUG_ON(obj->mm.pages);
2227
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002228 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002229 case I915_MADV_DONTNEED:
2230 i915_gem_object_truncate(obj);
2231 case __I915_MADV_PURGED:
2232 return;
2233 }
2234
2235 if (obj->base.filp == NULL)
2236 return;
2237
Al Viro93c76a32015-12-04 23:45:44 -05002238 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002239 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002240}
2241
Chris Wilson5cdf5882010-09-27 15:51:07 +01002242static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002243i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2244 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002245{
Dave Gordon85d12252016-05-20 11:54:06 +01002246 struct sgt_iter sgt_iter;
2247 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002248
Chris Wilsone5facdf2016-12-23 14:57:57 +00002249 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002250
Chris Wilson03ac84f2016-10-28 13:58:36 +01002251 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002252
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002253 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002254 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002255
Chris Wilson03ac84f2016-10-28 13:58:36 +01002256 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002257 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002258 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002259
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002260 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002261 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002262
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002263 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002264 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002265 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002266
Chris Wilson03ac84f2016-10-28 13:58:36 +01002267 sg_free_table(pages);
2268 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002269}
2270
Chris Wilson96d77632016-10-28 13:58:33 +01002271static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2272{
2273 struct radix_tree_iter iter;
2274 void **slot;
2275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2277 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002278}
2279
Chris Wilson548625e2016-11-01 12:11:34 +00002280void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2281 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002282{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002283 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002284
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002285 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002286 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002287
Chris Wilson15717de2016-08-04 07:52:26 +01002288 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002289 if (!READ_ONCE(obj->mm.pages))
2290 return;
2291
2292 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002293 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002294 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2295 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002296
Chris Wilsona2165e32012-12-03 11:49:00 +00002297 /* ->put_pages might need to allocate memory for the bit17 swizzle
2298 * array, hence protect them from being reaped by removing them from gtt
2299 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002300 pages = fetch_and_zero(&obj->mm.pages);
2301 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002302
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002303 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002304 void *ptr;
2305
Chris Wilson0ce81782017-05-17 13:09:59 +01002306 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002307 if (is_vmalloc_addr(ptr))
2308 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002309 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002310 kunmap(kmap_to_page(ptr));
2311
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002312 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002313 }
2314
Chris Wilson96d77632016-10-28 13:58:33 +01002315 __i915_gem_object_reset_page_iter(obj);
2316
Chris Wilson4e5462e2017-03-07 13:20:31 +00002317 if (!IS_ERR(pages))
2318 obj->ops->put_pages(obj, pages);
2319
Chris Wilson1233e2d2016-10-28 13:58:37 +01002320unlock:
2321 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002322}
2323
Chris Wilson935a2f72017-02-13 17:15:13 +00002324static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002325{
2326 struct sg_table new_st;
2327 struct scatterlist *sg, *new_sg;
2328 unsigned int i;
2329
2330 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002331 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002332
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002333 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002334 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002335
2336 new_sg = new_st.sgl;
2337 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2338 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2339 /* called before being DMA mapped, no need to copy sg->dma_* */
2340 new_sg = sg_next(new_sg);
2341 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002342 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002343
2344 sg_free_table(orig_st);
2345
2346 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002347 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002348}
2349
Chris Wilson03ac84f2016-10-28 13:58:36 +01002350static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002351i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002352{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002353 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002354 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2355 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002356 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002357 struct sg_table *st;
2358 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002359 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002360 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002361 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002362 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002363 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002364 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002365
Chris Wilson6c085a72012-08-20 11:40:46 +02002366 /* Assert that the object is not currently in any GPU domain. As it
2367 * wasn't in the GTT, there shouldn't be any way it could have been in
2368 * a GPU cache
2369 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002370 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2371 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002372
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002373 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002374 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002375 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002376
Chris Wilson9da3da62012-06-01 15:20:22 +01002377 st = kmalloc(sizeof(*st), GFP_KERNEL);
2378 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002379 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002380
Chris Wilsond766ef52016-12-19 12:43:45 +00002381rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002382 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002383 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002384 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002385 }
2386
2387 /* Get the list of pages out of our struct file. They'll be pinned
2388 * at this point until we release them.
2389 *
2390 * Fail silently without starting the shrinker
2391 */
Al Viro93c76a32015-12-04 23:45:44 -05002392 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002393 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002394 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2395
Imre Deak90797e62013-02-18 19:28:03 +02002396 sg = st->sgl;
2397 st->nents = 0;
2398 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002399 const unsigned int shrink[] = {
2400 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2401 0,
2402 }, *s = shrink;
2403 gfp_t gfp = noreclaim;
2404
2405 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002406 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002407 if (likely(!IS_ERR(page)))
2408 break;
2409
2410 if (!*s) {
2411 ret = PTR_ERR(page);
2412 goto err_sg;
2413 }
2414
2415 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2416 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002417
Chris Wilson6c085a72012-08-20 11:40:46 +02002418 /* We've tried hard to allocate the memory by reaping
2419 * our own buffer, now let the real VM do its job and
2420 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002421 *
2422 * However, since graphics tend to be disposable,
2423 * defer the oom here by reporting the ENOMEM back
2424 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002425 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002426 if (!*s) {
2427 /* reclaim and warn, but no oom */
2428 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002429
2430 /* Our bo are always dirty and so we require
2431 * kswapd to reclaim our pages (direct reclaim
2432 * does not effectively begin pageout of our
2433 * buffers on its own). However, direct reclaim
2434 * only waits for kswapd when under allocation
2435 * congestion. So as a result __GFP_RECLAIM is
2436 * unreliable and fails to actually reclaim our
2437 * dirty pages -- unless you try over and over
2438 * again with !__GFP_NORETRY. However, we still
2439 * want to fail this allocation rather than
2440 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002441 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002442 */
Michal Hockodbb32952017-07-12 14:36:55 -07002443 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002444 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002445 } while (1);
2446
Chris Wilson871dfbd2016-10-11 09:20:21 +01002447 if (!i ||
2448 sg->length >= max_segment ||
2449 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002450 if (i)
2451 sg = sg_next(sg);
2452 st->nents++;
2453 sg_set_page(sg, page, PAGE_SIZE, 0);
2454 } else {
2455 sg->length += PAGE_SIZE;
2456 }
2457 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002458
2459 /* Check that the i965g/gm workaround works. */
2460 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002461 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002462 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002463 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002464
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002465 /* Trim unused sg entries to avoid wasting memory. */
2466 i915_sg_trim(st);
2467
Chris Wilson03ac84f2016-10-28 13:58:36 +01002468 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002469 if (ret) {
2470 /* DMA remapping failed? One possible cause is that
2471 * it could not reserve enough large entries, asking
2472 * for PAGE_SIZE chunks instead may be helpful.
2473 */
2474 if (max_segment > PAGE_SIZE) {
2475 for_each_sgt_page(page, sgt_iter, st)
2476 put_page(page);
2477 sg_free_table(st);
2478
2479 max_segment = PAGE_SIZE;
2480 goto rebuild_st;
2481 } else {
2482 dev_warn(&dev_priv->drm.pdev->dev,
2483 "Failed to DMA remap %lu pages\n",
2484 page_count);
2485 goto err_pages;
2486 }
2487 }
Imre Deake2273302015-07-09 12:59:05 +03002488
Eric Anholt673a3942008-07-30 12:06:12 -07002489 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002490 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002491
Chris Wilson03ac84f2016-10-28 13:58:36 +01002492 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002493
Chris Wilsonb17993b2016-11-14 11:29:30 +00002494err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002495 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002496err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002497 for_each_sgt_page(page, sgt_iter, st)
2498 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002499 sg_free_table(st);
2500 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002501
2502 /* shmemfs first checks if there is enough memory to allocate the page
2503 * and reports ENOSPC should there be insufficient, along with the usual
2504 * ENOMEM for a genuine allocation failure.
2505 *
2506 * We use ENOSPC in our driver to mean that we have run out of aperture
2507 * space and so want to translate the error from shmemfs back to our
2508 * usual understanding of ENOMEM.
2509 */
Imre Deake2273302015-07-09 12:59:05 +03002510 if (ret == -ENOSPC)
2511 ret = -ENOMEM;
2512
Chris Wilson03ac84f2016-10-28 13:58:36 +01002513 return ERR_PTR(ret);
2514}
2515
2516void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2517 struct sg_table *pages)
2518{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002519 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002520
2521 obj->mm.get_page.sg_pos = pages->sgl;
2522 obj->mm.get_page.sg_idx = 0;
2523
2524 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002525
2526 if (i915_gem_object_is_tiled(obj) &&
2527 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2528 GEM_BUG_ON(obj->mm.quirked);
2529 __i915_gem_object_pin_pages(obj);
2530 obj->mm.quirked = true;
2531 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002532}
2533
2534static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2535{
2536 struct sg_table *pages;
2537
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002538 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2539
Chris Wilson03ac84f2016-10-28 13:58:36 +01002540 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2541 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2542 return -EFAULT;
2543 }
2544
2545 pages = obj->ops->get_pages(obj);
2546 if (unlikely(IS_ERR(pages)))
2547 return PTR_ERR(pages);
2548
2549 __i915_gem_object_set_pages(obj, pages);
2550 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002551}
2552
Chris Wilson37e680a2012-06-07 15:38:42 +01002553/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002554 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002555 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002556 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002557 * either as a result of memory pressure (reaping pages under the shrinker)
2558 * or as the object is itself released.
2559 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002560int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002561{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002562 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002563
Chris Wilson1233e2d2016-10-28 13:58:37 +01002564 err = mutex_lock_interruptible(&obj->mm.lock);
2565 if (err)
2566 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002567
Chris Wilson4e5462e2017-03-07 13:20:31 +00002568 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002569 err = ____i915_gem_object_get_pages(obj);
2570 if (err)
2571 goto unlock;
2572
2573 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002574 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002575 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002576
Chris Wilson1233e2d2016-10-28 13:58:37 +01002577unlock:
2578 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002579 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002580}
2581
Dave Gordondd6034c2016-05-20 11:54:04 +01002582/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002583static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2584 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002585{
2586 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002587 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002588 struct sgt_iter sgt_iter;
2589 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002590 struct page *stack_pages[32];
2591 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002592 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002593 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002594 void *addr;
2595
2596 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002597 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002598 return kmap(sg_page(sgt->sgl));
2599
Dave Gordonb338fa42016-05-20 11:54:05 +01002600 if (n_pages > ARRAY_SIZE(stack_pages)) {
2601 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002602 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002603 if (!pages)
2604 return NULL;
2605 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002606
Dave Gordon85d12252016-05-20 11:54:06 +01002607 for_each_sgt_page(page, sgt_iter, sgt)
2608 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002609
2610 /* Check that we have the expected number of pages */
2611 GEM_BUG_ON(i != n_pages);
2612
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002613 switch (type) {
2614 case I915_MAP_WB:
2615 pgprot = PAGE_KERNEL;
2616 break;
2617 case I915_MAP_WC:
2618 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2619 break;
2620 }
2621 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002622
Dave Gordonb338fa42016-05-20 11:54:05 +01002623 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002624 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002625
2626 return addr;
2627}
2628
2629/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002630void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2631 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002632{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002633 enum i915_map_type has_type;
2634 bool pinned;
2635 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002636 int ret;
2637
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002638 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002639
Chris Wilson1233e2d2016-10-28 13:58:37 +01002640 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002641 if (ret)
2642 return ERR_PTR(ret);
2643
Chris Wilson1233e2d2016-10-28 13:58:37 +01002644 pinned = true;
2645 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002646 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002647 ret = ____i915_gem_object_get_pages(obj);
2648 if (ret)
2649 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002650
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002651 smp_mb__before_atomic();
2652 }
2653 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002654 pinned = false;
2655 }
2656 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002657
Chris Wilson0ce81782017-05-17 13:09:59 +01002658 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002659 if (ptr && has_type != type) {
2660 if (pinned) {
2661 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002662 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002663 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002664
2665 if (is_vmalloc_addr(ptr))
2666 vunmap(ptr);
2667 else
2668 kunmap(kmap_to_page(ptr));
2669
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002670 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002671 }
2672
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002673 if (!ptr) {
2674 ptr = i915_gem_object_map(obj, type);
2675 if (!ptr) {
2676 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002677 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002678 }
2679
Chris Wilson0ce81782017-05-17 13:09:59 +01002680 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002681 }
2682
Chris Wilson1233e2d2016-10-28 13:58:37 +01002683out_unlock:
2684 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002685 return ptr;
2686
Chris Wilson1233e2d2016-10-28 13:58:37 +01002687err_unpin:
2688 atomic_dec(&obj->mm.pages_pin_count);
2689err_unlock:
2690 ptr = ERR_PTR(ret);
2691 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002692}
2693
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002694static int
2695i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2696 const struct drm_i915_gem_pwrite *arg)
2697{
2698 struct address_space *mapping = obj->base.filp->f_mapping;
2699 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2700 u64 remain, offset;
2701 unsigned int pg;
2702
2703 /* Before we instantiate/pin the backing store for our use, we
2704 * can prepopulate the shmemfs filp efficiently using a write into
2705 * the pagecache. We avoid the penalty of instantiating all the
2706 * pages, important if the user is just writing to a few and never
2707 * uses the object on the GPU, and using a direct write into shmemfs
2708 * allows it to avoid the cost of retrieving a page (either swapin
2709 * or clearing-before-use) before it is overwritten.
2710 */
2711 if (READ_ONCE(obj->mm.pages))
2712 return -ENODEV;
2713
2714 /* Before the pages are instantiated the object is treated as being
2715 * in the CPU domain. The pages will be clflushed as required before
2716 * use, and we can freely write into the pages directly. If userspace
2717 * races pwrite with any other operation; corruption will ensue -
2718 * that is userspace's prerogative!
2719 */
2720
2721 remain = arg->size;
2722 offset = arg->offset;
2723 pg = offset_in_page(offset);
2724
2725 do {
2726 unsigned int len, unwritten;
2727 struct page *page;
2728 void *data, *vaddr;
2729 int err;
2730
2731 len = PAGE_SIZE - pg;
2732 if (len > remain)
2733 len = remain;
2734
2735 err = pagecache_write_begin(obj->base.filp, mapping,
2736 offset, len, 0,
2737 &page, &data);
2738 if (err < 0)
2739 return err;
2740
2741 vaddr = kmap(page);
2742 unwritten = copy_from_user(vaddr + pg, user_data, len);
2743 kunmap(page);
2744
2745 err = pagecache_write_end(obj->base.filp, mapping,
2746 offset, len, len - unwritten,
2747 page, data);
2748 if (err < 0)
2749 return err;
2750
2751 if (unwritten)
2752 return -EFAULT;
2753
2754 remain -= len;
2755 user_data += len;
2756 offset += len;
2757 pg = 0;
2758 } while (remain);
2759
2760 return 0;
2761}
2762
Chris Wilson77b25a92017-07-21 13:32:30 +01002763static bool ban_context(const struct i915_gem_context *ctx,
2764 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002765{
Chris Wilson60958682016-12-31 11:20:11 +00002766 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002767 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002768}
2769
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002770static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002771{
Chris Wilson77b25a92017-07-21 13:32:30 +01002772 unsigned int score;
2773 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002774
Chris Wilson77b25a92017-07-21 13:32:30 +01002775 atomic_inc(&ctx->guilty_count);
2776
2777 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2778 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002779 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002780 ctx->name, score, yesno(banned));
2781 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002782 return;
2783
Chris Wilson77b25a92017-07-21 13:32:30 +01002784 i915_gem_context_set_banned(ctx);
2785 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2786 atomic_inc(&ctx->file_priv->context_bans);
2787 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2788 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2789 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002790}
2791
2792static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2793{
Chris Wilson77b25a92017-07-21 13:32:30 +01002794 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002795}
2796
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002797struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002798i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002799{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002800 struct drm_i915_gem_request *request, *active = NULL;
2801 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002802
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002803 /* We are called by the error capture and reset at a random
2804 * point in time. In particular, note that neither is crucially
2805 * ordered with an interrupt. After a hang, the GPU is dead and we
2806 * assume that no more writes can happen (we waited long enough for
2807 * all writes that were in transaction to be flushed) - adding an
2808 * extra delay for a recent interrupt is pointless. Hence, we do
2809 * not need an engine->irq_seqno_barrier() before the seqno reads.
2810 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002811 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002812 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002813 if (__i915_gem_request_completed(request,
2814 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002815 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002816
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002817 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002818 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2819 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002820
Chris Wilson754c9fd2017-02-23 07:44:14 +00002821 active = request;
2822 break;
2823 }
2824 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2825
2826 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002827}
2828
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002829static bool engine_stalled(struct intel_engine_cs *engine)
2830{
2831 if (!engine->hangcheck.stalled)
2832 return false;
2833
2834 /* Check for possible seqno movement after hang declaration */
2835 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2836 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2837 return false;
2838 }
2839
2840 return true;
2841}
2842
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002843/*
2844 * Ensure irq handler finishes, and not run again.
2845 * Also return the active request so that we only search for it once.
2846 */
2847struct drm_i915_gem_request *
2848i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2849{
2850 struct drm_i915_gem_request *request = NULL;
2851
2852 /* Prevent the signaler thread from updating the request
2853 * state (by calling dma_fence_signal) as we are processing
2854 * the reset. The write from the GPU of the seqno is
2855 * asynchronous and the signaler thread may see a different
2856 * value to us and declare the request complete, even though
2857 * the reset routine have picked that request as the active
2858 * (incomplete) request. This conflict is not handled
2859 * gracefully!
2860 */
2861 kthread_park(engine->breadcrumbs.signaler);
2862
2863 /* Prevent request submission to the hardware until we have
2864 * completed the reset in i915_gem_reset_finish(). If a request
2865 * is completed by one engine, it may then queue a request
2866 * to a second via its engine->irq_tasklet *just* as we are
2867 * calling engine->init_hw() and also writing the ELSP.
2868 * Turning off the engine->irq_tasklet until the reset is over
2869 * prevents the race.
2870 */
2871 tasklet_kill(&engine->irq_tasklet);
2872 tasklet_disable(&engine->irq_tasklet);
2873
2874 if (engine->irq_seqno_barrier)
2875 engine->irq_seqno_barrier(engine);
2876
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002877 request = i915_gem_find_active_request(engine);
2878 if (request && request->fence.error == -EIO)
2879 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002880
2881 return request;
2882}
2883
Chris Wilson0e178ae2017-01-17 17:59:06 +02002884int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002885{
2886 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002887 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002888 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002889 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002890
Chris Wilson0e178ae2017-01-17 17:59:06 +02002891 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002892 request = i915_gem_reset_prepare_engine(engine);
2893 if (IS_ERR(request)) {
2894 err = PTR_ERR(request);
2895 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002896 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002897
2898 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002899 }
2900
Chris Wilson4c965542017-01-17 17:59:01 +02002901 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002902
2903 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002904}
2905
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002906static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002907{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002908 void *vaddr = request->ring->vaddr;
2909 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002910
Chris Wilson821ed7d2016-09-09 14:11:53 +01002911 /* As this request likely depends on state from the lost
2912 * context, clear out all the user operations leaving the
2913 * breadcrumb at the end (so we get the fence notifications).
2914 */
2915 head = request->head;
2916 if (request->postfix < head) {
2917 memset(vaddr + head, 0, request->ring->size - head);
2918 head = 0;
2919 }
2920 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002921
2922 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002923}
2924
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002925static void engine_skip_context(struct drm_i915_gem_request *request)
2926{
2927 struct intel_engine_cs *engine = request->engine;
2928 struct i915_gem_context *hung_ctx = request->ctx;
2929 struct intel_timeline *timeline;
2930 unsigned long flags;
2931
2932 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2933
2934 spin_lock_irqsave(&engine->timeline->lock, flags);
2935 spin_lock(&timeline->lock);
2936
2937 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2938 if (request->ctx == hung_ctx)
2939 skip_request(request);
2940
2941 list_for_each_entry(request, &timeline->requests, link)
2942 skip_request(request);
2943
2944 spin_unlock(&timeline->lock);
2945 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2946}
2947
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002948/* Returns the request if it was guilty of the hang */
2949static struct drm_i915_gem_request *
2950i915_gem_reset_request(struct intel_engine_cs *engine,
2951 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002952{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002953 /* The guilty request will get skipped on a hung engine.
2954 *
2955 * Users of client default contexts do not rely on logical
2956 * state preserved between batches so it is safe to execute
2957 * queued requests following the hang. Non default contexts
2958 * rely on preserved state, so skipping a batch loses the
2959 * evolution of the state and it needs to be considered corrupted.
2960 * Executing more queued batches on top of corrupted state is
2961 * risky. But we take the risk by trying to advance through
2962 * the queued requests in order to make the client behaviour
2963 * more predictable around resets, by not throwing away random
2964 * amount of batches it has prepared for execution. Sophisticated
2965 * clients can use gem_reset_stats_ioctl and dma fence status
2966 * (exported via sync_file info ioctl on explicit fences) to observe
2967 * when it loses the context state and should rebuild accordingly.
2968 *
2969 * The context ban, and ultimately the client ban, mechanism are safety
2970 * valves if client submission ends up resulting in nothing more than
2971 * subsequent hangs.
2972 */
2973
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002974 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002975 i915_gem_context_mark_guilty(request->ctx);
2976 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002977
2978 /* If this context is now banned, skip all pending requests. */
2979 if (i915_gem_context_is_banned(request->ctx))
2980 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002981 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002982 /*
2983 * Since this is not the hung engine, it may have advanced
2984 * since the hang declaration. Double check by refinding
2985 * the active request at the time of the reset.
2986 */
2987 request = i915_gem_find_active_request(engine);
2988 if (request) {
2989 i915_gem_context_mark_innocent(request->ctx);
2990 dma_fence_set_error(&request->fence, -EAGAIN);
2991
2992 /* Rewind the engine to replay the incomplete rq */
2993 spin_lock_irq(&engine->timeline->lock);
2994 request = list_prev_entry(request, link);
2995 if (&request->link == &engine->timeline->requests)
2996 request = NULL;
2997 spin_unlock_irq(&engine->timeline->lock);
2998 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002999 }
3000
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003001 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02003002}
3003
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003004void i915_gem_reset_engine(struct intel_engine_cs *engine,
3005 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00003006{
Chris Wilsoned454f22017-07-21 13:32:29 +01003007 engine->irq_posted = 0;
3008
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003009 if (request)
3010 request = i915_gem_reset_request(engine, request);
3011
3012 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003013 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
3014 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003015 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003016
3017 /* Setup the CS to resume from the breadcrumb of the hung request */
3018 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003019}
3020
Chris Wilsond8027092017-02-08 14:30:32 +00003021void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003022{
3023 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303024 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01003025
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003026 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3027
Chris Wilson821ed7d2016-09-09 14:11:53 +01003028 i915_gem_retire_requests(dev_priv);
3029
Chris Wilson2ae55732017-02-12 17:20:02 +00003030 for_each_engine(engine, dev_priv, id) {
3031 struct i915_gem_context *ctx;
3032
Michel Thierryc64992e2017-06-20 10:57:44 +01003033 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00003034 ctx = fetch_and_zero(&engine->last_retired_context);
3035 if (ctx)
3036 engine->context_unpin(engine, ctx);
3037 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003038
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003039 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01003040
3041 if (dev_priv->gt.awake) {
3042 intel_sanitize_gt_powersave(dev_priv);
3043 intel_enable_gt_powersave(dev_priv);
3044 if (INTEL_GEN(dev_priv) >= 6)
3045 gen6_rps_busy(dev_priv);
3046 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003047}
3048
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003049void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3050{
3051 tasklet_enable(&engine->irq_tasklet);
3052 kthread_unpark(engine->breadcrumbs.signaler);
3053}
3054
Chris Wilsond8027092017-02-08 14:30:32 +00003055void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3056{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003057 struct intel_engine_cs *engine;
3058 enum intel_engine_id id;
3059
Chris Wilsond8027092017-02-08 14:30:32 +00003060 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003061
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003062 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003063 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003064 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003065 }
Chris Wilsond8027092017-02-08 14:30:32 +00003066}
3067
Chris Wilson821ed7d2016-09-09 14:11:53 +01003068static void nop_submit_request(struct drm_i915_gem_request *request)
3069{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003070 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003071 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00003072 i915_gem_request_submit(request);
3073 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003074}
3075
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003076static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003077{
Chris Wilson3cd94422017-01-10 17:22:45 +00003078 struct drm_i915_gem_request *request;
3079 unsigned long flags;
3080
Chris Wilson20e49332016-11-22 14:41:21 +00003081 /* We need to be sure that no thread is running the old callback as
3082 * we install the nop handler (otherwise we would submit a request
3083 * to hardware that will never complete). In order to prevent this
3084 * race, we wait until the machine is idle before making the swap
3085 * (using stop_machine()).
3086 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003087 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003088
Chris Wilson3cd94422017-01-10 17:22:45 +00003089 /* Mark all executing requests as skipped */
3090 spin_lock_irqsave(&engine->timeline->lock, flags);
3091 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003092 if (!i915_gem_request_completed(request))
3093 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003094 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3095
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003096 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003097 * Clear the execlists queue up before freeing the requests, as those
3098 * are the ones that keep the context and ringbuffer backing objects
3099 * pinned in place.
3100 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003101
Tomas Elf7de1691a2015-10-19 16:32:32 +01003102 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003103 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003104 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003105 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003106
3107 spin_lock_irqsave(&engine->timeline->lock, flags);
3108
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003109 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3110 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003111 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003112 engine->execlist_queue = RB_ROOT;
3113 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003114
3115 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003116
3117 /* The port is checked prior to scheduling a tasklet, but
3118 * just in case we have suspended the tasklet to do the
3119 * wedging make sure that when it wakes, it decides there
3120 * is no work to do by clearing the irq_posted bit.
3121 */
3122 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003123 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003124
3125 /* Mark all pending requests as complete so that any concurrent
3126 * (lockless) lookup doesn't try and wait upon the request as we
3127 * reset it.
3128 */
3129 intel_engine_init_global_seqno(engine,
3130 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003131}
3132
Chris Wilson20e49332016-11-22 14:41:21 +00003133static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003134{
Chris Wilson20e49332016-11-22 14:41:21 +00003135 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303137 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003138
Chris Wilson20e49332016-11-22 14:41:21 +00003139 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003140 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003141
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003142 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3143 wake_up_all(&i915->gpu_error.reset_queue);
3144
Chris Wilson20e49332016-11-22 14:41:21 +00003145 return 0;
3146}
3147
3148void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3149{
Chris Wilson20e49332016-11-22 14:41:21 +00003150 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003151}
3152
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003153bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3154{
3155 struct i915_gem_timeline *tl;
3156 int i;
3157
3158 lockdep_assert_held(&i915->drm.struct_mutex);
3159 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3160 return true;
3161
3162 /* Before unwedging, make sure that all pending operations
3163 * are flushed and errored out - we may have requests waiting upon
3164 * third party fences. We marked all inflight requests as EIO, and
3165 * every execbuf since returned EIO, for consistency we want all
3166 * the currently pending requests to also be marked as EIO, which
3167 * is done inside our nop_submit_request - and so we must wait.
3168 *
3169 * No more can be submitted until we reset the wedged bit.
3170 */
3171 list_for_each_entry(tl, &i915->gt.timelines, link) {
3172 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3173 struct drm_i915_gem_request *rq;
3174
3175 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3176 &i915->drm.struct_mutex);
3177 if (!rq)
3178 continue;
3179
3180 /* We can't use our normal waiter as we want to
3181 * avoid recursively trying to handle the current
3182 * reset. The basic dma_fence_default_wait() installs
3183 * a callback for dma_fence_signal(), which is
3184 * triggered by our nop handler (indirectly, the
3185 * callback enables the signaler thread which is
3186 * woken by the nop_submit_request() advancing the seqno
3187 * and when the seqno passes the fence, the signaler
3188 * then signals the fence waking us up).
3189 */
3190 if (dma_fence_default_wait(&rq->fence, true,
3191 MAX_SCHEDULE_TIMEOUT) < 0)
3192 return false;
3193 }
3194 }
3195
3196 /* Undo nop_submit_request. We prevent all new i915 requests from
3197 * being queued (by disallowing execbuf whilst wedged) so having
3198 * waited for all active requests above, we know the system is idle
3199 * and do not have to worry about a thread being inside
3200 * engine->submit_request() as we swap over. So unlike installing
3201 * the nop_submit_request on reset, we can do this from normal
3202 * context and do not require stop_machine().
3203 */
3204 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003205 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003206
3207 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3208 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3209
3210 return true;
3211}
3212
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003213static void
Eric Anholt673a3942008-07-30 12:06:12 -07003214i915_gem_retire_work_handler(struct work_struct *work)
3215{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003216 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003217 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003218 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003219
Chris Wilson891b48c2010-09-29 12:26:37 +01003220 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003221 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003222 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003223 mutex_unlock(&dev->struct_mutex);
3224 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003225
3226 /* Keep the retire handler running until we are finally idle.
3227 * We do not need to do this test under locking as in the worst-case
3228 * we queue the retire worker once too often.
3229 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003230 if (READ_ONCE(dev_priv->gt.awake)) {
3231 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003232 queue_delayed_work(dev_priv->wq,
3233 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003234 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003235 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003236}
Chris Wilson891b48c2010-09-29 12:26:37 +01003237
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003238static void
3239i915_gem_idle_work_handler(struct work_struct *work)
3240{
3241 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003242 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003243 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003244 bool rearm_hangcheck;
3245
3246 if (!READ_ONCE(dev_priv->gt.awake))
3247 return;
3248
Imre Deak0cb56702016-11-07 11:20:04 +02003249 /*
3250 * Wait for last execlists context complete, but bail out in case a
3251 * new request is submitted.
3252 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003253 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003254 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003255 return;
3256
3257 rearm_hangcheck =
3258 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3259
3260 if (!mutex_trylock(&dev->struct_mutex)) {
3261 /* Currently busy, come back later */
3262 mod_delayed_work(dev_priv->wq,
3263 &dev_priv->gt.idle_work,
3264 msecs_to_jiffies(50));
3265 goto out_rearm;
3266 }
3267
Imre Deak93c97dc2016-11-07 11:20:03 +02003268 /*
3269 * New request retired after this work handler started, extend active
3270 * period until next instance of the work.
3271 */
3272 if (work_pending(work))
3273 goto out_unlock;
3274
Chris Wilson28176ef2016-10-28 13:58:56 +01003275 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003276 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003277
Chris Wilson05425242017-03-03 12:19:47 +00003278 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003279 DRM_ERROR("Timeout waiting for engines to idle\n");
3280
Chris Wilson6c067572017-05-17 13:10:03 +01003281 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003282 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003283
Chris Wilson67d97da2016-07-04 08:08:31 +01003284 GEM_BUG_ON(!dev_priv->gt.awake);
3285 dev_priv->gt.awake = false;
3286 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003287
Chris Wilson67d97da2016-07-04 08:08:31 +01003288 if (INTEL_GEN(dev_priv) >= 6)
3289 gen6_rps_idle(dev_priv);
3290 intel_runtime_pm_put(dev_priv);
3291out_unlock:
3292 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003293
Chris Wilson67d97da2016-07-04 08:08:31 +01003294out_rearm:
3295 if (rearm_hangcheck) {
3296 GEM_BUG_ON(!dev_priv->gt.awake);
3297 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003298 }
Eric Anholt673a3942008-07-30 12:06:12 -07003299}
3300
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003301void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3302{
3303 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3304 struct drm_i915_file_private *fpriv = file->driver_priv;
3305 struct i915_vma *vma, *vn;
3306
3307 mutex_lock(&obj->base.dev->struct_mutex);
3308 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3309 if (vma->vm->file == fpriv)
3310 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003311
Chris Wilson4ff4b442017-06-16 15:05:16 +01003312 vma = obj->vma_hashed;
3313 if (vma && vma->ctx->file_priv == fpriv)
3314 i915_vma_unlink_ctx(vma);
3315
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003316 if (i915_gem_object_is_active(obj) &&
3317 !i915_gem_object_has_active_reference(obj)) {
3318 i915_gem_object_set_active_reference(obj);
3319 i915_gem_object_get(obj);
3320 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003321 mutex_unlock(&obj->base.dev->struct_mutex);
3322}
3323
Chris Wilsone95433c2016-10-28 13:58:27 +01003324static unsigned long to_wait_timeout(s64 timeout_ns)
3325{
3326 if (timeout_ns < 0)
3327 return MAX_SCHEDULE_TIMEOUT;
3328
3329 if (timeout_ns == 0)
3330 return 0;
3331
3332 return nsecs_to_jiffies_timeout(timeout_ns);
3333}
3334
Ben Widawsky5816d642012-04-11 11:18:19 -07003335/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003336 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003337 * @dev: drm device pointer
3338 * @data: ioctl data blob
3339 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003340 *
3341 * Returns 0 if successful, else an error is returned with the remaining time in
3342 * the timeout parameter.
3343 * -ETIME: object is still busy after timeout
3344 * -ERESTARTSYS: signal interrupted the wait
3345 * -ENONENT: object doesn't exist
3346 * Also possible, but rare:
3347 * -EAGAIN: GPU wedged
3348 * -ENOMEM: damn
3349 * -ENODEV: Internal IRQ fail
3350 * -E?: The add request failed
3351 *
3352 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3353 * non-zero timeout parameter the wait ioctl will wait for the given number of
3354 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3355 * without holding struct_mutex the object may become re-busied before this
3356 * function completes. A similar but shorter * race condition exists in the busy
3357 * ioctl
3358 */
3359int
3360i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3361{
3362 struct drm_i915_gem_wait *args = data;
3363 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003364 ktime_t start;
3365 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003366
Daniel Vetter11b5d512014-09-29 15:31:26 +02003367 if (args->flags != 0)
3368 return -EINVAL;
3369
Chris Wilson03ac0642016-07-20 13:31:51 +01003370 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003371 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003372 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003373
Chris Wilsone95433c2016-10-28 13:58:27 +01003374 start = ktime_get();
3375
3376 ret = i915_gem_object_wait(obj,
3377 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3378 to_wait_timeout(args->timeout_ns),
3379 to_rps_client(file));
3380
3381 if (args->timeout_ns > 0) {
3382 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3383 if (args->timeout_ns < 0)
3384 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003385
3386 /*
3387 * Apparently ktime isn't accurate enough and occasionally has a
3388 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3389 * things up to make the test happy. We allow up to 1 jiffy.
3390 *
3391 * This is a regression from the timespec->ktime conversion.
3392 */
3393 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3394 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003395 }
3396
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003397 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003398 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003399}
3400
Chris Wilson73cb9702016-10-28 13:58:46 +01003401static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003402{
Chris Wilson73cb9702016-10-28 13:58:46 +01003403 int ret, i;
3404
3405 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3406 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3407 if (ret)
3408 return ret;
3409 }
3410
3411 return 0;
3412}
3413
Chris Wilson25112b62017-03-30 15:50:39 +01003414static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3415{
3416 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3417}
3418
3419static int wait_for_engines(struct drm_i915_private *i915)
3420{
3421 struct intel_engine_cs *engine;
3422 enum intel_engine_id id;
3423
3424 for_each_engine(engine, i915, id) {
3425 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3426 i915_gem_set_wedged(i915);
3427 return -EIO;
3428 }
3429
3430 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3431 intel_engine_last_submit(engine));
3432 }
3433
3434 return 0;
3435}
3436
Chris Wilson73cb9702016-10-28 13:58:46 +01003437int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3438{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003439 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003440
Chris Wilson863e9fd2017-05-30 13:13:32 +01003441 /* If the device is asleep, we have no requests outstanding */
3442 if (!READ_ONCE(i915->gt.awake))
3443 return 0;
3444
Chris Wilson9caa34a2016-11-11 14:58:08 +00003445 if (flags & I915_WAIT_LOCKED) {
3446 struct i915_gem_timeline *tl;
3447
3448 lockdep_assert_held(&i915->drm.struct_mutex);
3449
3450 list_for_each_entry(tl, &i915->gt.timelines, link) {
3451 ret = wait_for_timeline(tl, flags);
3452 if (ret)
3453 return ret;
3454 }
Chris Wilson72022a72017-03-30 15:50:38 +01003455
3456 i915_gem_retire_requests(i915);
3457 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003458
3459 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003460 } else {
3461 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003462 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003463
Chris Wilson25112b62017-03-30 15:50:39 +01003464 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003465}
3466
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003467static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3468{
Chris Wilsone27ab732017-06-15 13:38:49 +01003469 /*
3470 * We manually flush the CPU domain so that we can override and
3471 * force the flush for the display, and perform it asyncrhonously.
3472 */
3473 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3474 if (obj->cache_dirty)
3475 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003476 obj->base.write_domain = 0;
3477}
3478
3479void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3480{
3481 if (!READ_ONCE(obj->pin_display))
3482 return;
3483
3484 mutex_lock(&obj->base.dev->struct_mutex);
3485 __i915_gem_object_flush_for_display(obj);
3486 mutex_unlock(&obj->base.dev->struct_mutex);
3487}
3488
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003489/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003490 * Moves a single object to the WC read, and possibly write domain.
3491 * @obj: object to act on
3492 * @write: ask for write access or read only
3493 *
3494 * This function returns when the move is complete, including waiting on
3495 * flushes to occur.
3496 */
3497int
3498i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3499{
3500 int ret;
3501
3502 lockdep_assert_held(&obj->base.dev->struct_mutex);
3503
3504 ret = i915_gem_object_wait(obj,
3505 I915_WAIT_INTERRUPTIBLE |
3506 I915_WAIT_LOCKED |
3507 (write ? I915_WAIT_ALL : 0),
3508 MAX_SCHEDULE_TIMEOUT,
3509 NULL);
3510 if (ret)
3511 return ret;
3512
3513 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3514 return 0;
3515
3516 /* Flush and acquire obj->pages so that we are coherent through
3517 * direct access in memory with previous cached writes through
3518 * shmemfs and that our cache domain tracking remains valid.
3519 * For example, if the obj->filp was moved to swap without us
3520 * being notified and releasing the pages, we would mistakenly
3521 * continue to assume that the obj remained out of the CPU cached
3522 * domain.
3523 */
3524 ret = i915_gem_object_pin_pages(obj);
3525 if (ret)
3526 return ret;
3527
3528 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3529
3530 /* Serialise direct access to this object with the barriers for
3531 * coherent writes from the GPU, by effectively invalidating the
3532 * WC domain upon first access.
3533 */
3534 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3535 mb();
3536
3537 /* It should now be out of any other write domains, and we can update
3538 * the domain values for our changes.
3539 */
3540 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3541 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3542 if (write) {
3543 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3544 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3545 obj->mm.dirty = true;
3546 }
3547
3548 i915_gem_object_unpin_pages(obj);
3549 return 0;
3550}
3551
3552/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003553 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003554 * @obj: object to act on
3555 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003556 *
3557 * This function returns when the move is complete, including waiting on
3558 * flushes to occur.
3559 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003560int
Chris Wilson20217462010-11-23 15:26:33 +00003561i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003562{
Eric Anholte47c68e2008-11-14 13:35:19 -08003563 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003564
Chris Wilsone95433c2016-10-28 13:58:27 +01003565 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003566
Chris Wilsone95433c2016-10-28 13:58:27 +01003567 ret = i915_gem_object_wait(obj,
3568 I915_WAIT_INTERRUPTIBLE |
3569 I915_WAIT_LOCKED |
3570 (write ? I915_WAIT_ALL : 0),
3571 MAX_SCHEDULE_TIMEOUT,
3572 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003573 if (ret)
3574 return ret;
3575
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003576 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3577 return 0;
3578
Chris Wilson43566de2015-01-02 16:29:29 +05303579 /* Flush and acquire obj->pages so that we are coherent through
3580 * direct access in memory with previous cached writes through
3581 * shmemfs and that our cache domain tracking remains valid.
3582 * For example, if the obj->filp was moved to swap without us
3583 * being notified and releasing the pages, we would mistakenly
3584 * continue to assume that the obj remained out of the CPU cached
3585 * domain.
3586 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003587 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303588 if (ret)
3589 return ret;
3590
Chris Wilsonef749212017-04-12 12:01:10 +01003591 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003592
Chris Wilsond0a57782012-10-09 19:24:37 +01003593 /* Serialise direct access to this object with the barriers for
3594 * coherent writes from the GPU, by effectively invalidating the
3595 * GTT domain upon first access.
3596 */
3597 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3598 mb();
3599
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003600 /* It should now be out of any other write domains, and we can update
3601 * the domain values for our changes.
3602 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003603 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003604 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003605 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003606 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3607 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003608 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003609 }
3610
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003611 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 return 0;
3613}
3614
Chris Wilsonef55f922015-10-09 14:11:27 +01003615/**
3616 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003617 * @obj: object to act on
3618 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003619 *
3620 * After this function returns, the object will be in the new cache-level
3621 * across all GTT and the contents of the backing storage will be coherent,
3622 * with respect to the new cache-level. In order to keep the backing storage
3623 * coherent for all users, we only allow a single cache level to be set
3624 * globally on the object and prevent it from being changed whilst the
3625 * hardware is reading from the object. That is if the object is currently
3626 * on the scanout it will be set to uncached (or equivalent display
3627 * cache coherency) and all non-MOCS GPU access will also be uncached so
3628 * that all direct access to the scanout remains coherent.
3629 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003630int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3631 enum i915_cache_level cache_level)
3632{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003633 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003634 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003635
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003636 lockdep_assert_held(&obj->base.dev->struct_mutex);
3637
Chris Wilsone4ffd172011-04-04 09:44:39 +01003638 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003639 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003640
Chris Wilsonef55f922015-10-09 14:11:27 +01003641 /* Inspect the list of currently bound VMA and unbind any that would
3642 * be invalid given the new cache-level. This is principally to
3643 * catch the issue of the CS prefetch crossing page boundaries and
3644 * reading an invalid PTE on older architectures.
3645 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003646restart:
3647 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003648 if (!drm_mm_node_allocated(&vma->node))
3649 continue;
3650
Chris Wilson20dfbde2016-08-04 16:32:30 +01003651 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003652 DRM_DEBUG("can not change the cache level of pinned objects\n");
3653 return -EBUSY;
3654 }
3655
Chris Wilsonaa653a62016-08-04 07:52:27 +01003656 if (i915_gem_valid_gtt_space(vma, cache_level))
3657 continue;
3658
3659 ret = i915_vma_unbind(vma);
3660 if (ret)
3661 return ret;
3662
3663 /* As unbinding may affect other elements in the
3664 * obj->vma_list (due to side-effects from retiring
3665 * an active vma), play safe and restart the iterator.
3666 */
3667 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003668 }
3669
Chris Wilsonef55f922015-10-09 14:11:27 +01003670 /* We can reuse the existing drm_mm nodes but need to change the
3671 * cache-level on the PTE. We could simply unbind them all and
3672 * rebind with the correct cache-level on next use. However since
3673 * we already have a valid slot, dma mapping, pages etc, we may as
3674 * rewrite the PTE in the belief that doing so tramples upon less
3675 * state and so involves less work.
3676 */
Chris Wilson15717de2016-08-04 07:52:26 +01003677 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003678 /* Before we change the PTE, the GPU must not be accessing it.
3679 * If we wait upon the object, we know that all the bound
3680 * VMA are no longer active.
3681 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003682 ret = i915_gem_object_wait(obj,
3683 I915_WAIT_INTERRUPTIBLE |
3684 I915_WAIT_LOCKED |
3685 I915_WAIT_ALL,
3686 MAX_SCHEDULE_TIMEOUT,
3687 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003688 if (ret)
3689 return ret;
3690
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003691 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3692 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003693 /* Access to snoopable pages through the GTT is
3694 * incoherent and on some machines causes a hard
3695 * lockup. Relinquish the CPU mmaping to force
3696 * userspace to refault in the pages and we can
3697 * then double check if the GTT mapping is still
3698 * valid for that pointer access.
3699 */
3700 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003701
Chris Wilsonef55f922015-10-09 14:11:27 +01003702 /* As we no longer need a fence for GTT access,
3703 * we can relinquish it now (and so prevent having
3704 * to steal a fence from someone else on the next
3705 * fence request). Note GPU activity would have
3706 * dropped the fence as all snoopable access is
3707 * supposed to be linear.
3708 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003709 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3710 ret = i915_vma_put_fence(vma);
3711 if (ret)
3712 return ret;
3713 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003714 } else {
3715 /* We either have incoherent backing store and
3716 * so no GTT access or the architecture is fully
3717 * coherent. In such cases, existing GTT mmaps
3718 * ignore the cache bit in the PTE and we can
3719 * rewrite it without confusing the GPU or having
3720 * to force userspace to fault back in its mmaps.
3721 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003722 }
3723
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003724 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003725 if (!drm_mm_node_allocated(&vma->node))
3726 continue;
3727
3728 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3729 if (ret)
3730 return ret;
3731 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003732 }
3733
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003734 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003735 vma->node.color = cache_level;
3736 obj->cache_level = cache_level;
Chris Wilson7fc92e92017-06-16 11:54:55 +01003737 obj->cache_coherent = i915_gem_object_is_coherent(obj);
Chris Wilsone27ab732017-06-15 13:38:49 +01003738 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003739
Chris Wilsone4ffd172011-04-04 09:44:39 +01003740 return 0;
3741}
3742
Ben Widawsky199adf42012-09-21 17:01:20 -07003743int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3744 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003745{
Ben Widawsky199adf42012-09-21 17:01:20 -07003746 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003747 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003748 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003750 rcu_read_lock();
3751 obj = i915_gem_object_lookup_rcu(file, args->handle);
3752 if (!obj) {
3753 err = -ENOENT;
3754 goto out;
3755 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003756
Chris Wilson651d7942013-08-08 14:41:10 +01003757 switch (obj->cache_level) {
3758 case I915_CACHE_LLC:
3759 case I915_CACHE_L3_LLC:
3760 args->caching = I915_CACHING_CACHED;
3761 break;
3762
Chris Wilson4257d3b2013-08-08 14:41:11 +01003763 case I915_CACHE_WT:
3764 args->caching = I915_CACHING_DISPLAY;
3765 break;
3766
Chris Wilson651d7942013-08-08 14:41:10 +01003767 default:
3768 args->caching = I915_CACHING_NONE;
3769 break;
3770 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003771out:
3772 rcu_read_unlock();
3773 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003774}
3775
Ben Widawsky199adf42012-09-21 17:01:20 -07003776int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3777 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003778{
Chris Wilson9c870d02016-10-24 13:42:15 +01003779 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003780 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003781 struct drm_i915_gem_object *obj;
3782 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003783 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003784
Ben Widawsky199adf42012-09-21 17:01:20 -07003785 switch (args->caching) {
3786 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003787 level = I915_CACHE_NONE;
3788 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003789 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003790 /*
3791 * Due to a HW issue on BXT A stepping, GPU stores via a
3792 * snooped mapping may leave stale data in a corresponding CPU
3793 * cacheline, whereas normally such cachelines would get
3794 * invalidated.
3795 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003796 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003797 return -ENODEV;
3798
Chris Wilsone6994ae2012-07-10 10:27:08 +01003799 level = I915_CACHE_LLC;
3800 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003801 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003802 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003803 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003804 default:
3805 return -EINVAL;
3806 }
3807
Chris Wilsond65415d2017-01-19 08:22:10 +00003808 obj = i915_gem_object_lookup(file, args->handle);
3809 if (!obj)
3810 return -ENOENT;
3811
3812 if (obj->cache_level == level)
3813 goto out;
3814
3815 ret = i915_gem_object_wait(obj,
3816 I915_WAIT_INTERRUPTIBLE,
3817 MAX_SCHEDULE_TIMEOUT,
3818 to_rps_client(file));
3819 if (ret)
3820 goto out;
3821
Ben Widawsky3bc29132012-09-26 16:15:20 -07003822 ret = i915_mutex_lock_interruptible(dev);
3823 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003824 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003825
3826 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003827 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003828
3829out:
3830 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003831 return ret;
3832}
3833
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003834/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003835 * Prepare buffer for display plane (scanout, cursors, etc).
3836 * Can be called from an uninterruptible phase (modesetting) and allows
3837 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003838 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003839struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003840i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3841 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003842 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003843{
Chris Wilson058d88c2016-08-15 10:49:06 +01003844 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003845 int ret;
3846
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003847 lockdep_assert_held(&obj->base.dev->struct_mutex);
3848
Chris Wilsoncc98b412013-08-09 12:25:09 +01003849 /* Mark the pin_display early so that we account for the
3850 * display coherency whilst setting up the cache domains.
3851 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003852 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003853
Eric Anholta7ef0642011-03-29 16:59:54 -07003854 /* The display engine is not coherent with the LLC cache on gen6. As
3855 * a result, we make sure that the pinning that is about to occur is
3856 * done with uncached PTEs. This is lowest common denominator for all
3857 * chipsets.
3858 *
3859 * However for gen6+, we could do better by using the GFDT bit instead
3860 * of uncaching, which would allow us to flush all the LLC-cached data
3861 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3862 */
Chris Wilson651d7942013-08-08 14:41:10 +01003863 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003864 HAS_WT(to_i915(obj->base.dev)) ?
3865 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003866 if (ret) {
3867 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003868 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003869 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003870
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003871 /* As the user may map the buffer once pinned in the display plane
3872 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003873 * always use map_and_fenceable for all scanout buffers. However,
3874 * it may simply be too big to fit into mappable, in which case
3875 * put it anyway and hope that userspace can cope (but always first
3876 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003877 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003878 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003879 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003880 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3881 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003882 if (IS_ERR(vma)) {
3883 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3884 unsigned int flags;
3885
3886 /* Valleyview is definitely limited to scanning out the first
3887 * 512MiB. Lets presume this behaviour was inherited from the
3888 * g4x display engine and that all earlier gen are similarly
3889 * limited. Testing suggests that it is a little more
3890 * complicated than this. For example, Cherryview appears quite
3891 * happy to scanout from anywhere within its global aperture.
3892 */
3893 flags = 0;
3894 if (HAS_GMCH_DISPLAY(i915))
3895 flags = PIN_MAPPABLE;
3896 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3897 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003898 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003899 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003900
Chris Wilsond8923dc2016-08-18 17:17:07 +01003901 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3902
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003903 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003904 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003905 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003906
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003907 /* It should now be out of any other write domains, and we can update
3908 * the domain values for our changes.
3909 */
Chris Wilson05394f32010-11-08 19:18:58 +00003910 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003911
Chris Wilson058d88c2016-08-15 10:49:06 +01003912 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003913
3914err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003915 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003916 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003917}
3918
3919void
Chris Wilson058d88c2016-08-15 10:49:06 +01003920i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003921{
Chris Wilson49d73912016-11-29 09:50:08 +00003922 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003923
Chris Wilson058d88c2016-08-15 10:49:06 +01003924 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003925 return;
3926
Chris Wilsond8923dc2016-08-18 17:17:07 +01003927 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003928 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003929
Chris Wilson383d5822016-08-18 17:17:08 +01003930 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003931 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003932
Chris Wilson058d88c2016-08-15 10:49:06 +01003933 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003934}
3935
Eric Anholte47c68e2008-11-14 13:35:19 -08003936/**
3937 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003938 * @obj: object to act on
3939 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003940 *
3941 * This function returns when the move is complete, including waiting on
3942 * flushes to occur.
3943 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003944int
Chris Wilson919926a2010-11-12 13:42:53 +00003945i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003946{
Eric Anholte47c68e2008-11-14 13:35:19 -08003947 int ret;
3948
Chris Wilsone95433c2016-10-28 13:58:27 +01003949 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003950
Chris Wilsone95433c2016-10-28 13:58:27 +01003951 ret = i915_gem_object_wait(obj,
3952 I915_WAIT_INTERRUPTIBLE |
3953 I915_WAIT_LOCKED |
3954 (write ? I915_WAIT_ALL : 0),
3955 MAX_SCHEDULE_TIMEOUT,
3956 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003957 if (ret)
3958 return ret;
3959
Chris Wilsonef749212017-04-12 12:01:10 +01003960 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003961
Eric Anholte47c68e2008-11-14 13:35:19 -08003962 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003963 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003964 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003965 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003966 }
3967
3968 /* It should now be out of any other write domains, and we can update
3969 * the domain values for our changes.
3970 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003971 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003972
3973 /* If we're writing through the CPU, then the GPU read domains will
3974 * need to be invalidated at next use.
3975 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003976 if (write)
3977 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003978
3979 return 0;
3980}
3981
Eric Anholt673a3942008-07-30 12:06:12 -07003982/* Throttle our rendering by waiting until the ring has completed our requests
3983 * emitted over 20 msec ago.
3984 *
Eric Anholtb9624422009-06-03 07:27:35 +00003985 * Note that if we were to use the current jiffies each time around the loop,
3986 * we wouldn't escape the function with any frames outstanding if the time to
3987 * render a frame was over 20ms.
3988 *
Eric Anholt673a3942008-07-30 12:06:12 -07003989 * This should get us reasonable parallelism between CPU and GPU but also
3990 * relatively low latency when blocking on a particular request to finish.
3991 */
3992static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003993i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003994{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003995 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003996 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003997 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003998 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003999 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004000
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004001 /* ABI: return -EIO if already wedged */
4002 if (i915_terminally_wedged(&dev_priv->gpu_error))
4003 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004004
Chris Wilson1c255952010-09-26 11:03:27 +01004005 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004006 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00004007 if (time_after_eq(request->emitted_jiffies, recent_enough))
4008 break;
4009
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004010 if (target) {
4011 list_del(&target->client_link);
4012 target->file_priv = NULL;
4013 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01004014
John Harrison54fb2412014-11-24 18:49:27 +00004015 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004016 }
John Harrisonff865882014-11-24 18:49:28 +00004017 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01004018 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004019 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004020
John Harrison54fb2412014-11-24 18:49:27 +00004021 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004022 return 0;
4023
Chris Wilsone95433c2016-10-28 13:58:27 +01004024 ret = i915_wait_request(target,
4025 I915_WAIT_INTERRUPTIBLE,
4026 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01004027 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00004028
Chris Wilsone95433c2016-10-28 13:58:27 +01004029 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004030}
4031
Chris Wilson058d88c2016-08-15 10:49:06 +01004032struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004033i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4034 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004035 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004036 u64 alignment,
4037 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004038{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004039 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4040 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004041 struct i915_vma *vma;
4042 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004043
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004044 lockdep_assert_held(&obj->base.dev->struct_mutex);
4045
Chris Wilson718659a2017-01-16 15:21:28 +00004046 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004047 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004048 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004049
4050 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4051 if (flags & PIN_NONBLOCK &&
4052 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004053 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004054
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004055 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004056 /* If the required space is larger than the available
4057 * aperture, we will not able to find a slot for the
4058 * object and unbinding the object now will be in
4059 * vain. Worse, doing so may cause us to ping-pong
4060 * the object in and out of the Global GTT and
4061 * waste a lot of cycles under the mutex.
4062 */
Chris Wilson944397f2017-01-09 16:16:11 +00004063 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004064 return ERR_PTR(-E2BIG);
4065
4066 /* If NONBLOCK is set the caller is optimistically
4067 * trying to cache the full object within the mappable
4068 * aperture, and *must* have a fallback in place for
4069 * situations where we cannot bind the object. We
4070 * can be a little more lax here and use the fallback
4071 * more often to avoid costly migrations of ourselves
4072 * and other objects within the aperture.
4073 *
4074 * Half-the-aperture is used as a simple heuristic.
4075 * More interesting would to do search for a free
4076 * block prior to making the commitment to unbind.
4077 * That caters for the self-harm case, and with a
4078 * little more heuristics (e.g. NOFAULT, NOEVICT)
4079 * we could try to minimise harm to others.
4080 */
4081 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004082 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004083 return ERR_PTR(-ENOSPC);
4084 }
4085
Chris Wilson59bfa122016-08-04 16:32:31 +01004086 WARN(i915_vma_is_pinned(vma),
4087 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004088 " offset=%08x, req.alignment=%llx,"
4089 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4090 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004091 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004092 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004093 ret = i915_vma_unbind(vma);
4094 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004095 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004096 }
4097
Chris Wilson058d88c2016-08-15 10:49:06 +01004098 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4099 if (ret)
4100 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004101
Chris Wilson058d88c2016-08-15 10:49:06 +01004102 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004103}
4104
Chris Wilsonedf6b762016-08-09 09:23:33 +01004105static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004106{
4107 /* Note that we could alias engines in the execbuf API, but
4108 * that would be very unwise as it prevents userspace from
4109 * fine control over engine selection. Ahem.
4110 *
4111 * This should be something like EXEC_MAX_ENGINE instead of
4112 * I915_NUM_ENGINES.
4113 */
4114 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4115 return 0x10000 << id;
4116}
4117
4118static __always_inline unsigned int __busy_write_id(unsigned int id)
4119{
Chris Wilson70cb4722016-08-09 18:08:25 +01004120 /* The uABI guarantees an active writer is also amongst the read
4121 * engines. This would be true if we accessed the activity tracking
4122 * under the lock, but as we perform the lookup of the object and
4123 * its activity locklessly we can not guarantee that the last_write
4124 * being active implies that we have set the same engine flag from
4125 * last_read - hence we always set both read and write busy for
4126 * last_write.
4127 */
4128 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004129}
4130
Chris Wilsonedf6b762016-08-09 09:23:33 +01004131static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004132__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004133 unsigned int (*flag)(unsigned int id))
4134{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004135 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004136
Chris Wilsond07f0e52016-10-28 13:58:44 +01004137 /* We have to check the current hw status of the fence as the uABI
4138 * guarantees forward progress. We could rely on the idle worker
4139 * to eventually flush us, but to minimise latency just ask the
4140 * hardware.
4141 *
4142 * Note we only report on the status of native fences.
4143 */
4144 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004145 return 0;
4146
Chris Wilsond07f0e52016-10-28 13:58:44 +01004147 /* opencode to_request() in order to avoid const warnings */
4148 rq = container_of(fence, struct drm_i915_gem_request, fence);
4149 if (i915_gem_request_completed(rq))
4150 return 0;
4151
Chris Wilson1d39f282017-04-11 13:43:06 +01004152 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004153}
4154
Chris Wilsonedf6b762016-08-09 09:23:33 +01004155static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004156busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004157{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004158 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004159}
4160
Chris Wilsonedf6b762016-08-09 09:23:33 +01004161static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004162busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004163{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004164 if (!fence)
4165 return 0;
4166
4167 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004168}
4169
Eric Anholt673a3942008-07-30 12:06:12 -07004170int
Eric Anholt673a3942008-07-30 12:06:12 -07004171i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004172 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004173{
4174 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004175 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004176 struct reservation_object_list *list;
4177 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004178 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004179
Chris Wilsond07f0e52016-10-28 13:58:44 +01004180 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004181 rcu_read_lock();
4182 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004183 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004184 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004185
4186 /* A discrepancy here is that we do not report the status of
4187 * non-i915 fences, i.e. even though we may report the object as idle,
4188 * a call to set-domain may still stall waiting for foreign rendering.
4189 * This also means that wait-ioctl may report an object as busy,
4190 * where busy-ioctl considers it idle.
4191 *
4192 * We trade the ability to warn of foreign fences to report on which
4193 * i915 engines are active for the object.
4194 *
4195 * Alternatively, we can trade that extra information on read/write
4196 * activity with
4197 * args->busy =
4198 * !reservation_object_test_signaled_rcu(obj->resv, true);
4199 * to report the overall busyness. This is what the wait-ioctl does.
4200 *
4201 */
4202retry:
4203 seq = raw_read_seqcount(&obj->resv->seq);
4204
4205 /* Translate the exclusive fence to the READ *and* WRITE engine */
4206 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4207
4208 /* Translate shared fences to READ set of engines */
4209 list = rcu_dereference(obj->resv->fence);
4210 if (list) {
4211 unsigned int shared_count = list->shared_count, i;
4212
4213 for (i = 0; i < shared_count; ++i) {
4214 struct dma_fence *fence =
4215 rcu_dereference(list->shared[i]);
4216
4217 args->busy |= busy_check_reader(fence);
4218 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004219 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004220
Chris Wilsond07f0e52016-10-28 13:58:44 +01004221 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4222 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004223
Chris Wilsond07f0e52016-10-28 13:58:44 +01004224 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004225out:
4226 rcu_read_unlock();
4227 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004228}
4229
4230int
4231i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4232 struct drm_file *file_priv)
4233{
Akshay Joshi0206e352011-08-16 15:34:10 -04004234 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004235}
4236
Chris Wilson3ef94da2009-09-14 16:50:29 +01004237int
4238i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4239 struct drm_file *file_priv)
4240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004241 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004242 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004243 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004244 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004245
4246 switch (args->madv) {
4247 case I915_MADV_DONTNEED:
4248 case I915_MADV_WILLNEED:
4249 break;
4250 default:
4251 return -EINVAL;
4252 }
4253
Chris Wilson03ac0642016-07-20 13:31:51 +01004254 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004255 if (!obj)
4256 return -ENOENT;
4257
4258 err = mutex_lock_interruptible(&obj->mm.lock);
4259 if (err)
4260 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004261
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004262 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004263 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004264 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004265 if (obj->mm.madv == I915_MADV_WILLNEED) {
4266 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004267 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004268 obj->mm.quirked = false;
4269 }
4270 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004271 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004272 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004273 obj->mm.quirked = true;
4274 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004275 }
4276
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004277 if (obj->mm.madv != __I915_MADV_PURGED)
4278 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004279
Chris Wilson6c085a72012-08-20 11:40:46 +02004280 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004281 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004282 i915_gem_object_truncate(obj);
4283
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004284 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004285 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004286
Chris Wilson1233e2d2016-10-28 13:58:37 +01004287out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004288 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004289 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004290}
4291
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004292static void
4293frontbuffer_retire(struct i915_gem_active *active,
4294 struct drm_i915_gem_request *request)
4295{
4296 struct drm_i915_gem_object *obj =
4297 container_of(active, typeof(*obj), frontbuffer_write);
4298
Chris Wilsond59b21e2017-02-22 11:40:49 +00004299 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004300}
4301
Chris Wilson37e680a2012-06-07 15:38:42 +01004302void i915_gem_object_init(struct drm_i915_gem_object *obj,
4303 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004304{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004305 mutex_init(&obj->mm.lock);
4306
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004307 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004308 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004309 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004310 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004311
Chris Wilson37e680a2012-06-07 15:38:42 +01004312 obj->ops = ops;
4313
Chris Wilsond07f0e52016-10-28 13:58:44 +01004314 reservation_object_init(&obj->__builtin_resv);
4315 obj->resv = &obj->__builtin_resv;
4316
Chris Wilson50349242016-08-18 17:17:04 +01004317 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004318 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004319
4320 obj->mm.madv = I915_MADV_WILLNEED;
4321 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4322 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004323
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004324 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004325}
4326
Chris Wilson37e680a2012-06-07 15:38:42 +01004327static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004328 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4329 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004330
Chris Wilson37e680a2012-06-07 15:38:42 +01004331 .get_pages = i915_gem_object_get_pages_gtt,
4332 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004333
4334 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004335};
4336
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004337struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004338i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004339{
Daniel Vetterc397b902010-04-09 19:05:07 +00004340 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004341 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004342 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004343 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004344
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004345 /* There is a prevalence of the assumption that we fit the object's
4346 * page count inside a 32bit _signed_ variable. Let's document this and
4347 * catch if we ever need to fix it. In the meantime, if you do spot
4348 * such a local variable, please consider fixing!
4349 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004350 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004351 return ERR_PTR(-E2BIG);
4352
4353 if (overflows_type(size, obj->base.size))
4354 return ERR_PTR(-E2BIG);
4355
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004356 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004357 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004358 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004359
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004360 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004361 if (ret)
4362 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004363
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004364 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004365 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004366 /* 965gm cannot relocate objects above 4GiB. */
4367 mask &= ~__GFP_HIGHMEM;
4368 mask |= __GFP_DMA32;
4369 }
4370
Al Viro93c76a32015-12-04 23:45:44 -05004371 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004372 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004373 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004374
Chris Wilson37e680a2012-06-07 15:38:42 +01004375 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004376
Daniel Vetterc397b902010-04-09 19:05:07 +00004377 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4378 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4379
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004380 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004381 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004382 * cache) for about a 10% performance improvement
4383 * compared to uncached. Graphics requests other than
4384 * display scanout are coherent with the CPU in
4385 * accessing this cache. This means in this mode we
4386 * don't need to clflush on the CPU side, and on the
4387 * GPU side we only need to flush internal caches to
4388 * get data visible to the CPU.
4389 *
4390 * However, we maintain the display planes as UC, and so
4391 * need to rebind when first used as such.
4392 */
4393 obj->cache_level = I915_CACHE_LLC;
4394 } else
4395 obj->cache_level = I915_CACHE_NONE;
4396
Chris Wilson7fc92e92017-06-16 11:54:55 +01004397 obj->cache_coherent = i915_gem_object_is_coherent(obj);
4398 obj->cache_dirty = !obj->cache_coherent;
Chris Wilsone27ab732017-06-15 13:38:49 +01004399
Daniel Vetterd861e332013-07-24 23:25:03 +02004400 trace_i915_gem_object_create(obj);
4401
Chris Wilson05394f32010-11-08 19:18:58 +00004402 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004403
4404fail:
4405 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004406 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004407}
4408
Chris Wilson340fbd82014-05-22 09:16:52 +01004409static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4410{
4411 /* If we are the last user of the backing storage (be it shmemfs
4412 * pages or stolen etc), we know that the pages are going to be
4413 * immediately released. In this case, we can then skip copying
4414 * back the contents from the GPU.
4415 */
4416
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004417 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004418 return false;
4419
4420 if (obj->base.filp == NULL)
4421 return true;
4422
4423 /* At first glance, this looks racy, but then again so would be
4424 * userspace racing mmap against close. However, the first external
4425 * reference to the filp can only be obtained through the
4426 * i915_gem_mmap_ioctl() which safeguards us against the user
4427 * acquiring such a reference whilst we are in the middle of
4428 * freeing the object.
4429 */
4430 return atomic_long_read(&obj->base.filp->f_count) == 1;
4431}
4432
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004433static void __i915_gem_free_objects(struct drm_i915_private *i915,
4434 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004435{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004436 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004437
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004438 mutex_lock(&i915->drm.struct_mutex);
4439 intel_runtime_pm_get(i915);
4440 llist_for_each_entry(obj, freed, freed) {
4441 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004442
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004443 trace_i915_gem_object_destroy(obj);
4444
4445 GEM_BUG_ON(i915_gem_object_is_active(obj));
4446 list_for_each_entry_safe(vma, vn,
4447 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004448 GEM_BUG_ON(i915_vma_is_active(vma));
4449 vma->flags &= ~I915_VMA_PIN_MASK;
4450 i915_vma_close(vma);
4451 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004452 GEM_BUG_ON(!list_empty(&obj->vma_list));
4453 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004454
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004455 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004456 }
4457 intel_runtime_pm_put(i915);
4458 mutex_unlock(&i915->drm.struct_mutex);
4459
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004460 cond_resched();
4461
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004462 llist_for_each_entry_safe(obj, on, freed, freed) {
4463 GEM_BUG_ON(obj->bind_count);
4464 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4465
4466 if (obj->ops->release)
4467 obj->ops->release(obj);
4468
4469 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4470 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004471 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004472 GEM_BUG_ON(obj->mm.pages);
4473
4474 if (obj->base.import_attach)
4475 drm_prime_gem_destroy(&obj->base, NULL);
4476
Chris Wilsond07f0e52016-10-28 13:58:44 +01004477 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004478 drm_gem_object_release(&obj->base);
4479 i915_gem_info_remove_obj(i915, obj->base.size);
4480
4481 kfree(obj->bit_17);
4482 i915_gem_object_free(obj);
4483 }
4484}
4485
4486static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4487{
4488 struct llist_node *freed;
4489
4490 freed = llist_del_all(&i915->mm.free_list);
4491 if (unlikely(freed))
4492 __i915_gem_free_objects(i915, freed);
4493}
4494
4495static void __i915_gem_free_work(struct work_struct *work)
4496{
4497 struct drm_i915_private *i915 =
4498 container_of(work, struct drm_i915_private, mm.free_work);
4499 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004500
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004501 /* All file-owned VMA should have been released by this point through
4502 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4503 * However, the object may also be bound into the global GTT (e.g.
4504 * older GPUs without per-process support, or for direct access through
4505 * the GTT either for the user or for scanout). Those VMA still need to
4506 * unbound now.
4507 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004508
Chris Wilson5ad08be2017-04-07 11:25:51 +01004509 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004510 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004511 if (need_resched())
4512 break;
4513 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004514}
4515
4516static void __i915_gem_free_object_rcu(struct rcu_head *head)
4517{
4518 struct drm_i915_gem_object *obj =
4519 container_of(head, typeof(*obj), rcu);
4520 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4521
4522 /* We can't simply use call_rcu() from i915_gem_free_object()
4523 * as we need to block whilst unbinding, and the call_rcu
4524 * task may be called from softirq context. So we take a
4525 * detour through a worker.
4526 */
4527 if (llist_add(&obj->freed, &i915->mm.free_list))
4528 schedule_work(&i915->mm.free_work);
4529}
4530
4531void i915_gem_free_object(struct drm_gem_object *gem_obj)
4532{
4533 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4534
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004535 if (obj->mm.quirked)
4536 __i915_gem_object_unpin_pages(obj);
4537
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004538 if (discard_backing_storage(obj))
4539 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004540
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004541 /* Before we free the object, make sure any pure RCU-only
4542 * read-side critical sections are complete, e.g.
4543 * i915_gem_busy_ioctl(). For the corresponding synchronized
4544 * lookup see i915_gem_object_lookup_rcu().
4545 */
4546 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004547}
4548
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004549void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4550{
4551 lockdep_assert_held(&obj->base.dev->struct_mutex);
4552
4553 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4554 if (i915_gem_object_is_active(obj))
4555 i915_gem_object_set_active_reference(obj);
4556 else
4557 i915_gem_object_put(obj);
4558}
4559
Chris Wilson3033aca2016-10-28 13:58:47 +01004560static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4561{
4562 struct intel_engine_cs *engine;
4563 enum intel_engine_id id;
4564
4565 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004566 GEM_BUG_ON(engine->last_retired_context &&
4567 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004568}
4569
Chris Wilson24145512017-01-24 11:01:35 +00004570void i915_gem_sanitize(struct drm_i915_private *i915)
4571{
4572 /*
4573 * If we inherit context state from the BIOS or earlier occupants
4574 * of the GPU, the GPU may be in an inconsistent state when we
4575 * try to take over. The only way to remove the earlier state
4576 * is by resetting. However, resetting on earlier gen is tricky as
4577 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004578 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004579 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004580 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004581 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4582 WARN_ON(reset && reset != -ENODEV);
4583 }
4584}
4585
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004586int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004587{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004588 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004589 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004590
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004591 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004592 intel_suspend_gt_powersave(dev_priv);
4593
Chris Wilson45c5f202013-10-16 11:50:01 +01004594 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004595
4596 /* We have to flush all the executing contexts to main memory so
4597 * that they can saved in the hibernation image. To ensure the last
4598 * context image is coherent, we have to switch away from it. That
4599 * leaves the dev_priv->kernel_context still active when
4600 * we actually suspend, and its image in memory may not match the GPU
4601 * state. Fortunately, the kernel_context is disposable and we do
4602 * not rely on its state.
4603 */
4604 ret = i915_gem_switch_to_kernel_context(dev_priv);
4605 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004606 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004607
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004608 ret = i915_gem_wait_for_idle(dev_priv,
4609 I915_WAIT_INTERRUPTIBLE |
4610 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004611 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004612 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004613
Chris Wilson3033aca2016-10-28 13:58:47 +01004614 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004615 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004616 mutex_unlock(&dev->struct_mutex);
4617
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304618 intel_guc_suspend(dev_priv);
4619
Chris Wilson737b1502015-01-26 18:03:03 +02004620 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004621 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004622
4623 /* As the idle_work is rearming if it detects a race, play safe and
4624 * repeat the flush until it is definitely idle.
4625 */
4626 while (flush_delayed_work(&dev_priv->gt.idle_work))
4627 ;
4628
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004629 /* Assert that we sucessfully flushed all the work and
4630 * reset the GPU back to its idle, low power state.
4631 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004632 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004633 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004634
Imre Deak1c777c52016-10-12 17:46:37 +03004635 /*
4636 * Neither the BIOS, ourselves or any other kernel
4637 * expects the system to be in execlists mode on startup,
4638 * so we need to reset the GPU back to legacy mode. And the only
4639 * known way to disable logical contexts is through a GPU reset.
4640 *
4641 * So in order to leave the system in a known default configuration,
4642 * always reset the GPU upon unload and suspend. Afterwards we then
4643 * clean up the GEM state tracking, flushing off the requests and
4644 * leaving the system in a known idle state.
4645 *
4646 * Note that is of the upmost importance that the GPU is idle and
4647 * all stray writes are flushed *before* we dismantle the backing
4648 * storage for the pinned objects.
4649 *
4650 * However, since we are uncertain that resetting the GPU on older
4651 * machines is a good idea, we don't - just in case it leaves the
4652 * machine in an unusable condition.
4653 */
Chris Wilson24145512017-01-24 11:01:35 +00004654 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004655 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004656
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004657err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004658 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004659out_rpm_put:
4660 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004661 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004662}
4663
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004664void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004665{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004666 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004667
Imre Deak31ab49a2016-11-07 11:20:05 +02004668 WARN_ON(dev_priv->gt.awake);
4669
Chris Wilson5ab57c72016-07-15 14:56:20 +01004670 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004671 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004672
4673 /* As we didn't flush the kernel context before suspend, we cannot
4674 * guarantee that the context image is complete. So let's just reset
4675 * it and start again.
4676 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004677 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004678
4679 mutex_unlock(&dev->struct_mutex);
4680}
4681
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004682void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004683{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004684 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004685 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4686 return;
4687
4688 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4689 DISP_TILE_SURFACE_SWIZZLING);
4690
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004691 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004692 return;
4693
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004694 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004695 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004696 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004697 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004698 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004699 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004700 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004701 else
4702 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004703}
Daniel Vettere21af882012-02-09 20:53:27 +01004704
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004705static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004706{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004707 I915_WRITE(RING_CTL(base), 0);
4708 I915_WRITE(RING_HEAD(base), 0);
4709 I915_WRITE(RING_TAIL(base), 0);
4710 I915_WRITE(RING_START(base), 0);
4711}
4712
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004713static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004714{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004715 if (IS_I830(dev_priv)) {
4716 init_unused_ring(dev_priv, PRB1_BASE);
4717 init_unused_ring(dev_priv, SRB0_BASE);
4718 init_unused_ring(dev_priv, SRB1_BASE);
4719 init_unused_ring(dev_priv, SRB2_BASE);
4720 init_unused_ring(dev_priv, SRB3_BASE);
4721 } else if (IS_GEN2(dev_priv)) {
4722 init_unused_ring(dev_priv, SRB0_BASE);
4723 init_unused_ring(dev_priv, SRB1_BASE);
4724 } else if (IS_GEN3(dev_priv)) {
4725 init_unused_ring(dev_priv, PRB1_BASE);
4726 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004727 }
4728}
4729
Chris Wilson20a8a742017-02-08 14:30:31 +00004730static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004731{
Chris Wilson20a8a742017-02-08 14:30:31 +00004732 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004733 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304734 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004735 int err;
4736
4737 for_each_engine(engine, i915, id) {
4738 err = engine->init_hw(engine);
4739 if (err)
4740 return err;
4741 }
4742
4743 return 0;
4744}
4745
4746int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4747{
Chris Wilsond200cda2016-04-28 09:56:44 +01004748 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004749
Chris Wilsonde867c22016-10-25 13:16:02 +01004750 dev_priv->gt.last_init_time = ktime_get();
4751
Chris Wilson5e4f5182015-02-13 14:35:59 +00004752 /* Double layer security blanket, see i915_gem_init() */
4753 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4754
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004755 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004756 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004757
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004758 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004759 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004760 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004761
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004762 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004763 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004764 u32 temp = I915_READ(GEN7_MSG_CTL);
4765 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4766 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004767 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004768 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4769 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4770 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4771 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004772 }
4773
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004774 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004775
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004776 /*
4777 * At least 830 can leave some of the unused rings
4778 * "active" (ie. head != tail) after resume which
4779 * will prevent c3 entry. Makes sure all unused rings
4780 * are totally idle.
4781 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004782 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004783
Dave Gordoned54c1a2016-01-19 19:02:54 +00004784 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004785
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004786 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004787 if (ret) {
4788 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4789 goto out;
4790 }
4791
4792 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004793 ret = __i915_gem_restart_engines(dev_priv);
4794 if (ret)
4795 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004796
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004797 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004798
Oscar Mateob8991402017-03-28 09:53:47 -07004799 /* We can't enable contexts until all firmware is loaded */
4800 ret = intel_uc_init_hw(dev_priv);
4801 if (ret)
4802 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004803
Chris Wilson5e4f5182015-02-13 14:35:59 +00004804out:
4805 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004806 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004807}
4808
Chris Wilson39df9192016-07-20 13:31:57 +01004809bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4810{
4811 if (INTEL_INFO(dev_priv)->gen < 6)
4812 return false;
4813
4814 /* TODO: make semaphores and Execlists play nicely together */
4815 if (i915.enable_execlists)
4816 return false;
4817
4818 if (value >= 0)
4819 return value;
4820
Chris Wilson39df9192016-07-20 13:31:57 +01004821 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004822 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004823 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004824
4825 return true;
4826}
4827
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004828int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004829{
Chris Wilson1070a422012-04-24 15:47:41 +01004830 int ret;
4831
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004832 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004833
Chris Wilson94312822017-05-03 10:39:18 +01004834 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004835
Oscar Mateoa83014d2014-07-24 17:04:21 +01004836 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004837 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004838 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004839 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004840 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004841 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004842 }
4843
Chris Wilson5e4f5182015-02-13 14:35:59 +00004844 /* This is just a security blanket to placate dragons.
4845 * On some systems, we very sporadically observe that the first TLBs
4846 * used by the CS may be stale, despite us poking the TLB reset. If
4847 * we hold the forcewake during initialisation these problems
4848 * just magically go away.
4849 */
4850 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4851
Chris Wilson8a2421b2017-06-16 15:05:22 +01004852 ret = i915_gem_init_userptr(dev_priv);
4853 if (ret)
4854 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004855
4856 ret = i915_gem_init_ggtt(dev_priv);
4857 if (ret)
4858 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004859
Chris Wilson829a0af2017-06-20 12:05:45 +01004860 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004861 if (ret)
4862 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004863
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004864 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004865 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004866 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004867
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004868 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004869 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004870 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004871 * wedged. But we only want to do this where the GPU is angry,
4872 * for all other failure, such as an allocation failure, bail.
4873 */
4874 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004875 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004876 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004877 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004878
4879out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004880 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004881 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004882
Chris Wilson60990322014-04-09 09:19:42 +01004883 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004884}
4885
Chris Wilson24145512017-01-24 11:01:35 +00004886void i915_gem_init_mmio(struct drm_i915_private *i915)
4887{
4888 i915_gem_sanitize(i915);
4889}
4890
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004891void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004892i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004893{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004894 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304895 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004896
Akash Goel3b3f1652016-10-13 22:44:48 +05304897 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004898 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004899}
4900
Eric Anholt673a3942008-07-30 12:06:12 -07004901void
Imre Deak40ae4e12016-03-16 14:54:03 +02004902i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4903{
Chris Wilson49ef5292016-08-18 17:17:00 +01004904 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004905
4906 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4907 !IS_CHERRYVIEW(dev_priv))
4908 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004909 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4910 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4911 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004912 dev_priv->num_fence_regs = 16;
4913 else
4914 dev_priv->num_fence_regs = 8;
4915
Chris Wilsonc0336662016-05-06 15:40:21 +01004916 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004917 dev_priv->num_fence_regs =
4918 I915_READ(vgtif_reg(avail_rs.fence_num));
4919
4920 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004921 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4922 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4923
4924 fence->i915 = dev_priv;
4925 fence->id = i;
4926 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4927 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004928 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004929
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004930 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004931}
4932
Chris Wilson73cb9702016-10-28 13:58:46 +01004933int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004934i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004935{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004936 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004937
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004938 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4939 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004940 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004941
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004942 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4943 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004944 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004945
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004946 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4947 SLAB_HWCACHE_ALIGN |
4948 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004949 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004950 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004951 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004952
Chris Wilson52e54202016-11-14 20:41:02 +00004953 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4954 SLAB_HWCACHE_ALIGN |
4955 SLAB_RECLAIM_ACCOUNT);
4956 if (!dev_priv->dependencies)
4957 goto err_requests;
4958
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004959 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4960 if (!dev_priv->priorities)
4961 goto err_dependencies;
4962
Chris Wilson73cb9702016-10-28 13:58:46 +01004963 mutex_lock(&dev_priv->drm.struct_mutex);
4964 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004965 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004966 mutex_unlock(&dev_priv->drm.struct_mutex);
4967 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004968 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004969
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004970 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4971 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004972 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4973 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004974 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004975 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004976 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004977 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004978 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004979 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004980 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004981 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004982
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004983 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4984
Chris Wilsonb5add952016-08-04 16:32:36 +01004985 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004986
4987 return 0;
4988
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004989err_priorities:
4990 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004991err_dependencies:
4992 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004993err_requests:
4994 kmem_cache_destroy(dev_priv->requests);
4995err_vmas:
4996 kmem_cache_destroy(dev_priv->vmas);
4997err_objects:
4998 kmem_cache_destroy(dev_priv->objects);
4999err_out:
5000 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07005001}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005002
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005003void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02005004{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005005 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005006 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005007 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005008
Matthew Auldea84aa72016-11-17 21:04:11 +00005009 mutex_lock(&dev_priv->drm.struct_mutex);
5010 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
5011 WARN_ON(!list_empty(&dev_priv->gt.timelines));
5012 mutex_unlock(&dev_priv->drm.struct_mutex);
5013
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005014 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005015 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02005016 kmem_cache_destroy(dev_priv->requests);
5017 kmem_cache_destroy(dev_priv->vmas);
5018 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01005019
5020 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
5021 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02005022}
5023
Chris Wilson6a800ea2016-09-21 14:51:07 +01005024int i915_gem_freeze(struct drm_i915_private *dev_priv)
5025{
Chris Wilsond0aa3012017-04-07 11:25:49 +01005026 /* Discard all purgeable objects, let userspace recover those as
5027 * required after resuming.
5028 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005029 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005030
Chris Wilson6a800ea2016-09-21 14:51:07 +01005031 return 0;
5032}
5033
Chris Wilson461fb992016-05-14 07:26:33 +01005034int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5035{
5036 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005037 struct list_head *phases[] = {
5038 &dev_priv->mm.unbound_list,
5039 &dev_priv->mm.bound_list,
5040 NULL
5041 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005042
5043 /* Called just before we write the hibernation image.
5044 *
5045 * We need to update the domain tracking to reflect that the CPU
5046 * will be accessing all the pages to create and restore from the
5047 * hibernation, and so upon restoration those pages will be in the
5048 * CPU domain.
5049 *
5050 * To make sure the hibernation image contains the latest state,
5051 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005052 *
5053 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005054 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005055 */
5056
Chris Wilson6a800ea2016-09-21 14:51:07 +01005057 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005058 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005059
Chris Wilsond0aa3012017-04-07 11:25:49 +01005060 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005061 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005062 list_for_each_entry(obj, *p, global_link)
5063 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005064 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005065 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005066
5067 return 0;
5068}
5069
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005070void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005071{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005072 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005073 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005074
5075 /* Clean up our request list when the client is going away, so that
5076 * later retire_requests won't dereference our soon-to-be-gone
5077 * file_priv.
5078 */
Chris Wilson1c255952010-09-26 11:03:27 +01005079 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005080 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005081 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005082 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005083}
5084
Chris Wilson829a0af2017-06-20 12:05:45 +01005085int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005086{
5087 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005088 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005089
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005090 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005091
5092 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5093 if (!file_priv)
5094 return -ENOMEM;
5095
5096 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005097 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005098 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005099
5100 spin_lock_init(&file_priv->mm.lock);
5101 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005102
Chris Wilsonc80ff162016-07-27 09:07:27 +01005103 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005104
Chris Wilson829a0af2017-06-20 12:05:45 +01005105 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005106 if (ret)
5107 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005108
Ben Widawskye422b882013-12-06 14:10:58 -08005109 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005110}
5111
Daniel Vetterb680c372014-09-19 18:27:27 +02005112/**
5113 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005114 * @old: current GEM buffer for the frontbuffer slots
5115 * @new: new GEM buffer for the frontbuffer slots
5116 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005117 *
5118 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5119 * from @old and setting them in @new. Both @old and @new can be NULL.
5120 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005121void i915_gem_track_fb(struct drm_i915_gem_object *old,
5122 struct drm_i915_gem_object *new,
5123 unsigned frontbuffer_bits)
5124{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005125 /* Control of individual bits within the mask are guarded by
5126 * the owning plane->mutex, i.e. we can never see concurrent
5127 * manipulation of individual bits. But since the bitfield as a whole
5128 * is updated using RMW, we need to use atomics in order to update
5129 * the bits.
5130 */
5131 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5132 sizeof(atomic_t) * BITS_PER_BYTE);
5133
Daniel Vettera071fa02014-06-18 23:28:09 +02005134 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005135 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5136 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005137 }
5138
5139 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005140 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5141 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005142 }
5143}
5144
Dave Gordonea702992015-07-09 19:29:02 +01005145/* Allocate a new GEM object and fill it with the supplied data */
5146struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005147i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005148 const void *data, size_t size)
5149{
5150 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005151 struct file *file;
5152 size_t offset;
5153 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005154
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005155 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005156 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005157 return obj;
5158
Chris Wilsonce8ff092017-03-17 19:46:47 +00005159 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005160
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005161 file = obj->base.filp;
5162 offset = 0;
5163 do {
5164 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5165 struct page *page;
5166 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005167
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005168 err = pagecache_write_begin(file, file->f_mapping,
5169 offset, len, 0,
5170 &page, &pgdata);
5171 if (err < 0)
5172 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005173
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005174 vaddr = kmap(page);
5175 memcpy(vaddr, data, len);
5176 kunmap(page);
5177
5178 err = pagecache_write_end(file, file->f_mapping,
5179 offset, len, len,
5180 page, pgdata);
5181 if (err < 0)
5182 goto fail;
5183
5184 size -= len;
5185 data += len;
5186 offset += len;
5187 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005188
5189 return obj;
5190
5191fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005192 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005193 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005194}
Chris Wilson96d77632016-10-28 13:58:33 +01005195
5196struct scatterlist *
5197i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5198 unsigned int n,
5199 unsigned int *offset)
5200{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005201 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005202 struct scatterlist *sg;
5203 unsigned int idx, count;
5204
5205 might_sleep();
5206 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005207 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005208
5209 /* As we iterate forward through the sg, we record each entry in a
5210 * radixtree for quick repeated (backwards) lookups. If we have seen
5211 * this index previously, we will have an entry for it.
5212 *
5213 * Initial lookup is O(N), but this is amortized to O(1) for
5214 * sequential page access (where each new request is consecutive
5215 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5216 * i.e. O(1) with a large constant!
5217 */
5218 if (n < READ_ONCE(iter->sg_idx))
5219 goto lookup;
5220
5221 mutex_lock(&iter->lock);
5222
5223 /* We prefer to reuse the last sg so that repeated lookup of this
5224 * (or the subsequent) sg are fast - comparing against the last
5225 * sg is faster than going through the radixtree.
5226 */
5227
5228 sg = iter->sg_pos;
5229 idx = iter->sg_idx;
5230 count = __sg_page_count(sg);
5231
5232 while (idx + count <= n) {
5233 unsigned long exception, i;
5234 int ret;
5235
5236 /* If we cannot allocate and insert this entry, or the
5237 * individual pages from this range, cancel updating the
5238 * sg_idx so that on this lookup we are forced to linearly
5239 * scan onwards, but on future lookups we will try the
5240 * insertion again (in which case we need to be careful of
5241 * the error return reporting that we have already inserted
5242 * this index).
5243 */
5244 ret = radix_tree_insert(&iter->radix, idx, sg);
5245 if (ret && ret != -EEXIST)
5246 goto scan;
5247
5248 exception =
5249 RADIX_TREE_EXCEPTIONAL_ENTRY |
5250 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5251 for (i = 1; i < count; i++) {
5252 ret = radix_tree_insert(&iter->radix, idx + i,
5253 (void *)exception);
5254 if (ret && ret != -EEXIST)
5255 goto scan;
5256 }
5257
5258 idx += count;
5259 sg = ____sg_next(sg);
5260 count = __sg_page_count(sg);
5261 }
5262
5263scan:
5264 iter->sg_pos = sg;
5265 iter->sg_idx = idx;
5266
5267 mutex_unlock(&iter->lock);
5268
5269 if (unlikely(n < idx)) /* insertion completed by another thread */
5270 goto lookup;
5271
5272 /* In case we failed to insert the entry into the radixtree, we need
5273 * to look beyond the current sg.
5274 */
5275 while (idx + count <= n) {
5276 idx += count;
5277 sg = ____sg_next(sg);
5278 count = __sg_page_count(sg);
5279 }
5280
5281 *offset = n - idx;
5282 return sg;
5283
5284lookup:
5285 rcu_read_lock();
5286
5287 sg = radix_tree_lookup(&iter->radix, n);
5288 GEM_BUG_ON(!sg);
5289
5290 /* If this index is in the middle of multi-page sg entry,
5291 * the radixtree will contain an exceptional entry that points
5292 * to the start of that range. We will return the pointer to
5293 * the base page and the offset of this page within the
5294 * sg entry's range.
5295 */
5296 *offset = 0;
5297 if (unlikely(radix_tree_exception(sg))) {
5298 unsigned long base =
5299 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5300
5301 sg = radix_tree_lookup(&iter->radix, base);
5302 GEM_BUG_ON(!sg);
5303
5304 *offset = n - base;
5305 }
5306
5307 rcu_read_unlock();
5308
5309 return sg;
5310}
5311
5312struct page *
5313i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5314{
5315 struct scatterlist *sg;
5316 unsigned int offset;
5317
5318 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5319
5320 sg = i915_gem_object_get_sg(obj, n, &offset);
5321 return nth_page(sg_page(sg), offset);
5322}
5323
5324/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5325struct page *
5326i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5327 unsigned int n)
5328{
5329 struct page *page;
5330
5331 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005332 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005333 set_page_dirty(page);
5334
5335 return page;
5336}
5337
5338dma_addr_t
5339i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5340 unsigned long n)
5341{
5342 struct scatterlist *sg;
5343 unsigned int offset;
5344
5345 sg = i915_gem_object_get_sg(obj, n, &offset);
5346 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5347}
Chris Wilson935a2f72017-02-13 17:15:13 +00005348
5349#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5350#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005351#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005352#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005353#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005354#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005355#endif