blob: 98305d987ac14b366ccad231752e7ed4e1be4577 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Herrmann0de23972013-07-24 21:07:52 +020028#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/i915_drm.h>
Chris Wilson6b5e90f2016-11-14 20:41:05 +000030#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000031#include <linux/kthread.h>
Christian König52791ee2019-08-11 10:06:32 +020032#include <linux/dma-resv.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000035#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010039#include <linux/mman.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Jani Nikuladf0566a2019-06-13 11:44:16 +030041#include "display/intel_display.h"
42#include "display/intel_frontbuffer.h"
43
Chris Wilson10be98a2019-05-28 10:29:49 +010044#include "gem/i915_gem_clflush.h"
45#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010046#include "gem/i915_gem_ioctls.h"
Chris Wilson10be98a2019-05-28 10:29:49 +010047#include "gem/i915_gem_pm.h"
48#include "gem/i915_gemfs.h"
Chris Wilson750e76b2019-08-06 13:43:00 +010049#include "gt/intel_engine_user.h"
Tvrtko Ursulinbaea4292019-06-21 08:08:02 +010050#include "gt/intel_gt.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010051#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010052#include "gt/intel_mocs.h"
53#include "gt/intel_reset.h"
Chris Wilsona5627722019-07-29 12:37:20 +010054#include "gt/intel_renderstate.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010055#include "gt/intel_workarounds.h"
56
Chris Wilson9f588922019-01-16 15:33:04 +000057#include "i915_drv.h"
Chris Wilson37d63f82019-05-28 10:29:50 +010058#include "i915_scatterlist.h"
Chris Wilson9f588922019-01-16 15:33:04 +000059#include "i915_trace.h"
60#include "i915_vgpu.h"
61
Jani Nikula696173b2019-04-05 14:00:15 +030062#include "intel_pm.h"
Chris Wilson9f588922019-01-16 15:33:04 +000063
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010065insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066 struct drm_mm_node *node, u32 size)
67{
68 memset(node, 0, sizeof(*node));
Chris Wilson82ad6442018-06-05 16:37:58 +010069 return drm_mm_insert_node_in_range(&ggtt->vm.mm, node,
Chris Wilson4e64e552017-02-02 21:04:38 +000070 size, 0, I915_COLOR_UNEVICTABLE,
71 0, ggtt->mappable_end,
72 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053073}
74
75static void
76remove_mappable_node(struct drm_mm_node *node)
77{
78 drm_mm_remove_node(node);
79}
80
Eric Anholt673a3942008-07-30 12:06:12 -070081int
Eric Anholt5a125c32008-10-22 21:40:13 -070082i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000083 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -070084{
Chris Wilson09d7e462019-01-28 10:23:53 +000085 struct i915_ggtt *ggtt = &to_i915(dev)->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030086 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010087 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +080088 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -070089
Chris Wilson09d7e462019-01-28 10:23:53 +000090 mutex_lock(&ggtt->vm.mutex);
91
Chris Wilson82ad6442018-06-05 16:37:58 +010092 pinned = ggtt->vm.reserved;
Chris Wilson499197d2019-01-28 10:23:52 +000093 list_for_each_entry(vma, &ggtt->vm.bound_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +010094 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010095 pinned += vma->node.size;
Chris Wilson09d7e462019-01-28 10:23:53 +000096
97 mutex_unlock(&ggtt->vm.mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -070098
Chris Wilson82ad6442018-06-05 16:37:58 +010099 args->aper_size = ggtt->vm.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400100 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000101
Eric Anholt5a125c32008-10-22 21:40:13 -0700102 return 0;
103}
104
Chris Wilsonc03467b2019-07-03 10:17:17 +0100105int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
106 unsigned long flags)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100107{
108 struct i915_vma *vma;
109 LIST_HEAD(still_in_list);
Chris Wilson6951e582019-05-28 10:29:51 +0100110 int ret = 0;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100111
Chris Wilson02bef8f2016-08-14 18:44:41 +0100112 lockdep_assert_held(&obj->base.dev->struct_mutex);
113
Chris Wilson528cbd12019-01-28 10:23:54 +0000114 spin_lock(&obj->vma.lock);
115 while (!ret && (vma = list_first_entry_or_null(&obj->vma.list,
116 struct i915_vma,
117 obj_link))) {
Chris Wilsonaa653a62016-08-04 07:52:27 +0100118 list_move_tail(&vma->obj_link, &still_in_list);
Chris Wilson528cbd12019-01-28 10:23:54 +0000119 spin_unlock(&obj->vma.lock);
120
Chris Wilsonc03467b2019-07-03 10:17:17 +0100121 ret = -EBUSY;
122 if (flags & I915_GEM_OBJECT_UNBIND_ACTIVE ||
123 !i915_vma_is_active(vma))
124 ret = i915_vma_unbind(vma);
Chris Wilson528cbd12019-01-28 10:23:54 +0000125
126 spin_lock(&obj->vma.lock);
Chris Wilsonaa653a62016-08-04 07:52:27 +0100127 }
Chris Wilson528cbd12019-01-28 10:23:54 +0000128 list_splice(&still_in_list, &obj->vma.list);
129 spin_unlock(&obj->vma.lock);
Chris Wilsonaa653a62016-08-04 07:52:27 +0100130
131 return ret;
132}
133
Chris Wilson00731152014-05-21 12:42:56 +0100134static int
135i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
136 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100137 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100138{
Chris Wilson00731152014-05-21 12:42:56 +0100139 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300140 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800141
Chris Wilson8e7cb172019-08-16 08:46:35 +0100142 /*
143 * We manually control the domain here and pretend that it
Chris Wilson6a2c4232014-11-04 04:51:40 -0800144 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
145 */
Chris Wilson8e7cb172019-08-16 08:46:35 +0100146 intel_frontbuffer_invalidate(obj->frontbuffer, ORIGIN_CPU);
147
Chris Wilson10466d22017-01-06 15:22:38 +0000148 if (copy_from_user(vaddr, user_data, args->size))
149 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100150
Chris Wilson6a2c4232014-11-04 04:51:40 -0800151 drm_clflush_virt_range(vaddr, args->size);
Tvrtko Ursulinbaea4292019-06-21 08:08:02 +0100152 intel_gt_chipset_flush(&to_i915(obj->base.dev)->gt);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200153
Chris Wilson8e7cb172019-08-16 08:46:35 +0100154 intel_frontbuffer_flush(obj->frontbuffer, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000155 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100156}
157
Dave Airlieff72145b2011-02-07 12:16:14 +1000158static int
159i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000160 struct drm_i915_private *dev_priv,
Michał Winiarskie1634842019-03-26 18:02:18 +0100161 u64 *size_p,
Jani Nikula739f3ab2019-01-16 11:15:19 +0200162 u32 *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700163{
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300165 u32 handle;
Michał Winiarskie1634842019-03-26 18:02:18 +0100166 u64 size;
167 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700168
Michał Winiarskie1634842019-03-26 18:02:18 +0100169 size = round_up(*size_p, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200170 if (size == 0)
171 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700172
173 /* Allocate the new object */
Chris Wilson84753552019-05-28 10:29:45 +0100174 obj = i915_gem_object_create_shmem(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100175 if (IS_ERR(obj))
176 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700177
Chris Wilson05394f32010-11-08 19:18:58 +0000178 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100179 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100180 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200181 if (ret)
182 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100183
Dave Airlieff72145b2011-02-07 12:16:14 +1000184 *handle_p = handle;
Chris Wilson99534022019-04-17 14:25:07 +0100185 *size_p = size;
Eric Anholt673a3942008-07-30 12:06:12 -0700186 return 0;
187}
188
Dave Airlieff72145b2011-02-07 12:16:14 +1000189int
190i915_gem_dumb_create(struct drm_file *file,
191 struct drm_device *dev,
192 struct drm_mode_create_dumb *args)
193{
Ville Syrjäläaa5ca8b2019-05-09 15:21:57 +0300194 int cpp = DIV_ROUND_UP(args->bpp, 8);
195 u32 format;
196
197 switch (cpp) {
198 case 1:
199 format = DRM_FORMAT_C8;
200 break;
201 case 2:
202 format = DRM_FORMAT_RGB565;
203 break;
204 case 4:
205 format = DRM_FORMAT_XRGB8888;
206 break;
207 default:
208 return -EINVAL;
209 }
210
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 /* have to work out size/pitch and return them */
Ville Syrjäläaa5ca8b2019-05-09 15:21:57 +0300212 args->pitch = ALIGN(args->width * cpp, 64);
213
214 /* align stride to page size so that we can remap */
215 if (args->pitch > intel_plane_fb_max_stride(to_i915(dev), format,
216 DRM_FORMAT_MOD_LINEAR))
217 args->pitch = ALIGN(args->pitch, 4096);
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000220 return i915_gem_create(file, to_i915(dev),
Michał Winiarskie1634842019-03-26 18:02:18 +0100221 &args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000222}
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224/**
225 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev: drm device pointer
227 * @data: ioctl data blob
228 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file)
233{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000234 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000235 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200236
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000237 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100238
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000239 return i915_gem_create(file, dev_priv,
Michał Winiarskie1634842019-03-26 18:02:18 +0100240 &args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000241}
242
Daniel Vetterd174bd62012-03-25 19:47:40 +0200243static int
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000244shmem_pread(struct page *page, int offset, int len, char __user *user_data,
245 bool needs_clflush)
Daniel Vetterd174bd62012-03-25 19:47:40 +0200246{
247 char *vaddr;
248 int ret;
249
250 vaddr = kmap(page);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200251
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000252 if (needs_clflush)
253 drm_clflush_virt_range(vaddr + offset, len);
254
255 ret = __copy_to_user(user_data, vaddr + offset, len);
256
Daniel Vetterd174bd62012-03-25 19:47:40 +0200257 kunmap(page);
258
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000259 return ret ? -EFAULT : 0;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100260}
261
262static int
263i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
264 struct drm_i915_gem_pread *args)
265{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100266 unsigned int needs_clflush;
267 unsigned int idx, offset;
Chris Wilson6951e582019-05-28 10:29:51 +0100268 struct dma_fence *fence;
269 char __user *user_data;
270 u64 remain;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100271 int ret;
272
Chris Wilson6951e582019-05-28 10:29:51 +0100273 ret = i915_gem_object_prepare_read(obj, &needs_clflush);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100274 if (ret)
275 return ret;
276
Chris Wilson6951e582019-05-28 10:29:51 +0100277 fence = i915_gem_object_lock_fence(obj);
278 i915_gem_object_finish_access(obj);
279 if (!fence)
280 return -ENOMEM;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100281
282 remain = args->size;
283 user_data = u64_to_user_ptr(args->data_ptr);
284 offset = offset_in_page(args->offset);
285 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
286 struct page *page = i915_gem_object_get_page(obj, idx);
Chris Wilsona5e856a52018-10-12 15:02:28 +0100287 unsigned int length = min_t(u64, remain, PAGE_SIZE - offset);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100288
289 ret = shmem_pread(page, offset, length, user_data,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100290 needs_clflush);
291 if (ret)
292 break;
293
294 remain -= length;
295 user_data += length;
296 offset = 0;
297 }
298
Chris Wilson6951e582019-05-28 10:29:51 +0100299 i915_gem_object_unlock_fence(obj, fence);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100300 return ret;
301}
302
303static inline bool
304gtt_user_read(struct io_mapping *mapping,
305 loff_t base, int offset,
306 char __user *user_data, int length)
307{
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300308 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100309 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530310
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530311 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300312 vaddr = io_mapping_map_atomic_wc(mapping, base);
313 unwritten = __copy_to_user_inatomic(user_data,
314 (void __force *)vaddr + offset,
315 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100316 io_mapping_unmap_atomic(vaddr);
317 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300318 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
319 unwritten = copy_to_user(user_data,
320 (void __force *)vaddr + offset,
321 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100322 io_mapping_unmap(vaddr);
323 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530324 return unwritten;
325}
326
327static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100328i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
329 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530330{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100331 struct drm_i915_private *i915 = to_i915(obj->base.dev);
332 struct i915_ggtt *ggtt = &i915->ggtt;
Chris Wilson538ef962019-01-14 14:21:18 +0000333 intel_wakeref_t wakeref;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530334 struct drm_mm_node node;
Chris Wilson6951e582019-05-28 10:29:51 +0100335 struct dma_fence *fence;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100336 void __user *user_data;
Chris Wilson6951e582019-05-28 10:29:51 +0100337 struct i915_vma *vma;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100338 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530339 int ret;
340
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100341 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
342 if (ret)
343 return ret;
344
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700345 wakeref = intel_runtime_pm_get(&i915->runtime_pm);
Chris Wilson1f7fd482019-08-22 07:15:57 +0100346 vma = ERR_PTR(-ENODEV);
347 if (!i915_gem_object_is_tiled(obj))
348 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
349 PIN_MAPPABLE |
350 PIN_NONBLOCK /* NOWARN */ |
351 PIN_NOEVICT);
Chris Wilson18034582016-08-18 17:16:45 +0100352 if (!IS_ERR(vma)) {
353 node.start = i915_ggtt_offset(vma);
354 node.allocated = false;
Chris Wilson1f7fd482019-08-22 07:15:57 +0100355 } else {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100356 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530357 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100358 goto out_unlock;
359 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530360 }
361
Chris Wilson6951e582019-05-28 10:29:51 +0100362 mutex_unlock(&i915->drm.struct_mutex);
363
364 ret = i915_gem_object_lock_interruptible(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530365 if (ret)
366 goto out_unpin;
367
Chris Wilson6951e582019-05-28 10:29:51 +0100368 ret = i915_gem_object_set_to_gtt_domain(obj, false);
369 if (ret) {
370 i915_gem_object_unlock(obj);
371 goto out_unpin;
372 }
373
374 fence = i915_gem_object_lock_fence(obj);
375 i915_gem_object_unlock(obj);
376 if (!fence) {
377 ret = -ENOMEM;
378 goto out_unpin;
379 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530380
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100381 user_data = u64_to_user_ptr(args->data_ptr);
382 remain = args->size;
383 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530384
385 while (remain > 0) {
386 /* Operation in this page
387 *
388 * page_base = page offset within aperture
389 * page_offset = offset within page
390 * page_length = bytes to copy for this page
391 */
392 u32 page_base = node.start;
393 unsigned page_offset = offset_in_page(offset);
394 unsigned page_length = PAGE_SIZE - page_offset;
395 page_length = remain < page_length ? remain : page_length;
396 if (node.allocated) {
Chris Wilson82ad6442018-06-05 16:37:58 +0100397 ggtt->vm.insert_page(&ggtt->vm,
398 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
399 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530400 } else {
401 page_base += offset & PAGE_MASK;
402 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100403
Matthew Auld73ebd502017-12-11 15:18:20 +0000404 if (gtt_user_read(&ggtt->iomap, page_base, page_offset,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100405 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530406 ret = -EFAULT;
407 break;
408 }
409
410 remain -= page_length;
411 user_data += page_length;
412 offset += page_length;
413 }
414
Chris Wilson6951e582019-05-28 10:29:51 +0100415 i915_gem_object_unlock_fence(obj, fence);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530416out_unpin:
Chris Wilson6951e582019-05-28 10:29:51 +0100417 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530418 if (node.allocated) {
Chris Wilson82ad6442018-06-05 16:37:58 +0100419 ggtt->vm.clear_range(&ggtt->vm, node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530420 remove_mappable_node(&node);
421 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100422 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530423 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100424out_unlock:
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700425 intel_runtime_pm_put(&i915->runtime_pm, wakeref);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100426 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100427
Eric Anholteb014592009-03-10 11:44:52 -0700428 return ret;
429}
430
Eric Anholt673a3942008-07-30 12:06:12 -0700431/**
432 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700436 *
437 * On error, the contents of *data are undefined.
438 */
439int
440i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000441 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700442{
443 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000444 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100445 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700446
Chris Wilson51311d02010-11-17 09:10:42 +0000447 if (args->size == 0)
448 return 0;
449
Linus Torvalds96d4f262019-01-03 18:57:57 -0800450 if (!access_ok(u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000451 args->size))
452 return -EFAULT;
453
Chris Wilson03ac0642016-07-20 13:31:51 +0100454 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100455 if (!obj)
456 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700457
Chris Wilson7dcd2492010-09-26 20:21:44 +0100458 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +0000459 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100460 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100461 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100462 }
463
Chris Wilsondb53a302011-02-03 11:57:46 +0000464 trace_i915_gem_object_pread(obj, args->offset, args->size);
465
Chris Wilsone95433c2016-10-28 13:58:27 +0100466 ret = i915_gem_object_wait(obj,
467 I915_WAIT_INTERRUPTIBLE,
Chris Wilson62eb3c22019-02-13 09:25:04 +0000468 MAX_SCHEDULE_TIMEOUT);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100469 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100470 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100471
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100472 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100473 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100474 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100475
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100476 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +0100477 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100478 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530479
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100480 i915_gem_object_unpin_pages(obj);
481out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100482 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700483 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700484}
485
Keith Packard0839ccb2008-10-30 19:38:48 -0700486/* This is the fast write path which cannot handle
487 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700488 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700489
Chris Wilsonfe115622016-10-28 13:58:40 +0100490static inline bool
491ggtt_write(struct io_mapping *mapping,
492 loff_t base, int offset,
493 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700494{
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300495 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700496 unsigned long unwritten;
497
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700498 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300499 vaddr = io_mapping_map_atomic_wc(mapping, base);
500 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -0700501 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +0100502 io_mapping_unmap_atomic(vaddr);
503 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +0300504 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
505 unwritten = copy_from_user((void __force *)vaddr + offset,
506 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +0100507 io_mapping_unmap(vaddr);
508 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700509
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100510 return unwritten;
511}
512
Eric Anholt3de09aa2009-03-09 09:42:23 -0700513/**
514 * This is the fast pwrite path, where we copy the data directly from the
515 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +0100516 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100517 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -0700518 */
Eric Anholt673a3942008-07-30 12:06:12 -0700519static int
Chris Wilsonfe115622016-10-28 13:58:40 +0100520i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
521 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -0700522{
Chris Wilsonfe115622016-10-28 13:58:40 +0100523 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530524 struct i915_ggtt *ggtt = &i915->ggtt;
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700525 struct intel_runtime_pm *rpm = &i915->runtime_pm;
Chris Wilson538ef962019-01-14 14:21:18 +0000526 intel_wakeref_t wakeref;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530527 struct drm_mm_node node;
Chris Wilson6951e582019-05-28 10:29:51 +0100528 struct dma_fence *fence;
Chris Wilsonfe115622016-10-28 13:58:40 +0100529 struct i915_vma *vma;
530 u64 remain, offset;
531 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530532 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530533
Chris Wilsonfe115622016-10-28 13:58:40 +0100534 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
535 if (ret)
536 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200537
Chris Wilson8bd818152017-10-19 07:37:33 +0100538 if (i915_gem_object_has_struct_page(obj)) {
539 /*
540 * Avoid waking the device up if we can fallback, as
541 * waking/resuming is very slow (worst-case 10-100 ms
542 * depending on PCI sleeps and our own resume time).
543 * This easily dwarfs any performance advantage from
544 * using the cache bypass of indirect GGTT access.
545 */
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700546 wakeref = intel_runtime_pm_get_if_in_use(rpm);
Chris Wilson538ef962019-01-14 14:21:18 +0000547 if (!wakeref) {
Chris Wilson8bd818152017-10-19 07:37:33 +0100548 ret = -EFAULT;
549 goto out_unlock;
550 }
551 } else {
552 /* No backing pages, no fallback, we must force GGTT access */
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700553 wakeref = intel_runtime_pm_get(rpm);
Chris Wilson8bd818152017-10-19 07:37:33 +0100554 }
555
Chris Wilson1f7fd482019-08-22 07:15:57 +0100556 vma = ERR_PTR(-ENODEV);
557 if (!i915_gem_object_is_tiled(obj))
558 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
559 PIN_MAPPABLE |
560 PIN_NONBLOCK /* NOWARN */ |
561 PIN_NOEVICT);
Chris Wilson18034582016-08-18 17:16:45 +0100562 if (!IS_ERR(vma)) {
563 node.start = i915_ggtt_offset(vma);
564 node.allocated = false;
Chris Wilson1f7fd482019-08-22 07:15:57 +0100565 } else {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100566 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530567 if (ret)
Chris Wilson8bd818152017-10-19 07:37:33 +0100568 goto out_rpm;
Chris Wilsonfe115622016-10-28 13:58:40 +0100569 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530570 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200571
Chris Wilson6951e582019-05-28 10:29:51 +0100572 mutex_unlock(&i915->drm.struct_mutex);
573
574 ret = i915_gem_object_lock_interruptible(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200575 if (ret)
576 goto out_unpin;
577
Chris Wilson6951e582019-05-28 10:29:51 +0100578 ret = i915_gem_object_set_to_gtt_domain(obj, true);
579 if (ret) {
580 i915_gem_object_unlock(obj);
581 goto out_unpin;
582 }
583
584 fence = i915_gem_object_lock_fence(obj);
585 i915_gem_object_unlock(obj);
586 if (!fence) {
587 ret = -ENOMEM;
588 goto out_unpin;
589 }
Chris Wilsonfe115622016-10-28 13:58:40 +0100590
Chris Wilson8e7cb172019-08-16 08:46:35 +0100591 intel_frontbuffer_invalidate(obj->frontbuffer, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200592
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530593 user_data = u64_to_user_ptr(args->data_ptr);
594 offset = args->offset;
595 remain = args->size;
596 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700597 /* Operation in this page
598 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700599 * page_base = page offset within aperture
600 * page_offset = offset within page
601 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700602 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530603 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100604 unsigned int page_offset = offset_in_page(offset);
605 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530606 page_length = remain < page_length ? remain : page_length;
607 if (node.allocated) {
Chris Wilsonbdae33b2019-07-18 15:54:05 +0100608 /* flush the write before we modify the GGTT */
609 intel_gt_flush_ggtt_writes(ggtt->vm.gt);
Chris Wilson82ad6442018-06-05 16:37:58 +0100610 ggtt->vm.insert_page(&ggtt->vm,
611 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
612 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530613 wmb(); /* flush modifications to the GGTT (insert_page) */
614 } else {
615 page_base += offset & PAGE_MASK;
616 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700618 * source page isn't available. Return the error and we'll
619 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530620 * If the object is non-shmem backed, we retry again with the
621 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 */
Matthew Auld73ebd502017-12-11 15:18:20 +0000623 if (ggtt_write(&ggtt->iomap, page_base, page_offset,
Chris Wilsonfe115622016-10-28 13:58:40 +0100624 user_data, page_length)) {
625 ret = -EFAULT;
626 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200627 }
Eric Anholt673a3942008-07-30 12:06:12 -0700628
Keith Packard0839ccb2008-10-30 19:38:48 -0700629 remain -= page_length;
630 user_data += page_length;
631 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700632 }
Chris Wilson8e7cb172019-08-16 08:46:35 +0100633 intel_frontbuffer_flush(obj->frontbuffer, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +0100634
Chris Wilson6951e582019-05-28 10:29:51 +0100635 i915_gem_object_unlock_fence(obj, fence);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200636out_unpin:
Chris Wilson6951e582019-05-28 10:29:51 +0100637 mutex_lock(&i915->drm.struct_mutex);
Chris Wilsonbdae33b2019-07-18 15:54:05 +0100638 intel_gt_flush_ggtt_writes(ggtt->vm.gt);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530639 if (node.allocated) {
Chris Wilson82ad6442018-06-05 16:37:58 +0100640 ggtt->vm.clear_range(&ggtt->vm, node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530641 remove_mappable_node(&node);
642 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100643 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530644 }
Chris Wilson8bd818152017-10-19 07:37:33 +0100645out_rpm:
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -0700646 intel_runtime_pm_put(rpm, wakeref);
Chris Wilson8bd818152017-10-19 07:37:33 +0100647out_unlock:
Chris Wilsonfe115622016-10-28 13:58:40 +0100648 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700649 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700650}
651
Chris Wilsonfe115622016-10-28 13:58:40 +0100652/* Per-page copy function for the shmem pwrite fastpath.
653 * Flushes invalid cachelines before writing to the target if
654 * needs_clflush_before is set and flushes out any written cachelines after
655 * writing if needs_clflush is set.
656 */
Eric Anholt40123c12009-03-09 13:42:30 -0700657static int
Chris Wilsonfe115622016-10-28 13:58:40 +0100658shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
Chris Wilsonfe115622016-10-28 13:58:40 +0100659 bool needs_clflush_before,
660 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -0700661{
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000662 char *vaddr;
Chris Wilsonfe115622016-10-28 13:58:40 +0100663 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700664
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000665 vaddr = kmap(page);
Chris Wilsonfe115622016-10-28 13:58:40 +0100666
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000667 if (needs_clflush_before)
668 drm_clflush_virt_range(vaddr + offset, len);
Chris Wilsonfe115622016-10-28 13:58:40 +0100669
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000670 ret = __copy_from_user(vaddr + offset, user_data, len);
671 if (!ret && needs_clflush_after)
672 drm_clflush_virt_range(vaddr + offset, len);
Chris Wilsonfe115622016-10-28 13:58:40 +0100673
Chris Wilsonb9d126e2019-01-05 12:07:58 +0000674 kunmap(page);
675
676 return ret ? -EFAULT : 0;
Chris Wilsonfe115622016-10-28 13:58:40 +0100677}
678
679static int
680i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
681 const struct drm_i915_gem_pwrite *args)
682{
Chris Wilsonfe115622016-10-28 13:58:40 +0100683 unsigned int partial_cacheline_write;
684 unsigned int needs_clflush;
685 unsigned int offset, idx;
Chris Wilson6951e582019-05-28 10:29:51 +0100686 struct dma_fence *fence;
687 void __user *user_data;
688 u64 remain;
Chris Wilsonfe115622016-10-28 13:58:40 +0100689 int ret;
690
Chris Wilson6951e582019-05-28 10:29:51 +0100691 ret = i915_gem_object_prepare_write(obj, &needs_clflush);
Chris Wilson43394c72016-08-18 17:16:47 +0100692 if (ret)
693 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700694
Chris Wilson6951e582019-05-28 10:29:51 +0100695 fence = i915_gem_object_lock_fence(obj);
696 i915_gem_object_finish_access(obj);
697 if (!fence)
698 return -ENOMEM;
Chris Wilsonfe115622016-10-28 13:58:40 +0100699
Chris Wilsonfe115622016-10-28 13:58:40 +0100700 /* If we don't overwrite a cacheline completely we need to be
701 * careful to have up-to-date data by first clflushing. Don't
702 * overcomplicate things and flush the entire patch.
703 */
704 partial_cacheline_write = 0;
705 if (needs_clflush & CLFLUSH_BEFORE)
706 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
707
Chris Wilson43394c72016-08-18 17:16:47 +0100708 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +0100709 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +0100710 offset = offset_in_page(args->offset);
711 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
712 struct page *page = i915_gem_object_get_page(obj, idx);
Chris Wilsona5e856a52018-10-12 15:02:28 +0100713 unsigned int length = min_t(u64, remain, PAGE_SIZE - offset);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100714
Chris Wilsonfe115622016-10-28 13:58:40 +0100715 ret = shmem_pwrite(page, offset, length, user_data,
Chris Wilsonfe115622016-10-28 13:58:40 +0100716 (offset | length) & partial_cacheline_write,
717 needs_clflush & CLFLUSH_AFTER);
718 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +0100719 break;
720
Chris Wilsonfe115622016-10-28 13:58:40 +0100721 remain -= length;
722 user_data += length;
723 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700724 }
725
Chris Wilson8e7cb172019-08-16 08:46:35 +0100726 intel_frontbuffer_flush(obj->frontbuffer, ORIGIN_CPU);
Chris Wilson6951e582019-05-28 10:29:51 +0100727 i915_gem_object_unlock_fence(obj, fence);
728
Eric Anholt40123c12009-03-09 13:42:30 -0700729 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700730}
731
732/**
733 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100734 * @dev: drm device
735 * @data: ioctl data blob
736 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -0700737 *
738 * On error, the contents of the buffer that were to be modified are undefined.
739 */
740int
741i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100742 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700743{
744 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000745 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000746 int ret;
747
748 if (args->size == 0)
749 return 0;
750
Linus Torvalds96d4f262019-01-03 18:57:57 -0800751 if (!access_ok(u64_to_user_ptr(args->data_ptr), args->size))
Chris Wilson51311d02010-11-17 09:10:42 +0000752 return -EFAULT;
753
Chris Wilson03ac0642016-07-20 13:31:51 +0100754 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100755 if (!obj)
756 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson7dcd2492010-09-26 20:21:44 +0100758 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +0000759 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100760 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100761 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100762 }
763
Chris Wilsonf8c1cce2018-07-12 19:53:14 +0100764 /* Writes not allowed into this read-only object */
765 if (i915_gem_object_is_readonly(obj)) {
766 ret = -EINVAL;
767 goto err;
768 }
769
Chris Wilsondb53a302011-02-03 11:57:46 +0000770 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
771
Chris Wilson7c55e2c2017-03-07 12:03:38 +0000772 ret = -ENODEV;
773 if (obj->ops->pwrite)
774 ret = obj->ops->pwrite(obj, args);
775 if (ret != -ENODEV)
776 goto err;
777
Chris Wilsone95433c2016-10-28 13:58:27 +0100778 ret = i915_gem_object_wait(obj,
779 I915_WAIT_INTERRUPTIBLE |
780 I915_WAIT_ALL,
Chris Wilson62eb3c22019-02-13 09:25:04 +0000781 MAX_SCHEDULE_TIMEOUT);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100782 if (ret)
783 goto err;
784
Chris Wilsonfe115622016-10-28 13:58:40 +0100785 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100786 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +0100787 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100788
Daniel Vetter935aaa62012-03-25 19:47:35 +0200789 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700790 /* We can only do the GTT pwrite on untiled buffers, as otherwise
791 * it would end up going through the fenced access, and we'll get
792 * different detiling behavior between reading and writing.
793 * pread/pwrite currently are reading and writing from the CPU
794 * perspective, requiring manual detiling by the client.
795 */
Chris Wilson6eae0052016-06-20 15:05:52 +0100796 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +0100797 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +0200798 /* Note that the gtt paths might fail with non-page-backed user
799 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +0100800 * textures). Fallback to the shmem path in that case.
801 */
Chris Wilsonfe115622016-10-28 13:58:40 +0100802 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Chris Wilsond1054ee2016-07-16 18:42:36 +0100804 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800805 if (obj->phys_handle)
806 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530807 else
Chris Wilsonfe115622016-10-28 13:58:40 +0100808 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800809 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100810
Chris Wilsonfe115622016-10-28 13:58:40 +0100811 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100812err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100813 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100814 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700815}
816
Eric Anholt673a3942008-07-30 12:06:12 -0700817/**
818 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100819 * @dev: drm device
820 * @data: ioctl data blob
821 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -0700822 */
823int
824i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000825 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700826{
827 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000828 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100829
Chris Wilson03ac0642016-07-20 13:31:51 +0100830 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +0100831 if (!obj)
832 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Tina Zhanga03f3952017-11-14 10:25:13 +0000834 /*
835 * Proxy objects are barred from CPU access, so there is no
836 * need to ban sw_finish as it is a nop.
837 */
838
Eric Anholt673a3942008-07-30 12:06:12 -0700839 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +0000840 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100841 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +0000842
843 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700844}
845
Chris Wilson0cf289b2019-06-13 08:32:54 +0100846void i915_gem_runtime_suspend(struct drm_i915_private *i915)
Chris Wilsoneedd10f2014-06-16 08:57:44 +0100847{
Chris Wilson3594a3e2016-10-24 13:42:16 +0100848 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +0100849 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +0100850
Chris Wilson3594a3e2016-10-24 13:42:16 +0100851 /*
852 * Only called during RPM suspend. All users of the userfault_list
853 * must be holding an RPM wakeref to ensure that this can not
854 * run concurrently with themselves (and use the struct_mutex for
855 * protection between themselves).
856 */
857
858 list_for_each_entry_safe(obj, on,
Chris Wilson0cf289b2019-06-13 08:32:54 +0100859 &i915->ggtt.userfault_list, userfault_link)
Chris Wilsona65adaf2017-10-09 09:43:57 +0100860 __i915_gem_object_release_mmap(obj);
Chris Wilson7c108fd2016-10-24 13:42:18 +0100861
Chris Wilson0cf289b2019-06-13 08:32:54 +0100862 /*
863 * The fence will be lost when the device powers down. If any were
Chris Wilson7c108fd2016-10-24 13:42:18 +0100864 * in use by hardware (i.e. they are pinned), we should not be powering
865 * down! All other fences will be reacquired by the user upon waking.
866 */
Chris Wilson0cf289b2019-06-13 08:32:54 +0100867 for (i = 0; i < i915->ggtt.num_fences; i++) {
868 struct i915_fence_reg *reg = &i915->ggtt.fence_regs[i];
Chris Wilson7c108fd2016-10-24 13:42:18 +0100869
Chris Wilson0cf289b2019-06-13 08:32:54 +0100870 /*
871 * Ideally we want to assert that the fence register is not
Chris Wilsone0ec3ec2017-02-03 12:57:17 +0000872 * live at this point (i.e. that no piece of code will be
873 * trying to write through fence + GTT, as that both violates
874 * our tracking of activity and associated locking/barriers,
875 * but also is illegal given that the hw is powered down).
876 *
877 * Previously we used reg->pin_count as a "liveness" indicator.
878 * That is not sufficient, and we need a more fine-grained
879 * tool if we want to have a sanity check here.
880 */
Chris Wilson7c108fd2016-10-24 13:42:18 +0100881
882 if (!reg->vma)
883 continue;
884
Chris Wilsona65adaf2017-10-09 09:43:57 +0100885 GEM_BUG_ON(i915_vma_has_userfault(reg->vma));
Chris Wilson7c108fd2016-10-24 13:42:18 +0100886 reg->dirty = true;
887 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +0100888}
889
Chris Wilson1e345562019-01-28 10:23:56 +0000890static long
891wait_for_timelines(struct drm_i915_private *i915,
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100892 unsigned int wait, long timeout)
Chris Wilson1e345562019-01-28 10:23:56 +0000893{
Chris Wilson338aade2019-08-15 21:57:07 +0100894 struct intel_gt_timelines *timelines = &i915->gt.timelines;
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +0100895 struct intel_timeline *tl;
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100896 unsigned long flags;
Chris Wilson1e345562019-01-28 10:23:56 +0000897
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100898 spin_lock_irqsave(&timelines->lock, flags);
Chris Wilson338aade2019-08-15 21:57:07 +0100899 list_for_each_entry(tl, &timelines->active_list, link) {
Chris Wilson1e345562019-01-28 10:23:56 +0000900 struct i915_request *rq;
901
Chris Wilson21950ee2019-02-05 13:00:05 +0000902 rq = i915_active_request_get_unlocked(&tl->last_request);
Chris Wilson1e345562019-01-28 10:23:56 +0000903 if (!rq)
904 continue;
905
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100906 spin_unlock_irqrestore(&timelines->lock, flags);
Chris Wilson1e345562019-01-28 10:23:56 +0000907
908 /*
909 * "Race-to-idle".
910 *
911 * Switching to the kernel context is often used a synchronous
912 * step prior to idling, e.g. in suspend for flushing all
913 * current operations to memory before sleeping. These we
914 * want to complete as quickly as possible to avoid prolonged
915 * stalls, so allow the gpu to boost to maximum clocks.
916 */
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100917 if (wait & I915_WAIT_FOR_IDLE_BOOST)
Chris Wilson62eb3c22019-02-13 09:25:04 +0000918 gen6_rps_boost(rq);
Chris Wilson1e345562019-01-28 10:23:56 +0000919
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100920 timeout = i915_request_wait(rq, wait, timeout);
Chris Wilson1e345562019-01-28 10:23:56 +0000921 i915_request_put(rq);
922 if (timeout < 0)
923 return timeout;
924
925 /* restart after reacquiring the lock */
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100926 spin_lock_irqsave(&timelines->lock, flags);
Chris Wilson338aade2019-08-15 21:57:07 +0100927 tl = list_entry(&timelines->active_list, typeof(*tl), link);
Chris Wilson1e345562019-01-28 10:23:56 +0000928 }
Chris Wilsonff36c5c42019-08-23 14:26:46 +0100929 spin_unlock_irqrestore(&timelines->lock, flags);
Chris Wilson1e345562019-01-28 10:23:56 +0000930
931 return timeout;
932}
933
Chris Wilsonec625fb2018-07-09 13:20:42 +0100934int i915_gem_wait_for_idle(struct drm_i915_private *i915,
935 unsigned int flags, long timeout)
Chris Wilson73cb9702016-10-28 13:58:46 +0100936{
Chris Wilson14f8a0e2019-07-23 10:12:18 +0100937 /* If the device is asleep, we have no requests outstanding */
Chris Wilsonc7302f22019-08-08 21:27:58 +0100938 if (!intel_gt_pm_is_awake(&i915->gt))
Chris Wilson14f8a0e2019-07-23 10:12:18 +0100939 return 0;
940
Chris Wilsonc7302f22019-08-08 21:27:58 +0100941 GEM_TRACE("flags=%x (%s), timeout=%ld%s\n",
Chris Wilsonec625fb2018-07-09 13:20:42 +0100942 flags, flags & I915_WAIT_LOCKED ? "locked" : "unlocked",
Chris Wilsonc7302f22019-08-08 21:27:58 +0100943 timeout, timeout == MAX_SCHEDULE_TIMEOUT ? " (forever)" : "");
Chris Wilson09a4c022018-05-24 09:11:35 +0100944
Chris Wilson1e345562019-01-28 10:23:56 +0000945 timeout = wait_for_timelines(i915, flags, timeout);
946 if (timeout < 0)
947 return timeout;
948
Chris Wilson9caa34a2016-11-11 14:58:08 +0000949 if (flags & I915_WAIT_LOCKED) {
Chris Wilson9caa34a2016-11-11 14:58:08 +0000950 lockdep_assert_held(&i915->drm.struct_mutex);
951
Chris Wilsone61e0f52018-02-21 09:56:36 +0000952 i915_retire_requests(i915);
Chris Wilsona89d1f92018-05-02 17:38:39 +0100953 }
Chris Wilsona61b47f2018-06-27 12:53:34 +0100954
955 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +0100956}
957
Chris Wilson058d88c2016-08-15 10:49:06 +0100958struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +0200959i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
960 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +0100961 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +0100962 u64 alignment,
963 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +0200964{
Chris Wilsonad16d2e2016-10-13 09:55:04 +0100965 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson82ad6442018-06-05 16:37:58 +0100966 struct i915_address_space *vm = &dev_priv->ggtt.vm;
Jon Bloomfield4f7af192018-05-22 13:59:06 -0700967
968 return i915_gem_object_pin(obj, vm, view, size, alignment,
969 flags | PIN_GLOBAL);
970}
971
972struct i915_vma *
973i915_gem_object_pin(struct drm_i915_gem_object *obj,
974 struct i915_address_space *vm,
975 const struct i915_ggtt_view *view,
976 u64 size,
977 u64 alignment,
978 u64 flags)
979{
980 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson59bfa122016-08-04 16:32:31 +0100981 struct i915_vma *vma;
982 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300983
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100984 lockdep_assert_held(&obj->base.dev->struct_mutex);
985
Chris Wilson4f2a5722019-09-28 09:25:46 +0100986 if (i915_gem_object_never_bind_ggtt(obj))
987 return ERR_PTR(-ENODEV);
988
Chris Wilsonac87a6fd2018-02-20 13:42:05 +0000989 if (flags & PIN_MAPPABLE &&
990 (!view || view->type == I915_GGTT_VIEW_NORMAL)) {
Chris Wilson43ae70d92017-10-09 09:44:01 +0100991 /* If the required space is larger than the available
992 * aperture, we will not able to find a slot for the
993 * object and unbinding the object now will be in
994 * vain. Worse, doing so may cause us to ping-pong
995 * the object in and out of the Global GTT and
996 * waste a lot of cycles under the mutex.
997 */
998 if (obj->base.size > dev_priv->ggtt.mappable_end)
999 return ERR_PTR(-E2BIG);
1000
1001 /* If NONBLOCK is set the caller is optimistically
1002 * trying to cache the full object within the mappable
1003 * aperture, and *must* have a fallback in place for
1004 * situations where we cannot bind the object. We
1005 * can be a little more lax here and use the fallback
1006 * more often to avoid costly migrations of ourselves
1007 * and other objects within the aperture.
1008 *
1009 * Half-the-aperture is used as a simple heuristic.
1010 * More interesting would to do search for a free
1011 * block prior to making the commitment to unbind.
1012 * That caters for the self-harm case, and with a
1013 * little more heuristics (e.g. NOFAULT, NOEVICT)
1014 * we could try to minimise harm to others.
1015 */
1016 if (flags & PIN_NONBLOCK &&
1017 obj->base.size > dev_priv->ggtt.mappable_end / 2)
1018 return ERR_PTR(-ENOSPC);
1019 }
1020
Chris Wilson718659a2017-01-16 15:21:28 +00001021 vma = i915_vma_instance(obj, vm, view);
Chengguang Xu772b5402019-02-21 10:08:19 +08001022 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01001023 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001024
1025 if (i915_vma_misplaced(vma, size, alignment, flags)) {
Chris Wilson43ae70d92017-10-09 09:44:01 +01001026 if (flags & PIN_NONBLOCK) {
1027 if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))
1028 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01001029
Chris Wilson43ae70d92017-10-09 09:44:01 +01001030 if (flags & PIN_MAPPABLE &&
Chris Wilson944397f2017-01-09 16:16:11 +00001031 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01001032 return ERR_PTR(-ENOSPC);
1033 }
1034
Chris Wilson59bfa122016-08-04 16:32:31 +01001035 WARN(i915_vma_is_pinned(vma),
1036 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01001037 " offset=%08x, req.alignment=%llx,"
1038 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
1039 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01001040 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01001041 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01001042 ret = i915_vma_unbind(vma);
1043 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01001044 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01001045 }
1046
Chris Wilson29326a12019-08-23 16:39:44 +01001047 if (vma->fence && !i915_gem_object_is_tiled(obj)) {
1048 mutex_lock(&vma->vm->mutex);
1049 ret = i915_vma_revoke_fence(vma);
1050 mutex_unlock(&vma->vm->mutex);
1051 if (ret)
1052 return ERR_PTR(ret);
1053 }
1054
Jon Bloomfield4f7af192018-05-22 13:59:06 -07001055 ret = i915_vma_pin(vma, size, alignment, flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01001056 if (ret)
1057 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001058
Chris Wilson058d88c2016-08-15 10:49:06 +01001059 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07001060}
1061
Eric Anholt673a3942008-07-30 12:06:12 -07001062int
Chris Wilson3ef94da2009-09-14 16:50:29 +01001063i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv)
1065{
Chris Wilson3b4fa962019-05-30 21:34:59 +01001066 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001067 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001068 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01001069 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001070
1071 switch (args->madv) {
1072 case I915_MADV_DONTNEED:
1073 case I915_MADV_WILLNEED:
1074 break;
1075 default:
1076 return -EINVAL;
1077 }
1078
Chris Wilson03ac0642016-07-20 13:31:51 +01001079 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01001080 if (!obj)
1081 return -ENOENT;
1082
1083 err = mutex_lock_interruptible(&obj->mm.lock);
1084 if (err)
1085 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001086
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01001087 if (i915_gem_object_has_pages(obj) &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001088 i915_gem_object_is_tiled(obj) &&
Chris Wilson3b4fa962019-05-30 21:34:59 +01001089 i915->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00001090 if (obj->mm.madv == I915_MADV_WILLNEED) {
1091 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001092 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00001093 obj->mm.quirked = false;
1094 }
1095 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00001096 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001097 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00001098 obj->mm.quirked = true;
1099 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01001100 }
1101
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001102 if (obj->mm.madv != __I915_MADV_PURGED)
1103 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001104
Chris Wilson3b4fa962019-05-30 21:34:59 +01001105 if (i915_gem_object_has_pages(obj)) {
1106 struct list_head *list;
1107
Chris Wilsond82b4b22019-05-30 21:35:00 +01001108 if (i915_gem_object_is_shrinkable(obj)) {
Chris Wilsona8cff4c82019-06-10 15:54:30 +01001109 unsigned long flags;
1110
1111 spin_lock_irqsave(&i915->mm.obj_lock, flags);
1112
Chris Wilsond82b4b22019-05-30 21:35:00 +01001113 if (obj->mm.madv != I915_MADV_WILLNEED)
1114 list = &i915->mm.purge_list;
Chris Wilsond82b4b22019-05-30 21:35:00 +01001115 else
Chris Wilsonecab9be2019-06-12 11:57:20 +01001116 list = &i915->mm.shrink_list;
Chris Wilsond82b4b22019-05-30 21:35:00 +01001117 list_move_tail(&obj->mm.link, list);
Chris Wilsona8cff4c82019-06-10 15:54:30 +01001118
1119 spin_unlock_irqrestore(&i915->mm.obj_lock, flags);
Chris Wilsond82b4b22019-05-30 21:35:00 +01001120 }
Chris Wilson3b4fa962019-05-30 21:34:59 +01001121 }
1122
Chris Wilson6c085a72012-08-20 11:40:46 +02001123 /* if the object is no longer attached, discard its backing storage */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01001124 if (obj->mm.madv == I915_MADV_DONTNEED &&
1125 !i915_gem_object_has_pages(obj))
Chris Wilsonf0334282019-05-28 10:29:46 +01001126 i915_gem_object_truncate(obj);
Chris Wilson2d7ef392009-09-20 23:13:10 +01001127
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001128 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01001129 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001130
Chris Wilson1233e2d2016-10-28 13:58:37 +01001131out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001132 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01001133 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001134}
1135
Chris Wilson24145512017-01-24 11:01:35 +00001136void i915_gem_sanitize(struct drm_i915_private *i915)
1137{
Chris Wilson538ef962019-01-14 14:21:18 +00001138 intel_wakeref_t wakeref;
1139
Chris Wilsonc3160da2018-05-31 09:22:45 +01001140 GEM_TRACE("\n");
1141
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -07001142 wakeref = intel_runtime_pm_get(&i915->runtime_pm);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07001143 intel_uncore_forcewake_get(&i915->uncore, FORCEWAKE_ALL);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001144
1145 /*
1146 * As we have just resumed the machine and woken the device up from
1147 * deep PCI sleep (presumably D3_cold), assume the HW has been reset
1148 * back to defaults, recovering from whatever wedged state we left it
1149 * in and so worth trying to use the device once more.
1150 */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001151 if (intel_gt_is_wedged(&i915->gt))
1152 intel_gt_unset_wedged(&i915->gt);
Chris Wilsonf36325f2017-08-26 12:09:34 +01001153
Chris Wilson24145512017-01-24 11:01:35 +00001154 /*
1155 * If we inherit context state from the BIOS or earlier occupants
1156 * of the GPU, the GPU may be in an inconsistent state when we
1157 * try to take over. The only way to remove the earlier state
1158 * is by resetting. However, resetting on earlier gen is tricky as
1159 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03001160 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00001161 */
Chris Wilson0c916212019-06-25 14:01:10 +01001162 intel_gt_sanitize(&i915->gt, false);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001163
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07001164 intel_uncore_forcewake_put(&i915->uncore, FORCEWAKE_ALL);
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -07001165 intel_runtime_pm_put(&i915->runtime_pm, wakeref);
Chris Wilson24145512017-01-24 11:01:35 +00001166}
1167
Tvrtko Ursulincf6844b2019-06-21 08:07:47 +01001168static void init_unused_ring(struct intel_gt *gt, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001169{
Tvrtko Ursulincf6844b2019-06-21 08:07:47 +01001170 struct intel_uncore *uncore = gt->uncore;
1171
1172 intel_uncore_write(uncore, RING_CTL(base), 0);
1173 intel_uncore_write(uncore, RING_HEAD(base), 0);
1174 intel_uncore_write(uncore, RING_TAIL(base), 0);
1175 intel_uncore_write(uncore, RING_START(base), 0);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001176}
1177
Tvrtko Ursulincf6844b2019-06-21 08:07:47 +01001178static void init_unused_rings(struct intel_gt *gt)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001179{
Tvrtko Ursulincf6844b2019-06-21 08:07:47 +01001180 struct drm_i915_private *i915 = gt->i915;
1181
1182 if (IS_I830(i915)) {
1183 init_unused_ring(gt, PRB1_BASE);
1184 init_unused_ring(gt, SRB0_BASE);
1185 init_unused_ring(gt, SRB1_BASE);
1186 init_unused_ring(gt, SRB2_BASE);
1187 init_unused_ring(gt, SRB3_BASE);
1188 } else if (IS_GEN(i915, 2)) {
1189 init_unused_ring(gt, SRB0_BASE);
1190 init_unused_ring(gt, SRB1_BASE);
1191 } else if (IS_GEN(i915, 3)) {
1192 init_unused_ring(gt, PRB1_BASE);
1193 init_unused_ring(gt, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001194 }
1195}
1196
Chris Wilson092be382019-06-26 16:45:49 +01001197int i915_gem_init_hw(struct drm_i915_private *i915)
Chris Wilson20a8a742017-02-08 14:30:31 +00001198{
Chris Wilson092be382019-06-26 16:45:49 +01001199 struct intel_uncore *uncore = &i915->uncore;
1200 struct intel_gt *gt = &i915->gt;
Chris Wilsond200cda2016-04-28 09:56:44 +01001201 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08001202
Chris Wilson092be382019-06-26 16:45:49 +01001203 BUG_ON(!i915->kernel_context);
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001204 ret = intel_gt_terminally_wedged(gt);
Chris Wilson092be382019-06-26 16:45:49 +01001205 if (ret)
1206 return ret;
1207
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001208 gt->last_init_time = ktime_get();
Chris Wilsonde867c22016-10-25 13:16:02 +01001209
Chris Wilson5e4f5182015-02-13 14:35:59 +00001210 /* Double layer security blanket, see i915_gem_init() */
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001211 intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
Chris Wilson5e4f5182015-02-13 14:35:59 +00001212
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001213 if (HAS_EDRAM(i915) && INTEL_GEN(i915) < 9)
1214 intel_uncore_rmw(uncore, HSW_IDICR, 0, IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08001215
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001216 if (IS_HASWELL(i915))
1217 intel_uncore_write(uncore,
1218 MI_PREDICATE_RESULT_2,
1219 IS_HSW_GT3(i915) ?
1220 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03001221
Tvrtko Ursulin094304b2018-12-03 12:50:10 +00001222 /* Apply the GT workarounds... */
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001223 intel_gt_apply_workarounds(gt);
Tvrtko Ursulin094304b2018-12-03 12:50:10 +00001224 /* ...and determine whether they are sticking. */
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001225 intel_gt_verify_workarounds(gt, "init");
Oscar Mateo59b449d2018-04-10 09:12:47 -07001226
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001227 intel_gt_init_swizzling(gt);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08001228
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01001229 /*
1230 * At least 830 can leave some of the unused rings
1231 * "active" (ie. head != tail) after resume which
1232 * will prevent c3 entry. Makes sure all unused rings
1233 * are totally idle.
1234 */
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001235 init_unused_rings(gt);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01001236
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001237 ret = i915_ppgtt_init_hw(gt);
John Harrison4ad2fd82015-06-18 13:11:20 +01001238 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001239 DRM_ERROR("Enabling PPGTT failed (%d)\n", ret);
John Harrison4ad2fd82015-06-18 13:11:20 +01001240 goto out;
1241 }
1242
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001243 /* We can't enable contexts until all firmware is loaded */
Daniele Ceraolo Spurio63064d82019-07-30 16:07:40 -07001244 ret = intel_uc_init_hw(&gt->uc);
Chris Wilson8177e112018-02-07 11:15:45 +00001245 if (ret) {
Michal Wajdeczko5d1ef2b2019-08-02 18:40:54 +00001246 i915_probe_error(i915, "Enabling uc failed (%d)\n", ret);
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001247 goto out;
Chris Wilson8177e112018-02-07 11:15:45 +00001248 }
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001249
Tvrtko Ursulin1b6c3c62019-07-30 11:04:07 -07001250 intel_mocs_init(gt);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001251
Michał Winiarski60c0a662018-07-12 14:48:10 +02001252out:
Tvrtko Ursulinabc584f2019-06-21 08:07:53 +01001253 intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
Michał Winiarski60c0a662018-07-12 14:48:10 +02001254 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001255}
1256
Chris Wilsond2b4b972017-11-10 14:26:33 +00001257static int __intel_engines_record_defaults(struct drm_i915_private *i915)
1258{
Chris Wilson38775822019-08-08 12:06:11 +01001259 struct i915_request *requests[I915_NUM_ENGINES] = {};
Chris Wilsond2b4b972017-11-10 14:26:33 +00001260 struct intel_engine_cs *engine;
1261 enum intel_engine_id id;
Chris Wilson604c37d2019-03-08 09:36:55 +00001262 int err = 0;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001263
1264 /*
1265 * As we reset the gpu during very early sanitisation, the current
1266 * register state on the GPU should reflect its defaults values.
1267 * We load a context onto the hw (with restore-inhibit), then switch
1268 * over to a second context to save that default register state. We
1269 * can then prime every new context with that state so they all start
1270 * from the same default HW values.
1271 */
1272
Chris Wilsond2b4b972017-11-10 14:26:33 +00001273 for_each_engine(engine, i915, id) {
Chris Wilson38775822019-08-08 12:06:11 +01001274 struct intel_context *ce;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001275 struct i915_request *rq;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001276
Chris Wilson38775822019-08-08 12:06:11 +01001277 /* We must be able to switch to something! */
1278 GEM_BUG_ON(!engine->kernel_context);
1279 engine->serial++; /* force the kernel context switch */
1280
1281 ce = intel_context_create(i915->kernel_context, engine);
1282 if (IS_ERR(ce)) {
1283 err = PTR_ERR(ce);
1284 goto out;
1285 }
1286
Chris Wilson5e2a0412019-04-26 17:33:34 +01001287 rq = intel_context_create_request(ce);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001288 if (IS_ERR(rq)) {
1289 err = PTR_ERR(rq);
Chris Wilson38775822019-08-08 12:06:11 +01001290 intel_context_put(ce);
1291 goto out;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001292 }
1293
Chris Wilsona5627722019-07-29 12:37:20 +01001294 err = intel_engine_emit_ctx_wa(rq);
1295 if (err)
1296 goto err_rq;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001297
Chris Wilsona5627722019-07-29 12:37:20 +01001298 /*
1299 * Failing to program the MOCS is non-fatal.The system will not
1300 * run at peak performance. So warn the user and carry on.
1301 */
1302 err = intel_mocs_emit(rq);
1303 if (err)
1304 dev_notice(i915->drm.dev,
1305 "Failed to program MOCS registers; expect performance issues.\n");
1306
1307 err = intel_renderstate_emit(rq);
1308 if (err)
1309 goto err_rq;
1310
1311err_rq:
Chris Wilson38775822019-08-08 12:06:11 +01001312 requests[id] = i915_request_get(rq);
Chris Wilson697b9a82018-06-12 11:51:35 +01001313 i915_request_add(rq);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001314 if (err)
Chris Wilson38775822019-08-08 12:06:11 +01001315 goto out;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001316 }
1317
Chris Wilson604c37d2019-03-08 09:36:55 +00001318 /* Flush the default context image to memory, and enable powersaving. */
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001319 if (!i915_gem_load_power_context(i915)) {
Chris Wilson604c37d2019-03-08 09:36:55 +00001320 err = -EIO;
Chris Wilson38775822019-08-08 12:06:11 +01001321 goto out;
Chris Wilson2621cef2018-07-09 13:20:43 +01001322 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00001323
Chris Wilson38775822019-08-08 12:06:11 +01001324 for (id = 0; id < ARRAY_SIZE(requests); id++) {
1325 struct i915_request *rq;
1326 struct i915_vma *state;
Chris Wilson37d7c9c2018-09-14 13:35:03 +01001327 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001328
Chris Wilson38775822019-08-08 12:06:11 +01001329 rq = requests[id];
1330 if (!rq)
Chris Wilsond2b4b972017-11-10 14:26:33 +00001331 continue;
1332
Chris Wilson38775822019-08-08 12:06:11 +01001333 /* We want to be able to unbind the state from the GGTT */
1334 GEM_BUG_ON(intel_context_is_pinned(rq->hw_context));
1335
1336 state = rq->hw_context->state;
1337 if (!state)
1338 continue;
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001339
Chris Wilsond2b4b972017-11-10 14:26:33 +00001340 /*
1341 * As we will hold a reference to the logical state, it will
1342 * not be torn down with the context, and importantly the
1343 * object will hold onto its vma (making it possible for a
1344 * stray GTT write to corrupt our defaults). Unmap the vma
1345 * from the GTT to prevent such accidents and reclaim the
1346 * space.
1347 */
1348 err = i915_vma_unbind(state);
1349 if (err)
Chris Wilson38775822019-08-08 12:06:11 +01001350 goto out;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001351
Chris Wilson6951e582019-05-28 10:29:51 +01001352 i915_gem_object_lock(state->obj);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001353 err = i915_gem_object_set_to_cpu_domain(state->obj, false);
Chris Wilson6951e582019-05-28 10:29:51 +01001354 i915_gem_object_unlock(state->obj);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001355 if (err)
Chris Wilson38775822019-08-08 12:06:11 +01001356 goto out;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001357
Chris Wilson38775822019-08-08 12:06:11 +01001358 i915_gem_object_set_cache_coherency(state->obj, I915_CACHE_LLC);
Chris Wilson37d7c9c2018-09-14 13:35:03 +01001359
1360 /* Check we can acquire the image of the context state */
Chris Wilson38775822019-08-08 12:06:11 +01001361 vaddr = i915_gem_object_pin_map(state->obj, I915_MAP_FORCE_WB);
Chris Wilson37d7c9c2018-09-14 13:35:03 +01001362 if (IS_ERR(vaddr)) {
1363 err = PTR_ERR(vaddr);
Chris Wilson38775822019-08-08 12:06:11 +01001364 goto out;
Chris Wilson37d7c9c2018-09-14 13:35:03 +01001365 }
1366
Chris Wilson38775822019-08-08 12:06:11 +01001367 rq->engine->default_state = i915_gem_object_get(state->obj);
1368 i915_gem_object_unpin_map(state->obj);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001369 }
1370
Chris Wilson38775822019-08-08 12:06:11 +01001371out:
Chris Wilsond2b4b972017-11-10 14:26:33 +00001372 /*
1373 * If we have to abandon now, we expect the engines to be idle
Chris Wilson604c37d2019-03-08 09:36:55 +00001374 * and ready to be torn-down. The quickest way we can accomplish
1375 * this is by declaring ourselves wedged.
Chris Wilsond2b4b972017-11-10 14:26:33 +00001376 */
Chris Wilson38775822019-08-08 12:06:11 +01001377 if (err)
1378 intel_gt_set_wedged(&i915->gt);
1379
1380 for (id = 0; id < ARRAY_SIZE(requests); id++) {
1381 struct intel_context *ce;
1382 struct i915_request *rq;
1383
1384 rq = requests[id];
1385 if (!rq)
1386 continue;
1387
1388 ce = rq->hw_context;
1389 i915_request_put(rq);
1390 intel_context_put(ce);
1391 }
1392 return err;
Chris Wilsond2b4b972017-11-10 14:26:33 +00001393}
1394
Chris Wilson51797492018-12-04 14:15:16 +00001395static int
1396i915_gem_init_scratch(struct drm_i915_private *i915, unsigned int size)
1397{
Tvrtko Ursulindb56f972019-06-21 08:08:11 +01001398 return intel_gt_init_scratch(&i915->gt, size);
Chris Wilson51797492018-12-04 14:15:16 +00001399}
1400
1401static void i915_gem_fini_scratch(struct drm_i915_private *i915)
1402{
Tvrtko Ursulindb56f972019-06-21 08:08:11 +01001403 intel_gt_fini_scratch(&i915->gt);
Chris Wilson51797492018-12-04 14:15:16 +00001404}
1405
Chris Wilson254e1182019-04-17 08:56:28 +01001406static int intel_engines_verify_workarounds(struct drm_i915_private *i915)
1407{
1408 struct intel_engine_cs *engine;
1409 enum intel_engine_id id;
1410 int err = 0;
1411
1412 if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1413 return 0;
1414
1415 for_each_engine(engine, i915, id) {
1416 if (intel_engine_verify_workarounds(engine, "load"))
1417 err = -EIO;
1418 }
1419
1420 return err;
1421}
1422
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001423int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01001424{
Chris Wilson1070a422012-04-24 15:47:41 +01001425 int ret;
1426
Changbin Du52b24162018-05-08 17:07:05 +08001427 /* We need to fallback to 4K pages if host doesn't support huge gtt. */
1428 if (intel_vgpu_active(dev_priv) && !intel_vgpu_has_huge_gtt(dev_priv))
Matthew Auldda9fe3f32017-10-06 23:18:31 +01001429 mkwrite_device_info(dev_priv)->page_sizes =
1430 I915_GTT_PAGE_SIZE_4K;
1431
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +01001432 intel_timelines_init(dev_priv);
Chris Wilson1e345562019-01-28 10:23:56 +00001433
Chris Wilsonee487002017-11-22 17:26:21 +00001434 ret = i915_gem_init_userptr(dev_priv);
1435 if (ret)
1436 return ret;
1437
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001438 intel_uc_fetch_firmwares(&dev_priv->gt.uc);
Michal Wajdeczko6bd0fbe2019-08-02 18:40:55 +00001439 intel_wopcm_init(&dev_priv->wopcm);
Michal Wajdeczkof7dc0152018-06-28 14:15:21 +00001440
Chris Wilson5e4f5182015-02-13 14:35:59 +00001441 /* This is just a security blanket to placate dragons.
1442 * On some systems, we very sporadically observe that the first TLBs
1443 * used by the CS may be stale, despite us poking the TLB reset. If
1444 * we hold the forcewake during initialisation these problems
1445 * just magically go away.
1446 */
Chris Wilsonee487002017-11-22 17:26:21 +00001447 mutex_lock(&dev_priv->drm.struct_mutex);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07001448 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Chris Wilson5e4f5182015-02-13 14:35:59 +00001449
Tvrtko Ursulin1d66377a2019-06-21 08:08:05 +01001450 ret = i915_init_ggtt(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001451 if (ret) {
1452 GEM_BUG_ON(ret == -EIO);
1453 goto err_unlock;
1454 }
Jesse Barnesd62b4892013-03-08 10:45:53 -08001455
Chris Wilson51797492018-12-04 14:15:16 +00001456 ret = i915_gem_init_scratch(dev_priv,
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001457 IS_GEN(dev_priv, 2) ? SZ_256K : PAGE_SIZE);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001458 if (ret) {
1459 GEM_BUG_ON(ret == -EIO);
1460 goto err_ggtt;
1461 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08001462
Chris Wilson11334c62019-04-26 17:33:33 +01001463 ret = intel_engines_setup(dev_priv);
1464 if (ret) {
1465 GEM_BUG_ON(ret == -EIO);
1466 goto err_unlock;
1467 }
1468
Chris Wilson51797492018-12-04 14:15:16 +00001469 ret = i915_gem_contexts_init(dev_priv);
1470 if (ret) {
1471 GEM_BUG_ON(ret == -EIO);
1472 goto err_scratch;
1473 }
1474
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001475 ret = intel_engines_init(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001476 if (ret) {
1477 GEM_BUG_ON(ret == -EIO);
1478 goto err_context;
1479 }
Daniel Vetter53ca26c2012-04-26 23:28:03 +02001480
Chris Wilsonf58d13d2017-11-10 14:26:29 +00001481 intel_init_gt_powersave(dev_priv);
1482
Michal Wajdeczko0075a202019-08-17 13:11:44 +00001483 intel_uc_init(&dev_priv->gt.uc);
Chris Wilsoncc6a8182017-11-10 14:26:30 +00001484
Michał Winiarski61b5c152017-12-13 23:13:48 +01001485 ret = i915_gem_init_hw(dev_priv);
1486 if (ret)
1487 goto err_uc_init;
1488
Chris Wilson092be382019-06-26 16:45:49 +01001489 /* Only when the HW is re-initialised, can we replay the requests */
1490 ret = intel_gt_resume(&dev_priv->gt);
1491 if (ret)
1492 goto err_init_hw;
1493
Chris Wilsoncc6a8182017-11-10 14:26:30 +00001494 /*
1495 * Despite its name intel_init_clock_gating applies both display
1496 * clock gating workarounds; GT mmio workarounds and the occasional
1497 * GT power context workaround. Worse, sometimes it includes a context
1498 * register workaround which we need to apply before we record the
1499 * default HW state for all contexts.
1500 *
1501 * FIXME: break up the workarounds and apply them at the right time!
1502 */
1503 intel_init_clock_gating(dev_priv);
1504
Chris Wilson254e1182019-04-17 08:56:28 +01001505 ret = intel_engines_verify_workarounds(dev_priv);
1506 if (ret)
Chris Wilson092be382019-06-26 16:45:49 +01001507 goto err_gt;
Chris Wilson254e1182019-04-17 08:56:28 +01001508
Chris Wilsond2b4b972017-11-10 14:26:33 +00001509 ret = __intel_engines_record_defaults(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001510 if (ret)
Chris Wilson092be382019-06-26 16:45:49 +01001511 goto err_gt;
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001512
Michal Wajdeczko50d84412019-08-02 18:40:50 +00001513 ret = i915_inject_load_error(dev_priv, -ENODEV);
1514 if (ret)
Chris Wilson092be382019-06-26 16:45:49 +01001515 goto err_gt;
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001516
Michal Wajdeczko50d84412019-08-02 18:40:50 +00001517 ret = i915_inject_load_error(dev_priv, -EIO);
1518 if (ret)
Chris Wilson092be382019-06-26 16:45:49 +01001519 goto err_gt;
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001520
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07001521 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001522 mutex_unlock(&dev_priv->drm.struct_mutex);
1523
1524 return 0;
1525
1526 /*
1527 * Unwinding is complicated by that we want to handle -EIO to mean
1528 * disable GPU submission but keep KMS alive. We want to mark the
1529 * HW as irrevisibly wedged, but keep enough state around that the
1530 * driver doesn't explode during runtime.
1531 */
Chris Wilson092be382019-06-26 16:45:49 +01001532err_gt:
Chris Wilson8571a052018-06-06 15:54:41 +01001533 mutex_unlock(&dev_priv->drm.struct_mutex);
1534
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001535 intel_gt_set_wedged(&dev_priv->gt);
Chris Wilson5861b012019-03-08 09:36:54 +00001536 i915_gem_suspend(dev_priv);
Chris Wilson8571a052018-06-06 15:54:41 +01001537 i915_gem_suspend_late(dev_priv);
1538
Chris Wilson8bcf9f72018-07-10 10:44:20 +01001539 i915_gem_drain_workqueue(dev_priv);
1540
Chris Wilson8571a052018-06-06 15:54:41 +01001541 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson092be382019-06-26 16:45:49 +01001542err_init_hw:
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001543 intel_uc_fini_hw(&dev_priv->gt.uc);
Michał Winiarski61b5c152017-12-13 23:13:48 +01001544err_uc_init:
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001545 if (ret != -EIO) {
Michal Wajdeczko0075a202019-08-17 13:11:44 +00001546 intel_uc_fini(&dev_priv->gt.uc);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001547 intel_cleanup_gt_powersave(dev_priv);
Chris Wilson45b9c962019-05-01 11:32:04 +01001548 intel_engines_cleanup(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001549 }
1550err_context:
1551 if (ret != -EIO)
1552 i915_gem_contexts_fini(dev_priv);
Chris Wilson51797492018-12-04 14:15:16 +00001553err_scratch:
1554 i915_gem_fini_scratch(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001555err_ggtt:
1556err_unlock:
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07001557 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001558 mutex_unlock(&dev_priv->drm.struct_mutex);
1559
Chris Wilson1e345562019-01-28 10:23:56 +00001560 if (ret != -EIO) {
Michal Wajdeczkoa5f978c2019-08-11 19:51:32 +00001561 intel_uc_cleanup_firmwares(&dev_priv->gt.uc);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001562 i915_gem_cleanup_userptr(dev_priv);
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +01001563 intel_timelines_fini(dev_priv);
Chris Wilson1e345562019-01-28 10:23:56 +00001564 }
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001565
Chris Wilson60990322014-04-09 09:19:42 +01001566 if (ret == -EIO) {
Chris Wilson7ed43df2018-07-26 09:50:32 +01001567 mutex_lock(&dev_priv->drm.struct_mutex);
1568
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001569 /*
Michal Wajdeczkoa5f978c2019-08-11 19:51:32 +00001570 * Allow engines or uC initialisation to fail by marking the GPU
1571 * as wedged. But we only want to do this when the GPU is angry,
Chris Wilson60990322014-04-09 09:19:42 +01001572 * for all other failure, such as an allocation failure, bail.
1573 */
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001574 if (!intel_gt_is_wedged(&dev_priv->gt)) {
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001575 i915_probe_error(dev_priv,
1576 "Failed to initialize GPU, declaring it wedged!\n");
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001577 intel_gt_set_wedged(&dev_priv->gt);
Chris Wilson6f74b362017-10-15 15:37:25 +01001578 }
Chris Wilson7ed43df2018-07-26 09:50:32 +01001579
1580 /* Minimal basic recovery for KMS */
1581 ret = i915_ggtt_enable_hw(dev_priv);
1582 i915_gem_restore_gtt_mappings(dev_priv);
1583 i915_gem_restore_fences(dev_priv);
1584 intel_init_clock_gating(dev_priv);
1585
1586 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01001587 }
1588
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00001589 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01001590 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01001591}
1592
Chris Wilsonc29579d2019-08-06 13:42:59 +01001593void i915_gem_driver_register(struct drm_i915_private *i915)
1594{
1595 i915_gem_driver_register__shrinker(i915);
Chris Wilson750e76b2019-08-06 13:43:00 +01001596
1597 intel_engines_driver_register(i915);
Chris Wilsonc29579d2019-08-06 13:42:59 +01001598}
1599
1600void i915_gem_driver_unregister(struct drm_i915_private *i915)
1601{
1602 i915_gem_driver_unregister__shrinker(i915);
1603}
1604
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001605void i915_gem_driver_remove(struct drm_i915_private *dev_priv)
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001606{
Chris Wilson79ffac852019-04-24 21:07:17 +01001607 GEM_BUG_ON(dev_priv->gt.awake);
1608
Chris Wilson0cf289b2019-06-13 08:32:54 +01001609 intel_wakeref_auto_fini(&dev_priv->ggtt.userfault_wakeref);
Chris Wilsonb27e35a2019-05-27 12:51:14 +01001610
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001611 i915_gem_suspend_late(dev_priv);
Chris Wilson30b710842018-08-12 23:36:29 +01001612 intel_disable_gt_powersave(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001613
1614 /* Flush any outstanding unpin_work. */
1615 i915_gem_drain_workqueue(dev_priv);
1616
1617 mutex_lock(&dev_priv->drm.struct_mutex);
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001618 intel_uc_fini_hw(&dev_priv->gt.uc);
1619 intel_uc_fini(&dev_priv->gt.uc);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001620 mutex_unlock(&dev_priv->drm.struct_mutex);
1621
1622 i915_gem_drain_freed_objects(dev_priv);
1623}
1624
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001625void i915_gem_driver_release(struct drm_i915_private *dev_priv)
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02001626{
1627 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson45b9c962019-05-01 11:32:04 +01001628 intel_engines_cleanup(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001629 i915_gem_contexts_fini(dev_priv);
Chris Wilson51797492018-12-04 14:15:16 +00001630 i915_gem_fini_scratch(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001631 mutex_unlock(&dev_priv->drm.struct_mutex);
1632
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001633 intel_wa_list_free(&dev_priv->gt_wa_list);
1634
Chris Wilson30b710842018-08-12 23:36:29 +01001635 intel_cleanup_gt_powersave(dev_priv);
1636
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001637 intel_uc_cleanup_firmwares(&dev_priv->gt.uc);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001638 i915_gem_cleanup_userptr(dev_priv);
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +01001639 intel_timelines_fini(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00001640
1641 i915_gem_drain_freed_objects(dev_priv);
1642
1643 WARN_ON(!list_empty(&dev_priv->contexts.list));
1644}
1645
Chris Wilson24145512017-01-24 11:01:35 +00001646void i915_gem_init_mmio(struct drm_i915_private *i915)
1647{
1648 i915_gem_sanitize(i915);
1649}
1650
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001651static void i915_gem_init__mm(struct drm_i915_private *i915)
1652{
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001653 spin_lock_init(&i915->mm.obj_lock);
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001654
1655 init_llist_head(&i915->mm.free_list);
1656
Chris Wilson3b4fa962019-05-30 21:34:59 +01001657 INIT_LIST_HEAD(&i915->mm.purge_list);
Chris Wilsonecab9be2019-06-12 11:57:20 +01001658 INIT_LIST_HEAD(&i915->mm.shrink_list);
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001659
Chris Wilson84753552019-05-28 10:29:45 +01001660 i915_gem_init__objects(i915);
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001661}
1662
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00001663int i915_gem_init_early(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07001664{
Chris Wilson13f1bfd2019-02-28 10:20:34 +00001665 int err;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001666
Chris Wilson9c52d1c2017-11-10 23:24:47 +00001667 i915_gem_init__mm(dev_priv);
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001668 i915_gem_init__pm(dev_priv);
Chris Wilsonf2123812017-10-16 12:40:37 +01001669
Chris Wilsonb5add952016-08-04 16:32:36 +01001670 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001671
Matthew Auld465c4032017-10-06 23:18:14 +01001672 err = i915_gemfs_init(dev_priv);
1673 if (err)
1674 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
1675
Chris Wilson73cb9702016-10-28 13:58:46 +01001676 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001677}
Dave Airlie71acb5e2008-12-30 20:31:46 +10001678
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00001679void i915_gem_cleanup_early(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02001680{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00001681 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonc9c704712018-02-19 22:06:31 +00001682 GEM_BUG_ON(!llist_empty(&dev_priv->mm.free_list));
1683 GEM_BUG_ON(atomic_read(&dev_priv->mm.free_count));
Chris Wilsond82b4b22019-05-30 21:35:00 +01001684 WARN_ON(dev_priv->mm.shrink_count);
Matthew Auldea84aa72016-11-17 21:04:11 +00001685
Matthew Auld465c4032017-10-06 23:18:14 +01001686 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02001687}
1688
Chris Wilson6a800ea2016-09-21 14:51:07 +01001689int i915_gem_freeze(struct drm_i915_private *dev_priv)
1690{
Chris Wilsond0aa3012017-04-07 11:25:49 +01001691 /* Discard all purgeable objects, let userspace recover those as
1692 * required after resuming.
1693 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01001694 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01001695
Chris Wilson6a800ea2016-09-21 14:51:07 +01001696 return 0;
1697}
1698
Chris Wilson95c778d2018-06-01 15:41:25 +01001699int i915_gem_freeze_late(struct drm_i915_private *i915)
Chris Wilson461fb992016-05-14 07:26:33 +01001700{
1701 struct drm_i915_gem_object *obj;
Chris Wilsonecab9be2019-06-12 11:57:20 +01001702 intel_wakeref_t wakeref;
Chris Wilson461fb992016-05-14 07:26:33 +01001703
Chris Wilson95c778d2018-06-01 15:41:25 +01001704 /*
1705 * Called just before we write the hibernation image.
Chris Wilson461fb992016-05-14 07:26:33 +01001706 *
1707 * We need to update the domain tracking to reflect that the CPU
1708 * will be accessing all the pages to create and restore from the
1709 * hibernation, and so upon restoration those pages will be in the
1710 * CPU domain.
1711 *
1712 * To make sure the hibernation image contains the latest state,
1713 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01001714 *
1715 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01001716 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01001717 */
1718
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -07001719 wakeref = intel_runtime_pm_get(&i915->runtime_pm);
Chris Wilsonecab9be2019-06-12 11:57:20 +01001720
1721 i915_gem_shrink(i915, -1UL, NULL, ~0);
Chris Wilson95c778d2018-06-01 15:41:25 +01001722 i915_gem_drain_freed_objects(i915);
Chris Wilson461fb992016-05-14 07:26:33 +01001723
Chris Wilsonecab9be2019-06-12 11:57:20 +01001724 list_for_each_entry(obj, &i915->mm.shrink_list, mm.link) {
1725 i915_gem_object_lock(obj);
1726 WARN_ON(i915_gem_object_set_to_cpu_domain(obj, true));
1727 i915_gem_object_unlock(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01001728 }
Chris Wilsonecab9be2019-06-12 11:57:20 +01001729
Daniele Ceraolo Spuriod858d562019-06-13 16:21:54 -07001730 intel_runtime_pm_put(&i915->runtime_pm, wakeref);
Chris Wilson461fb992016-05-14 07:26:33 +01001731
1732 return 0;
1733}
1734
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001735void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00001736{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001737 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001738 struct i915_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00001739
1740 /* Clean up our request list when the client is going away, so that
1741 * later retire_requests won't dereference our soon-to-be-gone
1742 * file_priv.
1743 */
Chris Wilson1c255952010-09-26 11:03:27 +01001744 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00001745 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001746 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01001747 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001748}
1749
Chris Wilson829a0af2017-06-20 12:05:45 +01001750int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001751{
1752 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08001753 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001754
Chris Wilsonc4c29d72016-11-09 10:45:07 +00001755 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001756
1757 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
1758 if (!file_priv)
1759 return -ENOMEM;
1760
1761 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01001762 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001763 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001764
1765 spin_lock_init(&file_priv->mm.lock);
1766 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001767
Chris Wilsonc80ff162016-07-27 09:07:27 +01001768 file_priv->bsd_engine = -1;
Mika Kuoppala14921f32018-06-15 13:44:29 +03001769 file_priv->hang_timestamp = jiffies;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001770
Chris Wilson829a0af2017-06-20 12:05:45 +01001771 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08001772 if (ret)
1773 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001774
Ben Widawskye422b882013-12-06 14:10:58 -08001775 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001776}
1777
Chris Wilson935a2f72017-02-13 17:15:13 +00001778#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
Chris Wilson66d9cb52017-02-13 17:15:17 +00001779#include "selftests/mock_gem_device.c"
Chris Wilson3f51b7e12018-08-30 14:48:06 +01001780#include "selftests/i915_gem.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00001781#endif