blob: 1ca96376651b1b6025d5479b65eb90fbc3ee9ef9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
Chris Wilsonbd780f32019-01-14 14:21:09 +000048#include <linux/stackdepot.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010049
Chris Wilsone73bdd22016-04-13 17:35:01 +010050#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020055#include <drm/drm_util.h>
Manasi Navare7b610f12018-11-28 12:26:12 -080056#include <drm/drm_dsc.h>
Jani Nikula2f80d7b2019-01-08 10:27:09 +020057#include <drm/drm_connector.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
Jani Nikula2d332ee2018-11-16 14:07:25 +020059#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010060#include "i915_params.h"
61#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000062#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010063
64#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000065#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000066#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000067#include "intel_dpll_mgr.h"
68#include "intel_lrc.h"
69#include "intel_opregion.h"
70#include "intel_ringbuffer.h"
71#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070072#include "intel_wopcm.h"
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +000073#include "intel_workarounds.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000074#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010075
Chris Wilsond501b1d2016-04-13 17:35:02 +010076#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000077#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020078#include "i915_gem_fence_reg.h"
79#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010080#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000081#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000082#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010083#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010084#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020085#include "i915_vma.h"
86
Zhi Wang0ad35fe2016-06-16 08:07:00 -040087#include "intel_gvt.h"
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089/* General customization:
90 */
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define DRIVER_NAME "i915"
93#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivi46c0cd82019-02-02 00:14:28 -080094#define DRIVER_DATE "20190202"
95#define DRIVER_TIMESTAMP 1549095268
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Rob Clarke2c719b2014-12-15 13:56:32 -050097/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
98 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
99 * which may not necessarily be a user visible problem. This will either
100 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
101 * enable distros and users to tailor their preferred amount of i915 abrt
102 * spam.
103 */
104#define I915_STATE_WARN(condition, format...) ({ \
105 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200106 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000107 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500108 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500109 unlikely(__ret_warn_on); \
110})
111
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200112#define I915_STATE_WARN_ON(x) \
113 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200114
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000115#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100116
Imre Deak4fec15d2016-03-16 13:39:08 +0200117bool __i915_inject_load_failure(const char *func, int line);
118#define i915_inject_load_failure() \
119 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100120
121bool i915_error_injected(void);
122
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000123#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100124
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000125#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100126#define i915_error_injected() false
127
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000128#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200129
Chris Wilson51c18bf2018-06-09 12:10:58 +0100130#define i915_load_error(i915, fmt, ...) \
131 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
132 fmt, ##__VA_ARGS__)
133
Chris Wilson16e4dd032019-01-14 14:21:10 +0000134typedef depot_stack_handle_t intel_wakeref_t;
135
Egbert Eich1d843f92013-02-25 12:06:49 -0500136enum hpd_pin {
137 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500138 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
139 HPD_CRT,
140 HPD_SDVO_B,
141 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700142 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500143 HPD_PORT_B,
144 HPD_PORT_C,
145 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800146 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700147 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500148 HPD_NUM_PINS
149};
150
Jani Nikulac91711f2015-05-28 15:43:48 +0300151#define for_each_hpd_pin(__pin) \
152 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
153
Lyude Paul9a64c652018-11-06 16:30:16 -0500154/* Threshold == 5 for long IRQs, 50 for short */
155#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500156
Jani Nikula5fcece82015-05-27 15:03:42 +0300157struct i915_hotplug {
158 struct work_struct hotplug_work;
159
160 struct {
161 unsigned long last_jiffies;
162 int count;
163 enum {
164 HPD_ENABLED = 0,
165 HPD_DISABLED = 1,
166 HPD_MARK_DISABLED = 2
167 } state;
168 } stats[HPD_NUM_PINS];
169 u32 event_bits;
170 struct delayed_work reenable_work;
171
Jani Nikula5fcece82015-05-27 15:03:42 +0300172 u32 long_port_mask;
173 u32 short_port_mask;
174 struct work_struct dig_port_work;
175
Lyude19625e82016-06-21 17:03:44 -0400176 struct work_struct poll_init_work;
177 bool poll_enabled;
178
Lyude317eaa92017-02-03 21:18:25 -0500179 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500180 /* Whether or not to count short HPD IRQs in HPD storms */
181 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500182
Jani Nikula5fcece82015-05-27 15:03:42 +0300183 /*
184 * if we get a HPD irq from DP and a HPD irq from non-DP
185 * the non-DP HPD could block the workqueue on a mode config
186 * mutex getting, that userspace may have taken. However
187 * userspace is waiting on the DP workqueue to run which is
188 * blocked behind the non-DP one.
189 */
190 struct workqueue_struct *dp_wq;
191};
192
Chris Wilson2a2d5482012-12-03 11:49:06 +0000193#define I915_GEM_GPU_DOMAINS \
194 (I915_GEM_DOMAIN_RENDER | \
195 I915_GEM_DOMAIN_SAMPLER | \
196 I915_GEM_DOMAIN_COMMAND | \
197 I915_GEM_DOMAIN_INSTRUCTION | \
198 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700199
Daniel Vettere7b903d2013-06-05 13:34:14 +0200200struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100201struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100202struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200203
Chris Wilsona6f766f2015-04-27 13:41:20 +0100204struct drm_i915_file_private {
205 struct drm_i915_private *dev_priv;
206 struct drm_file *file;
207
208 struct {
209 spinlock_t lock;
210 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100211/* 20ms is a fairly arbitrary limit (greater than the average frame time)
212 * chosen to prevent the CPU getting more than a frame ahead of the GPU
213 * (when using lax throttling for the frontbuffer). We also use it to
214 * offer free GPU waitboosts for severely congested workloads.
215 */
216#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100217 } mm;
218 struct idr context_idr;
219
Chris Wilson2e1b8732015-04-27 13:41:22 +0100220 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100221 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100222 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100223
Chris Wilsonc80ff162016-07-27 09:07:27 +0100224 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200225
Mika Kuoppala14921f32018-06-15 13:44:29 +0300226/*
227 * Every context ban increments per client ban score. Also
228 * hangs in short succession increments ban score. If ban threshold
229 * is reached, client is considered banned and submitting more work
230 * will fail. This is a stop gap measure to limit the badly behaving
231 * clients access to gpu. Note that unbannable contexts never increment
232 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200233 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300234#define I915_CLIENT_SCORE_HANG_FAST 1
235#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
236#define I915_CLIENT_SCORE_CONTEXT_BAN 3
237#define I915_CLIENT_SCORE_BANNED 9
238 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
239 atomic_t ban_score;
240 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100241};
242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243/* Interface history:
244 *
245 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100246 * 1.2: Add Power Management
247 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100248 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000249 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000250 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
251 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 */
253#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000254#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define DRIVER_PATCHLEVEL 0
256
Chris Wilson6ef3d422010-08-04 20:26:07 +0100257struct intel_overlay;
258struct intel_overlay_error_state;
259
yakui_zhao9b9d1722009-05-31 17:17:17 +0800260struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100261 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262 u8 dvo_port;
263 u8 slave_addr;
264 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100265 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400266 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800267};
268
Jani Nikula7bd688c2013-11-08 16:48:56 +0200269struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200270struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100271struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200272struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000273struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100274struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200275struct intel_limit;
276struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200277struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100278
Jesse Barnese70236a2009-09-21 10:42:27 -0700279struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200280 void (*get_cdclk)(struct drm_i915_private *dev_priv,
281 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200282 void (*set_cdclk)(struct drm_i915_private *dev_priv,
283 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200284 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
285 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100286 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800287 int (*compute_intermediate_wm)(struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100288 void (*initial_watermarks)(struct intel_atomic_state *state,
289 struct intel_crtc_state *cstate);
290 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
291 struct intel_crtc_state *cstate);
292 void (*optimize_watermarks)(struct intel_atomic_state *state,
293 struct intel_crtc_state *cstate);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800294 int (*compute_global_watermarks)(struct intel_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200295 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200296 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100297 /* Returns the active state of the crtc, and if the crtc is active,
298 * fills out the pipe-config with the hw state. */
299 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200300 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000301 void (*get_initial_plane_config)(struct intel_crtc *,
302 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200303 int (*crtc_compute_clock)(struct intel_crtc *crtc,
304 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200305 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
306 struct drm_atomic_state *old_state);
307 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
308 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200309 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200310 void (*audio_codec_enable)(struct intel_encoder *encoder,
311 const struct intel_crtc_state *crtc_state,
312 const struct drm_connector_state *conn_state);
313 void (*audio_codec_disable)(struct intel_encoder *encoder,
314 const struct intel_crtc_state *old_crtc_state,
315 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200316 void (*fdi_link_train)(struct intel_crtc *crtc,
317 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200318 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100319 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700320 /* clock updates for mode set */
321 /* cursor updates */
322 /* render clock increase/decrease */
323 /* display clock increase/decrease */
324 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000325
Ville Syrjälä23b03a22019-02-05 18:08:38 +0200326 void (*load_csc_matrix)(const struct intel_crtc_state *crtc_state);
327 void (*load_luts)(const struct intel_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700328};
329
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200330#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
331#define CSR_VERSION_MAJOR(version) ((version) >> 16)
332#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
333
Daniel Vettereb805622015-05-04 14:58:44 +0200334struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200335 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200336 const char *fw_path;
Jani Nikula143c3352019-01-18 14:01:24 +0200337 u32 required_version;
338 u32 max_fw_size; /* bytes */
339 u32 *dmc_payload;
340 u32 dmc_fw_size; /* dwords */
341 u32 version;
342 u32 mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200343 i915_reg_t mmioaddr[8];
Jani Nikula143c3352019-01-18 14:01:24 +0200344 u32 mmiodata[8];
345 u32 dc_state;
346 u32 allowed_dc_mask;
Chris Wilson0e6e0be2019-01-14 14:21:24 +0000347 intel_wakeref_t wakeref;
Daniel Vettereb805622015-05-04 14:58:44 +0200348};
349
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800350enum i915_cache_level {
351 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100352 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
353 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
354 caches, eg sampler/render caches, and the
355 large Last-Level-Cache. LLC is coherent with
356 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100357 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800358};
359
Chris Wilson85fd4f52016-12-05 14:29:36 +0000360#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
361
Paulo Zanonia4001f12015-02-13 17:23:44 -0200362enum fb_op_origin {
363 ORIGIN_GTT,
364 ORIGIN_CPU,
365 ORIGIN_CS,
366 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300367 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200368};
369
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200370struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300371 /* This is always the inner lock when overlapping with struct_mutex and
372 * it's the outer lock when overlapping with stolen_lock. */
373 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700374 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200375 unsigned int possible_framebuffer_bits;
376 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200377 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200378 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700379
Ben Widawskyc4213882014-06-19 12:06:10 -0700380 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700381 struct drm_mm_node *compressed_llb;
382
Rodrigo Vivida46f932014-08-01 02:04:45 -0700383 bool false_color;
384
Paulo Zanonid029bca2015-10-15 10:44:46 -0300385 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300386 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200387 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300388
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300389 bool underrun_detected;
390 struct work_struct underrun_work;
391
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300392 /*
393 * Due to the atomic rules we can't access some structures without the
394 * appropriate locking, so we cache information here in order to avoid
395 * these problems.
396 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200397 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000398 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000399 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000400
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200401 struct {
402 unsigned int mode_flags;
Jani Nikula143c3352019-01-18 14:01:24 +0200403 u32 hsw_bdw_pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200404 } crtc;
405
406 struct {
407 unsigned int rotation;
408 int src_w;
409 int src_h;
410 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300411 /*
412 * Display surface base address adjustement for
413 * pageflips. Note that on gen4+ this only adjusts up
414 * to a tile, offsets within a tile are handled in
415 * the hw itself (with the TILEOFF register).
416 */
417 int adjusted_x;
418 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300419
420 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200421
Jani Nikula143c3352019-01-18 14:01:24 +0200422 u16 pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200423 } plane;
424
425 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200426 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200427 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200428 } fb;
429 } state_cache;
430
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300431 /*
432 * This structure contains everything that's relevant to program the
433 * hardware registers. When we want to figure out if we need to disable
434 * and re-enable FBC for a new configuration we just check if there's
435 * something different in the struct. The genx_fbc_activate functions
436 * are supposed to read from it in order to program the registers.
437 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200438 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000439 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000440 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000441
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200442 struct {
443 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200444 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200445 unsigned int fence_y_offset;
446 } crtc;
447
448 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200449 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200450 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200451 } fb;
452
453 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530454 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200455 } params;
456
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200457 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800458};
459
Chris Wilsonfe88d122016-12-31 11:20:12 +0000460/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530461 * HIGH_RR is the highest eDP panel refresh rate read from EDID
462 * LOW_RR is the lowest eDP panel refresh rate found from EDID
463 * parsing for same resolution.
464 */
465enum drrs_refresh_rate_type {
466 DRRS_HIGH_RR,
467 DRRS_LOW_RR,
468 DRRS_MAX_RR, /* RR count */
469};
470
471enum drrs_support_type {
472 DRRS_NOT_SUPPORTED = 0,
473 STATIC_DRRS_SUPPORT = 1,
474 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530475};
476
Daniel Vetter2807cf62014-07-11 10:30:11 -0700477struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530478struct i915_drrs {
479 struct mutex mutex;
480 struct delayed_work work;
481 struct intel_dp *dp;
482 unsigned busy_frontbuffer_bits;
483 enum drrs_refresh_rate_type refresh_rate_type;
484 enum drrs_support_type type;
485};
486
Rodrigo Vivia031d702013-10-03 16:15:06 -0300487struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700488 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200489
490#define I915_PSR_DEBUG_MODE_MASK 0x0f
491#define I915_PSR_DEBUG_DEFAULT 0x00
492#define I915_PSR_DEBUG_DISABLE 0x01
493#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200494#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200495#define I915_PSR_DEBUG_IRQ 0x10
496
497 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300498 bool sink_support;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200499 bool prepared, enabled;
500 struct intel_dp *dp;
José Roberto de Souzaf0ad62a2018-11-27 23:28:38 -0800501 enum pipe pipe;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700502 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700503 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700504 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700505 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800506 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530507 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700508 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700509 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700510 ktime_t last_entry_attempt;
511 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800512 bool sink_not_reliable;
José Roberto de Souza183b8e62018-11-21 14:54:39 -0800513 bool irq_aux_error;
José Roberto de Souza8c0d2c22018-12-03 16:34:03 -0800514 u16 su_x_granularity;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300515};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700516
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800517enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300518 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800519 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300520 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
521 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530522 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700523 PCH_KBP, /* Kaby Lake PCH */
524 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200525 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300526 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800527};
528
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200529enum intel_sbi_destination {
530 SBI_ICLK,
531 SBI_MPHY,
532};
533
Keith Packard435793d2011-07-12 14:56:22 -0700534#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100535#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000536#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100537#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700538#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700539#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700540
Dave Airlie8be48d92010-03-30 05:34:14 +0000541struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100542struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000543
Daniel Vetterc2b91522012-02-14 22:37:19 +0100544struct intel_gmbus {
545 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200546#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000547 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100548 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200549 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100550 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100551 struct drm_i915_private *dev_priv;
552};
553
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100554struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000555 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000556 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800557 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800558 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000559 u32 saveSWF0[16];
560 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300561 u32 saveSWF3[3];
Jani Nikula143c3352019-01-18 14:01:24 +0200562 u64 saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400563 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800564 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100565};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100566
Imre Deakddeea5b2014-05-05 15:19:56 +0300567struct vlv_s0ix_state {
568 /* GAM */
569 u32 wr_watermark;
570 u32 gfx_prio_ctrl;
571 u32 arb_mode;
572 u32 gfx_pend_tlb0;
573 u32 gfx_pend_tlb1;
574 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
575 u32 media_max_req_count;
576 u32 gfx_max_req_count;
577 u32 render_hwsp;
578 u32 ecochk;
579 u32 bsd_hwsp;
580 u32 blt_hwsp;
581 u32 tlb_rd_addr;
582
583 /* MBC */
584 u32 g3dctl;
585 u32 gsckgctl;
586 u32 mbctl;
587
588 /* GCP */
589 u32 ucgctl1;
590 u32 ucgctl3;
591 u32 rcgctl1;
592 u32 rcgctl2;
593 u32 rstctl;
594 u32 misccpctl;
595
596 /* GPM */
597 u32 gfxpause;
598 u32 rpdeuhwtc;
599 u32 rpdeuc;
600 u32 ecobus;
601 u32 pwrdwnupctl;
602 u32 rp_down_timeout;
603 u32 rp_deucsw;
604 u32 rcubmabdtmr;
605 u32 rcedata;
606 u32 spare2gh;
607
608 /* Display 1 CZ domain */
609 u32 gt_imr;
610 u32 gt_ier;
611 u32 pm_imr;
612 u32 pm_ier;
613 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
614
615 /* GT SA CZ domain */
616 u32 tilectl;
617 u32 gt_fifoctl;
618 u32 gtlc_wake_ctrl;
619 u32 gtlc_survive;
620 u32 pmwgicz;
621
622 /* Display 2 CZ domain */
623 u32 gu_ctl0;
624 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700625 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300626 u32 clock_gate_dis2;
627};
628
Chris Wilsonbf225f22014-07-10 20:31:18 +0100629struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200630 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100631 u32 render_c0;
632 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400633};
634
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100635struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200636 /*
637 * work, interrupts_enabled and pm_iir are protected by
638 * dev_priv->irq_lock
639 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100640 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200641 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100642 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200643
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100644 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530645 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530646
Ben Widawskyb39fb292014-03-19 18:31:11 -0700647 /* Frequencies are stored in potentially platform dependent multiples.
648 * In other words, *_freq needs to be multiplied by X to be interesting.
649 * Soft limits are those which are used for the dynamic reclocking done
650 * by the driver (raise frequencies under heavy loads, and lower for
651 * lighter loads). Hard limits are those imposed by the hardware.
652 *
653 * A distinction is made for overclocking, which is never enabled by
654 * default, and is considered to be above the hard limit if it's
655 * possible at all.
656 */
657 u8 cur_freq; /* Current frequency (cached, may not == HW) */
658 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
659 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
660 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
661 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100662 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000663 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700664 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
665 u8 rp1_freq; /* "less than" RP0 power/freqency */
666 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200667 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700668
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100669 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100670
671 struct {
672 struct mutex mutex;
673
674 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
675 unsigned int interactive;
676
677 u8 up_threshold; /* Current %busy required to uplock */
678 u8 down_threshold; /* Current %busy required to downclock */
679 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100680
Chris Wilsonc0951f02013-10-10 21:58:50 +0100681 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100682 atomic_t num_waiters;
683 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700684
Chris Wilsonbf225f22014-07-10 20:31:18 +0100685 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000686 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100687};
688
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100689struct intel_rc6 {
690 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000691 u64 prev_hw_residency[4];
692 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100693};
694
695struct intel_llc_pstate {
696 bool enabled;
697};
698
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100699struct intel_gen6_power_mgmt {
700 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100701 struct intel_rc6 rc6;
702 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100703};
704
Daniel Vetter1a240d42012-11-29 22:18:51 +0100705/* defined intel_pm.c */
706extern spinlock_t mchdev_lock;
707
Daniel Vetterc85aa882012-11-02 19:55:03 +0100708struct intel_ilk_power_mgmt {
709 u8 cur_delay;
710 u8 min_delay;
711 u8 max_delay;
712 u8 fmax;
713 u8 fstart;
714
715 u64 last_count1;
716 unsigned long last_time1;
717 unsigned long chipset_power;
718 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000719 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100720 unsigned long gfx_power;
721 u8 corr;
722
723 int c_m;
724 int r_t;
725};
726
Imre Deakc6cb5822014-03-04 19:22:55 +0200727struct drm_i915_private;
728struct i915_power_well;
729
730struct i915_power_well_ops {
731 /*
732 * Synchronize the well's hw state to match the current sw state, for
733 * example enable/disable it based on the current refcount. Called
734 * during driver init and resume time, possibly after first calling
735 * the enable/disable handlers.
736 */
737 void (*sync_hw)(struct drm_i915_private *dev_priv,
738 struct i915_power_well *power_well);
739 /*
740 * Enable the well and resources that depend on it (for example
741 * interrupts located on the well). Called after the 0->1 refcount
742 * transition.
743 */
744 void (*enable)(struct drm_i915_private *dev_priv,
745 struct i915_power_well *power_well);
746 /*
747 * Disable the well and resources that depend on it. Called after
748 * the 1->0 refcount transition.
749 */
750 void (*disable)(struct drm_i915_private *dev_priv,
751 struct i915_power_well *power_well);
752 /* Returns the hw enabled state. */
753 bool (*is_enabled)(struct drm_i915_private *dev_priv,
754 struct i915_power_well *power_well);
755};
756
Imre Deak75e39682018-08-06 12:58:39 +0300757struct i915_power_well_regs {
758 i915_reg_t bios;
759 i915_reg_t driver;
760 i915_reg_t kvmr;
761 i915_reg_t debug;
762};
763
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800764/* Power well structure for haswell */
Imre Deakf28ec6f2018-08-06 12:58:37 +0300765struct i915_power_well_desc {
Imre Deakc1ca7272013-11-25 17:15:29 +0200766 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200767 bool always_on;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200768 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300769 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300770 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300771 /*
772 * Arbitraty data associated with this power well. Platform and power
773 * well specific.
774 */
Imre Deakb5565a22017-07-06 17:40:29 +0300775 union {
776 struct {
Imre Deakd13dd052018-08-06 12:58:38 +0300777 /*
778 * request/status flag index in the PUNIT power well
779 * control/status registers.
780 */
781 u8 idx;
782 } vlv;
783 struct {
Imre Deakb5565a22017-07-06 17:40:29 +0300784 enum dpio_phy phy;
785 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300786 struct {
Imre Deak75e39682018-08-06 12:58:39 +0300787 const struct i915_power_well_regs *regs;
788 /*
789 * request/status flag index in the power well
790 * constrol/status registers.
791 */
792 u8 idx;
Imre Deak001bd2c2017-07-12 18:54:13 +0300793 /* Mask of pipes whose IRQ logic is backed by the pw */
794 u8 irq_pipe_mask;
795 /* The pw is backing the VGA functionality */
796 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300797 bool has_fuses:1;
Imre Deakc7375d92018-11-01 16:04:26 +0200798 /*
799 * The pw is for an ICL+ TypeC PHY port in
800 * Thunderbolt mode.
801 */
802 bool is_tc_tbt:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300803 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300804 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200805 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800806};
807
Imre Deakf28ec6f2018-08-06 12:58:37 +0300808struct i915_power_well {
809 const struct i915_power_well_desc *desc;
810 /* power well enable/disable usage count */
811 int count;
812 /* cached hw enabled state */
813 bool hw_enabled;
814};
815
Imre Deak83c00f52013-10-25 17:36:47 +0300816struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300817 /*
818 * Power wells needed for initialization at driver init and suspend
819 * time are on. They are kept on until after the first modeset.
820 */
Imre Deak0d116a22014-04-25 13:19:05 +0300821 bool initializing;
Imre Deak2cd9a682018-08-16 15:37:57 +0300822 bool display_core_suspended;
Imre Deakc1ca7272013-11-25 17:15:29 +0200823 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300824
Chris Wilson25c896bd2019-01-14 14:21:25 +0000825 intel_wakeref_t wakeref;
826
Imre Deak83c00f52013-10-25 17:36:47 +0300827 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200828 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200829 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300830};
831
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700832#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100833struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700834 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100835 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700836 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100837};
838
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100839struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100840 /** Memory allocator for GTT stolen memory */
841 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300842 /** Protects the usage of the GTT stolen memory allocator. This is
843 * always the inner lock when overlapping with struct_mutex. */
844 struct mutex stolen_lock;
845
Chris Wilsonf2123812017-10-16 12:40:37 +0100846 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
847 spinlock_t obj_lock;
848
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100849 /** List of all objects in gtt_space. Used to restore gtt
850 * mappings on resume */
851 struct list_head bound_list;
852 /**
853 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100854 * are idle and not used by the GPU). These objects may or may
855 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100856 */
857 struct list_head unbound_list;
858
Chris Wilson275f0392016-10-24 13:42:14 +0100859 /** List of all objects in gtt_space, currently mmaped by userspace.
860 * All objects within this list must also be on bound_list.
861 */
862 struct list_head userfault_list;
863
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100864 /**
865 * List of objects which are pending destruction.
866 */
867 struct llist_head free_list;
868 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100869 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000870 /**
871 * Count of objects pending destructions. Used to skip needlessly
872 * waiting on an RCU barrier if no objects are waiting to be freed.
873 */
874 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100875
Chris Wilson66df1012017-08-22 18:38:28 +0100876 /**
877 * Small stash of WC pages
878 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100879 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100880
Matthew Auld465c4032017-10-06 23:18:14 +0100881 /**
882 * tmpfs instance used for shmem backed objects
883 */
884 struct vfsmount *gemfs;
885
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100886 /** PPGTT used for aliasing the PPGTT with the GTT */
887 struct i915_hw_ppgtt *aliasing_ppgtt;
888
Chris Wilson2cfcd322014-05-20 08:28:43 +0100889 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100890 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000891 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100892
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100893 /** LRU list of objects with fence regs on them. */
894 struct list_head fence_list;
895
Chris Wilson8a2421b2017-06-16 15:05:22 +0100896 /**
897 * Workqueue to fault in userptr pages, flushed by the execbuf
898 * when required but otherwise left to userspace to try again
899 * on EAGAIN.
900 */
901 struct workqueue_struct *userptr_wq;
902
Chris Wilson94312822017-05-03 10:39:18 +0100903 u64 unordered_timeline;
904
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200905 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300906 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200907
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100908 /** Bit 6 swizzling required for X tiling */
Jani Nikula143c3352019-01-18 14:01:24 +0200909 u32 bit_6_swizzle_x;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100910 /** Bit 6 swizzling required for Y tiling */
Jani Nikula143c3352019-01-18 14:01:24 +0200911 u32 bit_6_swizzle_y;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100912
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100913 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200914 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100915 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100916 u32 object_count;
917};
918
Chris Wilsonee42c002017-12-11 19:41:34 +0000919#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
920
Chris Wilsonb52992c2016-10-28 13:58:24 +0100921#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
922#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
923
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200924#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
925#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
926
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100927#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
928
Paulo Zanoni6acab152013-09-12 17:06:24 -0300929struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +0200930 int max_tmds_clock;
931
Damien Lespiauce4dd492014-08-01 11:07:54 +0100932 /*
933 * This is an index in the HDMI/DVI DDI buffer translation table.
934 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
935 * populate this field.
936 */
937#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Jani Nikula143c3352019-01-18 14:01:24 +0200938 u8 hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300939
Jani Nikula143c3352019-01-18 14:01:24 +0200940 u8 supports_dvi:1;
941 u8 supports_hdmi:1;
942 u8 supports_dp:1;
943 u8 supports_edp:1;
944 u8 supports_typec_usb:1;
945 u8 supports_tbt:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700946
Jani Nikula143c3352019-01-18 14:01:24 +0200947 u8 alternate_aux_channel;
948 u8 alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300949
Jani Nikula143c3352019-01-18 14:01:24 +0200950 u8 dp_boost_level;
951 u8 hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200952 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300953};
954
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800955enum psr_lines_to_wait {
956 PSR_0_LINES_TO_WAIT = 0,
957 PSR_1_LINE_TO_WAIT,
958 PSR_4_LINES_TO_WAIT,
959 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530960};
961
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300962struct intel_vbt_data {
963 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
964 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
965
966 /* Feature bits */
967 unsigned int int_tv_support:1;
968 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300969 unsigned int int_crt_support:1;
970 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300971 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300972 unsigned int display_clock_mode:1;
973 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300974 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300975 int lvds_ssc_freq;
976 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300977 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300978
Pradeep Bhat83a72802014-03-28 10:14:57 +0530979 enum drrs_support_type drrs_type;
980
Jani Nikula6aa23e62016-03-24 17:50:20 +0200981 struct {
982 int rate;
983 int lanes;
984 int preemphasis;
985 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200986 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200987 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200988 int bpp;
989 struct edp_power_seq pps;
990 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300991
Jani Nikulaf00076d2013-12-14 20:38:29 -0200992 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700993 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800994 bool full_link;
995 bool require_aux_wakeup;
996 int idle_frames;
997 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530998 int tp1_wakeup_time_us;
999 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001000 } psr;
1001
1002 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001003 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001004 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001005 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001006 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001007 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001008 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001009 } backlight;
1010
Shobhit Kumard17c5442013-08-27 15:12:25 +03001011 /* MIPI DSI */
1012 struct {
1013 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301014 struct mipi_config *config;
1015 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301016 u16 bl_ports;
1017 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301018 u8 seq_version;
1019 u32 size;
1020 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001021 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001022 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +03001023 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001024 } dsi;
1025
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001026 int crt_ddc_pin;
1027
1028 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001029 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001030
1031 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001032 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001033};
1034
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001035enum intel_ddb_partitioning {
1036 INTEL_DDB_PART_1_2,
1037 INTEL_DDB_PART_5_6, /* IVB+ */
1038};
1039
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001040struct intel_wm_level {
1041 bool enable;
Jani Nikula143c3352019-01-18 14:01:24 +02001042 u32 pri_val;
1043 u32 spr_val;
1044 u32 cur_val;
1045 u32 fbc_val;
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001046};
1047
Imre Deak820c1982013-12-17 14:46:36 +02001048struct ilk_wm_values {
Jani Nikula143c3352019-01-18 14:01:24 +02001049 u32 wm_pipe[3];
1050 u32 wm_lp[3];
1051 u32 wm_lp_spr[3];
1052 u32 wm_linetime[3];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001053 bool enable_fbc_wm;
1054 enum intel_ddb_partitioning partitioning;
1055};
1056
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001057struct g4x_pipe_wm {
Jani Nikula143c3352019-01-18 14:01:24 +02001058 u16 plane[I915_MAX_PLANES];
1059 u16 fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001060};
1061
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001062struct g4x_sr_wm {
Jani Nikula143c3352019-01-18 14:01:24 +02001063 u16 plane;
1064 u16 cursor;
1065 u16 fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001066};
1067
1068struct vlv_wm_ddl_values {
Jani Nikula143c3352019-01-18 14:01:24 +02001069 u8 plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001070};
1071
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001072struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001073 struct g4x_pipe_wm pipe[3];
1074 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001075 struct vlv_wm_ddl_values ddl[3];
Jani Nikula143c3352019-01-18 14:01:24 +02001076 u8 level;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001077 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001078};
1079
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001080struct g4x_wm_values {
1081 struct g4x_pipe_wm pipe[2];
1082 struct g4x_sr_wm sr;
1083 struct g4x_sr_wm hpll;
1084 bool cxsr;
1085 bool hpll_en;
1086 bool fbc_en;
1087};
1088
Damien Lespiauc1939242014-11-04 17:06:41 +00001089struct skl_ddb_entry {
Jani Nikula143c3352019-01-18 14:01:24 +02001090 u16 start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001091};
1092
Jani Nikula143c3352019-01-18 14:01:24 +02001093static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
Damien Lespiauc1939242014-11-04 17:06:41 +00001094{
Damien Lespiau16160e32014-11-04 17:06:53 +00001095 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001096}
1097
Damien Lespiau08db6652014-11-04 17:06:52 +00001098static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1099 const struct skl_ddb_entry *e2)
1100{
1101 if (e1->start == e2->start && e1->end == e2->end)
1102 return true;
1103
1104 return false;
1105}
1106
Damien Lespiauc1939242014-11-04 17:06:41 +00001107struct skl_ddb_allocation {
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301108 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001109};
1110
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301111struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001112 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001113 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001114};
1115
1116struct skl_wm_level {
Ville Syrjälä961d95e2018-12-21 19:14:32 +02001117 u16 min_ddb_alloc;
Jani Nikula143c3352019-01-18 14:01:24 +02001118 u16 plane_res_b;
1119 u8 plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -07001120 bool plane_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001121};
1122
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301123/* Stores plane specific WM parameters */
1124struct skl_wm_params {
1125 bool x_tiled, y_tiled;
1126 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301127 bool is_planar;
Jani Nikula143c3352019-01-18 14:01:24 +02001128 u32 width;
1129 u8 cpp;
1130 u32 plane_pixel_rate;
1131 u32 y_min_scanlines;
1132 u32 plane_bytes_per_line;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301133 uint_fixed_16_16_t plane_blocks_per_line;
1134 uint_fixed_16_16_t y_tile_minimum;
Jani Nikula143c3352019-01-18 14:01:24 +02001135 u32 linetime_us;
1136 u32 dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301137};
1138
Paulo Zanonic67a4702013-08-19 13:18:09 -03001139/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001140 * This struct helps tracking the state needed for runtime PM, which puts the
1141 * device in PCI D3 state. Notice that when this happens, nothing on the
1142 * graphics device works, even register access, so we don't get interrupts nor
1143 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001144 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001145 * Every piece of our code that needs to actually touch the hardware needs to
1146 * either call intel_runtime_pm_get or call intel_display_power_get with the
1147 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001148 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001149 * Our driver uses the autosuspend delay feature, which means we'll only really
1150 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001151 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001152 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001153 *
1154 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1155 * goes back to false exactly before we reenable the IRQs. We use this variable
1156 * to check if someone is trying to enable/disable IRQs while they're supposed
1157 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001158 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001159 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001160 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001161 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001162struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001163 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001164 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001165 bool irqs_enabled;
Chris Wilsonbd780f32019-01-14 14:21:09 +00001166
1167#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
1168 /*
1169 * To aide detection of wakeref leaks and general misuse, we
1170 * track all wakeref holders. With manual markup (i.e. returning
1171 * a cookie to each rpm_get caller which they then supply to their
1172 * paired rpm_put) we can remove corresponding pairs of and keep
1173 * the array trimmed to active wakerefs.
1174 */
1175 struct intel_runtime_pm_debug {
1176 spinlock_t lock;
1177
1178 depot_stack_handle_t last_acquire;
1179 depot_stack_handle_t last_release;
1180
1181 depot_stack_handle_t *owners;
1182 unsigned long count;
1183 } debug;
1184#endif
Paulo Zanonic67a4702013-08-19 13:18:09 -03001185};
1186
Daniel Vetter926321d2013-10-16 13:30:34 +02001187enum intel_pipe_crc_source {
1188 INTEL_PIPE_CRC_SOURCE_NONE,
1189 INTEL_PIPE_CRC_SOURCE_PLANE1,
1190 INTEL_PIPE_CRC_SOURCE_PLANE2,
1191 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001192 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001193 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1194 INTEL_PIPE_CRC_SOURCE_TV,
1195 INTEL_PIPE_CRC_SOURCE_DP_B,
1196 INTEL_PIPE_CRC_SOURCE_DP_C,
1197 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001198 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001199 INTEL_PIPE_CRC_SOURCE_MAX,
1200};
1201
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001202#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001203struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001204 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001205 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +02001206 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001207};
1208
Daniel Vetterf99d7062014-06-19 16:01:59 +02001209struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001210 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001211
1212 /*
1213 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1214 * scheduled flips.
1215 */
1216 unsigned busy_bits;
1217 unsigned flip_bits;
1218};
1219
Yu Zhangcf9d2892015-02-10 19:05:47 +08001220struct i915_virtual_gpu {
1221 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001222 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001223};
1224
Matt Roperaa363132015-09-24 15:53:18 -07001225/* used in computing the new watermarks state */
1226struct intel_wm_config {
1227 unsigned int num_pipes_active;
1228 bool sprites_enabled;
1229 bool sprites_scaled;
1230};
1231
Robert Braggd7965152016-11-07 19:49:52 +00001232struct i915_oa_format {
1233 u32 format;
1234 int size;
1235};
1236
Robert Bragg8a3003d2016-11-07 19:49:51 +00001237struct i915_oa_reg {
1238 i915_reg_t addr;
1239 u32 value;
1240};
1241
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001242struct i915_oa_config {
1243 char uuid[UUID_STRING_LEN + 1];
1244 int id;
1245
1246 const struct i915_oa_reg *mux_regs;
1247 u32 mux_regs_len;
1248 const struct i915_oa_reg *b_counter_regs;
1249 u32 b_counter_regs_len;
1250 const struct i915_oa_reg *flex_regs;
1251 u32 flex_regs_len;
1252
1253 struct attribute_group sysfs_metric;
1254 struct attribute *attrs[2];
1255 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001256
1257 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001258};
1259
Robert Braggeec688e2016-11-07 19:49:47 +00001260struct i915_perf_stream;
1261
Robert Bragg16d98b32016-12-07 21:40:33 +00001262/**
1263 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1264 */
Robert Braggeec688e2016-11-07 19:49:47 +00001265struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001266 /**
1267 * @enable: Enables the collection of HW samples, either in response to
1268 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1269 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001270 */
1271 void (*enable)(struct i915_perf_stream *stream);
1272
Robert Bragg16d98b32016-12-07 21:40:33 +00001273 /**
1274 * @disable: Disables the collection of HW samples, either in response
1275 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1276 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001277 */
1278 void (*disable)(struct i915_perf_stream *stream);
1279
Robert Bragg16d98b32016-12-07 21:40:33 +00001280 /**
1281 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001282 * once there is something ready to read() for the stream
1283 */
1284 void (*poll_wait)(struct i915_perf_stream *stream,
1285 struct file *file,
1286 poll_table *wait);
1287
Robert Bragg16d98b32016-12-07 21:40:33 +00001288 /**
1289 * @wait_unlocked: For handling a blocking read, wait until there is
1290 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001291 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001292 */
1293 int (*wait_unlocked)(struct i915_perf_stream *stream);
1294
Robert Bragg16d98b32016-12-07 21:40:33 +00001295 /**
1296 * @read: Copy buffered metrics as records to userspace
1297 * **buf**: the userspace, destination buffer
1298 * **count**: the number of bytes to copy, requested by userspace
1299 * **offset**: zero at the start of the read, updated as the read
1300 * proceeds, it represents how many bytes have been copied so far and
1301 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001302 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001303 * Copy as many buffered i915 perf samples and records for this stream
1304 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001305 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001306 * Only write complete records; returning -%ENOSPC if there isn't room
1307 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001308 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001309 * Return any error condition that results in a short read such as
1310 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1311 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001312 */
1313 int (*read)(struct i915_perf_stream *stream,
1314 char __user *buf,
1315 size_t count,
1316 size_t *offset);
1317
Robert Bragg16d98b32016-12-07 21:40:33 +00001318 /**
1319 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001320 *
1321 * The stream will always be disabled before this is called.
1322 */
1323 void (*destroy)(struct i915_perf_stream *stream);
1324};
1325
Robert Bragg16d98b32016-12-07 21:40:33 +00001326/**
1327 * struct i915_perf_stream - state for a single open stream FD
1328 */
Robert Braggeec688e2016-11-07 19:49:47 +00001329struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001330 /**
1331 * @dev_priv: i915 drm device
1332 */
Robert Braggeec688e2016-11-07 19:49:47 +00001333 struct drm_i915_private *dev_priv;
1334
Robert Bragg16d98b32016-12-07 21:40:33 +00001335 /**
1336 * @link: Links the stream into ``&drm_i915_private->streams``
1337 */
Robert Braggeec688e2016-11-07 19:49:47 +00001338 struct list_head link;
1339
Chris Wilson6d2438c2019-01-15 10:25:05 +00001340 /**
1341 * @wakeref: As we keep the device awake while the perf stream is
1342 * active, we track our runtime pm reference for later release.
1343 */
Chris Wilson6619c002019-01-14 14:21:15 +00001344 intel_wakeref_t wakeref;
1345
Robert Bragg16d98b32016-12-07 21:40:33 +00001346 /**
1347 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1348 * properties given when opening a stream, representing the contents
1349 * of a single sample as read() by userspace.
1350 */
Robert Braggeec688e2016-11-07 19:49:47 +00001351 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001352
1353 /**
1354 * @sample_size: Considering the configured contents of a sample
1355 * combined with the required header size, this is the total size
1356 * of a single sample record.
1357 */
Robert Braggd7965152016-11-07 19:49:52 +00001358 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001359
Robert Bragg16d98b32016-12-07 21:40:33 +00001360 /**
1361 * @ctx: %NULL if measuring system-wide across all contexts or a
1362 * specific context that is being monitored.
1363 */
Robert Braggeec688e2016-11-07 19:49:47 +00001364 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001365
1366 /**
1367 * @enabled: Whether the stream is currently enabled, considering
1368 * whether the stream was opened in a disabled state and based
1369 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1370 */
Robert Braggeec688e2016-11-07 19:49:47 +00001371 bool enabled;
1372
Robert Bragg16d98b32016-12-07 21:40:33 +00001373 /**
1374 * @ops: The callbacks providing the implementation of this specific
1375 * type of configured stream.
1376 */
Robert Braggd7965152016-11-07 19:49:52 +00001377 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001378
1379 /**
1380 * @oa_config: The OA configuration used by the stream.
1381 */
1382 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001383};
1384
Robert Bragg16d98b32016-12-07 21:40:33 +00001385/**
1386 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1387 */
Robert Braggd7965152016-11-07 19:49:52 +00001388struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001389 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001390 * @is_valid_b_counter_reg: Validates register's address for
1391 * programming boolean counters for a particular platform.
1392 */
1393 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1394 u32 addr);
1395
1396 /**
1397 * @is_valid_mux_reg: Validates register's address for programming mux
1398 * for a particular platform.
1399 */
1400 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1401
1402 /**
1403 * @is_valid_flex_reg: Validates register's address for programming
1404 * flex EU filtering for a particular platform.
1405 */
1406 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1407
1408 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001409 * @enable_metric_set: Selects and applies any MUX configuration to set
1410 * up the Boolean and Custom (B/C) counters that are part of the
1411 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001412 * disabling EU clock gating as required.
1413 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001414 int (*enable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001415
1416 /**
1417 * @disable_metric_set: Remove system constraints associated with using
1418 * the OA unit.
1419 */
Robert Braggd7965152016-11-07 19:49:52 +00001420 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001421
1422 /**
1423 * @oa_enable: Enable periodic sampling
1424 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001425 void (*oa_enable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001426
1427 /**
1428 * @oa_disable: Disable periodic sampling
1429 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001430 void (*oa_disable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001431
1432 /**
1433 * @read: Copy data from the circular OA buffer into a given userspace
1434 * buffer.
1435 */
Robert Braggd7965152016-11-07 19:49:52 +00001436 int (*read)(struct i915_perf_stream *stream,
1437 char __user *buf,
1438 size_t count,
1439 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001440
1441 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001442 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001443 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001444 * In particular this enables us to share all the fiddly code for
1445 * handling the OA unit tail pointer race that affects multiple
1446 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001447 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001448 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001449};
1450
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001451struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001452 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001453 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001454};
1455
Jani Nikula77fec552014-03-31 14:27:22 +03001456struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001457 struct drm_device drm;
1458
Chris Wilsonefab6d82015-04-07 16:20:57 +01001459 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001460 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001461 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001462 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001463 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001464 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465
Jani Nikula2cc83762018-12-31 16:56:46 +02001466 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
Jani Nikula02584042018-12-31 16:56:41 +02001467 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
Chris Wilson3fed1802018-02-07 21:05:43 +00001468 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001469
Matthew Auld77894222017-12-11 15:18:18 +00001470 /**
1471 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1472 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001473 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001474 * exactly how much of this we are actually allowed to use, given that
1475 * some portion of it is in fact reserved for use by hardware functions.
1476 */
1477 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001478 /**
1479 * Reseved portion of Data Stolen Memory
1480 */
1481 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001482
Matthew Auldb1ace602017-12-11 15:18:21 +00001483 /*
1484 * Stolen memory is segmented in hardware with different portions
1485 * offlimits to certain functions.
1486 *
1487 * The drm_mm is initialised to the total accessible range, as found
1488 * from the PCI config. On Broadwell+, this is further restricted to
1489 * avoid the first page! The upper end of stolen memory is reserved for
1490 * hardware functions and similarly removed from the accessible range.
1491 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001492 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001493
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494 void __iomem *regs;
1495
Chris Wilson907b28c2013-07-19 20:36:52 +01001496 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497
Yu Zhangcf9d2892015-02-10 19:05:47 +08001498 struct i915_virtual_gpu vgpu;
1499
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001500 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001501
Jackie Li6b0478f2018-03-13 17:32:50 -07001502 struct intel_wopcm wopcm;
1503
Anusha Srivatsabd132852017-01-18 08:05:53 -08001504 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001505 struct intel_guc guc;
1506
Daniel Vettereb805622015-05-04 14:58:44 +02001507 struct intel_csr csr;
1508
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001509 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001510
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001511 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1512 * controller on different i2c buses. */
1513 struct mutex gmbus_mutex;
1514
1515 /**
Lucas De Marchidce88872018-07-27 12:36:47 -07001516 * Base address of where the gmbus and gpio blocks are located (either
1517 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001518 */
Jani Nikula143c3352019-01-18 14:01:24 +02001519 u32 gpio_mmio_base;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301521 /* MMIO base address for MIPI regs */
Jani Nikula143c3352019-01-18 14:01:24 +02001522 u32 mipi_mmio_base;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301523
Jani Nikula143c3352019-01-18 14:01:24 +02001524 u32 psr_mmio_base;
Ville Syrjälä443a3892015-11-11 20:34:15 +02001525
Jani Nikula143c3352019-01-18 14:01:24 +02001526 u32 pps_mmio_base;
Imre Deak44cb7342016-08-10 14:07:29 +03001527
Daniel Vetter28c70f12012-12-01 13:53:45 +01001528 wait_queue_head_t gmbus_wait_queue;
1529
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001530 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301531 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001532 /* Context used internally to idle the GPU and setup initial state */
1533 struct i915_gem_context *kernel_context;
1534 /* Context only to be used for injecting preemption commands */
1535 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001536 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1537 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001538
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001539 struct resource mch_res;
1540
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001541 /* protects the irq masks */
1542 spinlock_t irq_lock;
1543
Imre Deakf8b79e52014-03-04 19:23:07 +02001544 bool display_irqs_enabled;
1545
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001546 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1547 struct pm_qos_request pm_qos;
1548
Ville Syrjäläa5805162015-05-26 20:42:30 +03001549 /* Sideband mailbox protection */
1550 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001551
1552 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001553 union {
1554 u32 irq_mask;
1555 u32 de_irq_mask[I915_MAX_PIPES];
1556 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001557 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301558 u32 pm_imr;
1559 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301560 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301561 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001562 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563
Jani Nikula5fcece82015-05-27 15:03:42 +03001564 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001565 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301566 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001567 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001568 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001569
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001570 bool preserve_bios_swizzle;
1571
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001572 /* overlay */
1573 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001574
Jani Nikula58c68772013-11-08 16:48:54 +02001575 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001576 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001577
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001578 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001579 bool no_aux_handshake;
1580
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001581 /* protects panel power sequencer state */
1582 struct mutex pps_mutex;
1583
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001584 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001585 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1586
1587 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001588 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001589 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001590
Mika Kaholaadafdc62015-08-18 14:36:59 +03001591 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001592 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001593 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001594 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001595 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001596
Ville Syrjälä63911d72016-05-13 23:41:32 +03001597 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001598 /*
1599 * The current logical cdclk state.
1600 * See intel_atomic_state.cdclk.logical
1601 *
1602 * For reading holding any crtc lock is sufficient,
1603 * for writing must hold all of them.
1604 */
1605 struct intel_cdclk_state logical;
1606 /*
1607 * The current actual cdclk state.
1608 * See intel_atomic_state.cdclk.actual
1609 */
1610 struct intel_cdclk_state actual;
1611 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001612 struct intel_cdclk_state hw;
1613 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001614
Daniel Vetter645416f2013-09-02 16:22:25 +02001615 /**
1616 * wq - Driver workqueue for GEM.
1617 *
1618 * NOTE: Work items scheduled here are not allowed to grab any modeset
1619 * locks, for otherwise the flushing done in the pageflip code will
1620 * result in deadlocks.
1621 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001622 struct workqueue_struct *wq;
1623
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001624 /* ordered wq for modesets */
1625 struct workqueue_struct *modeset_wq;
1626
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001627 /* Display functions */
1628 struct drm_i915_display_funcs display;
1629
1630 /* PCH chipset type */
1631 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001632 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001633
1634 unsigned long quirks;
1635
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001636 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001637 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001638
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001639 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001640
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001641 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001642 DECLARE_HASHTABLE(mm_structs, 7);
1643 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001644
Zhi Wang43958902017-09-14 20:39:40 +08001645 struct intel_ppat ppat;
1646
Daniel Vetter87813422012-05-02 11:49:32 +02001647 /* Kernel Modesetting */
1648
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001649 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1650 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001651
Daniel Vetterc4597872013-10-21 21:04:07 +02001652#ifdef CONFIG_DEBUG_FS
1653 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1654#endif
1655
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001656 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001657 int num_shared_dpll;
1658 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001659 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001660
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001661 /*
1662 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1663 * Must be global rather than per dpll, because on some platforms
1664 * plls share registers.
1665 */
1666 struct mutex dpll_lock;
1667
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001668 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001669 /* minimum acceptable cdclk for each pipe */
1670 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001671 /* minimum acceptable voltage level for each pipe */
1672 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001673
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001674 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001675
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001676 struct i915_wa_list gt_wa_list;
Arun Siluvery888b5992014-08-26 14:44:51 +01001677
Daniel Vetterf99d7062014-06-19 16:01:59 +02001678 struct i915_frontbuffer_tracking fb_tracking;
1679
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001680 struct intel_atomic_helper {
1681 struct llist_head free_list;
1682 struct work_struct free_work;
1683 } atomic_helper;
1684
Jesse Barnes652c3932009-08-17 13:31:43 -07001685 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001686
Zhenyu Wangc48044112009-12-17 14:48:43 +08001687 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001688
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001689 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001690
Ben Widawsky59124502013-07-04 11:02:05 -07001691 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001692 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001693
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001694 /*
1695 * Protects RPS/RC6 register access and PCU communication.
1696 * Must be taken after struct_mutex if nested. Note that
1697 * this lock may be held for long periods of time when
1698 * talking to hw - so only take it when talking to hw!
1699 */
1700 struct mutex pcu_lock;
1701
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001702 /* gen6+ GT PM state */
1703 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001704
Daniel Vetter20e4d402012-08-08 23:35:39 +02001705 /* ilk-only ips/rps state. Everything in here is protected by the global
1706 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001707 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001708
Imre Deak83c00f52013-10-25 17:36:47 +03001709 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001710
Rodrigo Vivia031d702013-10-03 16:15:06 -03001711 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001712
Daniel Vetter99584db2012-11-14 17:14:04 +01001713 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001714
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001715 struct drm_i915_gem_object *vlv_pctx;
1716
Dave Airlie8be48d92010-03-30 05:34:14 +00001717 /* list of fbdev register on this device */
1718 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001719 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001720
1721 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001722 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001723
Imre Deak58fddc22015-01-08 17:54:14 +02001724 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001725 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001726 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001727 /**
1728 * av_mutex - mutex for audio/video sync
1729 *
1730 */
1731 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001732
Chris Wilson829a0af2017-06-20 12:05:45 +01001733 struct {
Chris Wilson288f1ce2018-09-04 16:31:17 +01001734 struct mutex mutex;
Chris Wilson829a0af2017-06-20 12:05:45 +01001735 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001736 struct llist_head free_list;
1737 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001738
1739 /* The hw wants to have a stable context identifier for the
1740 * lifetime of the context (for OA, PASID, faults, etc).
1741 * This is limited in execlists to 21 bits.
1742 */
1743 struct ida hw_ida;
1744#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001745#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001746#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson288f1ce2018-09-04 16:31:17 +01001747 struct list_head hw_id_list;
Chris Wilson829a0af2017-06-20 12:05:45 +01001748 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749
Damien Lespiau3e683202012-12-11 18:48:29 +00001750 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001751
Ville Syrjäläc2317752016-03-15 16:39:56 +02001752 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001753 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001754 /*
1755 * Shadows for CHV DPLL_MD regs to keep the state
1756 * checker somewhat working in the presence hardware
1757 * crappiness (can't read out DPLL_MD for pipes B & C).
1758 */
1759 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001760 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001761
Daniel Vetter842f1c82014-03-10 10:01:44 +01001762 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001763 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001764 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001765 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001766
Lyude656d1b82016-08-17 15:55:54 -04001767 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001768 I915_SAGV_UNKNOWN = 0,
1769 I915_SAGV_DISABLED,
1770 I915_SAGV_ENABLED,
1771 I915_SAGV_NOT_CONTROLLED
1772 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001773
Ville Syrjälä53615a52013-08-01 16:18:50 +03001774 struct {
1775 /*
1776 * Raw watermark latency values:
1777 * in 0.1us units for WM0,
1778 * in 0.5us units for WM1+.
1779 */
1780 /* primary */
Jani Nikula143c3352019-01-18 14:01:24 +02001781 u16 pri_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001782 /* sprite */
Jani Nikula143c3352019-01-18 14:01:24 +02001783 u16 spr_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001784 /* cursor */
Jani Nikula143c3352019-01-18 14:01:24 +02001785 u16 cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001786 /*
1787 * Raw watermark memory latency values
1788 * for SKL for all 8 levels
1789 * in 1us units.
1790 */
Jani Nikula143c3352019-01-18 14:01:24 +02001791 u16 skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001792
1793 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001794 union {
1795 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301796 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001797 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001798 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001799 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001800
Jani Nikula143c3352019-01-18 14:01:24 +02001801 u8 max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001802
1803 /*
1804 * Should be held around atomic WM register writing; also
1805 * protects * intel_crtc->wm.active and
1806 * cstate->wm.need_postvbl_update.
1807 */
1808 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001809
1810 /*
1811 * Set during HW readout of watermarks/DDB. Some platforms
1812 * need to know when we're still using BIOS-provided values
1813 * (which we don't fully trust).
1814 */
1815 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001816 } wm;
1817
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301818 struct dram_info {
1819 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301820 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301821 u8 num_channels;
1822 enum dram_rank {
1823 I915_DRAM_RANK_INVALID = 0,
1824 I915_DRAM_RANK_SINGLE,
1825 I915_DRAM_RANK_DUAL
1826 } rank;
1827 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301828 bool symmetric_memory;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301829 } dram_info;
1830
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001831 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001832
Robert Braggeec688e2016-11-07 19:49:47 +00001833 struct {
1834 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001835
Robert Bragg442b8c02016-11-07 19:49:53 +00001836 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001837 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001838
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001839 /*
1840 * Lock associated with adding/modifying/removing OA configs
1841 * in dev_priv->perf.metrics_idr.
1842 */
1843 struct mutex metrics_lock;
1844
1845 /*
1846 * List of dynamic configurations, you need to hold
1847 * dev_priv->perf.metrics_lock to access it.
1848 */
1849 struct idr metrics_idr;
1850
1851 /*
1852 * Lock associated with anything below within this structure
1853 * except exclusive_stream.
1854 */
Robert Braggeec688e2016-11-07 19:49:47 +00001855 struct mutex lock;
1856 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001857
1858 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001859 /*
1860 * The stream currently using the OA unit. If accessed
1861 * outside a syscall associated to its file
1862 * descriptor, you need to hold
1863 * dev_priv->drm.struct_mutex.
1864 */
Robert Braggd7965152016-11-07 19:49:52 +00001865 struct i915_perf_stream *exclusive_stream;
1866
Chris Wilson1fc44d92018-05-17 22:26:32 +01001867 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001868 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001869 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001870
1871 struct hrtimer poll_check_timer;
1872 wait_queue_head_t poll_wq;
1873 bool pollin;
1874
Robert Bragg712122e2017-05-11 16:43:31 +01001875 /**
1876 * For rate limiting any notifications of spurious
1877 * invalid OA reports
1878 */
1879 struct ratelimit_state spurious_report_rs;
1880
Robert Braggd7965152016-11-07 19:49:52 +00001881 bool periodic;
1882 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001883
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001884 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001885
1886 struct {
1887 struct i915_vma *vma;
1888 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001889 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001890 int format;
1891 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001892
1893 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001894 * Locks reads and writes to all head/tail state
1895 *
1896 * Consider: the head and tail pointer state
1897 * needs to be read consistently from a hrtimer
1898 * callback (atomic context) and read() fop
1899 * (user context) with tail pointer updates
1900 * happening in atomic context and head updates
1901 * in user context and the (unlikely)
1902 * possibility of read() errors needing to
1903 * reset all head/tail state.
1904 *
1905 * Note: Contention or performance aren't
1906 * currently a significant concern here
1907 * considering the relatively low frequency of
1908 * hrtimer callbacks (5ms period) and that
1909 * reads typically only happen in response to a
1910 * hrtimer event and likely complete before the
1911 * next callback.
1912 *
1913 * Note: This lock is not held *while* reading
1914 * and copying data to userspace so the value
1915 * of head observed in htrimer callbacks won't
1916 * represent any partial consumption of data.
1917 */
1918 spinlock_t ptr_lock;
1919
1920 /**
1921 * One 'aging' tail pointer and one 'aged'
1922 * tail pointer ready to used for reading.
1923 *
1924 * Initial values of 0xffffffff are invalid
1925 * and imply that an update is required
1926 * (and should be ignored by an attempted
1927 * read)
1928 */
1929 struct {
1930 u32 offset;
1931 } tails[2];
1932
1933 /**
1934 * Index for the aged tail ready to read()
1935 * data up to.
1936 */
1937 unsigned int aged_tail_idx;
1938
1939 /**
1940 * A monotonic timestamp for when the current
1941 * aging tail pointer was read; used to
1942 * determine when it is old enough to trust.
1943 */
1944 u64 aging_timestamp;
1945
1946 /**
Robert Braggf2790202017-05-11 16:43:26 +01001947 * Although we can always read back the head
1948 * pointer register, we prefer to avoid
1949 * trusting the HW state, just to avoid any
1950 * risk that some hardware condition could
1951 * somehow bump the head pointer unpredictably
1952 * and cause us to forward the wrong OA buffer
1953 * data to userspace.
1954 */
1955 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00001956 } oa_buffer;
1957
1958 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01001959 u32 ctx_oactxctrl_offset;
1960 u32 ctx_flexeu0_offset;
1961
1962 /**
1963 * The RPT_ID/reason field for Gen8+ includes a bit
1964 * to determine if the CTX ID in the report is valid
1965 * but the specific bit differs between Gen 8 and 9
1966 */
1967 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00001968
1969 struct i915_oa_ops ops;
1970 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001971 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00001972 } perf;
1973
Oscar Mateoa83014d2014-07-24 17:04:21 +01001974 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1975 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01001976 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001977 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01001978
Chris Wilson1e345562019-01-28 10:23:56 +00001979 struct i915_gt_timelines {
1980 struct mutex mutex; /* protects list, tainted by GPU */
Chris Wilson9407d3b2019-01-28 18:18:12 +00001981 struct list_head active_list;
Chris Wilson8ba306a2019-01-28 18:18:10 +00001982
1983 /* Pack multiple timelines' seqnos into the same page */
1984 spinlock_t hwsp_lock;
1985 struct list_head hwsp_free_list;
Chris Wilson1e345562019-01-28 10:23:56 +00001986 } timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01001987
1988 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01001989 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01001990 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01001991
Chris Wilson67d97da2016-07-04 08:08:31 +01001992 /**
1993 * Is the GPU currently considered idle, or busy executing
1994 * userspace requests? Whilst idle, we allow runtime power
1995 * management to power down the hardware and display clocks.
1996 * In order to reduce the effect on performance, there
1997 * is a slight delay before we do so.
1998 */
Chris Wilson506d1f62019-01-14 14:21:11 +00001999 intel_wakeref_t awake;
Chris Wilson67d97da2016-07-04 08:08:31 +01002000
2001 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002002 * The number of times we have woken up.
2003 */
2004 unsigned int epoch;
2005#define I915_EPOCH_INVALID 0
2006
2007 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002008 * We leave the user IRQ off as much as possible,
2009 * but this means that requests will finish and never
2010 * be retired once the system goes idle. Set a timer to
2011 * fire periodically while the ring is running. When it
2012 * fires, go retire requests.
2013 */
2014 struct delayed_work retire_work;
2015
2016 /**
2017 * When we detect an idle GPU, we want to turn on
2018 * powersaving features. So once we see that there
2019 * are no more requests outstanding and no more
2020 * arrive within a small period of time, we fire
2021 * off the idle_work.
2022 */
2023 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002024
2025 ktime_t last_init_time;
Chris Wilson51797492018-12-04 14:15:16 +00002026
2027 struct i915_vma *scratch;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002028 } gt;
2029
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002030 /* perform PHY state sanity checks? */
2031 bool chv_phy_assert[2];
2032
Mahesh Kumara3a89862016-12-01 21:19:34 +05302033 bool ipc_enabled;
2034
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002035 /* Used to save the pipe-to-encoder mapping for audio */
2036 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002037
Jerome Anandeef57322017-01-25 04:27:49 +05302038 /* necessary resource sharing with HDMI LPE audio driver. */
2039 struct {
2040 struct platform_device *platdev;
2041 int irq;
2042 } lpe_audio;
2043
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002044 struct i915_pmu pmu;
2045
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002046 /*
2047 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2048 * will be rejected. Instead look for a better place.
2049 */
Jani Nikula77fec552014-03-31 14:27:22 +03002050};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302052struct dram_channel_info {
2053 struct info {
2054 u8 size, width;
2055 enum dram_rank rank;
2056 } l_info, s_info;
2057 enum dram_rank rank;
Mahesh Kumar86b59282018-08-31 16:39:42 +05302058 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302059};
2060
Chris Wilson2c1792a2013-08-01 18:39:55 +01002061static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2062{
Chris Wilson091387c2016-06-24 14:00:21 +01002063 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002064}
2065
David Weinehallc49d13e2016-08-22 13:32:42 +03002066static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002067{
David Weinehallc49d13e2016-08-22 13:32:42 +03002068 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002069}
2070
Jackie Li6b0478f2018-03-13 17:32:50 -07002071static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2072{
2073 return container_of(wopcm, struct drm_i915_private, wopcm);
2074}
2075
Alex Dai33a732f2015-08-12 15:43:36 +01002076static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2077{
2078 return container_of(guc, struct drm_i915_private, guc);
2079}
2080
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002081static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2082{
2083 return container_of(huc, struct drm_i915_private, huc);
2084}
2085
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002086/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302087#define for_each_engine(engine__, dev_priv__, id__) \
2088 for ((id__) = 0; \
2089 (id__) < I915_NUM_ENGINES; \
2090 (id__)++) \
2091 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002092
2093/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002094#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002095 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2096 (tmp__) ? \
2097 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2098 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002099
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002100enum hdmi_force_audio {
2101 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2102 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2103 HDMI_AUDIO_AUTO, /* trust EDID */
2104 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2105};
2106
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002107#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002108
Daniel Vettera071fa02014-06-18 23:28:09 +02002109/*
2110 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302111 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002112 * doesn't mean that the hw necessarily already scans it out, but that any
2113 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2114 *
2115 * We have one bit per pipe and per scanout plane type.
2116 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302117#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002118#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2119 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2120 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2121 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2122})
Daniel Vettera071fa02014-06-18 23:28:09 +02002123#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002124 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002125#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002126 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2127 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002128
Dave Gordon85d12252016-05-20 11:54:06 +01002129/*
2130 * Optimised SGL iterator for GEM objects
2131 */
2132static __always_inline struct sgt_iter {
2133 struct scatterlist *sgp;
2134 union {
2135 unsigned long pfn;
2136 dma_addr_t dma;
2137 };
2138 unsigned int curr;
2139 unsigned int max;
2140} __sgt_iter(struct scatterlist *sgl, bool dma) {
2141 struct sgt_iter s = { .sgp = sgl };
2142
2143 if (s.sgp) {
2144 s.max = s.curr = s.sgp->offset;
2145 s.max += s.sgp->length;
2146 if (dma)
2147 s.dma = sg_dma_address(s.sgp);
2148 else
2149 s.pfn = page_to_pfn(sg_page(s.sgp));
2150 }
2151
2152 return s;
2153}
2154
Chris Wilson96d77632016-10-28 13:58:33 +01002155static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2156{
2157 ++sg;
2158 if (unlikely(sg_is_chain(sg)))
2159 sg = sg_chain_ptr(sg);
2160 return sg;
2161}
2162
Dave Gordon85d12252016-05-20 11:54:06 +01002163/**
Dave Gordon63d15322016-05-20 11:54:07 +01002164 * __sg_next - return the next scatterlist entry in a list
2165 * @sg: The current sg entry
2166 *
2167 * Description:
2168 * If the entry is the last, return NULL; otherwise, step to the next
2169 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2170 * otherwise just return the pointer to the current element.
2171 **/
2172static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2173{
Chris Wilson96d77632016-10-28 13:58:33 +01002174 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002175}
2176
2177/**
Dave Gordon85d12252016-05-20 11:54:06 +01002178 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2179 * @__dmap: DMA address (output)
2180 * @__iter: 'struct sgt_iter' (iterator state, internal)
2181 * @__sgt: sg_table to iterate over (input)
2182 */
2183#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2184 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2185 ((__dmap) = (__iter).dma + (__iter).curr); \
Ville Syrjäläf6e35cd2018-09-13 18:04:05 +03002186 (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ? \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002187 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002188
2189/**
2190 * for_each_sgt_page - iterate over the pages of the given sg_table
2191 * @__pp: page pointer (output)
2192 * @__iter: 'struct sgt_iter' (iterator state, internal)
2193 * @__sgt: sg_table to iterate over (input)
2194 */
2195#define for_each_sgt_page(__pp, __iter, __sgt) \
2196 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2197 ((__pp) = (__iter).pfn == 0 ? NULL : \
2198 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002199 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2200 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002201
Tvrtko Ursulinf8e57862018-09-26 09:03:53 +01002202bool i915_sg_trim(struct sg_table *orig_st);
2203
Matthew Aulda5c081662017-10-06 23:18:18 +01002204static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2205{
2206 unsigned int page_sizes;
2207
2208 page_sizes = 0;
2209 while (sg) {
2210 GEM_BUG_ON(sg->offset);
2211 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2212 page_sizes |= sg->length;
2213 sg = __sg_next(sg);
2214 }
2215
2216 return page_sizes;
2217}
2218
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002219static inline unsigned int i915_sg_segment_size(void)
2220{
2221 unsigned int size = swiotlb_max_segment();
2222
2223 if (size == 0)
2224 return SCATTERLIST_MAX_SEGMENT;
2225
2226 size = rounddown(size, PAGE_SIZE);
2227 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2228 if (size < PAGE_SIZE)
2229 size = PAGE_SIZE;
2230
2231 return size;
2232}
2233
Jani Nikula2cc83762018-12-31 16:56:46 +02002234#define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
Jani Nikula02584042018-12-31 16:56:41 +02002235#define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
Chris Wilson481827b2018-07-06 11:14:41 +01002236#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002237
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002238#define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
Jani Nikula02584042018-12-31 16:56:41 +02002239#define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002240
Jani Nikulae87a0052015-10-20 15:22:02 +03002241#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002242#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002243
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002244#define INTEL_GEN_MASK(s, e) ( \
2245 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2246 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002247 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002248
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002249/* Returns true if Gen is in inclusive range [Start, End] */
Lucas De Marchi00690002018-12-12 10:10:42 -08002250#define IS_GEN_RANGE(dev_priv, s, e) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002251 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002252
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002253#define IS_GEN(dev_priv, n) \
2254 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002255 INTEL_INFO(dev_priv)->gen == (n))
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002256
Jani Nikulae87a0052015-10-20 15:22:02 +03002257/*
2258 * Return true if revision is in range [since,until] inclusive.
2259 *
2260 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2261 */
2262#define IS_REVID(p, since, until) \
2263 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2264
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002265#define IS_PLATFORM(dev_priv, p) (INTEL_INFO(dev_priv)->platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002266
2267#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2268#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2269#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2270#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2271#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2272#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2273#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2274#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2275#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2276#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2277#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2278#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002279#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002280#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2281#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002282#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2283#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002284#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002285#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002286#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002287 INTEL_INFO(dev_priv)->gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002288#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2289#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2290#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2291#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2292#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2293#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2294#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2295#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2296#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2297#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002298#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002299#define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002300#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2301 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2302#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2303 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2304 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2305 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002306/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002307#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2308 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2309#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002310 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002311#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2312 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2313#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002314 INTEL_INFO(dev_priv)->gt == 3)
Chris Wilson167bc752018-12-28 14:07:34 +00002315#define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002316 INTEL_INFO(dev_priv)->gt == 1)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002317/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002318#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2319 INTEL_DEVID(dev_priv) == 0x0A1E)
2320#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2321 INTEL_DEVID(dev_priv) == 0x1913 || \
2322 INTEL_DEVID(dev_priv) == 0x1916 || \
2323 INTEL_DEVID(dev_priv) == 0x1921 || \
2324 INTEL_DEVID(dev_priv) == 0x1926)
2325#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2326 INTEL_DEVID(dev_priv) == 0x1915 || \
2327 INTEL_DEVID(dev_priv) == 0x191E)
2328#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2329 INTEL_DEVID(dev_priv) == 0x5913 || \
2330 INTEL_DEVID(dev_priv) == 0x5916 || \
2331 INTEL_DEVID(dev_priv) == 0x5921 || \
2332 INTEL_DEVID(dev_priv) == 0x5926)
2333#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2334 INTEL_DEVID(dev_priv) == 0x5915 || \
2335 INTEL_DEVID(dev_priv) == 0x591E)
Lee, Shawn Cab2da3f82018-09-27 00:48:18 -07002336#define IS_AML_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x591C || \
2337 INTEL_DEVID(dev_priv) == 0x87C0)
Robert Bragg19f81df2017-06-13 12:23:03 +01002338#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002339 INTEL_INFO(dev_priv)->gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002340#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002341 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002342#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002343 INTEL_INFO(dev_priv)->gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002344#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002345 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002346#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002347 INTEL_INFO(dev_priv)->gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002348#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2349 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002350#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002351 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002352#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002353 INTEL_INFO(dev_priv)->gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002354#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2355 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Imre Deak2b34e5622018-12-20 17:52:11 +02002356#define IS_ICL_WITH_PORT_F(dev_priv) (IS_ICELAKE(dev_priv) && \
2357 INTEL_DEVID(dev_priv) != 0x8A51)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302358
Jani Nikulac007fb42016-10-31 12:18:28 +02002359#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002360
Jani Nikulaef712bb2015-10-20 15:22:00 +03002361#define SKL_REVID_A0 0x0
2362#define SKL_REVID_B0 0x1
2363#define SKL_REVID_C0 0x2
2364#define SKL_REVID_D0 0x3
2365#define SKL_REVID_E0 0x4
2366#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002367#define SKL_REVID_G0 0x6
2368#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002369
Jani Nikulae87a0052015-10-20 15:22:02 +03002370#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2371
Jani Nikulaef712bb2015-10-20 15:22:00 +03002372#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002373#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002374#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002375#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002376#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002377
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002378#define IS_BXT_REVID(dev_priv, since, until) \
2379 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002380
Mika Kuoppalac033a372016-06-07 17:18:55 +03002381#define KBL_REVID_A0 0x0
2382#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002383#define KBL_REVID_C0 0x2
2384#define KBL_REVID_D0 0x3
2385#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002386
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002387#define IS_KBL_REVID(dev_priv, since, until) \
2388 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002389
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002390#define GLK_REVID_A0 0x0
2391#define GLK_REVID_A1 0x1
2392
2393#define IS_GLK_REVID(dev_priv, since, until) \
2394 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2395
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002396#define CNL_REVID_A0 0x0
2397#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002398#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002399
2400#define IS_CNL_REVID(p, since, until) \
2401 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2402
Oscar Mateocc38cae2018-05-08 14:29:23 -07002403#define ICL_REVID_A0 0x0
2404#define ICL_REVID_A2 0x1
2405#define ICL_REVID_B0 0x3
2406#define ICL_REVID_B2 0x4
2407#define ICL_REVID_C0 0x5
2408
2409#define IS_ICL_REVID(p, since, until) \
2410 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2411
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002412#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002413#define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
2414#define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002415
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002416#define ENGINE_MASK(id) BIT(id)
2417#define RENDER_RING ENGINE_MASK(RCS)
2418#define BSD_RING ENGINE_MASK(VCS)
2419#define BLT_RING ENGINE_MASK(BCS)
2420#define VEBOX_RING ENGINE_MASK(VECS)
2421#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002422#define BSD3_RING ENGINE_MASK(VCS3)
2423#define BSD4_RING ENGINE_MASK(VCS4)
2424#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002425#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002426
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002427#define HAS_ENGINE(dev_priv, id) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002428 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002429
2430#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2431#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2432#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2433#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2434
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002435#define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
2436#define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002437#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002438#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2439 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002440
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002441#define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002442
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002443#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002444 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002445#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002446 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002447#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002448 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002449
2450#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2451
Chris Wilson4bdafb92018-09-26 21:12:22 +01002452#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
2453#define HAS_PPGTT(dev_priv) \
2454 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2455#define HAS_FULL_PPGTT(dev_priv) \
2456 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2457#define HAS_FULL_48BIT_PPGTT(dev_priv) \
2458 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)
2459
Matthew Aulda5c081662017-10-06 23:18:18 +01002460#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2461 GEM_BUG_ON((sizes) == 0); \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002462 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
Matthew Aulda5c081662017-10-06 23:18:18 +01002463})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002464
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002465#define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002466#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002467 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002468
Daniel Vetterb45305f2012-12-17 16:21:27 +01002469/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002470#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002471
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002472/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002473#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002474 (IS_CANNONLAKE(dev_priv) || \
2475 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002476
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002477#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302478#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2479 IS_GEMINILAKE(dev_priv) || \
2480 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002481
Zou Nan haicae58522010-11-09 17:17:32 +08002482/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2483 * rows, which changed the alignment requirements and fence programming.
2484 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002485#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002486 !(IS_I915G(dev_priv) || \
2487 IS_I915GM(dev_priv)))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002488#define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
2489#define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002490
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002491#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002492#define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08002493#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002494
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002495#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002496
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002497#define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002498
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002499#define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
2500#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
2501#define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002502
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002503#define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
2504#define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002505#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002506
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002507#define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002508
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002509#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
2510#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002511
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002512#define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302513
Dave Gordon1a3d1892016-05-13 15:36:30 +01002514/*
2515 * For now, anything with a GuC requires uCode loading, and then supports
2516 * command submission once loaded. But these are logically independent
2517 * properties, so we have separate macros to test them.
2518 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002519#define HAS_GUC(dev_priv) (INTEL_INFO(dev_priv)->has_guc)
2520#define HAS_GUC_CT(dev_priv) (INTEL_INFO(dev_priv)->has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002521#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2522#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002523
2524/* For now, anything with a GuC has also HuC */
2525#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002526#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002527
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002528/* Having a GuC is not the same as using a GuC */
Jani Nikulafce43312018-12-27 16:33:39 +02002529#define USES_GUC(dev_priv) intel_uc_is_using_guc(dev_priv)
2530#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission(dev_priv)
2531#define USES_HUC(dev_priv) intel_uc_is_using_huc(dev_priv)
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002532
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002533#define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002534
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002535#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002536#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2537#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2538#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2539#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2540#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002541#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2542#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302543#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2544#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002545#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002546#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002547#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002548#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002549#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002550#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002551#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002552
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002553#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002554#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002555#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002556#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002557#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002558 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002559#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2560#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2561#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002562#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002563 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2564 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002565#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002566 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2567 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002568#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2569#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2570#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2571#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002572
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08002573#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302574
Rodrigo Viviff159472017-06-09 15:26:14 -07002575#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302576
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002577/* DPF == dynamic parity feature */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002578#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002579#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2580 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002581
Ben Widawskyc8735b02012-09-07 19:43:39 -07002582#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302583#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002584
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08002585#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)
2586
Chris Wilson05394f32010-11-08 19:18:58 +00002587#include "i915_trace.h"
2588
Chris Wilson80debff2017-05-25 13:16:12 +01002589static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002590{
2591#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002592 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002593 return true;
2594#endif
2595 return false;
2596}
2597
Chris Wilson80debff2017-05-25 13:16:12 +01002598static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2599{
2600 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2601}
2602
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002603static inline bool
2604intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2605{
Chris Wilson80debff2017-05-25 13:16:12 +01002606 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002607}
2608
Chris Wilson0673ad42016-06-24 14:00:22 +01002609/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002610void __printf(3, 4)
2611__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2612 const char *fmt, ...);
2613
2614#define i915_report_error(dev_priv, fmt, ...) \
2615 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2616
Ben Widawskyc43b5632012-04-16 14:07:40 -07002617#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002618extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2619 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002620#else
2621#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002622#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002623extern const struct dev_pm_ops i915_pm_ops;
2624
2625extern int i915_driver_load(struct pci_dev *pdev,
2626 const struct pci_device_id *ent);
2627extern void i915_driver_unload(struct drm_device *dev);
Chris Wilson535275d2017-07-21 13:32:37 +01002628
Tomas Elffc0768c2016-03-21 16:26:59 +00002629extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002630extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002631extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2632extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2633extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2634extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002635int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002636
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002637int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002638int intel_engines_init(struct drm_i915_private *dev_priv);
2639
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002640u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2641
Jani Nikula77913b32015-06-18 13:06:16 +03002642/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002643void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2644 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002645void intel_hpd_init(struct drm_i915_private *dev_priv);
2646void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2647void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002648enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2649 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002650bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2651void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002652
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002654static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2655{
2656 unsigned long delay;
2657
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002658 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002659 return;
2660
2661 /* Don't continually defer the hangcheck so that it is always run at
2662 * least once after work has been scheduled on any ring. Otherwise,
2663 * we will ignore a hung ring if a second ring is kept busy.
2664 */
2665
2666 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2667 queue_delayed_work(system_long_wq,
2668 &dev_priv->gpu_error.hangcheck_work, delay);
2669}
2670
Daniel Vetterb9632912014-09-30 10:56:44 +02002671extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002672extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002673int intel_irq_install(struct drm_i915_private *dev_priv);
2674void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002675
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002676static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2677{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002678 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002679}
2680
Chris Wilsonc0336662016-05-06 15:40:21 +01002681static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002682{
Chris Wilsonc0336662016-05-06 15:40:21 +01002683 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002684}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002685
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002686u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2687 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002688void
Jani Nikula50227e12014-03-31 14:27:21 +03002689i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002690 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002691
2692void
Jani Nikula50227e12014-03-31 14:27:21 +03002693i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002694 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002695
Imre Deakf8b79e52014-03-04 19:23:07 +02002696void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2697void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002698void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
Jani Nikula143c3352019-01-18 14:01:24 +02002699 u32 mask,
2700 u32 bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002701void ilk_update_display_irq(struct drm_i915_private *dev_priv,
Jani Nikula143c3352019-01-18 14:01:24 +02002702 u32 interrupt_mask,
2703 u32 enabled_irq_mask);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002704static inline void
Jani Nikula143c3352019-01-18 14:01:24 +02002705ilk_enable_display_irq(struct drm_i915_private *dev_priv, u32 bits)
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002706{
2707 ilk_update_display_irq(dev_priv, bits, bits);
2708}
2709static inline void
Jani Nikula143c3352019-01-18 14:01:24 +02002710ilk_disable_display_irq(struct drm_i915_private *dev_priv, u32 bits)
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002711{
2712 ilk_update_display_irq(dev_priv, bits, 0);
2713}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002714void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2715 enum pipe pipe,
Jani Nikula143c3352019-01-18 14:01:24 +02002716 u32 interrupt_mask,
2717 u32 enabled_irq_mask);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002718static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
Jani Nikula143c3352019-01-18 14:01:24 +02002719 enum pipe pipe, u32 bits)
Ville Syrjälä013d3752015-11-23 18:06:17 +02002720{
2721 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2722}
2723static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
Jani Nikula143c3352019-01-18 14:01:24 +02002724 enum pipe pipe, u32 bits)
Ville Syrjälä013d3752015-11-23 18:06:17 +02002725{
2726 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2727}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002728void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
Jani Nikula143c3352019-01-18 14:01:24 +02002729 u32 interrupt_mask,
2730 u32 enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002731static inline void
Jani Nikula143c3352019-01-18 14:01:24 +02002732ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, u32 bits)
Ville Syrjälä14443262015-11-23 18:06:15 +02002733{
2734 ibx_display_interrupt_update(dev_priv, bits, bits);
2735}
2736static inline void
Jani Nikula143c3352019-01-18 14:01:24 +02002737ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, u32 bits)
Ville Syrjälä14443262015-11-23 18:06:15 +02002738{
2739 ibx_display_interrupt_update(dev_priv, bits, 0);
2740}
2741
Eric Anholt673a3942008-07-30 12:06:12 -07002742/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002743int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2744 struct drm_file *file_priv);
2745int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2746 struct drm_file *file_priv);
2747int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2748 struct drm_file *file_priv);
2749int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002753int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
2755int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2756 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002757int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2758 struct drm_file *file_priv);
2759int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002761int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002763int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2764 struct drm_file *file);
2765int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2766 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002767int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2768 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002769int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2770 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002771int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2772 struct drm_file *file_priv);
2773int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2774 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002775int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2776void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002777int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2778 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002779int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2780 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002781int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2782 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002783void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002784int i915_gem_init_early(struct drm_i915_private *dev_priv);
2785void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002786void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002787int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002788int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2789
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002790void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002791void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002792void i915_gem_object_init(struct drm_i915_gem_object *obj,
2793 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002794struct drm_i915_gem_object *
2795i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2796struct drm_i915_gem_object *
2797i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2798 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002799void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002800void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002801
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002802static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2803{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002804 if (!atomic_read(&i915->mm.free_count))
2805 return;
2806
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002807 /* A single pass should suffice to release all the freed objects (along
2808 * most call paths) , but be a little more paranoid in that freeing
2809 * the objects does take a little amount of time, during which the rcu
2810 * callbacks could have added new objects into the freed list, and
2811 * armed the work again.
2812 */
2813 do {
2814 rcu_barrier();
2815 } while (flush_work(&i915->mm.free_work));
2816}
2817
Chris Wilson3b19f162017-07-18 14:41:24 +01002818static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2819{
2820 /*
2821 * Similar to objects above (see i915_gem_drain_freed-objects), in
2822 * general we have workers that are armed by RCU and then rearm
2823 * themselves in their callbacks. To be paranoid, we need to
2824 * drain the workqueue a second time after waiting for the RCU
2825 * grace period so that we catch work queued via RCU from the first
2826 * pass. As neither drain_workqueue() nor flush_workqueue() report
2827 * a result, we make an assumption that we only don't require more
2828 * than 2 passes to catch all recursive RCU delayed work.
2829 *
2830 */
2831 int pass = 2;
2832 do {
2833 rcu_barrier();
2834 drain_workqueue(i915->wq);
2835 } while (--pass);
2836}
2837
Chris Wilson058d88c2016-08-15 10:49:06 +01002838struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002839i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2840 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002841 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002842 u64 alignment,
2843 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002844
Chris Wilsonaa653a62016-08-04 07:52:27 +01002845int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002846void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002847
Chris Wilson7c108fd2016-10-24 13:42:18 +01002848void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2849
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002850static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002851{
Chris Wilsonee286372015-04-07 16:20:25 +01002852 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002853}
Chris Wilsonee286372015-04-07 16:20:25 +01002854
Chris Wilson96d77632016-10-28 13:58:33 +01002855struct scatterlist *
2856i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2857 unsigned int n, unsigned int *offset);
2858
Dave Gordon033908a2015-12-10 18:51:23 +00002859struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002860i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2861 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002862
Chris Wilson96d77632016-10-28 13:58:33 +01002863struct page *
2864i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2865 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302866
Chris Wilson96d77632016-10-28 13:58:33 +01002867dma_addr_t
2868i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2869 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002870
Chris Wilson03ac84f2016-10-28 13:58:36 +01002871void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002872 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002873 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002874int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2875
2876static inline int __must_check
2877i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002878{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002879 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002880
Chris Wilson1233e2d2016-10-28 13:58:37 +01002881 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002882 return 0;
2883
2884 return __i915_gem_object_get_pages(obj);
2885}
2886
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002887static inline bool
2888i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2889{
2890 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2891}
2892
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002893static inline void
2894__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2895{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002896 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002897
Chris Wilson1233e2d2016-10-28 13:58:37 +01002898 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002899}
2900
2901static inline bool
2902i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2903{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002904 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002905}
2906
2907static inline void
2908__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2909{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002910 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002911 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002912
Chris Wilson1233e2d2016-10-28 13:58:37 +01002913 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002914}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002915
Chris Wilson1233e2d2016-10-28 13:58:37 +01002916static inline void
2917i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002918{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002919 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01002920}
2921
Chris Wilsond25f71a2019-01-07 11:54:24 +00002922enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock/struct_mutex */
Chris Wilson548625e2016-11-01 12:11:34 +00002923 I915_MM_NORMAL = 0,
Chris Wilsond25f71a2019-01-07 11:54:24 +00002924 I915_MM_SHRINKER /* called "recursively" from direct-reclaim-esque */
Chris Wilson548625e2016-11-01 12:11:34 +00002925};
2926
Chris Wilson484d9a82019-01-15 12:44:42 +00002927int __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2928 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002929void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002930
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002931enum i915_map_type {
2932 I915_MAP_WB = 0,
2933 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01002934#define I915_MAP_OVERRIDE BIT(31)
2935 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
2936 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002937};
2938
Chris Wilson666424a2018-09-14 13:35:04 +01002939static inline enum i915_map_type
2940i915_coherent_map_type(struct drm_i915_private *i915)
2941{
2942 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2943}
2944
Chris Wilson0a798eb2016-04-08 12:11:11 +01002945/**
2946 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00002947 * @obj: the object to map into kernel address space
2948 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01002949 *
2950 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
2951 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002952 * the kernel address space. Based on the @type of mapping, the PTE will be
2953 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01002954 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01002955 * The caller is responsible for calling i915_gem_object_unpin_map() when the
2956 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002957 *
Dave Gordon83052162016-04-12 14:46:16 +01002958 * Returns the pointer through which to access the mapped object, or an
2959 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002960 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002961void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2962 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002963
2964/**
2965 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00002966 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01002967 *
2968 * After pinning the object and mapping its pages, once you are finished
2969 * with your access, call i915_gem_object_unpin_map() to release the pin
2970 * upon the mapping. Once the pin count reaches zero, that mapping may be
2971 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002972 */
2973static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
2974{
Chris Wilson0a798eb2016-04-08 12:11:11 +01002975 i915_gem_object_unpin_pages(obj);
2976}
2977
Chris Wilson43394c72016-08-18 17:16:47 +01002978int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2979 unsigned int *needs_clflush);
2980int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
2981 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00002982#define CLFLUSH_BEFORE BIT(0)
2983#define CLFLUSH_AFTER BIT(1)
2984#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01002985
2986static inline void
2987i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
2988{
2989 i915_gem_object_unpin_pages(obj);
2990}
2991
Chris Wilson54cf91d2010-11-25 18:00:26 +00002992int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Dave Airlieff72145b2011-02-07 12:16:14 +10002993int i915_gem_dumb_create(struct drm_file *file_priv,
2994 struct drm_device *dev,
2995 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002996int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
Jani Nikula143c3352019-01-18 14:01:24 +02002997 u32 handle, u64 *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01002998int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01002999
3000void i915_gem_track_fb(struct drm_i915_gem_object *old,
3001 struct drm_i915_gem_object *new,
3002 unsigned frontbuffer_bits);
3003
Chris Wilson73cb9702016-10-28 13:58:46 +01003004int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003005
Chris Wilsone61e0f52018-02-21 09:56:36 +00003006struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003007i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003008
Chris Wilson8c185ec2017-03-16 17:13:02 +00003009static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003010{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003011 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3012}
3013
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003014static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3015{
Chris Wilson8af29b02016-09-09 14:11:47 +01003016 return unlikely(test_bit(I915_WEDGED, &error->flags));
3017}
3018
Chris Wilson8c185ec2017-03-16 17:13:02 +00003019static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003020{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003021 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003022}
3023
3024static inline u32 i915_reset_count(struct i915_gpu_error *error)
3025{
Chris Wilson8af29b02016-09-09 14:11:47 +01003026 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003027}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003028
Michel Thierry702c8f82017-06-20 10:57:48 +01003029static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3030 struct intel_engine_cs *engine)
3031{
3032 return READ_ONCE(error->reset_engine_count[engine->id]);
3033}
3034
Chris Wilson821ed7d2016-09-09 14:11:53 +01003035void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003036bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003037
Chris Wilson24145512017-01-24 11:01:35 +00003038void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003039int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3040int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003041void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003042void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003043void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003044int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01003045 unsigned int flags, long timeout);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003046int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003047void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003048void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003049vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003050int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3051 unsigned int flags,
3052 long timeout,
3053 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003054int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3055 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003056 const struct i915_sched_attr *attr);
Chris Wilson7651a442018-10-01 13:32:03 +01003057#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003058
Chris Wilson2e2f3512015-04-27 13:41:14 +01003059int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003060i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3061int __must_check
3062i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003063int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003064i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003065struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003066i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3067 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003068 const struct i915_ggtt_view *view,
3069 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003070void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003071int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003072 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003073int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003074void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003075
Chris Wilsone4ffd172011-04-04 09:44:39 +01003076int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3077 enum i915_cache_level cache_level);
3078
Daniel Vetter1286ff72012-05-10 15:25:09 +02003079struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3080 struct dma_buf *dma_buf);
3081
3082struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3083 struct drm_gem_object *gem_obj, int flags);
3084
Daniel Vetter841cd772014-08-06 15:04:48 +02003085static inline struct i915_hw_ppgtt *
3086i915_vm_to_ppgtt(struct i915_address_space *vm)
3087{
Chris Wilson82ad6442018-06-05 16:37:58 +01003088 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003089}
3090
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003091/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003092struct drm_i915_fence_reg *
3093i915_reserve_fence(struct drm_i915_private *dev_priv);
3094void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003095
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003096void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003097void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003098
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003099void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003100void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3101 struct sg_table *pages);
3102void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3103 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003104
Chris Wilsonca585b52016-05-24 14:53:36 +01003105static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003106__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3107{
3108 return idr_find(&file_priv->context_idr, id);
3109}
3110
3111static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003112i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3113{
3114 struct i915_gem_context *ctx;
3115
Chris Wilson1acfc102017-06-20 12:05:47 +01003116 rcu_read_lock();
3117 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3118 if (ctx && !kref_get_unless_zero(&ctx->ref))
3119 ctx = NULL;
3120 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003121
3122 return ctx;
3123}
3124
Robert Braggeec688e2016-11-07 19:49:47 +00003125int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003127int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3128 struct drm_file *file);
3129int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003131void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3132 struct i915_gem_context *ctx,
Jani Nikula143c3352019-01-18 14:01:24 +02003133 u32 *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003134
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003135/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003136int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003137 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003138 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003139 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003140 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003141int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3142 struct drm_mm_node *node,
3143 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003144int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003145
Chris Wilson7125397b2017-12-06 12:49:14 +00003146void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3147
Ben Widawsky0260c422014-03-22 22:47:21 -07003148/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003149static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003150{
Chris Wilson600f4362016-08-18 17:16:40 +01003151 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003152 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003153 intel_gtt_chipset_flush();
3154}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003155
Chris Wilson9797fbf2012-04-24 15:47:39 +01003156/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003157int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3158 struct drm_mm_node *node, u64 size,
3159 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003160int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3161 struct drm_mm_node *node, u64 size,
3162 unsigned alignment, u64 start,
3163 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003164void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3165 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003166int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Matthew Auld8c019032018-09-20 15:27:07 +01003167void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003168struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003169i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3170 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003171struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003172i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003173 resource_size_t stolen_offset,
3174 resource_size_t gtt_offset,
3175 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003176
Chris Wilson920cf412016-10-28 13:58:30 +01003177/* i915_gem_internal.c */
3178struct drm_i915_gem_object *
3179i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003180 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003181
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003182/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003183unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003184 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003185 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003186 unsigned flags);
3187#define I915_SHRINK_PURGEABLE 0x1
3188#define I915_SHRINK_UNBOUND 0x2
3189#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003190#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003191#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003192unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3193void i915_gem_shrinker_register(struct drm_i915_private *i915);
3194void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Chris Wilsond25f71a2019-01-07 11:54:24 +00003195void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
3196 struct mutex *mutex);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003197
Eric Anholt673a3942008-07-30 12:06:12 -07003198/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003199static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003200{
Chris Wilson091387c2016-06-24 14:00:21 +01003201 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003202
3203 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003204 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003205}
3206
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003207u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3208 unsigned int tiling, unsigned int stride);
3209u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3210 unsigned int tiling, unsigned int stride);
3211
Ben Gamari20172632009-02-17 20:08:50 -05003212/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003213#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003214int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003215int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003216void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003217#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003218static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003219static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3220{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003221static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003222#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003223
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003224const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003225
Brad Volkin351e3db2014-02-18 10:15:46 -08003226/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003227int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003228void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003229void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003230int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3231 struct drm_i915_gem_object *batch_obj,
3232 struct drm_i915_gem_object *shadow_batch_obj,
3233 u32 batch_start_offset,
3234 u32 batch_len,
3235 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003236
Robert Braggeec688e2016-11-07 19:49:47 +00003237/* i915_perf.c */
3238extern void i915_perf_init(struct drm_i915_private *dev_priv);
3239extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003240extern void i915_perf_register(struct drm_i915_private *dev_priv);
3241extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003242
Jesse Barnes317c35d2008-08-25 15:11:06 -07003243/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003244extern int i915_save_state(struct drm_i915_private *dev_priv);
3245extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003246
Ben Widawsky0136db52012-04-10 21:17:01 -07003247/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003248void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3249void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003250
Jerome Anandeef57322017-01-25 04:27:49 +05303251/* intel_lpe_audio.c */
3252int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3253void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3254void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303255void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003256 enum pipe pipe, enum port port,
3257 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303258
Chris Wilsonf899fc62010-07-20 15:44:45 -07003259/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003260extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3261extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003262extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3263 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003264extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003265
Jani Nikula0184df462015-03-27 00:20:20 +02003266extern struct i2c_adapter *
3267intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003268extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3269extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003270static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003271{
3272 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3273}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003274extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003275
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003276/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003277void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003278void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003279bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003280bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003281bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003282bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003283bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003284bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003285bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303286bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3287 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303288bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3289 enum port port);
Jani Nikula39053082018-11-15 12:52:35 +02003290enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303291
Jesse Barnes723bfd72010-10-07 16:01:13 -07003292/* intel_acpi.c */
3293#ifdef CONFIG_ACPI
3294extern void intel_register_dsm_handler(void);
3295extern void intel_unregister_dsm_handler(void);
3296#else
3297static inline void intel_register_dsm_handler(void) { return; }
3298static inline void intel_unregister_dsm_handler(void) { return; }
3299#endif /* CONFIG_ACPI */
3300
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003301/* intel_device_info.c */
3302static inline struct intel_device_info *
3303mkwrite_device_info(struct drm_i915_private *dev_priv)
3304{
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02003305 return (struct intel_device_info *)INTEL_INFO(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003306}
3307
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00003308static inline struct intel_sseu
3309intel_device_default_sseu(struct drm_i915_private *i915)
3310{
3311 const struct sseu_dev_info *sseu = &RUNTIME_INFO(i915)->sseu;
3312 struct intel_sseu value = {
3313 .slice_mask = sseu->slice_mask,
3314 .subslice_mask = sseu->subslice_mask[0],
3315 .min_eus_per_subslice = sseu->max_eus_per_subslice,
3316 .max_eus_per_subslice = sseu->max_eus_per_subslice,
3317 };
3318
3319 return value;
3320}
3321
Jesse Barnes79e53942008-11-07 14:24:08 -08003322/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003323extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003324extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003325extern void intel_modeset_cleanup(struct drm_device *dev);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003326extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3327 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003328extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003329extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3330extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003331extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003332extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003333extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Chris Wilson60548c52018-07-31 14:26:29 +01003334extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3335 bool interactive);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003336extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003337 bool enable);
Manasi Navare71824142018-11-28 12:26:19 -08003338void intel_dsc_enable(struct intel_encoder *encoder,
3339 const struct intel_crtc_state *crtc_state);
Manasi Navarea6006222018-11-28 12:26:23 -08003340void intel_dsc_disable(const struct intel_crtc_state *crtc_state);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003341
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003342int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3343 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003344
Chris Wilson6ef3d422010-08-04 20:26:07 +01003345/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003346extern struct intel_overlay_error_state *
3347intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003348extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3349 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003350
Chris Wilsonc0336662016-05-06 15:40:21 +01003351extern struct intel_display_error_state *
3352intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003353extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003354 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003355
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003356int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003357int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003358 u32 val, int fast_timeout_us,
3359 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003360#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003361 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003362
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003363int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3364 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003365
3366/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303367u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003368int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003369u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003370u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3371void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003372u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3373void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3374u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3375void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003376u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3377void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003378u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3379void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003380u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3381 enum intel_sbi_destination destination);
3382void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3383 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303384u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3385void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003386
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003387/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003388void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003389 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003390void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3391 enum port port, u32 margin, u32 scale,
3392 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003393void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3394void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3395bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3396 enum dpio_phy phy);
3397bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3398 enum dpio_phy phy);
Jani Nikula143c3352019-01-18 14:01:24 +02003399u8 bxt_ddi_phy_calc_lane_lat_optim_mask(u8 lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003400void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
Jani Nikula143c3352019-01-18 14:01:24 +02003401 u8 lane_lat_optim_mask);
3402u8 bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003403
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003404void chv_set_phy_signal_level(struct intel_encoder *encoder,
3405 u32 deemph_reg_value, u32 margin_reg_value,
3406 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003407void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003408 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003409 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003410void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3411 const struct intel_crtc_state *crtc_state);
3412void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3413 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003414void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003415void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3416 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003417
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003418void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3419 u32 demph_reg_value, u32 preemph_reg_value,
3420 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003421void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3422 const struct intel_crtc_state *crtc_state);
3423void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3424 const struct intel_crtc_state *crtc_state);
3425void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3426 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003427
Imre Deakc45198b2018-11-06 18:06:18 +02003428/* intel_combo_phy.c */
3429void icl_combo_phys_init(struct drm_i915_private *dev_priv);
3430void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3431void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
3432void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3433
Ville Syrjälä616bc822015-01-23 21:04:25 +02003434int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3435int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003436u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003437 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303438
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003439u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3440
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003441static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3442 const i915_reg_t reg)
3443{
3444 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3445}
3446
Ben Widawsky0b274482013-10-04 21:22:51 -07003447#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3448#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003449
Ben Widawsky0b274482013-10-04 21:22:51 -07003450#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3451#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3452#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3453#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003454
Ben Widawsky0b274482013-10-04 21:22:51 -07003455#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3456#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3457#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3458#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003459
Chris Wilson698b3132014-03-21 13:16:43 +00003460/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3461 * will be implemented using 2 32-bit writes in an arbitrary order with
3462 * an arbitrary delay between them. This can cause the hardware to
3463 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003464 * machine death. For this reason we do not support I915_WRITE64, or
3465 * dev_priv->uncore.funcs.mmio_writeq.
3466 *
3467 * When reading a 64-bit value as two 32-bit values, the delay may cause
3468 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3469 * occasionally a 64-bit register does not actualy support a full readq
3470 * and must be read using two 32-bit reads.
3471 *
3472 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003473 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003474#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003475
Chris Wilson50877442014-03-21 12:41:53 +00003476#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003477 u32 upper, lower, old_upper, loop = 0; \
3478 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003479 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003480 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003481 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003482 upper = I915_READ(upper_reg); \
3483 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003484 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003485
Zou Nan haicae58522010-11-09 17:17:32 +08003486#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3487#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3488
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003489#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003490static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003491 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003492{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003493 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003494}
3495
3496#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003497static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003499{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003501}
3502__raw_read(8, b)
3503__raw_read(16, w)
3504__raw_read(32, l)
3505__raw_read(64, q)
3506
3507__raw_write(8, b)
3508__raw_write(16, w)
3509__raw_write(32, l)
3510__raw_write(64, q)
3511
3512#undef __raw_read
3513#undef __raw_write
3514
Chris Wilsona6111f72015-04-07 16:21:02 +01003515/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003516 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003517 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003518 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003519 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003520 *
3521 * As an example, these accessors can possibly be used between:
3522 *
3523 * spin_lock_irq(&dev_priv->uncore.lock);
3524 * intel_uncore_forcewake_get__locked();
3525 *
3526 * and
3527 *
3528 * intel_uncore_forcewake_put__locked();
3529 * spin_unlock_irq(&dev_priv->uncore.lock);
3530 *
3531 *
3532 * Note: some registers may not need forcewake held, so
3533 * intel_uncore_forcewake_{get,put} can be omitted, see
3534 * intel_uncore_forcewake_for_reg().
3535 *
3536 * Certain architectures will die if the same cacheline is concurrently accessed
3537 * by different clients (e.g. on Ivybridge). Access to registers should
3538 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3539 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003540 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003541#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3542#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003543#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003544#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3545
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003546/* "Broadcast RGB" property */
3547#define INTEL_BROADCAST_RGB_AUTO 0
3548#define INTEL_BROADCAST_RGB_FULL 1
3549#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003550
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003551static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003552{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003553 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003554 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003555 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303556 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003557 else
3558 return VGACNTRL;
3559}
3560
Imre Deakdf977292013-05-21 20:03:17 +03003561static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3562{
3563 unsigned long j = msecs_to_jiffies(m);
3564
3565 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3566}
3567
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003568static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3569{
Chris Wilsonb8050142017-08-11 11:57:31 +01003570 /* nsecs_to_jiffies64() does not guard against overflow */
3571 if (NSEC_PER_SEC % HZ &&
3572 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3573 return MAX_JIFFY_OFFSET;
3574
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003575 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3576}
3577
Paulo Zanonidce56b32013-12-19 14:29:40 -02003578/*
3579 * If you need to wait X milliseconds between events A and B, but event B
3580 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3581 * when event A happened, then just before event B you call this function and
3582 * pass the timestamp as the first argument, and X as the second argument.
3583 */
3584static inline void
3585wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3586{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003587 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003588
3589 /*
3590 * Don't re-read the value of "jiffies" every time since it may change
3591 * behind our back and break the math.
3592 */
3593 tmp_jiffies = jiffies;
3594 target_jiffies = timestamp_jiffies +
3595 msecs_to_jiffies_timeout(to_wait_ms);
3596
3597 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003598 remaining_jiffies = target_jiffies - tmp_jiffies;
3599 while (remaining_jiffies)
3600 remaining_jiffies =
3601 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003602 }
3603}
Chris Wilson221fe792016-09-09 14:11:51 +01003604
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003605void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3606bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3607
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003608/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3609 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3610 * perform the operation. To check beforehand, pass in the parameters to
3611 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3612 * you only need to pass in the minor offsets, page-aligned pointers are
3613 * always valid.
3614 *
3615 * For just checking for SSE4.1, in the foreknowledge that the future use
3616 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3617 */
3618#define i915_can_memcpy_from_wc(dst, src, len) \
3619 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3620
3621#define i915_has_memcpy_from_wc() \
3622 i915_memcpy_from_wc(NULL, NULL, 0)
3623
Chris Wilsonc58305a2016-08-19 16:54:28 +01003624/* i915_mm.c */
3625int remap_io_mapping(struct vm_area_struct *vma,
3626 unsigned long addr, unsigned long pfn, unsigned long size,
3627 struct io_mapping *iomap);
3628
Chris Wilson767a9832017-09-13 09:56:05 +01003629static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3630{
3631 if (INTEL_GEN(i915) >= 10)
3632 return CNL_HWS_CSB_WRITE_INDEX;
3633 else
3634 return I915_HWS_CSB_WRITE_INDEX;
3635}
3636
Chris Wilson51797492018-12-04 14:15:16 +00003637static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
3638{
3639 return i915_ggtt_offset(i915->gt.scratch);
3640}
3641
Linus Torvalds1da177e2005-04-16 15:20:36 -07003642#endif