blob: 6f341822653c6bc7f679549b9f406c781cf15fb6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
48
Chris Wilsone73bdd22016-04-13 17:35:01 +010049#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020054#include <drm/drm_util.h>
Manasi Navare7b610f12018-11-28 12:26:12 -080055#include <drm/drm_dsc.h>
Jani Nikula2f80d7b2019-01-08 10:27:09 +020056#include <drm/drm_connector.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Jani Nikula2d332ee2018-11-16 14:07:25 +020058#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "i915_params.h"
60#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000061#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062
63#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000064#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000065#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000066#include "intel_dpll_mgr.h"
67#include "intel_lrc.h"
68#include "intel_opregion.h"
69#include "intel_ringbuffer.h"
70#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070071#include "intel_wopcm.h"
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +000072#include "intel_workarounds.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000073#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010074
Chris Wilsond501b1d2016-04-13 17:35:02 +010075#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000076#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020077#include "i915_gem_fence_reg.h"
78#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010079#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000080#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000081#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010082#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010083#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020084#include "i915_vma.h"
85
Zhi Wang0ad35fe2016-06-16 08:07:00 -040086#include "intel_gvt.h"
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* General customization:
89 */
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#define DRIVER_NAME "i915"
92#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivice985282018-12-21 11:12:44 -080093#define DRIVER_DATE "20181221"
Rodrigo Vivi17960f32018-12-21 12:04:38 -080094#define DRIVER_TIMESTAMP 1545422678
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Rob Clarke2c719b2014-12-15 13:56:32 -050096/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
97 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
98 * which may not necessarily be a user visible problem. This will either
99 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
100 * enable distros and users to tailor their preferred amount of i915 abrt
101 * spam.
102 */
103#define I915_STATE_WARN(condition, format...) ({ \
104 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200105 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000106 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500107 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500108 unlikely(__ret_warn_on); \
109})
110
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200111#define I915_STATE_WARN_ON(x) \
112 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200113
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000114#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100115
Imre Deak4fec15d2016-03-16 13:39:08 +0200116bool __i915_inject_load_failure(const char *func, int line);
117#define i915_inject_load_failure() \
118 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100119
120bool i915_error_injected(void);
121
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100123
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000124#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100125#define i915_error_injected() false
126
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000127#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200128
Chris Wilson51c18bf2018-06-09 12:10:58 +0100129#define i915_load_error(i915, fmt, ...) \
130 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
131 fmt, ##__VA_ARGS__)
132
Egbert Eich1d843f92013-02-25 12:06:49 -0500133enum hpd_pin {
134 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500135 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
136 HPD_CRT,
137 HPD_SDVO_B,
138 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700139 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500140 HPD_PORT_B,
141 HPD_PORT_C,
142 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800143 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700144 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500145 HPD_NUM_PINS
146};
147
Jani Nikulac91711f2015-05-28 15:43:48 +0300148#define for_each_hpd_pin(__pin) \
149 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
150
Lyude Paul9a64c652018-11-06 16:30:16 -0500151/* Threshold == 5 for long IRQs, 50 for short */
152#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500153
Jani Nikula5fcece82015-05-27 15:03:42 +0300154struct i915_hotplug {
155 struct work_struct hotplug_work;
156
157 struct {
158 unsigned long last_jiffies;
159 int count;
160 enum {
161 HPD_ENABLED = 0,
162 HPD_DISABLED = 1,
163 HPD_MARK_DISABLED = 2
164 } state;
165 } stats[HPD_NUM_PINS];
166 u32 event_bits;
167 struct delayed_work reenable_work;
168
Jani Nikula5fcece82015-05-27 15:03:42 +0300169 u32 long_port_mask;
170 u32 short_port_mask;
171 struct work_struct dig_port_work;
172
Lyude19625e82016-06-21 17:03:44 -0400173 struct work_struct poll_init_work;
174 bool poll_enabled;
175
Lyude317eaa92017-02-03 21:18:25 -0500176 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500177 /* Whether or not to count short HPD IRQs in HPD storms */
178 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500179
Jani Nikula5fcece82015-05-27 15:03:42 +0300180 /*
181 * if we get a HPD irq from DP and a HPD irq from non-DP
182 * the non-DP HPD could block the workqueue on a mode config
183 * mutex getting, that userspace may have taken. However
184 * userspace is waiting on the DP workqueue to run which is
185 * blocked behind the non-DP one.
186 */
187 struct workqueue_struct *dp_wq;
188};
189
Chris Wilson2a2d5482012-12-03 11:49:06 +0000190#define I915_GEM_GPU_DOMAINS \
191 (I915_GEM_DOMAIN_RENDER | \
192 I915_GEM_DOMAIN_SAMPLER | \
193 I915_GEM_DOMAIN_COMMAND | \
194 I915_GEM_DOMAIN_INSTRUCTION | \
195 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700196
Daniel Vettere7b903d2013-06-05 13:34:14 +0200197struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100198struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100199struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200200
Chris Wilsona6f766f2015-04-27 13:41:20 +0100201struct drm_i915_file_private {
202 struct drm_i915_private *dev_priv;
203 struct drm_file *file;
204
205 struct {
206 spinlock_t lock;
207 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100208/* 20ms is a fairly arbitrary limit (greater than the average frame time)
209 * chosen to prevent the CPU getting more than a frame ahead of the GPU
210 * (when using lax throttling for the frontbuffer). We also use it to
211 * offer free GPU waitboosts for severely congested workloads.
212 */
213#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100214 } mm;
215 struct idr context_idr;
216
Chris Wilson2e1b8732015-04-27 13:41:22 +0100217 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100218 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100219 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100220
Chris Wilsonc80ff162016-07-27 09:07:27 +0100221 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200222
Mika Kuoppala14921f32018-06-15 13:44:29 +0300223/*
224 * Every context ban increments per client ban score. Also
225 * hangs in short succession increments ban score. If ban threshold
226 * is reached, client is considered banned and submitting more work
227 * will fail. This is a stop gap measure to limit the badly behaving
228 * clients access to gpu. Note that unbannable contexts never increment
229 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200230 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300231#define I915_CLIENT_SCORE_HANG_FAST 1
232#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
233#define I915_CLIENT_SCORE_CONTEXT_BAN 3
234#define I915_CLIENT_SCORE_BANNED 9
235 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
236 atomic_t ban_score;
237 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100238};
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240/* Interface history:
241 *
242 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100243 * 1.2: Add Power Management
244 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100245 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000246 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000247 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
248 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 */
250#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000251#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define DRIVER_PATCHLEVEL 0
253
Chris Wilson6ef3d422010-08-04 20:26:07 +0100254struct intel_overlay;
255struct intel_overlay_error_state;
256
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100258 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800259 u8 dvo_port;
260 u8 slave_addr;
261 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100262 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400263 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800264};
265
Jani Nikula7bd688c2013-11-08 16:48:56 +0200266struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200267struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100268struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200269struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000270struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100271struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200272struct intel_limit;
273struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200274struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100275
Jesse Barnese70236a2009-09-21 10:42:27 -0700276struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200277 void (*get_cdclk)(struct drm_i915_private *dev_priv,
278 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200279 void (*set_cdclk)(struct drm_i915_private *dev_priv,
280 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200281 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
282 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100283 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800284 int (*compute_intermediate_wm)(struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100285 void (*initial_watermarks)(struct intel_atomic_state *state,
286 struct intel_crtc_state *cstate);
287 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
288 struct intel_crtc_state *cstate);
289 void (*optimize_watermarks)(struct intel_atomic_state *state,
290 struct intel_crtc_state *cstate);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800291 int (*compute_global_watermarks)(struct intel_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200292 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200293 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100294 /* Returns the active state of the crtc, and if the crtc is active,
295 * fills out the pipe-config with the hw state. */
296 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200297 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000298 void (*get_initial_plane_config)(struct intel_crtc *,
299 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200300 int (*crtc_compute_clock)(struct intel_crtc *crtc,
301 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200302 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
303 struct drm_atomic_state *old_state);
304 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
305 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200306 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200307 void (*audio_codec_enable)(struct intel_encoder *encoder,
308 const struct intel_crtc_state *crtc_state,
309 const struct drm_connector_state *conn_state);
310 void (*audio_codec_disable)(struct intel_encoder *encoder,
311 const struct intel_crtc_state *old_crtc_state,
312 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200313 void (*fdi_link_train)(struct intel_crtc *crtc,
314 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200315 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100316 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700317 /* clock updates for mode set */
318 /* cursor updates */
319 /* render clock increase/decrease */
320 /* display clock increase/decrease */
321 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000322
Matt Roper302da0c2018-12-10 13:54:15 -0800323 void (*load_csc_matrix)(struct intel_crtc_state *crtc_state);
324 void (*load_luts)(struct intel_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700325};
326
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200327#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
328#define CSR_VERSION_MAJOR(version) ((version) >> 16)
329#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
330
Daniel Vettereb805622015-05-04 14:58:44 +0200331struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200332 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200333 const char *fw_path;
Jani Nikula180e9d22018-09-26 16:34:12 +0300334 uint32_t required_version;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300335 uint32_t max_fw_size; /* bytes */
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530336 uint32_t *dmc_payload;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300337 uint32_t dmc_fw_size; /* dwords */
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200338 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200339 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200340 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200341 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200342 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200343 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200344};
345
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800346enum i915_cache_level {
347 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100348 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
349 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
350 caches, eg sampler/render caches, and the
351 large Last-Level-Cache. LLC is coherent with
352 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100353 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800354};
355
Chris Wilson85fd4f52016-12-05 14:29:36 +0000356#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
357
Paulo Zanonia4001f12015-02-13 17:23:44 -0200358enum fb_op_origin {
359 ORIGIN_GTT,
360 ORIGIN_CPU,
361 ORIGIN_CS,
362 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300363 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200364};
365
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200366struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300367 /* This is always the inner lock when overlapping with struct_mutex and
368 * it's the outer lock when overlapping with stolen_lock. */
369 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700370 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200371 unsigned int possible_framebuffer_bits;
372 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200373 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200374 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700375
Ben Widawskyc4213882014-06-19 12:06:10 -0700376 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700377 struct drm_mm_node *compressed_llb;
378
Rodrigo Vivida46f932014-08-01 02:04:45 -0700379 bool false_color;
380
Paulo Zanonid029bca2015-10-15 10:44:46 -0300381 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300382 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200383 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300384
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300385 bool underrun_detected;
386 struct work_struct underrun_work;
387
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300388 /*
389 * Due to the atomic rules we can't access some structures without the
390 * appropriate locking, so we cache information here in order to avoid
391 * these problems.
392 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200393 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000394 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000395 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000396
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200397 struct {
398 unsigned int mode_flags;
399 uint32_t hsw_bdw_pixel_rate;
400 } crtc;
401
402 struct {
403 unsigned int rotation;
404 int src_w;
405 int src_h;
406 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300407 /*
408 * Display surface base address adjustement for
409 * pageflips. Note that on gen4+ this only adjusts up
410 * to a tile, offsets within a tile are handled in
411 * the hw itself (with the TILEOFF register).
412 */
413 int adjusted_x;
414 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300415
416 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200417
418 uint16_t pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200419 } plane;
420
421 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200422 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200423 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200424 } fb;
425 } state_cache;
426
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300427 /*
428 * This structure contains everything that's relevant to program the
429 * hardware registers. When we want to figure out if we need to disable
430 * and re-enable FBC for a new configuration we just check if there's
431 * something different in the struct. The genx_fbc_activate functions
432 * are supposed to read from it in order to program the registers.
433 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200434 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000435 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000436 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000437
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200438 struct {
439 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200440 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200441 unsigned int fence_y_offset;
442 } crtc;
443
444 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200445 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200446 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200447 } fb;
448
449 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530450 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200451 } params;
452
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200453 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800454};
455
Chris Wilsonfe88d122016-12-31 11:20:12 +0000456/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530457 * HIGH_RR is the highest eDP panel refresh rate read from EDID
458 * LOW_RR is the lowest eDP panel refresh rate found from EDID
459 * parsing for same resolution.
460 */
461enum drrs_refresh_rate_type {
462 DRRS_HIGH_RR,
463 DRRS_LOW_RR,
464 DRRS_MAX_RR, /* RR count */
465};
466
467enum drrs_support_type {
468 DRRS_NOT_SUPPORTED = 0,
469 STATIC_DRRS_SUPPORT = 1,
470 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530471};
472
Daniel Vetter2807cf62014-07-11 10:30:11 -0700473struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530474struct i915_drrs {
475 struct mutex mutex;
476 struct delayed_work work;
477 struct intel_dp *dp;
478 unsigned busy_frontbuffer_bits;
479 enum drrs_refresh_rate_type refresh_rate_type;
480 enum drrs_support_type type;
481};
482
Rodrigo Vivia031d702013-10-03 16:15:06 -0300483struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700484 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200485
486#define I915_PSR_DEBUG_MODE_MASK 0x0f
487#define I915_PSR_DEBUG_DEFAULT 0x00
488#define I915_PSR_DEBUG_DISABLE 0x01
489#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200490#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200491#define I915_PSR_DEBUG_IRQ 0x10
492
493 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300494 bool sink_support;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200495 bool prepared, enabled;
496 struct intel_dp *dp;
José Roberto de Souzaf0ad62a2018-11-27 23:28:38 -0800497 enum pipe pipe;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700498 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700499 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700500 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700501 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800502 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530503 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700504 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700505 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700506 ktime_t last_entry_attempt;
507 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800508 bool sink_not_reliable;
José Roberto de Souza183b8e62018-11-21 14:54:39 -0800509 bool irq_aux_error;
José Roberto de Souza8c0d2c22018-12-03 16:34:03 -0800510 u16 su_x_granularity;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300511};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700512
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800513enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300514 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800515 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300516 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
517 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530518 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700519 PCH_KBP, /* Kaby Lake PCH */
520 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200521 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300522 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800523};
524
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200525enum intel_sbi_destination {
526 SBI_ICLK,
527 SBI_MPHY,
528};
529
Keith Packard435793d2011-07-12 14:56:22 -0700530#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100531#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000532#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100533#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700534#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700535#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700536
Dave Airlie8be48d92010-03-30 05:34:14 +0000537struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100538struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000539
Daniel Vetterc2b91522012-02-14 22:37:19 +0100540struct intel_gmbus {
541 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200542#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000543 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100544 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200545 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100546 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100547 struct drm_i915_private *dev_priv;
548};
549
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100550struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000551 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000552 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800553 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800554 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000555 u32 saveSWF0[16];
556 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300557 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200558 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400559 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800560 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100561};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100562
Imre Deakddeea5b2014-05-05 15:19:56 +0300563struct vlv_s0ix_state {
564 /* GAM */
565 u32 wr_watermark;
566 u32 gfx_prio_ctrl;
567 u32 arb_mode;
568 u32 gfx_pend_tlb0;
569 u32 gfx_pend_tlb1;
570 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
571 u32 media_max_req_count;
572 u32 gfx_max_req_count;
573 u32 render_hwsp;
574 u32 ecochk;
575 u32 bsd_hwsp;
576 u32 blt_hwsp;
577 u32 tlb_rd_addr;
578
579 /* MBC */
580 u32 g3dctl;
581 u32 gsckgctl;
582 u32 mbctl;
583
584 /* GCP */
585 u32 ucgctl1;
586 u32 ucgctl3;
587 u32 rcgctl1;
588 u32 rcgctl2;
589 u32 rstctl;
590 u32 misccpctl;
591
592 /* GPM */
593 u32 gfxpause;
594 u32 rpdeuhwtc;
595 u32 rpdeuc;
596 u32 ecobus;
597 u32 pwrdwnupctl;
598 u32 rp_down_timeout;
599 u32 rp_deucsw;
600 u32 rcubmabdtmr;
601 u32 rcedata;
602 u32 spare2gh;
603
604 /* Display 1 CZ domain */
605 u32 gt_imr;
606 u32 gt_ier;
607 u32 pm_imr;
608 u32 pm_ier;
609 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
610
611 /* GT SA CZ domain */
612 u32 tilectl;
613 u32 gt_fifoctl;
614 u32 gtlc_wake_ctrl;
615 u32 gtlc_survive;
616 u32 pmwgicz;
617
618 /* Display 2 CZ domain */
619 u32 gu_ctl0;
620 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700621 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300622 u32 clock_gate_dis2;
623};
624
Chris Wilsonbf225f22014-07-10 20:31:18 +0100625struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200626 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100627 u32 render_c0;
628 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400629};
630
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100631struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200632 /*
633 * work, interrupts_enabled and pm_iir are protected by
634 * dev_priv->irq_lock
635 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100636 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200637 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100638 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200639
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100640 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530641 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530642
Ben Widawskyb39fb292014-03-19 18:31:11 -0700643 /* Frequencies are stored in potentially platform dependent multiples.
644 * In other words, *_freq needs to be multiplied by X to be interesting.
645 * Soft limits are those which are used for the dynamic reclocking done
646 * by the driver (raise frequencies under heavy loads, and lower for
647 * lighter loads). Hard limits are those imposed by the hardware.
648 *
649 * A distinction is made for overclocking, which is never enabled by
650 * default, and is considered to be above the hard limit if it's
651 * possible at all.
652 */
653 u8 cur_freq; /* Current frequency (cached, may not == HW) */
654 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
655 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
656 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
657 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100658 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000659 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700660 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
661 u8 rp1_freq; /* "less than" RP0 power/freqency */
662 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200663 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700664
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100665 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100666
667 struct {
668 struct mutex mutex;
669
670 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
671 unsigned int interactive;
672
673 u8 up_threshold; /* Current %busy required to uplock */
674 u8 down_threshold; /* Current %busy required to downclock */
675 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100676
Chris Wilsonc0951f02013-10-10 21:58:50 +0100677 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100678 atomic_t num_waiters;
679 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700680
Chris Wilsonbf225f22014-07-10 20:31:18 +0100681 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000682 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100683};
684
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100685struct intel_rc6 {
686 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000687 u64 prev_hw_residency[4];
688 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100689};
690
691struct intel_llc_pstate {
692 bool enabled;
693};
694
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100695struct intel_gen6_power_mgmt {
696 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100697 struct intel_rc6 rc6;
698 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100699};
700
Daniel Vetter1a240d42012-11-29 22:18:51 +0100701/* defined intel_pm.c */
702extern spinlock_t mchdev_lock;
703
Daniel Vetterc85aa882012-11-02 19:55:03 +0100704struct intel_ilk_power_mgmt {
705 u8 cur_delay;
706 u8 min_delay;
707 u8 max_delay;
708 u8 fmax;
709 u8 fstart;
710
711 u64 last_count1;
712 unsigned long last_time1;
713 unsigned long chipset_power;
714 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000715 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100716 unsigned long gfx_power;
717 u8 corr;
718
719 int c_m;
720 int r_t;
721};
722
Imre Deakc6cb5822014-03-04 19:22:55 +0200723struct drm_i915_private;
724struct i915_power_well;
725
726struct i915_power_well_ops {
727 /*
728 * Synchronize the well's hw state to match the current sw state, for
729 * example enable/disable it based on the current refcount. Called
730 * during driver init and resume time, possibly after first calling
731 * the enable/disable handlers.
732 */
733 void (*sync_hw)(struct drm_i915_private *dev_priv,
734 struct i915_power_well *power_well);
735 /*
736 * Enable the well and resources that depend on it (for example
737 * interrupts located on the well). Called after the 0->1 refcount
738 * transition.
739 */
740 void (*enable)(struct drm_i915_private *dev_priv,
741 struct i915_power_well *power_well);
742 /*
743 * Disable the well and resources that depend on it. Called after
744 * the 1->0 refcount transition.
745 */
746 void (*disable)(struct drm_i915_private *dev_priv,
747 struct i915_power_well *power_well);
748 /* Returns the hw enabled state. */
749 bool (*is_enabled)(struct drm_i915_private *dev_priv,
750 struct i915_power_well *power_well);
751};
752
Imre Deak75e39682018-08-06 12:58:39 +0300753struct i915_power_well_regs {
754 i915_reg_t bios;
755 i915_reg_t driver;
756 i915_reg_t kvmr;
757 i915_reg_t debug;
758};
759
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800760/* Power well structure for haswell */
Imre Deakf28ec6f2018-08-06 12:58:37 +0300761struct i915_power_well_desc {
Imre Deakc1ca7272013-11-25 17:15:29 +0200762 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200763 bool always_on;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200764 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300765 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300766 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300767 /*
768 * Arbitraty data associated with this power well. Platform and power
769 * well specific.
770 */
Imre Deakb5565a22017-07-06 17:40:29 +0300771 union {
772 struct {
Imre Deakd13dd052018-08-06 12:58:38 +0300773 /*
774 * request/status flag index in the PUNIT power well
775 * control/status registers.
776 */
777 u8 idx;
778 } vlv;
779 struct {
Imre Deakb5565a22017-07-06 17:40:29 +0300780 enum dpio_phy phy;
781 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300782 struct {
Imre Deak75e39682018-08-06 12:58:39 +0300783 const struct i915_power_well_regs *regs;
784 /*
785 * request/status flag index in the power well
786 * constrol/status registers.
787 */
788 u8 idx;
Imre Deak001bd2c2017-07-12 18:54:13 +0300789 /* Mask of pipes whose IRQ logic is backed by the pw */
790 u8 irq_pipe_mask;
791 /* The pw is backing the VGA functionality */
792 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300793 bool has_fuses:1;
Imre Deakc7375d92018-11-01 16:04:26 +0200794 /*
795 * The pw is for an ICL+ TypeC PHY port in
796 * Thunderbolt mode.
797 */
798 bool is_tc_tbt:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300799 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300800 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200801 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800802};
803
Imre Deakf28ec6f2018-08-06 12:58:37 +0300804struct i915_power_well {
805 const struct i915_power_well_desc *desc;
806 /* power well enable/disable usage count */
807 int count;
808 /* cached hw enabled state */
809 bool hw_enabled;
810};
811
Imre Deak83c00f52013-10-25 17:36:47 +0300812struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300813 /*
814 * Power wells needed for initialization at driver init and suspend
815 * time are on. They are kept on until after the first modeset.
816 */
Imre Deak0d116a22014-04-25 13:19:05 +0300817 bool initializing;
Imre Deak2cd9a682018-08-16 15:37:57 +0300818 bool display_core_suspended;
Imre Deakc1ca7272013-11-25 17:15:29 +0200819 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300820
Imre Deak83c00f52013-10-25 17:36:47 +0300821 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200822 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200823 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300824};
825
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700826#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100827struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700828 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100829 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700830 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100831};
832
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100833struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100834 /** Memory allocator for GTT stolen memory */
835 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300836 /** Protects the usage of the GTT stolen memory allocator. This is
837 * always the inner lock when overlapping with struct_mutex. */
838 struct mutex stolen_lock;
839
Chris Wilsonf2123812017-10-16 12:40:37 +0100840 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
841 spinlock_t obj_lock;
842
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100843 /** List of all objects in gtt_space. Used to restore gtt
844 * mappings on resume */
845 struct list_head bound_list;
846 /**
847 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100848 * are idle and not used by the GPU). These objects may or may
849 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100850 */
851 struct list_head unbound_list;
852
Chris Wilson275f0392016-10-24 13:42:14 +0100853 /** List of all objects in gtt_space, currently mmaped by userspace.
854 * All objects within this list must also be on bound_list.
855 */
856 struct list_head userfault_list;
857
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100858 /**
859 * List of objects which are pending destruction.
860 */
861 struct llist_head free_list;
862 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100863 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000864 /**
865 * Count of objects pending destructions. Used to skip needlessly
866 * waiting on an RCU barrier if no objects are waiting to be freed.
867 */
868 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100869
Chris Wilson66df1012017-08-22 18:38:28 +0100870 /**
871 * Small stash of WC pages
872 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100873 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100874
Matthew Auld465c4032017-10-06 23:18:14 +0100875 /**
876 * tmpfs instance used for shmem backed objects
877 */
878 struct vfsmount *gemfs;
879
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100880 /** PPGTT used for aliasing the PPGTT with the GTT */
881 struct i915_hw_ppgtt *aliasing_ppgtt;
882
Chris Wilson2cfcd322014-05-20 08:28:43 +0100883 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100884 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000885 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100886
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100887 /** LRU list of objects with fence regs on them. */
888 struct list_head fence_list;
889
Chris Wilson8a2421b2017-06-16 15:05:22 +0100890 /**
891 * Workqueue to fault in userptr pages, flushed by the execbuf
892 * when required but otherwise left to userspace to try again
893 * on EAGAIN.
894 */
895 struct workqueue_struct *userptr_wq;
896
Chris Wilson94312822017-05-03 10:39:18 +0100897 u64 unordered_timeline;
898
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200899 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300900 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200901
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100902 /** Bit 6 swizzling required for X tiling */
903 uint32_t bit_6_swizzle_x;
904 /** Bit 6 swizzling required for Y tiling */
905 uint32_t bit_6_swizzle_y;
906
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100907 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200908 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100909 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100910 u32 object_count;
911};
912
Chris Wilsonee42c002017-12-11 19:41:34 +0000913#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
914
Chris Wilsonb52992c2016-10-28 13:58:24 +0100915#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
916#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
917
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200918#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
919#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
920
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100921#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
922
Paulo Zanoni6acab152013-09-12 17:06:24 -0300923struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +0200924 int max_tmds_clock;
925
Damien Lespiauce4dd492014-08-01 11:07:54 +0100926 /*
927 * This is an index in the HDMI/DVI DDI buffer translation table.
928 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
929 * populate this field.
930 */
931#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -0300932 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300933
934 uint8_t supports_dvi:1;
935 uint8_t supports_hdmi:1;
936 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +0200937 uint8_t supports_edp:1;
Imre Deak38b34162018-12-14 20:27:01 +0200938 uint8_t supports_typec_usb:1;
939 uint8_t supports_tbt:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700940
941 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +0800942 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300943
944 uint8_t dp_boost_level;
945 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200946 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300947};
948
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800949enum psr_lines_to_wait {
950 PSR_0_LINES_TO_WAIT = 0,
951 PSR_1_LINE_TO_WAIT,
952 PSR_4_LINES_TO_WAIT,
953 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530954};
955
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300956struct intel_vbt_data {
957 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
958 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
959
960 /* Feature bits */
961 unsigned int int_tv_support:1;
962 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300963 unsigned int int_crt_support:1;
964 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300965 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300966 unsigned int display_clock_mode:1;
967 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300968 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300969 int lvds_ssc_freq;
970 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300971 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300972
Pradeep Bhat83a72802014-03-28 10:14:57 +0530973 enum drrs_support_type drrs_type;
974
Jani Nikula6aa23e62016-03-24 17:50:20 +0200975 struct {
976 int rate;
977 int lanes;
978 int preemphasis;
979 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200980 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200981 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200982 int bpp;
983 struct edp_power_seq pps;
984 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300985
Jani Nikulaf00076d2013-12-14 20:38:29 -0200986 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700987 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800988 bool full_link;
989 bool require_aux_wakeup;
990 int idle_frames;
991 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530992 int tp1_wakeup_time_us;
993 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800994 } psr;
995
996 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -0200997 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +0300998 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200999 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001000 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001001 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001002 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001003 } backlight;
1004
Shobhit Kumard17c5442013-08-27 15:12:25 +03001005 /* MIPI DSI */
1006 struct {
1007 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301008 struct mipi_config *config;
1009 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301010 u16 bl_ports;
1011 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301012 u8 seq_version;
1013 u32 size;
1014 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001015 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001016 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +03001017 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001018 } dsi;
1019
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001020 int crt_ddc_pin;
1021
1022 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001023 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001024
1025 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001026 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001027};
1028
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001029enum intel_ddb_partitioning {
1030 INTEL_DDB_PART_1_2,
1031 INTEL_DDB_PART_5_6, /* IVB+ */
1032};
1033
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001034struct intel_wm_level {
1035 bool enable;
1036 uint32_t pri_val;
1037 uint32_t spr_val;
1038 uint32_t cur_val;
1039 uint32_t fbc_val;
1040};
1041
Imre Deak820c1982013-12-17 14:46:36 +02001042struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001043 uint32_t wm_pipe[3];
1044 uint32_t wm_lp[3];
1045 uint32_t wm_lp_spr[3];
1046 uint32_t wm_linetime[3];
1047 bool enable_fbc_wm;
1048 enum intel_ddb_partitioning partitioning;
1049};
1050
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001051struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001052 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001053 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001054};
1055
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001056struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001057 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001058 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001059 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001060};
1061
1062struct vlv_wm_ddl_values {
1063 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001064};
1065
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001066struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001067 struct g4x_pipe_wm pipe[3];
1068 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001069 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001070 uint8_t level;
1071 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001072};
1073
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001074struct g4x_wm_values {
1075 struct g4x_pipe_wm pipe[2];
1076 struct g4x_sr_wm sr;
1077 struct g4x_sr_wm hpll;
1078 bool cxsr;
1079 bool hpll_en;
1080 bool fbc_en;
1081};
1082
Damien Lespiauc1939242014-11-04 17:06:41 +00001083struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001084 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001085};
1086
1087static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1088{
Damien Lespiau16160e32014-11-04 17:06:53 +00001089 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001090}
1091
Damien Lespiau08db6652014-11-04 17:06:52 +00001092static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1093 const struct skl_ddb_entry *e2)
1094{
1095 if (e1->start == e2->start && e1->end == e2->end)
1096 return true;
1097
1098 return false;
1099}
1100
Damien Lespiauc1939242014-11-04 17:06:41 +00001101struct skl_ddb_allocation {
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301102 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001103};
1104
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301105struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001106 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001107 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001108};
1109
1110struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001111 uint16_t plane_res_b;
1112 uint8_t plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -07001113 bool plane_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001114};
1115
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301116/* Stores plane specific WM parameters */
1117struct skl_wm_params {
1118 bool x_tiled, y_tiled;
1119 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301120 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301121 uint32_t width;
1122 uint8_t cpp;
1123 uint32_t plane_pixel_rate;
1124 uint32_t y_min_scanlines;
1125 uint32_t plane_bytes_per_line;
1126 uint_fixed_16_16_t plane_blocks_per_line;
1127 uint_fixed_16_16_t y_tile_minimum;
1128 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001129 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301130};
1131
Paulo Zanonic67a4702013-08-19 13:18:09 -03001132/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001133 * This struct helps tracking the state needed for runtime PM, which puts the
1134 * device in PCI D3 state. Notice that when this happens, nothing on the
1135 * graphics device works, even register access, so we don't get interrupts nor
1136 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001137 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001138 * Every piece of our code that needs to actually touch the hardware needs to
1139 * either call intel_runtime_pm_get or call intel_display_power_get with the
1140 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001141 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001142 * Our driver uses the autosuspend delay feature, which means we'll only really
1143 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001144 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001145 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001146 *
1147 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1148 * goes back to false exactly before we reenable the IRQs. We use this variable
1149 * to check if someone is trying to enable/disable IRQs while they're supposed
1150 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001151 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001152 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001153 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001154 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001155struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001156 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001157 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001158 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001159};
1160
Daniel Vetter926321d2013-10-16 13:30:34 +02001161enum intel_pipe_crc_source {
1162 INTEL_PIPE_CRC_SOURCE_NONE,
1163 INTEL_PIPE_CRC_SOURCE_PLANE1,
1164 INTEL_PIPE_CRC_SOURCE_PLANE2,
1165 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001166 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001167 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1168 INTEL_PIPE_CRC_SOURCE_TV,
1169 INTEL_PIPE_CRC_SOURCE_DP_B,
1170 INTEL_PIPE_CRC_SOURCE_DP_C,
1171 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001172 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001173 INTEL_PIPE_CRC_SOURCE_MAX,
1174};
1175
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001176#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001177struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001178 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001179 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +02001180 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001181};
1182
Daniel Vetterf99d7062014-06-19 16:01:59 +02001183struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001184 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001185
1186 /*
1187 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1188 * scheduled flips.
1189 */
1190 unsigned busy_bits;
1191 unsigned flip_bits;
1192};
1193
Yu Zhangcf9d2892015-02-10 19:05:47 +08001194struct i915_virtual_gpu {
1195 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001196 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001197};
1198
Matt Roperaa363132015-09-24 15:53:18 -07001199/* used in computing the new watermarks state */
1200struct intel_wm_config {
1201 unsigned int num_pipes_active;
1202 bool sprites_enabled;
1203 bool sprites_scaled;
1204};
1205
Robert Braggd7965152016-11-07 19:49:52 +00001206struct i915_oa_format {
1207 u32 format;
1208 int size;
1209};
1210
Robert Bragg8a3003d2016-11-07 19:49:51 +00001211struct i915_oa_reg {
1212 i915_reg_t addr;
1213 u32 value;
1214};
1215
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001216struct i915_oa_config {
1217 char uuid[UUID_STRING_LEN + 1];
1218 int id;
1219
1220 const struct i915_oa_reg *mux_regs;
1221 u32 mux_regs_len;
1222 const struct i915_oa_reg *b_counter_regs;
1223 u32 b_counter_regs_len;
1224 const struct i915_oa_reg *flex_regs;
1225 u32 flex_regs_len;
1226
1227 struct attribute_group sysfs_metric;
1228 struct attribute *attrs[2];
1229 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001230
1231 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001232};
1233
Robert Braggeec688e2016-11-07 19:49:47 +00001234struct i915_perf_stream;
1235
Robert Bragg16d98b32016-12-07 21:40:33 +00001236/**
1237 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1238 */
Robert Braggeec688e2016-11-07 19:49:47 +00001239struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001240 /**
1241 * @enable: Enables the collection of HW samples, either in response to
1242 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1243 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001244 */
1245 void (*enable)(struct i915_perf_stream *stream);
1246
Robert Bragg16d98b32016-12-07 21:40:33 +00001247 /**
1248 * @disable: Disables the collection of HW samples, either in response
1249 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1250 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001251 */
1252 void (*disable)(struct i915_perf_stream *stream);
1253
Robert Bragg16d98b32016-12-07 21:40:33 +00001254 /**
1255 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001256 * once there is something ready to read() for the stream
1257 */
1258 void (*poll_wait)(struct i915_perf_stream *stream,
1259 struct file *file,
1260 poll_table *wait);
1261
Robert Bragg16d98b32016-12-07 21:40:33 +00001262 /**
1263 * @wait_unlocked: For handling a blocking read, wait until there is
1264 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001265 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001266 */
1267 int (*wait_unlocked)(struct i915_perf_stream *stream);
1268
Robert Bragg16d98b32016-12-07 21:40:33 +00001269 /**
1270 * @read: Copy buffered metrics as records to userspace
1271 * **buf**: the userspace, destination buffer
1272 * **count**: the number of bytes to copy, requested by userspace
1273 * **offset**: zero at the start of the read, updated as the read
1274 * proceeds, it represents how many bytes have been copied so far and
1275 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001276 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001277 * Copy as many buffered i915 perf samples and records for this stream
1278 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001279 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001280 * Only write complete records; returning -%ENOSPC if there isn't room
1281 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001282 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001283 * Return any error condition that results in a short read such as
1284 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1285 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001286 */
1287 int (*read)(struct i915_perf_stream *stream,
1288 char __user *buf,
1289 size_t count,
1290 size_t *offset);
1291
Robert Bragg16d98b32016-12-07 21:40:33 +00001292 /**
1293 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001294 *
1295 * The stream will always be disabled before this is called.
1296 */
1297 void (*destroy)(struct i915_perf_stream *stream);
1298};
1299
Robert Bragg16d98b32016-12-07 21:40:33 +00001300/**
1301 * struct i915_perf_stream - state for a single open stream FD
1302 */
Robert Braggeec688e2016-11-07 19:49:47 +00001303struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001304 /**
1305 * @dev_priv: i915 drm device
1306 */
Robert Braggeec688e2016-11-07 19:49:47 +00001307 struct drm_i915_private *dev_priv;
1308
Robert Bragg16d98b32016-12-07 21:40:33 +00001309 /**
1310 * @link: Links the stream into ``&drm_i915_private->streams``
1311 */
Robert Braggeec688e2016-11-07 19:49:47 +00001312 struct list_head link;
1313
Robert Bragg16d98b32016-12-07 21:40:33 +00001314 /**
1315 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1316 * properties given when opening a stream, representing the contents
1317 * of a single sample as read() by userspace.
1318 */
Robert Braggeec688e2016-11-07 19:49:47 +00001319 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001320
1321 /**
1322 * @sample_size: Considering the configured contents of a sample
1323 * combined with the required header size, this is the total size
1324 * of a single sample record.
1325 */
Robert Braggd7965152016-11-07 19:49:52 +00001326 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001327
Robert Bragg16d98b32016-12-07 21:40:33 +00001328 /**
1329 * @ctx: %NULL if measuring system-wide across all contexts or a
1330 * specific context that is being monitored.
1331 */
Robert Braggeec688e2016-11-07 19:49:47 +00001332 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001333
1334 /**
1335 * @enabled: Whether the stream is currently enabled, considering
1336 * whether the stream was opened in a disabled state and based
1337 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1338 */
Robert Braggeec688e2016-11-07 19:49:47 +00001339 bool enabled;
1340
Robert Bragg16d98b32016-12-07 21:40:33 +00001341 /**
1342 * @ops: The callbacks providing the implementation of this specific
1343 * type of configured stream.
1344 */
Robert Braggd7965152016-11-07 19:49:52 +00001345 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001346
1347 /**
1348 * @oa_config: The OA configuration used by the stream.
1349 */
1350 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001351};
1352
Robert Bragg16d98b32016-12-07 21:40:33 +00001353/**
1354 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1355 */
Robert Braggd7965152016-11-07 19:49:52 +00001356struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001357 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001358 * @is_valid_b_counter_reg: Validates register's address for
1359 * programming boolean counters for a particular platform.
1360 */
1361 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1362 u32 addr);
1363
1364 /**
1365 * @is_valid_mux_reg: Validates register's address for programming mux
1366 * for a particular platform.
1367 */
1368 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1369
1370 /**
1371 * @is_valid_flex_reg: Validates register's address for programming
1372 * flex EU filtering for a particular platform.
1373 */
1374 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1375
1376 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001377 * @enable_metric_set: Selects and applies any MUX configuration to set
1378 * up the Boolean and Custom (B/C) counters that are part of the
1379 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001380 * disabling EU clock gating as required.
1381 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001382 int (*enable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001383
1384 /**
1385 * @disable_metric_set: Remove system constraints associated with using
1386 * the OA unit.
1387 */
Robert Braggd7965152016-11-07 19:49:52 +00001388 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001389
1390 /**
1391 * @oa_enable: Enable periodic sampling
1392 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001393 void (*oa_enable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001394
1395 /**
1396 * @oa_disable: Disable periodic sampling
1397 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001398 void (*oa_disable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001399
1400 /**
1401 * @read: Copy data from the circular OA buffer into a given userspace
1402 * buffer.
1403 */
Robert Braggd7965152016-11-07 19:49:52 +00001404 int (*read)(struct i915_perf_stream *stream,
1405 char __user *buf,
1406 size_t count,
1407 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001408
1409 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001410 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001411 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001412 * In particular this enables us to share all the fiddly code for
1413 * handling the OA unit tail pointer race that affects multiple
1414 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001415 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001416 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001417};
1418
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001419struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001420 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001421 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001422};
1423
Jani Nikula77fec552014-03-31 14:27:22 +03001424struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001425 struct drm_device drm;
1426
Chris Wilsonefab6d82015-04-07 16:20:57 +01001427 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001428 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001429 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001430 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001431 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001432 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001433
Jani Nikula2cc83762018-12-31 16:56:46 +02001434 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
Jani Nikula02584042018-12-31 16:56:41 +02001435 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
Chris Wilson3fed1802018-02-07 21:05:43 +00001436 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437
Matthew Auld77894222017-12-11 15:18:18 +00001438 /**
1439 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1440 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001441 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001442 * exactly how much of this we are actually allowed to use, given that
1443 * some portion of it is in fact reserved for use by hardware functions.
1444 */
1445 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001446 /**
1447 * Reseved portion of Data Stolen Memory
1448 */
1449 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001450
Matthew Auldb1ace602017-12-11 15:18:21 +00001451 /*
1452 * Stolen memory is segmented in hardware with different portions
1453 * offlimits to certain functions.
1454 *
1455 * The drm_mm is initialised to the total accessible range, as found
1456 * from the PCI config. On Broadwell+, this is further restricted to
1457 * avoid the first page! The upper end of stolen memory is reserved for
1458 * hardware functions and similarly removed from the accessible range.
1459 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001460 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001461
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001462 void __iomem *regs;
1463
Chris Wilson907b28c2013-07-19 20:36:52 +01001464 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465
Yu Zhangcf9d2892015-02-10 19:05:47 +08001466 struct i915_virtual_gpu vgpu;
1467
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001468 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001469
Jackie Li6b0478f2018-03-13 17:32:50 -07001470 struct intel_wopcm wopcm;
1471
Anusha Srivatsabd132852017-01-18 08:05:53 -08001472 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001473 struct intel_guc guc;
1474
Daniel Vettereb805622015-05-04 14:58:44 +02001475 struct intel_csr csr;
1476
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001477 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001478
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1480 * controller on different i2c buses. */
1481 struct mutex gmbus_mutex;
1482
1483 /**
Lucas De Marchidce88872018-07-27 12:36:47 -07001484 * Base address of where the gmbus and gpio blocks are located (either
1485 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486 */
1487 uint32_t gpio_mmio_base;
1488
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301489 /* MMIO base address for MIPI regs */
1490 uint32_t mipi_mmio_base;
1491
Ville Syrjälä443a3892015-11-11 20:34:15 +02001492 uint32_t psr_mmio_base;
1493
Imre Deak44cb7342016-08-10 14:07:29 +03001494 uint32_t pps_mmio_base;
1495
Daniel Vetter28c70f12012-12-01 13:53:45 +01001496 wait_queue_head_t gmbus_wait_queue;
1497
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001498 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301499 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001500 /* Context used internally to idle the GPU and setup initial state */
1501 struct i915_gem_context *kernel_context;
1502 /* Context only to be used for injecting preemption commands */
1503 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001504 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1505 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001506
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 struct resource mch_res;
1508
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001509 /* protects the irq masks */
1510 spinlock_t irq_lock;
1511
Imre Deakf8b79e52014-03-04 19:23:07 +02001512 bool display_irqs_enabled;
1513
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001514 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1515 struct pm_qos_request pm_qos;
1516
Ville Syrjäläa5805162015-05-26 20:42:30 +03001517 /* Sideband mailbox protection */
1518 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001519
1520 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001521 union {
1522 u32 irq_mask;
1523 u32 de_irq_mask[I915_MAX_PIPES];
1524 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001525 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301526 u32 pm_imr;
1527 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301528 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301529 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001530 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001531
Jani Nikula5fcece82015-05-27 15:03:42 +03001532 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001533 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301534 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001535 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001536 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001537
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001538 bool preserve_bios_swizzle;
1539
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001540 /* overlay */
1541 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542
Jani Nikula58c68772013-11-08 16:48:54 +02001543 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001544 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001545
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001546 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001547 bool no_aux_handshake;
1548
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001549 /* protects panel power sequencer state */
1550 struct mutex pps_mutex;
1551
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001552 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001553 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1554
1555 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001556 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001557 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001558
Mika Kaholaadafdc62015-08-18 14:36:59 +03001559 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001560 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001561 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001562 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001563 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564
Ville Syrjälä63911d72016-05-13 23:41:32 +03001565 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001566 /*
1567 * The current logical cdclk state.
1568 * See intel_atomic_state.cdclk.logical
1569 *
1570 * For reading holding any crtc lock is sufficient,
1571 * for writing must hold all of them.
1572 */
1573 struct intel_cdclk_state logical;
1574 /*
1575 * The current actual cdclk state.
1576 * See intel_atomic_state.cdclk.actual
1577 */
1578 struct intel_cdclk_state actual;
1579 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001580 struct intel_cdclk_state hw;
1581 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001582
Daniel Vetter645416f2013-09-02 16:22:25 +02001583 /**
1584 * wq - Driver workqueue for GEM.
1585 *
1586 * NOTE: Work items scheduled here are not allowed to grab any modeset
1587 * locks, for otherwise the flushing done in the pageflip code will
1588 * result in deadlocks.
1589 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590 struct workqueue_struct *wq;
1591
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001592 /* ordered wq for modesets */
1593 struct workqueue_struct *modeset_wq;
1594
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001595 /* Display functions */
1596 struct drm_i915_display_funcs display;
1597
1598 /* PCH chipset type */
1599 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001600 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601
1602 unsigned long quirks;
1603
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001604 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001605 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001606
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001607 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001608
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001609 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001610 DECLARE_HASHTABLE(mm_structs, 7);
1611 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001612
Zhi Wang43958902017-09-14 20:39:40 +08001613 struct intel_ppat ppat;
1614
Daniel Vetter87813422012-05-02 11:49:32 +02001615 /* Kernel Modesetting */
1616
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001617 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1618 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001619
Daniel Vetterc4597872013-10-21 21:04:07 +02001620#ifdef CONFIG_DEBUG_FS
1621 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1622#endif
1623
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001624 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 int num_shared_dpll;
1626 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001627 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001628
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001629 /*
1630 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1631 * Must be global rather than per dpll, because on some platforms
1632 * plls share registers.
1633 */
1634 struct mutex dpll_lock;
1635
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001636 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001637 /* minimum acceptable cdclk for each pipe */
1638 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001639 /* minimum acceptable voltage level for each pipe */
1640 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001641
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001642 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001644 struct i915_wa_list gt_wa_list;
Arun Siluvery888b5992014-08-26 14:44:51 +01001645
Daniel Vetterf99d7062014-06-19 16:01:59 +02001646 struct i915_frontbuffer_tracking fb_tracking;
1647
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001648 struct intel_atomic_helper {
1649 struct llist_head free_list;
1650 struct work_struct free_work;
1651 } atomic_helper;
1652
Jesse Barnes652c3932009-08-17 13:31:43 -07001653 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001654
Zhenyu Wangc48044112009-12-17 14:48:43 +08001655 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001656
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001657 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001658
Ben Widawsky59124502013-07-04 11:02:05 -07001659 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001660 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001661
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001662 /*
1663 * Protects RPS/RC6 register access and PCU communication.
1664 * Must be taken after struct_mutex if nested. Note that
1665 * this lock may be held for long periods of time when
1666 * talking to hw - so only take it when talking to hw!
1667 */
1668 struct mutex pcu_lock;
1669
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001670 /* gen6+ GT PM state */
1671 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001672
Daniel Vetter20e4d402012-08-08 23:35:39 +02001673 /* ilk-only ips/rps state. Everything in here is protected by the global
1674 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001675 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001676
Imre Deak83c00f52013-10-25 17:36:47 +03001677 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001678
Rodrigo Vivia031d702013-10-03 16:15:06 -03001679 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001680
Daniel Vetter99584db2012-11-14 17:14:04 +01001681 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001682
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001683 struct drm_i915_gem_object *vlv_pctx;
1684
Dave Airlie8be48d92010-03-30 05:34:14 +00001685 /* list of fbdev register on this device */
1686 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001687 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001688
1689 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001690 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001691
Imre Deak58fddc22015-01-08 17:54:14 +02001692 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001693 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001694 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001695 /**
1696 * av_mutex - mutex for audio/video sync
1697 *
1698 */
1699 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001700
Chris Wilson829a0af2017-06-20 12:05:45 +01001701 struct {
Chris Wilson288f1ce2018-09-04 16:31:17 +01001702 struct mutex mutex;
Chris Wilson829a0af2017-06-20 12:05:45 +01001703 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001704 struct llist_head free_list;
1705 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001706
1707 /* The hw wants to have a stable context identifier for the
1708 * lifetime of the context (for OA, PASID, faults, etc).
1709 * This is limited in execlists to 21 bits.
1710 */
1711 struct ida hw_ida;
1712#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001713#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001714#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson288f1ce2018-09-04 16:31:17 +01001715 struct list_head hw_id_list;
Chris Wilson829a0af2017-06-20 12:05:45 +01001716 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001717
Damien Lespiau3e683202012-12-11 18:48:29 +00001718 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001719
Ville Syrjäläc2317752016-03-15 16:39:56 +02001720 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001721 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001722 /*
1723 * Shadows for CHV DPLL_MD regs to keep the state
1724 * checker somewhat working in the presence hardware
1725 * crappiness (can't read out DPLL_MD for pipes B & C).
1726 */
1727 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001728 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001729
Daniel Vetter842f1c82014-03-10 10:01:44 +01001730 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001731 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001732 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001733 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001734
Lyude656d1b82016-08-17 15:55:54 -04001735 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001736 I915_SAGV_UNKNOWN = 0,
1737 I915_SAGV_DISABLED,
1738 I915_SAGV_ENABLED,
1739 I915_SAGV_NOT_CONTROLLED
1740 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001741
Ville Syrjälä53615a52013-08-01 16:18:50 +03001742 struct {
1743 /*
1744 * Raw watermark latency values:
1745 * in 0.1us units for WM0,
1746 * in 0.5us units for WM1+.
1747 */
1748 /* primary */
1749 uint16_t pri_latency[5];
1750 /* sprite */
1751 uint16_t spr_latency[5];
1752 /* cursor */
1753 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001754 /*
1755 * Raw watermark memory latency values
1756 * for SKL for all 8 levels
1757 * in 1us units.
1758 */
1759 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001760
1761 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001762 union {
1763 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301764 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001765 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001766 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001767 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001768
1769 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001770
1771 /*
1772 * Should be held around atomic WM register writing; also
1773 * protects * intel_crtc->wm.active and
1774 * cstate->wm.need_postvbl_update.
1775 */
1776 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001777
1778 /*
1779 * Set during HW readout of watermarks/DDB. Some platforms
1780 * need to know when we're still using BIOS-provided values
1781 * (which we don't fully trust).
1782 */
1783 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001784 } wm;
1785
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301786 struct dram_info {
1787 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301788 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301789 u8 num_channels;
1790 enum dram_rank {
1791 I915_DRAM_RANK_INVALID = 0,
1792 I915_DRAM_RANK_SINGLE,
1793 I915_DRAM_RANK_DUAL
1794 } rank;
1795 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301796 bool symmetric_memory;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301797 } dram_info;
1798
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001799 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001800
Robert Braggeec688e2016-11-07 19:49:47 +00001801 struct {
1802 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001803
Robert Bragg442b8c02016-11-07 19:49:53 +00001804 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001805 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001806
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001807 /*
1808 * Lock associated with adding/modifying/removing OA configs
1809 * in dev_priv->perf.metrics_idr.
1810 */
1811 struct mutex metrics_lock;
1812
1813 /*
1814 * List of dynamic configurations, you need to hold
1815 * dev_priv->perf.metrics_lock to access it.
1816 */
1817 struct idr metrics_idr;
1818
1819 /*
1820 * Lock associated with anything below within this structure
1821 * except exclusive_stream.
1822 */
Robert Braggeec688e2016-11-07 19:49:47 +00001823 struct mutex lock;
1824 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001825
1826 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001827 /*
1828 * The stream currently using the OA unit. If accessed
1829 * outside a syscall associated to its file
1830 * descriptor, you need to hold
1831 * dev_priv->drm.struct_mutex.
1832 */
Robert Braggd7965152016-11-07 19:49:52 +00001833 struct i915_perf_stream *exclusive_stream;
1834
Chris Wilson1fc44d92018-05-17 22:26:32 +01001835 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001836 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001837 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001838
1839 struct hrtimer poll_check_timer;
1840 wait_queue_head_t poll_wq;
1841 bool pollin;
1842
Robert Bragg712122e2017-05-11 16:43:31 +01001843 /**
1844 * For rate limiting any notifications of spurious
1845 * invalid OA reports
1846 */
1847 struct ratelimit_state spurious_report_rs;
1848
Robert Braggd7965152016-11-07 19:49:52 +00001849 bool periodic;
1850 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001851
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001852 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001853
1854 struct {
1855 struct i915_vma *vma;
1856 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001857 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001858 int format;
1859 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001860
1861 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001862 * Locks reads and writes to all head/tail state
1863 *
1864 * Consider: the head and tail pointer state
1865 * needs to be read consistently from a hrtimer
1866 * callback (atomic context) and read() fop
1867 * (user context) with tail pointer updates
1868 * happening in atomic context and head updates
1869 * in user context and the (unlikely)
1870 * possibility of read() errors needing to
1871 * reset all head/tail state.
1872 *
1873 * Note: Contention or performance aren't
1874 * currently a significant concern here
1875 * considering the relatively low frequency of
1876 * hrtimer callbacks (5ms period) and that
1877 * reads typically only happen in response to a
1878 * hrtimer event and likely complete before the
1879 * next callback.
1880 *
1881 * Note: This lock is not held *while* reading
1882 * and copying data to userspace so the value
1883 * of head observed in htrimer callbacks won't
1884 * represent any partial consumption of data.
1885 */
1886 spinlock_t ptr_lock;
1887
1888 /**
1889 * One 'aging' tail pointer and one 'aged'
1890 * tail pointer ready to used for reading.
1891 *
1892 * Initial values of 0xffffffff are invalid
1893 * and imply that an update is required
1894 * (and should be ignored by an attempted
1895 * read)
1896 */
1897 struct {
1898 u32 offset;
1899 } tails[2];
1900
1901 /**
1902 * Index for the aged tail ready to read()
1903 * data up to.
1904 */
1905 unsigned int aged_tail_idx;
1906
1907 /**
1908 * A monotonic timestamp for when the current
1909 * aging tail pointer was read; used to
1910 * determine when it is old enough to trust.
1911 */
1912 u64 aging_timestamp;
1913
1914 /**
Robert Braggf2790202017-05-11 16:43:26 +01001915 * Although we can always read back the head
1916 * pointer register, we prefer to avoid
1917 * trusting the HW state, just to avoid any
1918 * risk that some hardware condition could
1919 * somehow bump the head pointer unpredictably
1920 * and cause us to forward the wrong OA buffer
1921 * data to userspace.
1922 */
1923 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00001924 } oa_buffer;
1925
1926 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01001927 u32 ctx_oactxctrl_offset;
1928 u32 ctx_flexeu0_offset;
1929
1930 /**
1931 * The RPT_ID/reason field for Gen8+ includes a bit
1932 * to determine if the CTX ID in the report is valid
1933 * but the specific bit differs between Gen 8 and 9
1934 */
1935 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00001936
1937 struct i915_oa_ops ops;
1938 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001939 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00001940 } perf;
1941
Oscar Mateoa83014d2014-07-24 17:04:21 +01001942 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1943 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01001944 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001945 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01001946
Chris Wilsonb887d612018-04-30 14:15:02 +01001947 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01001948
1949 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01001950 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01001951 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01001952
Chris Wilson67d97da2016-07-04 08:08:31 +01001953 /**
1954 * Is the GPU currently considered idle, or busy executing
1955 * userspace requests? Whilst idle, we allow runtime power
1956 * management to power down the hardware and display clocks.
1957 * In order to reduce the effect on performance, there
1958 * is a slight delay before we do so.
1959 */
Chris Wilson67d97da2016-07-04 08:08:31 +01001960 bool awake;
1961
1962 /**
Chris Wilson6f561032018-01-24 11:36:07 +00001963 * The number of times we have woken up.
1964 */
1965 unsigned int epoch;
1966#define I915_EPOCH_INVALID 0
1967
1968 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01001969 * We leave the user IRQ off as much as possible,
1970 * but this means that requests will finish and never
1971 * be retired once the system goes idle. Set a timer to
1972 * fire periodically while the ring is running. When it
1973 * fires, go retire requests.
1974 */
1975 struct delayed_work retire_work;
1976
1977 /**
1978 * When we detect an idle GPU, we want to turn on
1979 * powersaving features. So once we see that there
1980 * are no more requests outstanding and no more
1981 * arrive within a small period of time, we fire
1982 * off the idle_work.
1983 */
1984 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01001985
1986 ktime_t last_init_time;
Chris Wilson51797492018-12-04 14:15:16 +00001987
1988 struct i915_vma *scratch;
Oscar Mateoa83014d2014-07-24 17:04:21 +01001989 } gt;
1990
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001991 /* perform PHY state sanity checks? */
1992 bool chv_phy_assert[2];
1993
Mahesh Kumara3a89862016-12-01 21:19:34 +05301994 bool ipc_enabled;
1995
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07001996 /* Used to save the pipe-to-encoder mapping for audio */
1997 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001998
Jerome Anandeef57322017-01-25 04:27:49 +05301999 /* necessary resource sharing with HDMI LPE audio driver. */
2000 struct {
2001 struct platform_device *platdev;
2002 int irq;
2003 } lpe_audio;
2004
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002005 struct i915_pmu pmu;
2006
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002007 /*
2008 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2009 * will be rejected. Instead look for a better place.
2010 */
Jani Nikula77fec552014-03-31 14:27:22 +03002011};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302013struct dram_channel_info {
2014 struct info {
2015 u8 size, width;
2016 enum dram_rank rank;
2017 } l_info, s_info;
2018 enum dram_rank rank;
Mahesh Kumar86b59282018-08-31 16:39:42 +05302019 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302020};
2021
Chris Wilson2c1792a2013-08-01 18:39:55 +01002022static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2023{
Chris Wilson091387c2016-06-24 14:00:21 +01002024 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002025}
2026
David Weinehallc49d13e2016-08-22 13:32:42 +03002027static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002028{
David Weinehallc49d13e2016-08-22 13:32:42 +03002029 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002030}
2031
Jackie Li6b0478f2018-03-13 17:32:50 -07002032static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2033{
2034 return container_of(wopcm, struct drm_i915_private, wopcm);
2035}
2036
Alex Dai33a732f2015-08-12 15:43:36 +01002037static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2038{
2039 return container_of(guc, struct drm_i915_private, guc);
2040}
2041
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002042static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2043{
2044 return container_of(huc, struct drm_i915_private, huc);
2045}
2046
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002047/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302048#define for_each_engine(engine__, dev_priv__, id__) \
2049 for ((id__) = 0; \
2050 (id__) < I915_NUM_ENGINES; \
2051 (id__)++) \
2052 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002053
2054/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002055#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002056 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2057 (tmp__) ? \
2058 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2059 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002060
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002061enum hdmi_force_audio {
2062 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2063 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2064 HDMI_AUDIO_AUTO, /* trust EDID */
2065 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2066};
2067
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002068#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002069
Daniel Vettera071fa02014-06-18 23:28:09 +02002070/*
2071 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302072 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002073 * doesn't mean that the hw necessarily already scans it out, but that any
2074 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2075 *
2076 * We have one bit per pipe and per scanout plane type.
2077 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302078#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002079#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2080 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2081 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2082 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2083})
Daniel Vettera071fa02014-06-18 23:28:09 +02002084#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002085 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002086#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002087 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2088 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002089
Dave Gordon85d12252016-05-20 11:54:06 +01002090/*
2091 * Optimised SGL iterator for GEM objects
2092 */
2093static __always_inline struct sgt_iter {
2094 struct scatterlist *sgp;
2095 union {
2096 unsigned long pfn;
2097 dma_addr_t dma;
2098 };
2099 unsigned int curr;
2100 unsigned int max;
2101} __sgt_iter(struct scatterlist *sgl, bool dma) {
2102 struct sgt_iter s = { .sgp = sgl };
2103
2104 if (s.sgp) {
2105 s.max = s.curr = s.sgp->offset;
2106 s.max += s.sgp->length;
2107 if (dma)
2108 s.dma = sg_dma_address(s.sgp);
2109 else
2110 s.pfn = page_to_pfn(sg_page(s.sgp));
2111 }
2112
2113 return s;
2114}
2115
Chris Wilson96d77632016-10-28 13:58:33 +01002116static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2117{
2118 ++sg;
2119 if (unlikely(sg_is_chain(sg)))
2120 sg = sg_chain_ptr(sg);
2121 return sg;
2122}
2123
Dave Gordon85d12252016-05-20 11:54:06 +01002124/**
Dave Gordon63d15322016-05-20 11:54:07 +01002125 * __sg_next - return the next scatterlist entry in a list
2126 * @sg: The current sg entry
2127 *
2128 * Description:
2129 * If the entry is the last, return NULL; otherwise, step to the next
2130 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2131 * otherwise just return the pointer to the current element.
2132 **/
2133static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2134{
Chris Wilson96d77632016-10-28 13:58:33 +01002135 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002136}
2137
2138/**
Dave Gordon85d12252016-05-20 11:54:06 +01002139 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2140 * @__dmap: DMA address (output)
2141 * @__iter: 'struct sgt_iter' (iterator state, internal)
2142 * @__sgt: sg_table to iterate over (input)
2143 */
2144#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2145 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2146 ((__dmap) = (__iter).dma + (__iter).curr); \
Ville Syrjäläf6e35cd2018-09-13 18:04:05 +03002147 (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ? \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002148 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002149
2150/**
2151 * for_each_sgt_page - iterate over the pages of the given sg_table
2152 * @__pp: page pointer (output)
2153 * @__iter: 'struct sgt_iter' (iterator state, internal)
2154 * @__sgt: sg_table to iterate over (input)
2155 */
2156#define for_each_sgt_page(__pp, __iter, __sgt) \
2157 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2158 ((__pp) = (__iter).pfn == 0 ? NULL : \
2159 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002160 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2161 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002162
Tvrtko Ursulinf8e57862018-09-26 09:03:53 +01002163bool i915_sg_trim(struct sg_table *orig_st);
2164
Matthew Aulda5c081662017-10-06 23:18:18 +01002165static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2166{
2167 unsigned int page_sizes;
2168
2169 page_sizes = 0;
2170 while (sg) {
2171 GEM_BUG_ON(sg->offset);
2172 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2173 page_sizes |= sg->length;
2174 sg = __sg_next(sg);
2175 }
2176
2177 return page_sizes;
2178}
2179
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002180static inline unsigned int i915_sg_segment_size(void)
2181{
2182 unsigned int size = swiotlb_max_segment();
2183
2184 if (size == 0)
2185 return SCATTERLIST_MAX_SEGMENT;
2186
2187 size = rounddown(size, PAGE_SIZE);
2188 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2189 if (size < PAGE_SIZE)
2190 size = PAGE_SIZE;
2191
2192 return size;
2193}
2194
Jani Nikula2cc83762018-12-31 16:56:46 +02002195#define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
Jani Nikula02584042018-12-31 16:56:41 +02002196#define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
Chris Wilson481827b2018-07-06 11:14:41 +01002197#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002198
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002199#define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
Jani Nikula02584042018-12-31 16:56:41 +02002200#define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002201
Jani Nikulae87a0052015-10-20 15:22:02 +03002202#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002203#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002204
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002205#define INTEL_GEN_MASK(s, e) ( \
2206 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2207 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002208 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002209
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002210/* Returns true if Gen is in inclusive range [Start, End] */
Lucas De Marchi00690002018-12-12 10:10:42 -08002211#define IS_GEN_RANGE(dev_priv, s, e) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002212 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002213
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002214#define IS_GEN(dev_priv, n) \
2215 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002216 INTEL_INFO(dev_priv)->gen == (n))
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002217
Jani Nikulae87a0052015-10-20 15:22:02 +03002218/*
2219 * Return true if revision is in range [since,until] inclusive.
2220 *
2221 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2222 */
2223#define IS_REVID(p, since, until) \
2224 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2225
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002226#define IS_PLATFORM(dev_priv, p) (INTEL_INFO(dev_priv)->platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002227
2228#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2229#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2230#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2231#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2232#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2233#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2234#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2235#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2236#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2237#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2238#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2239#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002240#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002241#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2242#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002243#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2244#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002245#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002246#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002247#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002248 INTEL_INFO(dev_priv)->gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002249#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2250#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2251#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2252#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2253#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2254#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2255#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2256#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2257#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2258#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002259#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002260#define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002261#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2262 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2263#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2264 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2265 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2266 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002267/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002268#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2269 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2270#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002271 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002272#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2273 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2274#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002275 INTEL_INFO(dev_priv)->gt == 3)
Chris Wilson167bc752018-12-28 14:07:34 +00002276#define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002277 INTEL_INFO(dev_priv)->gt == 1)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002278/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002279#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2280 INTEL_DEVID(dev_priv) == 0x0A1E)
2281#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2282 INTEL_DEVID(dev_priv) == 0x1913 || \
2283 INTEL_DEVID(dev_priv) == 0x1916 || \
2284 INTEL_DEVID(dev_priv) == 0x1921 || \
2285 INTEL_DEVID(dev_priv) == 0x1926)
2286#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2287 INTEL_DEVID(dev_priv) == 0x1915 || \
2288 INTEL_DEVID(dev_priv) == 0x191E)
2289#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2290 INTEL_DEVID(dev_priv) == 0x5913 || \
2291 INTEL_DEVID(dev_priv) == 0x5916 || \
2292 INTEL_DEVID(dev_priv) == 0x5921 || \
2293 INTEL_DEVID(dev_priv) == 0x5926)
2294#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2295 INTEL_DEVID(dev_priv) == 0x5915 || \
2296 INTEL_DEVID(dev_priv) == 0x591E)
Lee, Shawn Cab2da3f82018-09-27 00:48:18 -07002297#define IS_AML_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x591C || \
2298 INTEL_DEVID(dev_priv) == 0x87C0)
Robert Bragg19f81df2017-06-13 12:23:03 +01002299#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002300 INTEL_INFO(dev_priv)->gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002301#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002302 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002303#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002304 INTEL_INFO(dev_priv)->gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002305#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002306 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002307#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002308 INTEL_INFO(dev_priv)->gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002309#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2310 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002311#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002312 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002313#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002314 INTEL_INFO(dev_priv)->gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002315#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2316 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302317
Jani Nikulac007fb42016-10-31 12:18:28 +02002318#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002319
Jani Nikulaef712bb2015-10-20 15:22:00 +03002320#define SKL_REVID_A0 0x0
2321#define SKL_REVID_B0 0x1
2322#define SKL_REVID_C0 0x2
2323#define SKL_REVID_D0 0x3
2324#define SKL_REVID_E0 0x4
2325#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002326#define SKL_REVID_G0 0x6
2327#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002328
Jani Nikulae87a0052015-10-20 15:22:02 +03002329#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2330
Jani Nikulaef712bb2015-10-20 15:22:00 +03002331#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002332#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002333#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002334#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002335#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002336
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002337#define IS_BXT_REVID(dev_priv, since, until) \
2338 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002339
Mika Kuoppalac033a372016-06-07 17:18:55 +03002340#define KBL_REVID_A0 0x0
2341#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002342#define KBL_REVID_C0 0x2
2343#define KBL_REVID_D0 0x3
2344#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002345
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002346#define IS_KBL_REVID(dev_priv, since, until) \
2347 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002348
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002349#define GLK_REVID_A0 0x0
2350#define GLK_REVID_A1 0x1
2351
2352#define IS_GLK_REVID(dev_priv, since, until) \
2353 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2354
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002355#define CNL_REVID_A0 0x0
2356#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002357#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002358
2359#define IS_CNL_REVID(p, since, until) \
2360 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2361
Oscar Mateocc38cae2018-05-08 14:29:23 -07002362#define ICL_REVID_A0 0x0
2363#define ICL_REVID_A2 0x1
2364#define ICL_REVID_B0 0x3
2365#define ICL_REVID_B2 0x4
2366#define ICL_REVID_C0 0x5
2367
2368#define IS_ICL_REVID(p, since, until) \
2369 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2370
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002371#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002372#define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
2373#define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002374
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002375#define ENGINE_MASK(id) BIT(id)
2376#define RENDER_RING ENGINE_MASK(RCS)
2377#define BSD_RING ENGINE_MASK(VCS)
2378#define BLT_RING ENGINE_MASK(BCS)
2379#define VEBOX_RING ENGINE_MASK(VECS)
2380#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002381#define BSD3_RING ENGINE_MASK(VCS3)
2382#define BSD4_RING ENGINE_MASK(VCS4)
2383#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002384#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002385
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002386#define HAS_ENGINE(dev_priv, id) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002387 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002388
2389#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2390#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2391#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2392#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2393
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002394#define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
2395#define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002396#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002397#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2398 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002399
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002400#define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002401
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002402#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002403 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002404#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002405 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002406#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002407 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002408
2409#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2410
Chris Wilson4bdafb92018-09-26 21:12:22 +01002411#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
2412#define HAS_PPGTT(dev_priv) \
2413 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2414#define HAS_FULL_PPGTT(dev_priv) \
2415 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2416#define HAS_FULL_48BIT_PPGTT(dev_priv) \
2417 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)
2418
Matthew Aulda5c081662017-10-06 23:18:18 +01002419#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2420 GEM_BUG_ON((sizes) == 0); \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002421 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
Matthew Aulda5c081662017-10-06 23:18:18 +01002422})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002423
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002424#define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002425#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002426 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002427
Daniel Vetterb45305f2012-12-17 16:21:27 +01002428/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002429#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002430
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002431/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002432#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002433 (IS_CANNONLAKE(dev_priv) || \
2434 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002435
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002436#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302437#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2438 IS_GEMINILAKE(dev_priv) || \
2439 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002440
Zou Nan haicae58522010-11-09 17:17:32 +08002441/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2442 * rows, which changed the alignment requirements and fence programming.
2443 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002444#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002445 !(IS_I915G(dev_priv) || \
2446 IS_I915GM(dev_priv)))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002447#define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
2448#define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002449
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002450#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002451#define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002452#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002453
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002454#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002455
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002456#define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002457
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002458#define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
2459#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
2460#define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002461
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002462#define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
2463#define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002464#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002465
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002466#define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002467
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002468#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
2469#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002470
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002471#define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302472
Dave Gordon1a3d1892016-05-13 15:36:30 +01002473/*
2474 * For now, anything with a GuC requires uCode loading, and then supports
2475 * command submission once loaded. But these are logically independent
2476 * properties, so we have separate macros to test them.
2477 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002478#define HAS_GUC(dev_priv) (INTEL_INFO(dev_priv)->has_guc)
2479#define HAS_GUC_CT(dev_priv) (INTEL_INFO(dev_priv)->has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002480#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2481#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002482
2483/* For now, anything with a GuC has also HuC */
2484#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002485#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002486
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002487/* Having a GuC is not the same as using a GuC */
Jani Nikulafce43312018-12-27 16:33:39 +02002488#define USES_GUC(dev_priv) intel_uc_is_using_guc(dev_priv)
2489#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission(dev_priv)
2490#define USES_HUC(dev_priv) intel_uc_is_using_huc(dev_priv)
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002491
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002492#define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002493
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002494#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002495#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2496#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2497#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2498#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2499#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002500#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2501#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302502#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2503#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002504#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002505#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002506#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002507#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002508#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002509#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002510#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002511
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002512#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002513#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002514#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002515#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002516#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002517 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002518#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2519#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2520#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002521#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002522 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2523 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002524#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002525 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2526 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002527#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2528#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2529#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2530#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002531
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002532#define HAS_GMCH_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302533
Rodrigo Viviff159472017-06-09 15:26:14 -07002534#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302535
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002536/* DPF == dynamic parity feature */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002537#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002538#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2539 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002540
Ben Widawskyc8735b02012-09-07 19:43:39 -07002541#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302542#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002543
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08002544#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)
2545
Chris Wilson05394f32010-11-08 19:18:58 +00002546#include "i915_trace.h"
2547
Chris Wilson80debff2017-05-25 13:16:12 +01002548static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002549{
2550#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002551 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002552 return true;
2553#endif
2554 return false;
2555}
2556
Chris Wilson80debff2017-05-25 13:16:12 +01002557static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2558{
2559 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2560}
2561
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002562static inline bool
2563intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2564{
Chris Wilson80debff2017-05-25 13:16:12 +01002565 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002566}
2567
Chris Wilson0673ad42016-06-24 14:00:22 +01002568/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002569void __printf(3, 4)
2570__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2571 const char *fmt, ...);
2572
2573#define i915_report_error(dev_priv, fmt, ...) \
2574 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2575
Ben Widawskyc43b5632012-04-16 14:07:40 -07002576#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002577extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2578 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002579#else
2580#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002581#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002582extern const struct dev_pm_ops i915_pm_ops;
2583
2584extern int i915_driver_load(struct pci_dev *pdev,
2585 const struct pci_device_id *ent);
2586extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002587extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2588extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002589
Chris Wilsond0667e92018-04-06 23:03:54 +01002590extern void i915_reset(struct drm_i915_private *i915,
2591 unsigned int stalled_mask,
2592 const char *reason);
2593extern int i915_reset_engine(struct intel_engine_cs *engine,
2594 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002595
Michel Thierry142bc7d2017-06-20 10:57:46 +01002596extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002597extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002598extern int intel_guc_reset_engine(struct intel_guc *guc,
2599 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002600extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002601extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002602extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2603extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2604extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2605extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002606int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002607
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002608int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002609int intel_engines_init(struct drm_i915_private *dev_priv);
2610
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002611u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2612
Jani Nikula77913b32015-06-18 13:06:16 +03002613/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002614void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2615 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002616void intel_hpd_init(struct drm_i915_private *dev_priv);
2617void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2618void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002619enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2620 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002621bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2622void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002625static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2626{
2627 unsigned long delay;
2628
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002629 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002630 return;
2631
2632 /* Don't continually defer the hangcheck so that it is always run at
2633 * least once after work has been scheduled on any ring. Otherwise,
2634 * we will ignore a hung ring if a second ring is kept busy.
2635 */
2636
2637 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2638 queue_delayed_work(system_long_wq,
2639 &dev_priv->gpu_error.hangcheck_work, delay);
2640}
2641
Chris Wilsonce800752018-03-20 10:04:49 +00002642__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002643void i915_handle_error(struct drm_i915_private *dev_priv,
2644 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002645 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002646 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002647#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648
Daniel Vetterb9632912014-09-30 10:56:44 +02002649extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002650extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002651int intel_irq_install(struct drm_i915_private *dev_priv);
2652void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002653
Lionel Landwerlin09605542018-08-30 14:24:24 +01002654void i915_clear_error_registers(struct drm_i915_private *dev_priv);
2655
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002656static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2657{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002658 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002659}
2660
Chris Wilsonc0336662016-05-06 15:40:21 +01002661static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002662{
Chris Wilsonc0336662016-05-06 15:40:21 +01002663 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002664}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002665
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002666u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2667 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002668void
Jani Nikula50227e12014-03-31 14:27:21 +03002669i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002670 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002671
2672void
Jani Nikula50227e12014-03-31 14:27:21 +03002673i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002674 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002675
Imre Deakf8b79e52014-03-04 19:23:07 +02002676void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2677void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002678void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2679 uint32_t mask,
2680 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002681void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2682 uint32_t interrupt_mask,
2683 uint32_t enabled_irq_mask);
2684static inline void
2685ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2686{
2687 ilk_update_display_irq(dev_priv, bits, bits);
2688}
2689static inline void
2690ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2691{
2692 ilk_update_display_irq(dev_priv, bits, 0);
2693}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002694void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2695 enum pipe pipe,
2696 uint32_t interrupt_mask,
2697 uint32_t enabled_irq_mask);
2698static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2699 enum pipe pipe, uint32_t bits)
2700{
2701 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2702}
2703static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2704 enum pipe pipe, uint32_t bits)
2705{
2706 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2707}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002708void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2709 uint32_t interrupt_mask,
2710 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002711static inline void
2712ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2713{
2714 ibx_display_interrupt_update(dev_priv, bits, bits);
2715}
2716static inline void
2717ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2718{
2719 ibx_display_interrupt_update(dev_priv, bits, 0);
2720}
2721
Eric Anholt673a3942008-07-30 12:06:12 -07002722/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002723int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2724 struct drm_file *file_priv);
2725int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2726 struct drm_file *file_priv);
2727int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2728 struct drm_file *file_priv);
2729int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2730 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002731int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2732 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002733int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2734 struct drm_file *file_priv);
2735int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2736 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002737int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2738 struct drm_file *file_priv);
2739int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2740 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002741int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2742 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002743int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2744 struct drm_file *file);
2745int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2746 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002747int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2748 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002749int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002751int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file_priv);
2753int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002755int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2756void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002757int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2758 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002759int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002761int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002763void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002764int i915_gem_init_early(struct drm_i915_private *dev_priv);
2765void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002766void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002767int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002768int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2769
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002770void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002771void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002772void i915_gem_object_init(struct drm_i915_gem_object *obj,
2773 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002774struct drm_i915_gem_object *
2775i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2776struct drm_i915_gem_object *
2777i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2778 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002779void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002780void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002781
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002782static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2783{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002784 if (!atomic_read(&i915->mm.free_count))
2785 return;
2786
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002787 /* A single pass should suffice to release all the freed objects (along
2788 * most call paths) , but be a little more paranoid in that freeing
2789 * the objects does take a little amount of time, during which the rcu
2790 * callbacks could have added new objects into the freed list, and
2791 * armed the work again.
2792 */
2793 do {
2794 rcu_barrier();
2795 } while (flush_work(&i915->mm.free_work));
2796}
2797
Chris Wilson3b19f162017-07-18 14:41:24 +01002798static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2799{
2800 /*
2801 * Similar to objects above (see i915_gem_drain_freed-objects), in
2802 * general we have workers that are armed by RCU and then rearm
2803 * themselves in their callbacks. To be paranoid, we need to
2804 * drain the workqueue a second time after waiting for the RCU
2805 * grace period so that we catch work queued via RCU from the first
2806 * pass. As neither drain_workqueue() nor flush_workqueue() report
2807 * a result, we make an assumption that we only don't require more
2808 * than 2 passes to catch all recursive RCU delayed work.
2809 *
2810 */
2811 int pass = 2;
2812 do {
2813 rcu_barrier();
2814 drain_workqueue(i915->wq);
2815 } while (--pass);
2816}
2817
Chris Wilson058d88c2016-08-15 10:49:06 +01002818struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002819i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2820 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002821 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002822 u64 alignment,
2823 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002824
Chris Wilsonaa653a62016-08-04 07:52:27 +01002825int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002826void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002827
Chris Wilson7c108fd2016-10-24 13:42:18 +01002828void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2829
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002830static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002831{
Chris Wilsonee286372015-04-07 16:20:25 +01002832 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002833}
Chris Wilsonee286372015-04-07 16:20:25 +01002834
Chris Wilson96d77632016-10-28 13:58:33 +01002835struct scatterlist *
2836i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2837 unsigned int n, unsigned int *offset);
2838
Dave Gordon033908a2015-12-10 18:51:23 +00002839struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002840i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2841 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002842
Chris Wilson96d77632016-10-28 13:58:33 +01002843struct page *
2844i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2845 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302846
Chris Wilson96d77632016-10-28 13:58:33 +01002847dma_addr_t
2848i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2849 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002850
Chris Wilson03ac84f2016-10-28 13:58:36 +01002851void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002852 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002853 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002854int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2855
2856static inline int __must_check
2857i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002858{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002859 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002860
Chris Wilson1233e2d2016-10-28 13:58:37 +01002861 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002862 return 0;
2863
2864 return __i915_gem_object_get_pages(obj);
2865}
2866
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002867static inline bool
2868i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2869{
2870 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2871}
2872
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002873static inline void
2874__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2875{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002876 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002877
Chris Wilson1233e2d2016-10-28 13:58:37 +01002878 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002879}
2880
2881static inline bool
2882i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2883{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002884 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002885}
2886
2887static inline void
2888__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2889{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002890 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002891 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002892
Chris Wilson1233e2d2016-10-28 13:58:37 +01002893 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002894}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002895
Chris Wilson1233e2d2016-10-28 13:58:37 +01002896static inline void
2897i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002898{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002899 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01002900}
2901
Chris Wilsond25f71a2019-01-07 11:54:24 +00002902enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock/struct_mutex */
Chris Wilson548625e2016-11-01 12:11:34 +00002903 I915_MM_NORMAL = 0,
Chris Wilsond25f71a2019-01-07 11:54:24 +00002904 I915_MM_SHRINKER /* called "recursively" from direct-reclaim-esque */
Chris Wilson548625e2016-11-01 12:11:34 +00002905};
2906
2907void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2908 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002909void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002910
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002911enum i915_map_type {
2912 I915_MAP_WB = 0,
2913 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01002914#define I915_MAP_OVERRIDE BIT(31)
2915 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
2916 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002917};
2918
Chris Wilson666424a2018-09-14 13:35:04 +01002919static inline enum i915_map_type
2920i915_coherent_map_type(struct drm_i915_private *i915)
2921{
2922 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2923}
2924
Chris Wilson0a798eb2016-04-08 12:11:11 +01002925/**
2926 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00002927 * @obj: the object to map into kernel address space
2928 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01002929 *
2930 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
2931 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002932 * the kernel address space. Based on the @type of mapping, the PTE will be
2933 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01002934 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01002935 * The caller is responsible for calling i915_gem_object_unpin_map() when the
2936 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002937 *
Dave Gordon83052162016-04-12 14:46:16 +01002938 * Returns the pointer through which to access the mapped object, or an
2939 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002940 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002941void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2942 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002943
2944/**
2945 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00002946 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01002947 *
2948 * After pinning the object and mapping its pages, once you are finished
2949 * with your access, call i915_gem_object_unpin_map() to release the pin
2950 * upon the mapping. Once the pin count reaches zero, that mapping may be
2951 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002952 */
2953static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
2954{
Chris Wilson0a798eb2016-04-08 12:11:11 +01002955 i915_gem_object_unpin_pages(obj);
2956}
2957
Chris Wilson43394c72016-08-18 17:16:47 +01002958int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2959 unsigned int *needs_clflush);
2960int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
2961 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00002962#define CLFLUSH_BEFORE BIT(0)
2963#define CLFLUSH_AFTER BIT(1)
2964#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01002965
2966static inline void
2967i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
2968{
2969 i915_gem_object_unpin_pages(obj);
2970}
2971
Chris Wilson54cf91d2010-11-25 18:00:26 +00002972int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Dave Airlieff72145b2011-02-07 12:16:14 +10002973int i915_gem_dumb_create(struct drm_file *file_priv,
2974 struct drm_device *dev,
2975 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002976int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2977 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01002978int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01002979
2980void i915_gem_track_fb(struct drm_i915_gem_object *old,
2981 struct drm_i915_gem_object *new,
2982 unsigned frontbuffer_bits);
2983
Chris Wilson73cb9702016-10-28 13:58:46 +01002984int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002985
Chris Wilsone61e0f52018-02-21 09:56:36 +00002986struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002987i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002988
Chris Wilson8c185ec2017-03-16 17:13:02 +00002989static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002990{
Chris Wilson8c185ec2017-03-16 17:13:02 +00002991 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
2992}
2993
2994static inline bool i915_reset_handoff(struct i915_gpu_error *error)
2995{
2996 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002997}
2998
2999static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3000{
Chris Wilson8af29b02016-09-09 14:11:47 +01003001 return unlikely(test_bit(I915_WEDGED, &error->flags));
3002}
3003
Chris Wilson8c185ec2017-03-16 17:13:02 +00003004static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003005{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003006 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003007}
3008
3009static inline u32 i915_reset_count(struct i915_gpu_error *error)
3010{
Chris Wilson8af29b02016-09-09 14:11:47 +01003011 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003012}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003013
Michel Thierry702c8f82017-06-20 10:57:48 +01003014static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3015 struct intel_engine_cs *engine)
3016{
3017 return READ_ONCE(error->reset_engine_count[engine->id]);
3018}
3019
Chris Wilsone61e0f52018-02-21 09:56:36 +00003020struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003021i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003022int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003023void i915_gem_reset(struct drm_i915_private *dev_priv,
3024 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003025void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003026void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003027void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003028bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003029void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003030 struct i915_request *request,
3031 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003032
Chris Wilson24145512017-01-24 11:01:35 +00003033void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003034int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3035int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003036void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003037void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003038void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003039int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01003040 unsigned int flags, long timeout);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003041int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003042void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003043void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003044vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003045int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3046 unsigned int flags,
3047 long timeout,
3048 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003049int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3050 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003051 const struct i915_sched_attr *attr);
Chris Wilson7651a442018-10-01 13:32:03 +01003052#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003053
Chris Wilson2e2f3512015-04-27 13:41:14 +01003054int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003055i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3056int __must_check
3057i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003058int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003059i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003060struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003061i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3062 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003063 const struct i915_ggtt_view *view,
3064 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003065void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003066int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003067 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003068int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003069void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003070
Chris Wilsone4ffd172011-04-04 09:44:39 +01003071int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3072 enum i915_cache_level cache_level);
3073
Daniel Vetter1286ff72012-05-10 15:25:09 +02003074struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3075 struct dma_buf *dma_buf);
3076
3077struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3078 struct drm_gem_object *gem_obj, int flags);
3079
Daniel Vetter841cd772014-08-06 15:04:48 +02003080static inline struct i915_hw_ppgtt *
3081i915_vm_to_ppgtt(struct i915_address_space *vm)
3082{
Chris Wilson82ad6442018-06-05 16:37:58 +01003083 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003084}
3085
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003086/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003087struct drm_i915_fence_reg *
3088i915_reserve_fence(struct drm_i915_private *dev_priv);
3089void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003090
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003091void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003092void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003093
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003094void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003095void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3096 struct sg_table *pages);
3097void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3098 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003099
Chris Wilsonca585b52016-05-24 14:53:36 +01003100static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003101__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3102{
3103 return idr_find(&file_priv->context_idr, id);
3104}
3105
3106static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003107i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3108{
3109 struct i915_gem_context *ctx;
3110
Chris Wilson1acfc102017-06-20 12:05:47 +01003111 rcu_read_lock();
3112 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3113 if (ctx && !kref_get_unless_zero(&ctx->ref))
3114 ctx = NULL;
3115 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003116
3117 return ctx;
3118}
3119
Robert Braggeec688e2016-11-07 19:49:47 +00003120int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3121 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003122int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3123 struct drm_file *file);
3124int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3125 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003126void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3127 struct i915_gem_context *ctx,
3128 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003129
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003130/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003131int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003132 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003133 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003134 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003135 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003136int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3137 struct drm_mm_node *node,
3138 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003139int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003140
Chris Wilson7125397b2017-12-06 12:49:14 +00003141void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3142
Ben Widawsky0260c422014-03-22 22:47:21 -07003143/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003144static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003145{
Chris Wilson600f4362016-08-18 17:16:40 +01003146 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003147 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003148 intel_gtt_chipset_flush();
3149}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003150
Chris Wilson9797fbf2012-04-24 15:47:39 +01003151/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003152int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3153 struct drm_mm_node *node, u64 size,
3154 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003155int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3156 struct drm_mm_node *node, u64 size,
3157 unsigned alignment, u64 start,
3158 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003159void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3160 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003161int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Matthew Auld8c019032018-09-20 15:27:07 +01003162void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003163struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003164i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3165 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003166struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003167i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003168 resource_size_t stolen_offset,
3169 resource_size_t gtt_offset,
3170 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003171
Chris Wilson920cf412016-10-28 13:58:30 +01003172/* i915_gem_internal.c */
3173struct drm_i915_gem_object *
3174i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003175 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003176
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003177/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003178unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003179 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003180 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003181 unsigned flags);
3182#define I915_SHRINK_PURGEABLE 0x1
3183#define I915_SHRINK_UNBOUND 0x2
3184#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003185#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003186#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003187unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3188void i915_gem_shrinker_register(struct drm_i915_private *i915);
3189void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Chris Wilsond25f71a2019-01-07 11:54:24 +00003190void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
3191 struct mutex *mutex);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003192
Eric Anholt673a3942008-07-30 12:06:12 -07003193/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003194static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003195{
Chris Wilson091387c2016-06-24 14:00:21 +01003196 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003197
3198 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003199 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003200}
3201
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003202u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3203 unsigned int tiling, unsigned int stride);
3204u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3205 unsigned int tiling, unsigned int stride);
3206
Ben Gamari20172632009-02-17 20:08:50 -05003207/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003208#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003209int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003210int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003211void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003212#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003213static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003214static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3215{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003216static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003217#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003218
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003219const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003220
Brad Volkin351e3db2014-02-18 10:15:46 -08003221/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003222int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003223void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003224void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003225int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3226 struct drm_i915_gem_object *batch_obj,
3227 struct drm_i915_gem_object *shadow_batch_obj,
3228 u32 batch_start_offset,
3229 u32 batch_len,
3230 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003231
Robert Braggeec688e2016-11-07 19:49:47 +00003232/* i915_perf.c */
3233extern void i915_perf_init(struct drm_i915_private *dev_priv);
3234extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003235extern void i915_perf_register(struct drm_i915_private *dev_priv);
3236extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003237
Jesse Barnes317c35d2008-08-25 15:11:06 -07003238/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003239extern int i915_save_state(struct drm_i915_private *dev_priv);
3240extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003241
Ben Widawsky0136db52012-04-10 21:17:01 -07003242/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003243void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3244void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003245
Jerome Anandeef57322017-01-25 04:27:49 +05303246/* intel_lpe_audio.c */
3247int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3248void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3249void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303250void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003251 enum pipe pipe, enum port port,
3252 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303253
Chris Wilsonf899fc62010-07-20 15:44:45 -07003254/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003255extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3256extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003257extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3258 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003259extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003260
Jani Nikula0184df462015-03-27 00:20:20 +02003261extern struct i2c_adapter *
3262intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003263extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3264extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003265static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003266{
3267 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3268}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003269extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003270
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003271/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003272void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003273void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003274bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003275bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003276bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003277bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003278bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003279bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003280bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303281bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3282 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303283bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3284 enum port port);
Jani Nikula39053082018-11-15 12:52:35 +02003285enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303286
Jesse Barnes723bfd72010-10-07 16:01:13 -07003287/* intel_acpi.c */
3288#ifdef CONFIG_ACPI
3289extern void intel_register_dsm_handler(void);
3290extern void intel_unregister_dsm_handler(void);
3291#else
3292static inline void intel_register_dsm_handler(void) { return; }
3293static inline void intel_unregister_dsm_handler(void) { return; }
3294#endif /* CONFIG_ACPI */
3295
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003296/* intel_device_info.c */
3297static inline struct intel_device_info *
3298mkwrite_device_info(struct drm_i915_private *dev_priv)
3299{
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02003300 return (struct intel_device_info *)INTEL_INFO(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003301}
3302
Jesse Barnes79e53942008-11-07 14:24:08 -08003303/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003304extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003305extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003306extern void intel_modeset_cleanup(struct drm_device *dev);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003307extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3308 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003309extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003310extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3311extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003312extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003313extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003314extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Chris Wilson60548c52018-07-31 14:26:29 +01003315extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3316 bool interactive);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003317extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003318 bool enable);
Manasi Navare71824142018-11-28 12:26:19 -08003319void intel_dsc_enable(struct intel_encoder *encoder,
3320 const struct intel_crtc_state *crtc_state);
Manasi Navarea6006222018-11-28 12:26:23 -08003321void intel_dsc_disable(const struct intel_crtc_state *crtc_state);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003322
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003323int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3324 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003325
Chris Wilson6ef3d422010-08-04 20:26:07 +01003326/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003327extern struct intel_overlay_error_state *
3328intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003329extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3330 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003331
Chris Wilsonc0336662016-05-06 15:40:21 +01003332extern struct intel_display_error_state *
3333intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003334extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003335 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003336
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003337int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003338int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003339 u32 val, int fast_timeout_us,
3340 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003341#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003342 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003343
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003344int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3345 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003346
3347/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303348u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003349int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003350u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003351u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3352void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003353u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3354void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3355u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3356void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003357u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3358void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003359u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3360void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003361u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3362 enum intel_sbi_destination destination);
3363void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3364 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303365u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3366void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003367
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003368/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003369void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003370 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003371void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3372 enum port port, u32 margin, u32 scale,
3373 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003374void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3375void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3376bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3377 enum dpio_phy phy);
3378bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3379 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003380uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003381void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3382 uint8_t lane_lat_optim_mask);
3383uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3384
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003385void chv_set_phy_signal_level(struct intel_encoder *encoder,
3386 u32 deemph_reg_value, u32 margin_reg_value,
3387 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003388void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003389 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003390 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003391void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3392 const struct intel_crtc_state *crtc_state);
3393void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3394 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003395void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003396void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3397 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003398
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003399void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3400 u32 demph_reg_value, u32 preemph_reg_value,
3401 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003402void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3403 const struct intel_crtc_state *crtc_state);
3404void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3405 const struct intel_crtc_state *crtc_state);
3406void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3407 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003408
Imre Deakc45198b2018-11-06 18:06:18 +02003409/* intel_combo_phy.c */
3410void icl_combo_phys_init(struct drm_i915_private *dev_priv);
3411void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3412void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
3413void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3414
Ville Syrjälä616bc822015-01-23 21:04:25 +02003415int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3416int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003417u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003418 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303419
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003420u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3421
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003422static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3423 const i915_reg_t reg)
3424{
3425 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3426}
3427
Ben Widawsky0b274482013-10-04 21:22:51 -07003428#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3429#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003430
Ben Widawsky0b274482013-10-04 21:22:51 -07003431#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3432#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3433#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3434#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003435
Ben Widawsky0b274482013-10-04 21:22:51 -07003436#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3437#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3438#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3439#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003440
Chris Wilson698b3132014-03-21 13:16:43 +00003441/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3442 * will be implemented using 2 32-bit writes in an arbitrary order with
3443 * an arbitrary delay between them. This can cause the hardware to
3444 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003445 * machine death. For this reason we do not support I915_WRITE64, or
3446 * dev_priv->uncore.funcs.mmio_writeq.
3447 *
3448 * When reading a 64-bit value as two 32-bit values, the delay may cause
3449 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3450 * occasionally a 64-bit register does not actualy support a full readq
3451 * and must be read using two 32-bit reads.
3452 *
3453 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003454 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003455#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003456
Chris Wilson50877442014-03-21 12:41:53 +00003457#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003458 u32 upper, lower, old_upper, loop = 0; \
3459 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003460 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003461 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003462 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003463 upper = I915_READ(upper_reg); \
3464 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003465 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003466
Zou Nan haicae58522010-11-09 17:17:32 +08003467#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3468#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3469
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003470#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003471static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003473{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003474 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003475}
3476
3477#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003478static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003480{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003481 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003482}
3483__raw_read(8, b)
3484__raw_read(16, w)
3485__raw_read(32, l)
3486__raw_read(64, q)
3487
3488__raw_write(8, b)
3489__raw_write(16, w)
3490__raw_write(32, l)
3491__raw_write(64, q)
3492
3493#undef __raw_read
3494#undef __raw_write
3495
Chris Wilsona6111f72015-04-07 16:21:02 +01003496/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003497 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003498 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003499 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003500 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003501 *
3502 * As an example, these accessors can possibly be used between:
3503 *
3504 * spin_lock_irq(&dev_priv->uncore.lock);
3505 * intel_uncore_forcewake_get__locked();
3506 *
3507 * and
3508 *
3509 * intel_uncore_forcewake_put__locked();
3510 * spin_unlock_irq(&dev_priv->uncore.lock);
3511 *
3512 *
3513 * Note: some registers may not need forcewake held, so
3514 * intel_uncore_forcewake_{get,put} can be omitted, see
3515 * intel_uncore_forcewake_for_reg().
3516 *
3517 * Certain architectures will die if the same cacheline is concurrently accessed
3518 * by different clients (e.g. on Ivybridge). Access to registers should
3519 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3520 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003521 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003522#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3523#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003524#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003525#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3526
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003527/* "Broadcast RGB" property */
3528#define INTEL_BROADCAST_RGB_AUTO 0
3529#define INTEL_BROADCAST_RGB_FULL 1
3530#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003531
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003532static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003533{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003534 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003535 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003536 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303537 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003538 else
3539 return VGACNTRL;
3540}
3541
Imre Deakdf977292013-05-21 20:03:17 +03003542static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3543{
3544 unsigned long j = msecs_to_jiffies(m);
3545
3546 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3547}
3548
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003549static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3550{
Chris Wilsonb8050142017-08-11 11:57:31 +01003551 /* nsecs_to_jiffies64() does not guard against overflow */
3552 if (NSEC_PER_SEC % HZ &&
3553 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3554 return MAX_JIFFY_OFFSET;
3555
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003556 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3557}
3558
Paulo Zanonidce56b32013-12-19 14:29:40 -02003559/*
3560 * If you need to wait X milliseconds between events A and B, but event B
3561 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3562 * when event A happened, then just before event B you call this function and
3563 * pass the timestamp as the first argument, and X as the second argument.
3564 */
3565static inline void
3566wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3567{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003568 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003569
3570 /*
3571 * Don't re-read the value of "jiffies" every time since it may change
3572 * behind our back and break the math.
3573 */
3574 tmp_jiffies = jiffies;
3575 target_jiffies = timestamp_jiffies +
3576 msecs_to_jiffies_timeout(to_wait_ms);
3577
3578 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003579 remaining_jiffies = target_jiffies - tmp_jiffies;
3580 while (remaining_jiffies)
3581 remaining_jiffies =
3582 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003583 }
3584}
Chris Wilson221fe792016-09-09 14:11:51 +01003585
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003586void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3587bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3588
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003589/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3590 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3591 * perform the operation. To check beforehand, pass in the parameters to
3592 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3593 * you only need to pass in the minor offsets, page-aligned pointers are
3594 * always valid.
3595 *
3596 * For just checking for SSE4.1, in the foreknowledge that the future use
3597 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3598 */
3599#define i915_can_memcpy_from_wc(dst, src, len) \
3600 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3601
3602#define i915_has_memcpy_from_wc() \
3603 i915_memcpy_from_wc(NULL, NULL, 0)
3604
Chris Wilsonc58305a2016-08-19 16:54:28 +01003605/* i915_mm.c */
3606int remap_io_mapping(struct vm_area_struct *vma,
3607 unsigned long addr, unsigned long pfn, unsigned long size,
3608 struct io_mapping *iomap);
3609
Chris Wilson767a9832017-09-13 09:56:05 +01003610static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3611{
3612 if (INTEL_GEN(i915) >= 10)
3613 return CNL_HWS_CSB_WRITE_INDEX;
3614 else
3615 return I915_HWS_CSB_WRITE_INDEX;
3616}
3617
Chris Wilson51797492018-12-04 14:15:16 +00003618static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
3619{
3620 return i915_ggtt_offset(i915->gt.scratch);
3621}
3622
Linus Torvalds1da177e2005-04-16 15:20:36 -07003623#endif