blob: 985defce9908a527649e7815569689c92499a6c0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020055#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010056#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
Chris Wilsond501b1d2016-04-13 17:35:02 +010060#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070063
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* General customization:
65 */
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
Daniel Vetter2a551352016-05-08 18:20:53 +020069#define DRIVER_DATE "20160508"
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Mika Kuoppalac883ef12014-10-28 17:32:30 +020071#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010072/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020080#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010081#endif
82
Jani Nikulacd9bfac2015-03-12 13:01:12 +020083#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020084#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020085
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106
Imre Deak4fec15d2016-03-16 13:39:08 +0200107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
Jani Nikula42a8ca42015-08-27 16:23:30 +0300111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
Jani Nikula87ad3212016-01-14 12:53:34 +0200116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800125 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700128};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800129#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700130
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200135 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200138 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200139};
Jani Nikulada205632016-03-15 21:51:10 +0200140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200156 default:
157 return "<invalid>";
158 }
159}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200160
Jani Nikula4d1de972016-03-18 17:05:42 +0200161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
Damien Lespiau84139d12014-03-28 00:18:32 +0530166/*
Matt Roper31409e92015-09-24 15:53:09 -0700167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530171 */
Jesse Barnes80824002009-09-10 15:28:06 -0700172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800175 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700176 PLANE_CURSOR,
177 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700178};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800179#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800180
Damien Lespiaud615a162014-03-03 17:31:48 +0000181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300182
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300193#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
Paulo Zanonib97186f2013-05-03 12:15:36 -0300205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300215 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300226 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200227 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300228 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100233 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100234 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300235 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300236
237 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300246
Egbert Eich1d843f92013-02-25 12:06:49 -0500247enum hpd_pin {
248 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700253 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800257 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500258 HPD_NUM_PINS
259};
260
Jani Nikulac91711f2015-05-28 15:43:48 +0300261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
Jani Nikula5fcece82015-05-27 15:03:42 +0300264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
Chris Wilson2a2d5482012-12-03 11:49:06 +0000294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700300
Damien Lespiau055e3932014-08-18 13:49:10 +0100301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800314
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
Damien Lespiaud79b8142014-05-13 23:32:23 +0100319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
Matt Roperc107acf2016-05-12 07:06:01 -0700327#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300333#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300338
Damien Lespiaud063ae42014-05-13 23:32:21 +0100339#define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
Damien Lespiaub2784e12014-08-05 11:29:37 +0100342#define for_each_intel_encoder(dev, intel_encoder) \
343 list_for_each_entry(intel_encoder, \
344 &(dev)->mode_config.encoder_list, \
345 base.head)
346
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200347#define for_each_intel_connector(dev, intel_connector) \
348 list_for_each_entry(intel_connector, \
349 &dev->mode_config.connector_list, \
350 base.head)
351
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200352#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
353 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200354 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200355
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800356#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
357 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200358 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800359
Borun Fub04c5bd2014-07-12 10:02:27 +0530360#define for_each_power_domain(domain, mask) \
361 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200362 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530363
Daniel Vettere7b903d2013-06-05 13:34:14 +0200364struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100365struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100366struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200367
Chris Wilsona6f766f2015-04-27 13:41:20 +0100368struct drm_i915_file_private {
369 struct drm_i915_private *dev_priv;
370 struct drm_file *file;
371
372 struct {
373 spinlock_t lock;
374 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100375/* 20ms is a fairly arbitrary limit (greater than the average frame time)
376 * chosen to prevent the CPU getting more than a frame ahead of the GPU
377 * (when using lax throttling for the frontbuffer). We also use it to
378 * offer free GPU waitboosts for severely congested workloads.
379 */
380#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100381 } mm;
382 struct idr context_idr;
383
Chris Wilson2e1b8732015-04-27 13:41:22 +0100384 struct intel_rps_client {
385 struct list_head link;
386 unsigned boosts;
387 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100388
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000389 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100390};
391
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100392/* Used by dp and fdi links */
393struct intel_link_m_n {
394 uint32_t tu;
395 uint32_t gmch_m;
396 uint32_t gmch_n;
397 uint32_t link_m;
398 uint32_t link_n;
399};
400
401void intel_link_compute_m_n(int bpp, int nlanes,
402 int pixel_clock, int link_clock,
403 struct intel_link_m_n *m_n);
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405/* Interface history:
406 *
407 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100408 * 1.2: Add Power Management
409 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100410 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000411 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000412 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
413 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 */
415#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000416#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417#define DRIVER_PATCHLEVEL 0
418
Chris Wilson23bc5982010-09-29 16:10:57 +0100419#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700420
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700421struct opregion_header;
422struct opregion_acpi;
423struct opregion_swsci;
424struct opregion_asle;
425
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100426struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000427 struct opregion_header *header;
428 struct opregion_acpi *acpi;
429 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300430 u32 swsci_gbda_sub_functions;
431 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000432 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200433 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200434 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200435 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000436 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200437 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100438};
Chris Wilson44834a62010-08-19 16:09:23 +0100439#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100440
Chris Wilson6ef3d422010-08-04 20:26:07 +0100441struct intel_overlay;
442struct intel_overlay_error_state;
443
Jesse Barnesde151cf2008-11-12 10:03:55 -0800444#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300445#define I915_MAX_NUM_FENCES 32
446/* 32 fences + sign bit for FENCE_REG_NONE */
447#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800448
449struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200450 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000451 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100452 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800453};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000454
yakui_zhao9b9d1722009-05-31 17:17:17 +0800455struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100456 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800457 u8 dvo_port;
458 u8 slave_addr;
459 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100460 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400461 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800462};
463
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000464struct intel_display_error_state;
465
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700466struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200467 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800468 struct timeval time;
469
Mika Kuoppalacb383002014-02-25 17:11:25 +0200470 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100471 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200472 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200473 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200474
Ben Widawsky585b0282014-01-30 00:19:37 -0800475 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700476 u32 eir;
477 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700478 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700479 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700480 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000481 u32 derrmr;
482 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800483 u32 error; /* gen6+ */
484 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200485 u32 fault_data0; /* gen8, gen9 */
486 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800487 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800488 u32 gac_eco;
489 u32 gam_ecochk;
490 u32 gab_ctl;
491 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800492 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800493 u64 fence[I915_MAX_NUM_FENCES];
494 struct intel_overlay_error_state *overlay;
495 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700496 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800497
Chris Wilson52d39a22012-02-15 11:25:37 +0000498 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000499 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800500 /* Software tracked state */
501 bool waiting;
502 int hangcheck_score;
503 enum intel_ring_hangcheck_action hangcheck_action;
504 int num_requests;
505
506 /* our own tracking of ring head and tail */
507 u32 cpu_ring_head;
508 u32 cpu_ring_tail;
509
Chris Wilson14fd0d62016-04-07 07:29:10 +0100510 u32 last_seqno;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000511 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800512
513 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100514 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800515 u32 tail;
516 u32 head;
517 u32 ctl;
518 u32 hws;
519 u32 ipeir;
520 u32 ipehr;
521 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800522 u32 bbstate;
523 u32 instpm;
524 u32 instps;
525 u32 seqno;
526 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000527 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800528 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700529 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800530 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000531 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800532
Chris Wilson52d39a22012-02-15 11:25:37 +0000533 struct drm_i915_error_object {
534 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100535 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000536 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200537 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800538
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000539 struct drm_i915_error_object *wa_ctx;
540
Chris Wilson52d39a22012-02-15 11:25:37 +0000541 struct drm_i915_error_request {
542 long jiffies;
543 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000544 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000545 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800546
547 struct {
548 u32 gfx_mode;
549 union {
550 u64 pdp[4];
551 u32 pp_dir_base;
552 };
553 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200554
555 pid_t pid;
556 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000557 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100558
Chris Wilson9df30792010-02-18 10:24:56 +0000559 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000560 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000562 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100563 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000564 u32 read_domains;
565 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200566 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000567 s32 pinned:2;
568 u32 tiling:2;
569 u32 dirty:1;
570 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100571 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100572 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100573 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700574 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800575
Ben Widawsky95f53012013-07-31 17:00:15 -0700576 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100577 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700578};
579
Jani Nikula7bd688c2013-11-08 16:48:56 +0200580struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200581struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200582struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000583struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100584struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200585struct intel_limit;
586struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100587
Jesse Barnese70236a2009-09-21 10:42:27 -0700588struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700589 int (*get_display_clock_speed)(struct drm_device *dev);
590 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100591 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800592 int (*compute_intermediate_wm)(struct drm_device *dev,
593 struct intel_crtc *intel_crtc,
594 struct intel_crtc_state *newstate);
595 void (*initial_watermarks)(struct intel_crtc_state *cstate);
596 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300597 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200598 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
599 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100600 /* Returns the active state of the crtc, and if the crtc is active,
601 * fills out the pipe-config with the hw state. */
602 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200603 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000604 void (*get_initial_plane_config)(struct intel_crtc *,
605 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200606 int (*crtc_compute_clock)(struct intel_crtc *crtc,
607 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200608 void (*crtc_enable)(struct drm_crtc *crtc);
609 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200610 void (*audio_codec_enable)(struct drm_connector *connector,
611 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300612 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200613 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700614 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700615 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700616 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
617 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700618 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100619 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700620 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100621 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700622 /* clock updates for mode set */
623 /* cursor updates */
624 /* render clock increase/decrease */
625 /* display clock increase/decrease */
626 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000627
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200628 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
629 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700630};
631
Mika Kuoppala48c10262015-01-16 11:34:41 +0200632enum forcewake_domain_id {
633 FW_DOMAIN_ID_RENDER = 0,
634 FW_DOMAIN_ID_BLITTER,
635 FW_DOMAIN_ID_MEDIA,
636
637 FW_DOMAIN_ID_COUNT
638};
639
640enum forcewake_domains {
641 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
642 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
643 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
644 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
645 FORCEWAKE_BLITTER |
646 FORCEWAKE_MEDIA)
647};
648
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100649#define FW_REG_READ (1)
650#define FW_REG_WRITE (2)
651
652enum forcewake_domains
653intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
654 i915_reg_t reg, unsigned int op);
655
Chris Wilson907b28c2013-07-19 20:36:52 +0100656struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530657 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200658 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530659 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200660 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200662 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
663 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
664 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
665 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200667 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700668 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200669 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700670 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200671 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700672 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200673 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700674 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300675};
676
Chris Wilson907b28c2013-07-19 20:36:52 +0100677struct intel_uncore {
678 spinlock_t lock; /** lock is also taken in irq contexts. */
679
680 struct intel_uncore_funcs funcs;
681
682 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200683 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100684
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200685 struct intel_uncore_forcewake_domain {
686 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200687 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100688 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200689 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100690 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200691 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200692 u32 val_set;
693 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200694 i915_reg_t reg_ack;
695 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200696 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200697 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200698
699 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100700};
701
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200702/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100703#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
704 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
705 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
706 (domain__)++) \
707 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200708
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100709#define for_each_fw_domain(domain__, dev_priv__) \
710 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200711
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200712#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
713#define CSR_VERSION_MAJOR(version) ((version) >> 16)
714#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
715
Daniel Vettereb805622015-05-04 14:58:44 +0200716struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200717 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200718 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530719 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200720 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200721 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200722 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200723 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200724 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200725 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200726 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200727};
728
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100729#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
730 func(is_mobile) sep \
731 func(is_i85x) sep \
732 func(is_i915g) sep \
733 func(is_i945gm) sep \
734 func(is_g33) sep \
735 func(need_gfx_hws) sep \
736 func(is_g4x) sep \
737 func(is_pineview) sep \
738 func(is_broadwater) sep \
739 func(is_crestline) sep \
740 func(is_ivybridge) sep \
741 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800742 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100743 func(is_haswell) sep \
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100744 func(is_broadwell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530745 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700746 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700747 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700748 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100749 func(has_fbc) sep \
750 func(has_pipe_cxsr) sep \
751 func(has_hotplug) sep \
752 func(cursor_needs_physical) sep \
753 func(has_overlay) sep \
754 func(overlay_needs_physical) sep \
755 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100756 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000757 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100758 func(has_ddi) sep \
759 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200760
Damien Lespiaua587f772013-04-22 18:40:38 +0100761#define DEFINE_FLAG(name) u8 name:1
762#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200763
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500764struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200765 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100766 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100767 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000768 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000769 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100770 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700771 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100772 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200773 /* Register offsets for the various display pipes and transcoders */
774 int pipe_offsets[I915_MAX_TRANSCODERS];
775 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200776 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300777 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600778
779 /* Slice/subslice/EU info */
780 u8 slice_total;
781 u8 subslice_total;
782 u8 subslice_per_slice;
783 u8 eu_total;
784 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000785 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
786 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600787 u8 has_slice_pg:1;
788 u8 has_subslice_pg:1;
789 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000790
791 struct color_luts {
792 u16 degamma_lut_size;
793 u16 gamma_lut_size;
794 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500795};
796
Damien Lespiaua587f772013-04-22 18:40:38 +0100797#undef DEFINE_FLAG
798#undef SEP_SEMICOLON
799
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800800enum i915_cache_level {
801 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100802 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
803 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
804 caches, eg sampler/render caches, and the
805 large Last-Level-Cache. LLC is coherent with
806 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100807 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800808};
809
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300810struct i915_ctx_hang_stats {
811 /* This context had batch pending when hang was declared */
812 unsigned batch_pending;
813
814 /* This context had batch active when hang was declared */
815 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300816
817 /* Time when this context was last blamed for a GPU reset */
818 unsigned long guilty_ts;
819
Chris Wilson676fa572014-12-24 08:13:39 -0800820 /* If the contexts causes a second GPU hang within this time,
821 * it is permanently banned from submitting any more work.
822 */
823 unsigned long ban_period_seconds;
824
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300825 /* This context is banned to submit more work */
826 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300827};
Ben Widawsky40521052012-06-04 14:42:43 -0700828
829/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100830#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300831
832#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100833/**
834 * struct intel_context - as the name implies, represents a context.
835 * @ref: reference count.
836 * @user_handle: userspace tracking identity for this context.
837 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300838 * @flags: context specific flags:
839 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100840 * @file_priv: filp associated with this context (NULL for global default
841 * context).
842 * @hang_stats: information about the role of this context in possible GPU
843 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100844 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100845 * @legacy_hw_ctx: render context backing object and whether it is correctly
846 * initialized (legacy ring submission mechanism only).
847 * @link: link in the global list of contexts.
848 *
849 * Contexts are memory images used by the hardware to store copies of their
850 * internal state.
851 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100852struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300853 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100854 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700855 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100856 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300857 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700858 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300859 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200860 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700861
Chris Wilson5d1808e2016-04-28 09:56:51 +0100862 /* Unique identifier for this context, used by the hw for tracking */
863 unsigned hw_id;
864
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100865 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100866 struct {
867 struct drm_i915_gem_object *rcs_state;
868 bool initialized;
869 } legacy_hw_ctx;
870
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100871 /* Execlists */
872 struct {
873 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100874 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200875 int pin_count;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000876 struct i915_vma *lrc_vma;
877 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000878 uint32_t *lrc_reg_state;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100879 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000880 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100881
Ben Widawskya33afea2013-09-17 21:12:45 -0700882 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700883};
884
Paulo Zanonia4001f12015-02-13 17:23:44 -0200885enum fb_op_origin {
886 ORIGIN_GTT,
887 ORIGIN_CPU,
888 ORIGIN_CS,
889 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300890 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200891};
892
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200893struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300894 /* This is always the inner lock when overlapping with struct_mutex and
895 * it's the outer lock when overlapping with stolen_lock. */
896 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700897 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200898 unsigned int possible_framebuffer_bits;
899 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200900 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200901 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700902
Ben Widawskyc4213882014-06-19 12:06:10 -0700903 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700904 struct drm_mm_node *compressed_llb;
905
Rodrigo Vivida46f932014-08-01 02:04:45 -0700906 bool false_color;
907
Paulo Zanonid029bca2015-10-15 10:44:46 -0300908 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300909 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300910
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200911 struct intel_fbc_state_cache {
912 struct {
913 unsigned int mode_flags;
914 uint32_t hsw_bdw_pixel_rate;
915 } crtc;
916
917 struct {
918 unsigned int rotation;
919 int src_w;
920 int src_h;
921 bool visible;
922 } plane;
923
924 struct {
925 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200926 uint32_t pixel_format;
927 unsigned int stride;
928 int fence_reg;
929 unsigned int tiling_mode;
930 } fb;
931 } state_cache;
932
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200933 struct intel_fbc_reg_params {
934 struct {
935 enum pipe pipe;
936 enum plane plane;
937 unsigned int fence_y_offset;
938 } crtc;
939
940 struct {
941 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200942 uint32_t pixel_format;
943 unsigned int stride;
944 int fence_reg;
945 } fb;
946
947 int cfb_size;
948 } params;
949
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700950 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200951 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200952 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200953 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200954 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700955
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200956 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800957};
958
Vandana Kannan96178ee2015-01-10 02:25:56 +0530959/**
960 * HIGH_RR is the highest eDP panel refresh rate read from EDID
961 * LOW_RR is the lowest eDP panel refresh rate found from EDID
962 * parsing for same resolution.
963 */
964enum drrs_refresh_rate_type {
965 DRRS_HIGH_RR,
966 DRRS_LOW_RR,
967 DRRS_MAX_RR, /* RR count */
968};
969
970enum drrs_support_type {
971 DRRS_NOT_SUPPORTED = 0,
972 STATIC_DRRS_SUPPORT = 1,
973 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530974};
975
Daniel Vetter2807cf62014-07-11 10:30:11 -0700976struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530977struct i915_drrs {
978 struct mutex mutex;
979 struct delayed_work work;
980 struct intel_dp *dp;
981 unsigned busy_frontbuffer_bits;
982 enum drrs_refresh_rate_type refresh_rate_type;
983 enum drrs_support_type type;
984};
985
Rodrigo Vivia031d702013-10-03 16:15:06 -0300986struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700987 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300988 bool sink_support;
989 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700990 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700991 bool active;
992 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700993 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530994 bool psr2_support;
995 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800996 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300997};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700998
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800999enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001000 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001001 PCH_IBX, /* Ibexpeak PCH */
1002 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001003 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301004 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001005 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001006};
1007
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001008enum intel_sbi_destination {
1009 SBI_ICLK,
1010 SBI_MPHY,
1011};
1012
Jesse Barnesb690e962010-07-19 13:53:12 -07001013#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001014#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001015#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001016#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001017#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001018#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001019
Dave Airlie8be48d92010-03-30 05:34:14 +00001020struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001021struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001022
Daniel Vetterc2b91522012-02-14 22:37:19 +01001023struct intel_gmbus {
1024 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001025#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001026 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001027 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001028 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001029 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001030 struct drm_i915_private *dev_priv;
1031};
1032
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001033struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001034 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001035 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001036 u32 savePP_ON_DELAYS;
1037 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001038 u32 savePP_ON;
1039 u32 savePP_OFF;
1040 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001041 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001042 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001043 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001044 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001045 u32 saveSWF0[16];
1046 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001047 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001048 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001049 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001050 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001051};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001052
Imre Deakddeea5b2014-05-05 15:19:56 +03001053struct vlv_s0ix_state {
1054 /* GAM */
1055 u32 wr_watermark;
1056 u32 gfx_prio_ctrl;
1057 u32 arb_mode;
1058 u32 gfx_pend_tlb0;
1059 u32 gfx_pend_tlb1;
1060 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1061 u32 media_max_req_count;
1062 u32 gfx_max_req_count;
1063 u32 render_hwsp;
1064 u32 ecochk;
1065 u32 bsd_hwsp;
1066 u32 blt_hwsp;
1067 u32 tlb_rd_addr;
1068
1069 /* MBC */
1070 u32 g3dctl;
1071 u32 gsckgctl;
1072 u32 mbctl;
1073
1074 /* GCP */
1075 u32 ucgctl1;
1076 u32 ucgctl3;
1077 u32 rcgctl1;
1078 u32 rcgctl2;
1079 u32 rstctl;
1080 u32 misccpctl;
1081
1082 /* GPM */
1083 u32 gfxpause;
1084 u32 rpdeuhwtc;
1085 u32 rpdeuc;
1086 u32 ecobus;
1087 u32 pwrdwnupctl;
1088 u32 rp_down_timeout;
1089 u32 rp_deucsw;
1090 u32 rcubmabdtmr;
1091 u32 rcedata;
1092 u32 spare2gh;
1093
1094 /* Display 1 CZ domain */
1095 u32 gt_imr;
1096 u32 gt_ier;
1097 u32 pm_imr;
1098 u32 pm_ier;
1099 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1100
1101 /* GT SA CZ domain */
1102 u32 tilectl;
1103 u32 gt_fifoctl;
1104 u32 gtlc_wake_ctrl;
1105 u32 gtlc_survive;
1106 u32 pmwgicz;
1107
1108 /* Display 2 CZ domain */
1109 u32 gu_ctl0;
1110 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001111 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001112 u32 clock_gate_dis2;
1113};
1114
Chris Wilsonbf225f22014-07-10 20:31:18 +01001115struct intel_rps_ei {
1116 u32 cz_clock;
1117 u32 render_c0;
1118 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001119};
1120
Daniel Vetterc85aa882012-11-02 19:55:03 +01001121struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001122 /*
1123 * work, interrupts_enabled and pm_iir are protected by
1124 * dev_priv->irq_lock
1125 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001126 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001127 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001128 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001129
Ben Widawskyb39fb292014-03-19 18:31:11 -07001130 /* Frequencies are stored in potentially platform dependent multiples.
1131 * In other words, *_freq needs to be multiplied by X to be interesting.
1132 * Soft limits are those which are used for the dynamic reclocking done
1133 * by the driver (raise frequencies under heavy loads, and lower for
1134 * lighter loads). Hard limits are those imposed by the hardware.
1135 *
1136 * A distinction is made for overclocking, which is never enabled by
1137 * default, and is considered to be above the hard limit if it's
1138 * possible at all.
1139 */
1140 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1141 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1142 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1143 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1144 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001145 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001146 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1147 u8 rp1_freq; /* "less than" RP0 power/freqency */
1148 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001149 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001150
Chris Wilson8fb55192015-04-07 16:20:28 +01001151 u8 up_threshold; /* Current %busy required to uplock */
1152 u8 down_threshold; /* Current %busy required to downclock */
1153
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001154 int last_adj;
1155 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1156
Chris Wilson8d3afd72015-05-21 21:01:47 +01001157 spinlock_t client_lock;
1158 struct list_head clients;
1159 bool client_boost;
1160
Chris Wilsonc0951f02013-10-10 21:58:50 +01001161 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001162 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001163 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001164
Chris Wilson2e1b8732015-04-27 13:41:22 +01001165 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001166
Chris Wilsonbf225f22014-07-10 20:31:18 +01001167 /* manual wa residency calculations */
1168 struct intel_rps_ei up_ei, down_ei;
1169
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001170 /*
1171 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001172 * Must be taken after struct_mutex if nested. Note that
1173 * this lock may be held for long periods of time when
1174 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001175 */
1176 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001177};
1178
Daniel Vetter1a240d42012-11-29 22:18:51 +01001179/* defined intel_pm.c */
1180extern spinlock_t mchdev_lock;
1181
Daniel Vetterc85aa882012-11-02 19:55:03 +01001182struct intel_ilk_power_mgmt {
1183 u8 cur_delay;
1184 u8 min_delay;
1185 u8 max_delay;
1186 u8 fmax;
1187 u8 fstart;
1188
1189 u64 last_count1;
1190 unsigned long last_time1;
1191 unsigned long chipset_power;
1192 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001193 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001194 unsigned long gfx_power;
1195 u8 corr;
1196
1197 int c_m;
1198 int r_t;
1199};
1200
Imre Deakc6cb5822014-03-04 19:22:55 +02001201struct drm_i915_private;
1202struct i915_power_well;
1203
1204struct i915_power_well_ops {
1205 /*
1206 * Synchronize the well's hw state to match the current sw state, for
1207 * example enable/disable it based on the current refcount. Called
1208 * during driver init and resume time, possibly after first calling
1209 * the enable/disable handlers.
1210 */
1211 void (*sync_hw)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /*
1214 * Enable the well and resources that depend on it (for example
1215 * interrupts located on the well). Called after the 0->1 refcount
1216 * transition.
1217 */
1218 void (*enable)(struct drm_i915_private *dev_priv,
1219 struct i915_power_well *power_well);
1220 /*
1221 * Disable the well and resources that depend on it. Called after
1222 * the 1->0 refcount transition.
1223 */
1224 void (*disable)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /* Returns the hw enabled state. */
1227 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1228 struct i915_power_well *power_well);
1229};
1230
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001231/* Power well structure for haswell */
1232struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001233 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001234 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001235 /* power well enable/disable usage count */
1236 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001237 /* cached hw enabled state */
1238 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001239 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001240 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001241 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001242};
1243
Imre Deak83c00f52013-10-25 17:36:47 +03001244struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001245 /*
1246 * Power wells needed for initialization at driver init and suspend
1247 * time are on. They are kept on until after the first modeset.
1248 */
1249 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001250 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001251 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001252
Imre Deak83c00f52013-10-25 17:36:47 +03001253 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001254 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001255 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001256};
1257
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001259struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001261 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001263};
1264
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001265struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001266 /** Memory allocator for GTT stolen memory */
1267 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001268 /** Protects the usage of the GTT stolen memory allocator. This is
1269 * always the inner lock when overlapping with struct_mutex. */
1270 struct mutex stolen_lock;
1271
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001272 /** List of all objects in gtt_space. Used to restore gtt
1273 * mappings on resume */
1274 struct list_head bound_list;
1275 /**
1276 * List of objects which are not bound to the GTT (thus
1277 * are idle and not used by the GPU) but still have
1278 * (presumably uncached) pages still attached.
1279 */
1280 struct list_head unbound_list;
1281
1282 /** Usable portion of the GTT for GEM */
1283 unsigned long stolen_base; /* limited to low memory (32-bit) */
1284
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001285 /** PPGTT used for aliasing the PPGTT with the GTT */
1286 struct i915_hw_ppgtt *aliasing_ppgtt;
1287
Chris Wilson2cfcd322014-05-20 08:28:43 +01001288 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001289 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001290 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001291 bool shrinker_no_lock_stealing;
1292
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001293 /** LRU list of objects with fence regs on them. */
1294 struct list_head fence_list;
1295
1296 /**
1297 * We leave the user IRQ off as much as possible,
1298 * but this means that requests will finish and never
1299 * be retired once the system goes idle. Set a timer to
1300 * fire periodically while the ring is running. When it
1301 * fires, go retire requests.
1302 */
1303 struct delayed_work retire_work;
1304
1305 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001306 * When we detect an idle GPU, we want to turn on
1307 * powersaving features. So once we see that there
1308 * are no more requests outstanding and no more
1309 * arrive within a small period of time, we fire
1310 * off the idle_work.
1311 */
1312 struct delayed_work idle_work;
1313
1314 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001315 * Are we in a non-interruptible section of code like
1316 * modesetting?
1317 */
1318 bool interruptible;
1319
Chris Wilsonf62a0072014-02-21 17:55:39 +00001320 /**
1321 * Is the GPU currently considered idle, or busy executing userspace
1322 * requests? Whilst idle, we attempt to power down the hardware and
1323 * display clocks. In order to reduce the effect on performance, there
1324 * is a slight delay before we do so.
1325 */
1326 bool busy;
1327
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001328 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001329 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001330
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001331 /** Bit 6 swizzling required for X tiling */
1332 uint32_t bit_6_swizzle_x;
1333 /** Bit 6 swizzling required for Y tiling */
1334 uint32_t bit_6_swizzle_y;
1335
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001336 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001337 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001338 size_t object_memory;
1339 u32 object_count;
1340};
1341
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001342struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001343 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001344 unsigned bytes;
1345 unsigned size;
1346 int err;
1347 u8 *buf;
1348 loff_t start;
1349 loff_t pos;
1350};
1351
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001352struct i915_error_state_file_priv {
1353 struct drm_device *dev;
1354 struct drm_i915_error_state *error;
1355};
1356
Daniel Vetter99584db2012-11-14 17:14:04 +01001357struct i915_gpu_error {
1358 /* For hangcheck timer */
1359#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1360#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001361 /* Hang gpu twice in this window and your context gets banned */
1362#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1363
Chris Wilson737b1502015-01-26 18:03:03 +02001364 struct workqueue_struct *hangcheck_wq;
1365 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001366
1367 /* For reset and error_state handling. */
1368 spinlock_t lock;
1369 /* Protected by the above dev->gpu_error.lock. */
1370 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001371
1372 unsigned long missed_irq_rings;
1373
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001374 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001375 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001376 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001377 * This is a counter which gets incremented when reset is triggered,
1378 * and again when reset has been handled. So odd values (lowest bit set)
1379 * means that reset is in progress and even values that
1380 * (reset_counter >> 1):th reset was successfully completed.
1381 *
1382 * If reset is not completed succesfully, the I915_WEDGE bit is
1383 * set meaning that hardware is terminally sour and there is no
1384 * recovery. All waiters on the reset_queue will be woken when
1385 * that happens.
1386 *
1387 * This counter is used by the wait_seqno code to notice that reset
1388 * event happened and it needs to restart the entire ioctl (since most
1389 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001390 *
1391 * This is important for lock-free wait paths, where no contended lock
1392 * naturally enforces the correct ordering between the bail-out of the
1393 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001394 */
1395 atomic_t reset_counter;
1396
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001397#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001398#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001399
1400 /**
1401 * Waitqueue to signal when the reset has completed. Used by clients
1402 * that wait for dev_priv->mm.wedged to settle.
1403 */
1404 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001405
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001406 /* Userspace knobs for gpu hang simulation;
1407 * combines both a ring mask, and extra flags
1408 */
1409 u32 stop_rings;
1410#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1411#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001412
1413 /* For missed irq/seqno simulation. */
1414 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001415};
1416
Zhang Ruib8efb172013-02-05 15:41:53 +08001417enum modeset_restore {
1418 MODESET_ON_LID_OPEN,
1419 MODESET_DONE,
1420 MODESET_SUSPENDED,
1421};
1422
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001423#define DP_AUX_A 0x40
1424#define DP_AUX_B 0x10
1425#define DP_AUX_C 0x20
1426#define DP_AUX_D 0x30
1427
Xiong Zhang11c1b652015-08-17 16:04:04 +08001428#define DDC_PIN_B 0x05
1429#define DDC_PIN_C 0x04
1430#define DDC_PIN_D 0x06
1431
Paulo Zanoni6acab152013-09-12 17:06:24 -03001432struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001433 /*
1434 * This is an index in the HDMI/DVI DDI buffer translation table.
1435 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1436 * populate this field.
1437 */
1438#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001439 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001440
1441 uint8_t supports_dvi:1;
1442 uint8_t supports_hdmi:1;
1443 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001444
1445 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001446 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001447
1448 uint8_t dp_boost_level;
1449 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001450};
1451
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001452enum psr_lines_to_wait {
1453 PSR_0_LINES_TO_WAIT = 0,
1454 PSR_1_LINE_TO_WAIT,
1455 PSR_4_LINES_TO_WAIT,
1456 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301457};
1458
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001459struct intel_vbt_data {
1460 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1461 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1462
1463 /* Feature bits */
1464 unsigned int int_tv_support:1;
1465 unsigned int lvds_dither:1;
1466 unsigned int lvds_vbt:1;
1467 unsigned int int_crt_support:1;
1468 unsigned int lvds_use_ssc:1;
1469 unsigned int display_clock_mode:1;
1470 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001471 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001472 int lvds_ssc_freq;
1473 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1474
Pradeep Bhat83a72802014-03-28 10:14:57 +05301475 enum drrs_support_type drrs_type;
1476
Jani Nikula6aa23e62016-03-24 17:50:20 +02001477 struct {
1478 int rate;
1479 int lanes;
1480 int preemphasis;
1481 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001482 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001483 bool initialized;
1484 bool support;
1485 int bpp;
1486 struct edp_power_seq pps;
1487 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001488
Jani Nikulaf00076d2013-12-14 20:38:29 -02001489 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001490 bool full_link;
1491 bool require_aux_wakeup;
1492 int idle_frames;
1493 enum psr_lines_to_wait lines_to_wait;
1494 int tp1_wakeup_time;
1495 int tp2_tp3_wakeup_time;
1496 } psr;
1497
1498 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001499 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001500 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001501 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001502 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001503 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001504 } backlight;
1505
Shobhit Kumard17c5442013-08-27 15:12:25 +03001506 /* MIPI DSI */
1507 struct {
1508 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301509 struct mipi_config *config;
1510 struct mipi_pps_data *pps;
1511 u8 seq_version;
1512 u32 size;
1513 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001514 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001515 } dsi;
1516
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001517 int crt_ddc_pin;
1518
1519 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001520 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001521
1522 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001523 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001524};
1525
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001526enum intel_ddb_partitioning {
1527 INTEL_DDB_PART_1_2,
1528 INTEL_DDB_PART_5_6, /* IVB+ */
1529};
1530
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001531struct intel_wm_level {
1532 bool enable;
1533 uint32_t pri_val;
1534 uint32_t spr_val;
1535 uint32_t cur_val;
1536 uint32_t fbc_val;
1537};
1538
Imre Deak820c1982013-12-17 14:46:36 +02001539struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001540 uint32_t wm_pipe[3];
1541 uint32_t wm_lp[3];
1542 uint32_t wm_lp_spr[3];
1543 uint32_t wm_linetime[3];
1544 bool enable_fbc_wm;
1545 enum intel_ddb_partitioning partitioning;
1546};
1547
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001548struct vlv_pipe_wm {
1549 uint16_t primary;
1550 uint16_t sprite[2];
1551 uint8_t cursor;
1552};
1553
1554struct vlv_sr_wm {
1555 uint16_t plane;
1556 uint8_t cursor;
1557};
1558
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001559struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001560 struct vlv_pipe_wm pipe[3];
1561 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001562 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001563 uint8_t cursor;
1564 uint8_t sprite[2];
1565 uint8_t primary;
1566 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001567 uint8_t level;
1568 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001569};
1570
Damien Lespiauc1939242014-11-04 17:06:41 +00001571struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001572 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001573};
1574
1575static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1576{
Damien Lespiau16160e32014-11-04 17:06:53 +00001577 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001578}
1579
Damien Lespiau08db6652014-11-04 17:06:52 +00001580static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1581 const struct skl_ddb_entry *e2)
1582{
1583 if (e1->start == e2->start && e1->end == e2->end)
1584 return true;
1585
1586 return false;
1587}
1588
Damien Lespiauc1939242014-11-04 17:06:41 +00001589struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001590 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001591 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001592 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001593};
1594
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001595struct skl_wm_values {
1596 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001597 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001598 uint32_t wm_linetime[I915_MAX_PIPES];
1599 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001600 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001601};
1602
1603struct skl_wm_level {
1604 bool plane_en[I915_MAX_PLANES];
1605 uint16_t plane_res_b[I915_MAX_PLANES];
1606 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001607};
1608
Paulo Zanonic67a4702013-08-19 13:18:09 -03001609/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001610 * This struct helps tracking the state needed for runtime PM, which puts the
1611 * device in PCI D3 state. Notice that when this happens, nothing on the
1612 * graphics device works, even register access, so we don't get interrupts nor
1613 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001614 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001615 * Every piece of our code that needs to actually touch the hardware needs to
1616 * either call intel_runtime_pm_get or call intel_display_power_get with the
1617 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001618 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001619 * Our driver uses the autosuspend delay feature, which means we'll only really
1620 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001621 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001622 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001623 *
1624 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1625 * goes back to false exactly before we reenable the IRQs. We use this variable
1626 * to check if someone is trying to enable/disable IRQs while they're supposed
1627 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001628 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001629 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001630 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001631 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001632struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001633 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001634 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001635 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001636 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001637};
1638
Daniel Vetter926321d2013-10-16 13:30:34 +02001639enum intel_pipe_crc_source {
1640 INTEL_PIPE_CRC_SOURCE_NONE,
1641 INTEL_PIPE_CRC_SOURCE_PLANE1,
1642 INTEL_PIPE_CRC_SOURCE_PLANE2,
1643 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001644 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001645 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1646 INTEL_PIPE_CRC_SOURCE_TV,
1647 INTEL_PIPE_CRC_SOURCE_DP_B,
1648 INTEL_PIPE_CRC_SOURCE_DP_C,
1649 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001650 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001651 INTEL_PIPE_CRC_SOURCE_MAX,
1652};
1653
Shuang He8bf1e9f2013-10-15 18:55:27 +01001654struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001655 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001656 uint32_t crc[5];
1657};
1658
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001659#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001660struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001661 spinlock_t lock;
1662 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001663 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001664 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001665 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001666 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001667};
1668
Daniel Vetterf99d7062014-06-19 16:01:59 +02001669struct i915_frontbuffer_tracking {
1670 struct mutex lock;
1671
1672 /*
1673 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1674 * scheduled flips.
1675 */
1676 unsigned busy_bits;
1677 unsigned flip_bits;
1678};
1679
Mika Kuoppala72253422014-10-07 17:21:26 +03001680struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001681 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001682 u32 value;
1683 /* bitmask representing WA bits */
1684 u32 mask;
1685};
1686
Arun Siluvery33136b02016-01-21 21:43:47 +00001687/*
1688 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1689 * allowing it for RCS as we don't foresee any requirement of having
1690 * a whitelist for other engines. When it is really required for
1691 * other engines then the limit need to be increased.
1692 */
1693#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001694
1695struct i915_workarounds {
1696 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1697 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001698 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001699};
1700
Yu Zhangcf9d2892015-02-10 19:05:47 +08001701struct i915_virtual_gpu {
1702 bool active;
1703};
1704
John Harrison5f19e2b2015-05-29 17:43:27 +01001705struct i915_execbuffer_params {
1706 struct drm_device *dev;
1707 struct drm_file *file;
1708 uint32_t dispatch_flags;
1709 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001710 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001711 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001712 struct drm_i915_gem_object *batch_obj;
1713 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001714 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001715};
1716
Matt Roperaa363132015-09-24 15:53:18 -07001717/* used in computing the new watermarks state */
1718struct intel_wm_config {
1719 unsigned int num_pipes_active;
1720 bool sprites_enabled;
1721 bool sprites_scaled;
1722};
1723
Jani Nikula77fec552014-03-31 14:27:22 +03001724struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001725 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001726 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001727 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001728 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001730 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731
1732 int relative_constants_mode;
1733
1734 void __iomem *regs;
1735
Chris Wilson907b28c2013-07-19 20:36:52 +01001736 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737
Yu Zhangcf9d2892015-02-10 19:05:47 +08001738 struct i915_virtual_gpu vgpu;
1739
Alex Dai33a732f2015-08-12 15:43:36 +01001740 struct intel_guc guc;
1741
Daniel Vettereb805622015-05-04 14:58:44 +02001742 struct intel_csr csr;
1743
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001744 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001745
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1747 * controller on different i2c buses. */
1748 struct mutex gmbus_mutex;
1749
1750 /**
1751 * Base address of the gmbus and gpio block.
1752 */
1753 uint32_t gpio_mmio_base;
1754
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301755 /* MMIO base address for MIPI regs */
1756 uint32_t mipi_mmio_base;
1757
Ville Syrjälä443a3892015-11-11 20:34:15 +02001758 uint32_t psr_mmio_base;
1759
Daniel Vetter28c70f12012-12-01 13:53:45 +01001760 wait_queue_head_t gmbus_wait_queue;
1761
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001763 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001764 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001765 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001766
Daniel Vetterba8286f2014-09-11 07:43:25 +02001767 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001768 struct resource mch_res;
1769
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770 /* protects the irq masks */
1771 spinlock_t irq_lock;
1772
Sourab Gupta84c33a62014-06-02 16:47:17 +05301773 /* protects the mmio flip data */
1774 spinlock_t mmio_flip_lock;
1775
Imre Deakf8b79e52014-03-04 19:23:07 +02001776 bool display_irqs_enabled;
1777
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001778 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1779 struct pm_qos_request pm_qos;
1780
Ville Syrjäläa5805162015-05-26 20:42:30 +03001781 /* Sideband mailbox protection */
1782 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001783
1784 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001785 union {
1786 u32 irq_mask;
1787 u32 de_irq_mask[I915_MAX_PIPES];
1788 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001789 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001790 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301791 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001792 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793
Jani Nikula5fcece82015-05-27 15:03:42 +03001794 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001795 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301796 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001797 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001798 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001799
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001800 bool preserve_bios_swizzle;
1801
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001802 /* overlay */
1803 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001804
Jani Nikula58c68772013-11-08 16:48:54 +02001805 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001806 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001807
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001808 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001809 bool no_aux_handshake;
1810
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001811 /* protects panel power sequencer state */
1812 struct mutex pps_mutex;
1813
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001814 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1816
1817 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001818 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001819 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001820 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001821 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001822 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001823 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001824
Daniel Vetter645416f2013-09-02 16:22:25 +02001825 /**
1826 * wq - Driver workqueue for GEM.
1827 *
1828 * NOTE: Work items scheduled here are not allowed to grab any modeset
1829 * locks, for otherwise the flushing done in the pageflip code will
1830 * result in deadlocks.
1831 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001832 struct workqueue_struct *wq;
1833
1834 /* Display functions */
1835 struct drm_i915_display_funcs display;
1836
1837 /* PCH chipset type */
1838 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001839 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001840
1841 unsigned long quirks;
1842
Zhang Ruib8efb172013-02-05 15:41:53 +08001843 enum modeset_restore modeset_restore;
1844 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001845 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001846
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001847 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001848 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001849
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001850 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001851 DECLARE_HASHTABLE(mm_structs, 7);
1852 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001853
Chris Wilson5d1808e2016-04-28 09:56:51 +01001854 /* The hw wants to have a stable context identifier for the lifetime
1855 * of the context (for OA, PASID, faults, etc). This is limited
1856 * in execlists to 21 bits.
1857 */
1858 struct ida context_hw_ida;
1859#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1860
Daniel Vetter87813422012-05-02 11:49:32 +02001861 /* Kernel Modesetting */
1862
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001863 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1864 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865 wait_queue_head_t pending_flip_queue;
1866
Daniel Vetterc4597872013-10-21 21:04:07 +02001867#ifdef CONFIG_DEBUG_FS
1868 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1869#endif
1870
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001871 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001872 int num_shared_dpll;
1873 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001874 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001875
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001876 /*
1877 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1878 * Must be global rather than per dpll, because on some platforms
1879 * plls share registers.
1880 */
1881 struct mutex dpll_lock;
1882
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001883 unsigned int active_crtcs;
1884 unsigned int min_pixclk[I915_MAX_PIPES];
1885
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001886 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887
Mika Kuoppala72253422014-10-07 17:21:26 +03001888 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001889
Daniel Vetterf99d7062014-06-19 16:01:59 +02001890 struct i915_frontbuffer_tracking fb_tracking;
1891
Jesse Barnes652c3932009-08-17 13:31:43 -07001892 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001893
Zhenyu Wangc48044112009-12-17 14:48:43 +08001894 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001895
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001896 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001897
Ben Widawsky59124502013-07-04 11:02:05 -07001898 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001899 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001900
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001901 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001902 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001903
Daniel Vetter20e4d402012-08-08 23:35:39 +02001904 /* ilk-only ips/rps state. Everything in here is protected by the global
1905 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001906 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001907
Imre Deak83c00f52013-10-25 17:36:47 +03001908 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001909
Rodrigo Vivia031d702013-10-03 16:15:06 -03001910 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001911
Daniel Vetter99584db2012-11-14 17:14:04 +01001912 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001913
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001914 struct drm_i915_gem_object *vlv_pctx;
1915
Daniel Vetter06957262015-08-10 13:34:08 +02001916#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001917 /* list of fbdev register on this device */
1918 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001919 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001920#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001921
1922 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001923 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001924
Imre Deak58fddc22015-01-08 17:54:14 +02001925 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001926 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001927 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001928 /**
1929 * av_mutex - mutex for audio/video sync
1930 *
1931 */
1932 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001933
Ben Widawsky254f9652012-06-04 14:42:42 -07001934 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001935 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001936
Damien Lespiau3e683202012-12-11 18:48:29 +00001937 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001938
Ville Syrjäläc2317752016-03-15 16:39:56 +02001939 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001940 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001941 /*
1942 * Shadows for CHV DPLL_MD regs to keep the state
1943 * checker somewhat working in the presence hardware
1944 * crappiness (can't read out DPLL_MD for pipes B & C).
1945 */
1946 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001947 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001948
Daniel Vetter842f1c82014-03-10 10:01:44 +01001949 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001950 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001951 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001952 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001953
Ville Syrjälä53615a52013-08-01 16:18:50 +03001954 struct {
1955 /*
1956 * Raw watermark latency values:
1957 * in 0.1us units for WM0,
1958 * in 0.5us units for WM1+.
1959 */
1960 /* primary */
1961 uint16_t pri_latency[5];
1962 /* sprite */
1963 uint16_t spr_latency[5];
1964 /* cursor */
1965 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001966 /*
1967 * Raw watermark memory latency values
1968 * for SKL for all 8 levels
1969 * in 1us units.
1970 */
1971 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001972
Matt Roperaa363132015-09-24 15:53:18 -07001973 /* Committed wm config */
1974 struct intel_wm_config config;
1975
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001976 /*
1977 * The skl_wm_values structure is a bit too big for stack
1978 * allocation, so we keep the staging struct where we store
1979 * intermediate results here instead.
1980 */
1981 struct skl_wm_values skl_results;
1982
Ville Syrjälä609cede2013-10-09 19:18:03 +03001983 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001984 union {
1985 struct ilk_wm_values hw;
1986 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001987 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001988 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001989
1990 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001991
1992 /*
1993 * Should be held around atomic WM register writing; also
1994 * protects * intel_crtc->wm.active and
1995 * cstate->wm.need_postvbl_update.
1996 */
1997 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001998
1999 /*
2000 * Set during HW readout of watermarks/DDB. Some platforms
2001 * need to know when we're still using BIOS-provided values
2002 * (which we don't fully trust).
2003 */
2004 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002005 } wm;
2006
Paulo Zanoni8a187452013-12-06 20:32:13 -02002007 struct i915_runtime_pm pm;
2008
Oscar Mateoa83014d2014-07-24 17:04:21 +01002009 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2010 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01002011 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00002012 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002013 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002014 int (*init_engines)(struct drm_device *dev);
2015 void (*cleanup_engine)(struct intel_engine_cs *engine);
2016 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002017 } gt;
2018
Dave Gordoned54c1a2016-01-19 19:02:54 +00002019 struct intel_context *kernel_context;
2020
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002021 /* perform PHY state sanity checks? */
2022 bool chv_phy_assert[2];
2023
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002024 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2025
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002026 /*
2027 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2028 * will be rejected. Instead look for a better place.
2029 */
Jani Nikula77fec552014-03-31 14:27:22 +03002030};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
Chris Wilson2c1792a2013-08-01 18:39:55 +01002032static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2033{
2034 return dev->dev_private;
2035}
2036
Imre Deak888d0d42015-01-08 17:54:13 +02002037static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2038{
2039 return to_i915(dev_get_drvdata(dev));
2040}
2041
Alex Dai33a732f2015-08-12 15:43:36 +01002042static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2043{
2044 return container_of(guc, struct drm_i915_private, guc);
2045}
2046
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002047/* Simple iterator over all initialised engines */
2048#define for_each_engine(engine__, dev_priv__) \
2049 for ((engine__) = &(dev_priv__)->engine[0]; \
2050 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2051 (engine__)++) \
2052 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002053
Dave Gordonc3232b12016-03-23 18:19:53 +00002054/* Iterator with engine_id */
2055#define for_each_engine_id(engine__, dev_priv__, id__) \
2056 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2057 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2058 (engine__)++) \
2059 for_each_if (((id__) = (engine__)->id, \
2060 intel_engine_initialized(engine__)))
2061
2062/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002063#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002064 for ((engine__) = &(dev_priv__)->engine[0]; \
2065 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2066 (engine__)++) \
2067 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2068 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002069
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002070enum hdmi_force_audio {
2071 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2072 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2073 HDMI_AUDIO_AUTO, /* trust EDID */
2074 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2075};
2076
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002077#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002078
Chris Wilson37e680a2012-06-07 15:38:42 +01002079struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002080 unsigned int flags;
2081#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2082
Chris Wilson37e680a2012-06-07 15:38:42 +01002083 /* Interface between the GEM object and its backing storage.
2084 * get_pages() is called once prior to the use of the associated set
2085 * of pages before to binding them into the GTT, and put_pages() is
2086 * called after we no longer need them. As we expect there to be
2087 * associated cost with migrating pages between the backing storage
2088 * and making them available for the GPU (e.g. clflush), we may hold
2089 * onto the pages after they are no longer referenced by the GPU
2090 * in case they may be used again shortly (for example migrating the
2091 * pages to a different memory domain within the GTT). put_pages()
2092 * will therefore most likely be called when the object itself is
2093 * being released or under memory pressure (where we attempt to
2094 * reap pages for the shrinker).
2095 */
2096 int (*get_pages)(struct drm_i915_gem_object *);
2097 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002098
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002099 int (*dmabuf_export)(struct drm_i915_gem_object *);
2100 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002101};
2102
Daniel Vettera071fa02014-06-18 23:28:09 +02002103/*
2104 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302105 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002106 * doesn't mean that the hw necessarily already scans it out, but that any
2107 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2108 *
2109 * We have one bit per pipe and per scanout plane type.
2110 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302111#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2112#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002113#define INTEL_FRONTBUFFER_BITS \
2114 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2115#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2116 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2117#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302118 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2119#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2120 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002121#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302122 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002123#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302124 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002125
Eric Anholt673a3942008-07-30 12:06:12 -07002126struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002127 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002128
Chris Wilson37e680a2012-06-07 15:38:42 +01002129 const struct drm_i915_gem_object_ops *ops;
2130
Ben Widawsky2f633152013-07-17 12:19:03 -07002131 /** List of VMAs backed by this object */
2132 struct list_head vma_list;
2133
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002134 /** Stolen memory for this object, instead of being backed by shmem. */
2135 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002136 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002137
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002138 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002139 /** Used in execbuf to temporarily hold a ref */
2140 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002141
Chris Wilson8d9d5742015-04-07 16:20:38 +01002142 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002143
Eric Anholt673a3942008-07-30 12:06:12 -07002144 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002145 * This is set if the object is on the active lists (has pending
2146 * rendering and so a non-zero seqno), and is not set if it i s on
2147 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002148 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002149 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002150
2151 /**
2152 * This is set if the object has been written to since last bound
2153 * to the GTT
2154 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002155 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002156
2157 /**
2158 * Fence register bits (if any) for this object. Will be set
2159 * as needed when mapped into the GTT.
2160 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002161 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002162 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002163
2164 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002165 * Advice: are the backing pages purgeable?
2166 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002167 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002168
2169 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002170 * Current tiling mode for the object.
2171 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002172 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002173 /**
2174 * Whether the tiling parameters for the currently associated fence
2175 * register have changed. Note that for the purposes of tracking
2176 * tiling changes we also treat the unfenced register, the register
2177 * slot that the object occupies whilst it executes a fenced
2178 * command (such as BLT on gen2/3), as a "fence".
2179 */
2180 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002181
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002182 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002183 * Is the object at the current location in the gtt mappable and
2184 * fenceable? Used to avoid costly recalculations.
2185 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002186 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002187
2188 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002189 * Whether the current gtt mapping needs to be mappable (and isn't just
2190 * mappable by accident). Track pin and fault separate for a more
2191 * accurate mappable working set.
2192 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002193 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002194
Chris Wilsoncaea7472010-11-12 13:53:37 +00002195 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302196 * Is the object to be mapped as read-only to the GPU
2197 * Only honoured if hardware has relevant pte bit
2198 */
2199 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002200 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002201 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002202
Daniel Vettera071fa02014-06-18 23:28:09 +02002203 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2204
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002205 unsigned int pin_display;
2206
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002208 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002209 struct get_page {
2210 struct scatterlist *sg;
2211 int last;
2212 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002213 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002214
Chris Wilsonb4716182015-04-27 13:41:17 +01002215 /** Breadcrumb of last rendering to the buffer.
2216 * There can only be one writer, but we allow for multiple readers.
2217 * If there is a writer that necessarily implies that all other
2218 * read requests are complete - but we may only be lazily clearing
2219 * the read requests. A read request is naturally the most recent
2220 * request on a ring, so we may have two different write and read
2221 * requests on one ring where the write request is older than the
2222 * read request. This allows for the CPU to read from an active
2223 * buffer by only waiting for the write to complete.
2224 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002225 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002226 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002227 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002228 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002229
Daniel Vetter778c3542010-05-13 11:49:44 +02002230 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002231 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002232
Daniel Vetter80075d42013-10-09 21:23:52 +02002233 /** References from framebuffers, locks out tiling changes. */
2234 unsigned long framebuffer_references;
2235
Eric Anholt280b7132009-03-12 16:56:27 -07002236 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002237 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002238
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002239 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002240 /** for phy allocated objects */
2241 struct drm_dma_handle *phys_handle;
2242
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002243 struct i915_gem_userptr {
2244 uintptr_t ptr;
2245 unsigned read_only :1;
2246 unsigned workers :4;
2247#define I915_GEM_USERPTR_MAX_WORKERS 15
2248
Chris Wilsonad46cb52014-08-07 14:20:40 +01002249 struct i915_mm_struct *mm;
2250 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002251 struct work_struct *work;
2252 } userptr;
2253 };
2254};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002255#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002256
Daniel Vettera071fa02014-06-18 23:28:09 +02002257void i915_gem_track_fb(struct drm_i915_gem_object *old,
2258 struct drm_i915_gem_object *new,
2259 unsigned frontbuffer_bits);
2260
Eric Anholt673a3942008-07-30 12:06:12 -07002261/**
2262 * Request queue structure.
2263 *
2264 * The request queue allows us to note sequence numbers that have been emitted
2265 * and may be associated with active buffers to be retired.
2266 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002267 * By keeping this list, we can avoid having to do questionable sequence
2268 * number comparisons on buffer last_read|write_seqno. It also allows an
2269 * emission time to be associated with the request for tracking how far ahead
2270 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002271 *
2272 * The requests are reference counted, so upon creation they should have an
2273 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002274 */
2275struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002276 struct kref ref;
2277
Zou Nan hai852835f2010-05-21 09:08:56 +08002278 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002279 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002280 struct intel_engine_cs *engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002281 unsigned reset_counter;
Zou Nan hai852835f2010-05-21 09:08:56 +08002282
Chris Wilson821485d2015-12-11 11:32:59 +00002283 /** GEM sequence number associated with the previous request,
2284 * when the HWS breadcrumb is equal to this the GPU is processing
2285 * this request.
2286 */
2287 u32 previous_seqno;
2288
2289 /** GEM sequence number associated with this request,
2290 * when the HWS breadcrumb is equal or greater than this the GPU
2291 * has finished processing this request.
2292 */
2293 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002294
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002295 /** Position in the ringbuffer of the start of the request */
2296 u32 head;
2297
Nick Hoath72f95af2015-01-15 13:10:37 +00002298 /**
2299 * Position in the ringbuffer of the start of the postfix.
2300 * This is required to calculate the maximum available ringbuffer
2301 * space without overwriting the postfix.
2302 */
2303 u32 postfix;
2304
2305 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002306 u32 tail;
2307
Chris Wilson0251a962016-04-28 09:56:47 +01002308 /** Preallocate space in the ringbuffer for the emitting the request */
2309 u32 reserved_space;
2310
Nick Hoathb3a38992015-02-19 16:30:47 +00002311 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002312 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002313 * Contexts are refcounted, so when this request is associated with a
2314 * context, we must increment the context's refcount, to guarantee that
2315 * it persists while any request is linked to it. Requests themselves
2316 * are also refcounted, so the request will only be freed when the last
2317 * reference to it is dismissed, and the code in
2318 * i915_gem_request_free() will then decrement the refcount on the
2319 * context.
2320 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002321 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002322 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002323
Chris Wilsona16a4052016-04-28 09:56:56 +01002324 /**
2325 * Context related to the previous request.
2326 * As the contexts are accessed by the hardware until the switch is
2327 * completed to a new context, the hardware may still be writing
2328 * to the context object after the breadcrumb is visible. We must
2329 * not unpin/unbind/prune that object whilst still active and so
2330 * we keep the previous context pinned until the following (this)
2331 * request is retired.
2332 */
2333 struct intel_context *previous_context;
2334
John Harrisondc4be60712015-05-29 17:43:39 +01002335 /** Batch buffer related to this request if any (used for
2336 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002337 struct drm_i915_gem_object *batch_obj;
2338
Eric Anholt673a3942008-07-30 12:06:12 -07002339 /** Time at which this request was emitted, in jiffies. */
2340 unsigned long emitted_jiffies;
2341
Eric Anholtb9624422009-06-03 07:27:35 +00002342 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002343 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002344
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002345 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002346 /** file_priv list entry for this request */
2347 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002348
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002349 /** process identifier submitting this request */
2350 struct pid *pid;
2351
Nick Hoath6d3d8272015-01-15 13:10:39 +00002352 /**
2353 * The ELSP only accepts two elements at a time, so we queue
2354 * context/tail pairs on a given queue (ring->execlist_queue) until the
2355 * hardware is available. The queue serves a double purpose: we also use
2356 * it to keep track of the up to 2 contexts currently in the hardware
2357 * (usually one in execution and the other queued up by the GPU): We
2358 * only remove elements from the head of the queue when the hardware
2359 * informs us that an element has been completed.
2360 *
2361 * All accesses to the queue are mediated by a spinlock
2362 * (ring->execlist_lock).
2363 */
2364
2365 /** Execlist link in the submission queue.*/
2366 struct list_head execlist_link;
2367
2368 /** Execlists no. of times this request has been sent to the ELSP */
2369 int elsp_submitted;
2370
Tvrtko Ursulina3d12762016-04-28 09:56:57 +01002371 /** Execlists context hardware id. */
2372 unsigned ctx_hw_id;
Eric Anholt673a3942008-07-30 12:06:12 -07002373};
2374
Dave Gordon26827082016-01-19 19:02:53 +00002375struct drm_i915_gem_request * __must_check
2376i915_gem_request_alloc(struct intel_engine_cs *engine,
2377 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002378void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002379int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2380 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002381
John Harrisonb793a002014-11-24 18:49:25 +00002382static inline uint32_t
2383i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2384{
2385 return req ? req->seqno : 0;
2386}
2387
2388static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002389i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002390{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002391 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002392}
2393
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002394static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002395i915_gem_request_reference(struct drm_i915_gem_request *req)
2396{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002397 if (req)
2398 kref_get(&req->ref);
2399 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002400}
2401
2402static inline void
2403i915_gem_request_unreference(struct drm_i915_gem_request *req)
2404{
2405 kref_put(&req->ref, i915_gem_request_free);
2406}
2407
2408static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2409 struct drm_i915_gem_request *src)
2410{
2411 if (src)
2412 i915_gem_request_reference(src);
2413
2414 if (*pdst)
2415 i915_gem_request_unreference(*pdst);
2416
2417 *pdst = src;
2418}
2419
John Harrison1b5a4332014-11-24 18:49:42 +00002420/*
2421 * XXX: i915_gem_request_completed should be here but currently needs the
2422 * definition of i915_seqno_passed() which is below. It will be moved in
2423 * a later patch when the call to i915_seqno_passed() is obsoleted...
2424 */
2425
Brad Volkin351e3db2014-02-18 10:15:46 -08002426/*
2427 * A command that requires special handling by the command parser.
2428 */
2429struct drm_i915_cmd_descriptor {
2430 /*
2431 * Flags describing how the command parser processes the command.
2432 *
2433 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2434 * a length mask if not set
2435 * CMD_DESC_SKIP: The command is allowed but does not follow the
2436 * standard length encoding for the opcode range in
2437 * which it falls
2438 * CMD_DESC_REJECT: The command is never allowed
2439 * CMD_DESC_REGISTER: The command should be checked against the
2440 * register whitelist for the appropriate ring
2441 * CMD_DESC_MASTER: The command is allowed if the submitting process
2442 * is the DRM master
2443 */
2444 u32 flags;
2445#define CMD_DESC_FIXED (1<<0)
2446#define CMD_DESC_SKIP (1<<1)
2447#define CMD_DESC_REJECT (1<<2)
2448#define CMD_DESC_REGISTER (1<<3)
2449#define CMD_DESC_BITMASK (1<<4)
2450#define CMD_DESC_MASTER (1<<5)
2451
2452 /*
2453 * The command's unique identification bits and the bitmask to get them.
2454 * This isn't strictly the opcode field as defined in the spec and may
2455 * also include type, subtype, and/or subop fields.
2456 */
2457 struct {
2458 u32 value;
2459 u32 mask;
2460 } cmd;
2461
2462 /*
2463 * The command's length. The command is either fixed length (i.e. does
2464 * not include a length field) or has a length field mask. The flag
2465 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2466 * a length mask. All command entries in a command table must include
2467 * length information.
2468 */
2469 union {
2470 u32 fixed;
2471 u32 mask;
2472 } length;
2473
2474 /*
2475 * Describes where to find a register address in the command to check
2476 * against the ring's register whitelist. Only valid if flags has the
2477 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002478 *
2479 * A non-zero step value implies that the command may access multiple
2480 * registers in sequence (e.g. LRI), in that case step gives the
2481 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002482 */
2483 struct {
2484 u32 offset;
2485 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002486 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002487 } reg;
2488
2489#define MAX_CMD_DESC_BITMASKS 3
2490 /*
2491 * Describes command checks where a particular dword is masked and
2492 * compared against an expected value. If the command does not match
2493 * the expected value, the parser rejects it. Only valid if flags has
2494 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2495 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002496 *
2497 * If the check specifies a non-zero condition_mask then the parser
2498 * only performs the check when the bits specified by condition_mask
2499 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002500 */
2501 struct {
2502 u32 offset;
2503 u32 mask;
2504 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002505 u32 condition_offset;
2506 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002507 } bits[MAX_CMD_DESC_BITMASKS];
2508};
2509
2510/*
2511 * A table of commands requiring special handling by the command parser.
2512 *
2513 * Each ring has an array of tables. Each table consists of an array of command
2514 * descriptors, which must be sorted with command opcodes in ascending order.
2515 */
2516struct drm_i915_cmd_table {
2517 const struct drm_i915_cmd_descriptor *table;
2518 int count;
2519};
2520
Chris Wilsondbbe9122014-08-09 19:18:43 +01002521/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002522#define __I915__(p) ({ \
2523 struct drm_i915_private *__p; \
2524 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2525 __p = (struct drm_i915_private *)p; \
2526 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2527 __p = to_i915((struct drm_device *)p); \
2528 else \
2529 BUILD_BUG(); \
2530 __p; \
2531})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002532#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002533#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002534#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002535
Jani Nikulae87a0052015-10-20 15:22:02 +03002536#define REVID_FOREVER 0xff
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002537#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2538
2539#define GEN_FOREVER (0)
2540/*
2541 * Returns true if Gen is in inclusive range [Start, End].
2542 *
2543 * Use GEN_FOREVER for unbound start and or end.
2544 */
2545#define IS_GEN(p, s, e) ({ \
2546 unsigned int __s = (s), __e = (e); \
2547 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2548 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2549 if ((__s) != GEN_FOREVER) \
2550 __s = (s) - 1; \
2551 if ((__e) == GEN_FOREVER) \
2552 __e = BITS_PER_LONG - 1; \
2553 else \
2554 __e = (e) - 1; \
2555 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2556})
2557
Jani Nikulae87a0052015-10-20 15:22:02 +03002558/*
2559 * Return true if revision is in range [since,until] inclusive.
2560 *
2561 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2562 */
2563#define IS_REVID(p, since, until) \
2564 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2565
Chris Wilson87f1f462014-08-09 19:18:42 +01002566#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2567#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002568#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002569#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002570#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002571#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2572#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002573#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2574#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2575#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002576#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002577#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002578#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2579#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002580#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2581#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002582#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002583#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002584#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2585 INTEL_DEVID(dev) == 0x0152 || \
2586 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002587#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002588#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002589#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +01002590#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302591#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002592#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002593#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002594#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002595#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002596 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002597#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002598 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002599 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002600 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002601/* ULX machines are also considered ULT. */
2602#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2603 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002604#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2605 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002606#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002607 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002608#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002609 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002610/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002611#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2612 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002613#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2614 INTEL_DEVID(dev) == 0x1913 || \
2615 INTEL_DEVID(dev) == 0x1916 || \
2616 INTEL_DEVID(dev) == 0x1921 || \
2617 INTEL_DEVID(dev) == 0x1926)
2618#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2619 INTEL_DEVID(dev) == 0x1915 || \
2620 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002621#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2622 INTEL_DEVID(dev) == 0x5913 || \
2623 INTEL_DEVID(dev) == 0x5916 || \
2624 INTEL_DEVID(dev) == 0x5921 || \
2625 INTEL_DEVID(dev) == 0x5926)
2626#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2627 INTEL_DEVID(dev) == 0x5915 || \
2628 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302629#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2630 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2631#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2632 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2633
Ben Widawskyb833d682013-08-23 16:00:07 -07002634#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002635
Jani Nikulaef712bb2015-10-20 15:22:00 +03002636#define SKL_REVID_A0 0x0
2637#define SKL_REVID_B0 0x1
2638#define SKL_REVID_C0 0x2
2639#define SKL_REVID_D0 0x3
2640#define SKL_REVID_E0 0x4
2641#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002642
Jani Nikulae87a0052015-10-20 15:22:02 +03002643#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2644
Jani Nikulaef712bb2015-10-20 15:22:00 +03002645#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002646#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002647#define BXT_REVID_B0 0x3
2648#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002649
Jani Nikulae87a0052015-10-20 15:22:02 +03002650#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2651
Jesse Barnes85436692011-04-06 12:11:14 -07002652/*
2653 * The genX designation typically refers to the render engine, so render
2654 * capability related checks should use IS_GEN, while display and other checks
2655 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2656 * chips, etc.).
2657 */
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +01002658#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2659#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2660#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2661#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2662#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2663#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2664#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2665#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
Zou Nan haicae58522010-11-09 17:17:32 +08002666
Ben Widawsky73ae4782013-10-15 10:02:57 -07002667#define RENDER_RING (1<<RCS)
2668#define BSD_RING (1<<VCS)
2669#define BLT_RING (1<<BCS)
2670#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002671#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002672#define ALL_ENGINES (~0)
2673
Ben Widawsky63c42e52014-04-18 18:04:27 -03002674#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002675#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002676#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2677#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2678#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002679#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002680#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002681#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002682 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002683#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2684
Ben Widawsky254f9652012-06-04 14:42:42 -07002685#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002686#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002687#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002688#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2689#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002690
Chris Wilson05394f32010-11-08 19:18:58 +00002691#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002692#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2693
Daniel Vetterb45305f2012-12-17 16:21:27 +01002694/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2695#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002696
2697/* WaRsDisableCoarsePowerGating:skl,bxt */
2698#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002699 IS_SKL_GT3(dev) || \
2700 IS_SKL_GT4(dev))
2701
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002702/*
2703 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2704 * even when in MSI mode. This results in spurious interrupt warnings if the
2705 * legacy irq no. is shared with another device. The kernel then disables that
2706 * interrupt source and so prevents the other device from working properly.
2707 */
2708#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2709#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002710
Zou Nan haicae58522010-11-09 17:17:32 +08002711/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2712 * rows, which changed the alignment requirements and fence programming.
2713 */
2714#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2715 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002716#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2717#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002718
2719#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2720#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002721#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002722
Damien Lespiaudbf77862014-10-01 20:04:14 +01002723#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002724
Jani Nikula0c9b3712015-05-18 17:10:01 +03002725#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2726 INTEL_INFO(dev)->gen >= 9)
2727
Damien Lespiaudd93be52013-04-22 18:40:39 +01002728#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002729#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002730#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302731 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002732 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002733#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302734 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002735 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
Imre Deak8f6d8552016-04-01 16:02:47 +03002736 IS_KABYLAKE(dev) || IS_BROXTON(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002737#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002738#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002739
Animesh Manna7b403ff2015-08-04 22:02:42 +05302740#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002741
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002742#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2743#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002744
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002745#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2746 INTEL_INFO(dev)->gen >= 8)
2747
Akash Goel97d33082015-06-29 14:50:23 +05302748#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002749 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2750 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302751
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002752#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2753#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2754#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2755#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2756#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2757#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302758#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2759#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002760#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002761#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002762#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002763
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002764#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302765#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002766#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002767#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002768#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002769#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2770#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002771#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002772#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002773
Wayne Boyer666a4532015-12-09 12:29:35 -08002774#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2775 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302776
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002777/* DPF == dynamic parity feature */
2778#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2779#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002780
Ben Widawskyc8735b02012-09-07 19:43:39 -07002781#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302782#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002783
Chris Wilson05394f32010-11-08 19:18:58 +00002784#include "i915_trace.h"
2785
Rob Clarkbaa70942013-08-02 13:27:49 -04002786extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002787extern int i915_max_ioctl;
2788
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002789extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2790extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002791
Chris Wilsonc0336662016-05-06 15:40:21 +01002792int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2793 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002794
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002795/* i915_dma.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002796void __printf(3, 4)
2797__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2798 const char *fmt, ...);
2799
2800#define i915_report_error(dev_priv, fmt, ...) \
2801 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2802
Dave Airlie22eae942005-11-10 22:16:34 +11002803extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002804extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002805extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002806extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002807extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002808 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002809extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002810 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002811#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002812extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2813 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002814#endif
Chris Wilsondc979972016-05-10 14:10:04 +01002815extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2816extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002817extern int i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002818extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002819extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002820extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2821extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2822extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2823extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002824int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002825
Jani Nikula77913b32015-06-18 13:06:16 +03002826/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002827void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2828 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002829void intel_hpd_init(struct drm_i915_private *dev_priv);
2830void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2831void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002832bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002833
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834/* i915_irq.c */
Chris Wilsonc0336662016-05-06 15:40:21 +01002835void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
Mika Kuoppala58174462014-02-25 17:11:26 +02002836__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002837void i915_handle_error(struct drm_i915_private *dev_priv,
2838 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002839 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840
Daniel Vetterb9632912014-09-30 10:56:44 +02002841extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002842int intel_irq_install(struct drm_i915_private *dev_priv);
2843void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002844
Chris Wilsondc979972016-05-10 14:10:04 +01002845extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2846extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002847 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002848extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002849extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002850extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002851extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2852extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2853 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002854const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002855void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002856 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002857void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002858 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002859/* Like above but the caller must manage the uncore.lock itself.
2860 * Must be used with I915_READ_FW and friends.
2861 */
2862void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2863 enum forcewake_domains domains);
2864void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2865 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002866u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2867
Mika Kuoppala59bad942015-01-16 11:34:40 +02002868void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002869static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002870{
Chris Wilsonc0336662016-05-06 15:40:21 +01002871 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002872}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002873
Keith Packard7c463582008-11-04 02:03:27 -08002874void
Jani Nikula50227e12014-03-31 14:27:21 +03002875i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002876 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002877
2878void
Jani Nikula50227e12014-03-31 14:27:21 +03002879i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002880 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002881
Imre Deakf8b79e52014-03-04 19:23:07 +02002882void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2883void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002884void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2885 uint32_t mask,
2886 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002887void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2888 uint32_t interrupt_mask,
2889 uint32_t enabled_irq_mask);
2890static inline void
2891ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2892{
2893 ilk_update_display_irq(dev_priv, bits, bits);
2894}
2895static inline void
2896ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2897{
2898 ilk_update_display_irq(dev_priv, bits, 0);
2899}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002900void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2901 enum pipe pipe,
2902 uint32_t interrupt_mask,
2903 uint32_t enabled_irq_mask);
2904static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2905 enum pipe pipe, uint32_t bits)
2906{
2907 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2908}
2909static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2910 enum pipe pipe, uint32_t bits)
2911{
2912 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2913}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002914void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2915 uint32_t interrupt_mask,
2916 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002917static inline void
2918ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2919{
2920 ibx_display_interrupt_update(dev_priv, bits, bits);
2921}
2922static inline void
2923ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2924{
2925 ibx_display_interrupt_update(dev_priv, bits, 0);
2926}
2927
Imre Deakf8b79e52014-03-04 19:23:07 +02002928
Eric Anholt673a3942008-07-30 12:06:12 -07002929/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002930int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2931 struct drm_file *file_priv);
2932int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2933 struct drm_file *file_priv);
2934int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2935 struct drm_file *file_priv);
2936int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2937 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002938int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2939 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002940int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2941 struct drm_file *file_priv);
2942int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002944void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002945 struct drm_i915_gem_request *req);
John Harrison5f19e2b2015-05-29 17:43:27 +01002946int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002947 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002948 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002949int i915_gem_execbuffer(struct drm_device *dev, void *data,
2950 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002951int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2952 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002953int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2954 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002955int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file);
2957int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2958 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002959int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002961int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2962 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002963int i915_gem_set_tiling(struct drm_device *dev, void *data,
2964 struct drm_file *file_priv);
2965int i915_gem_get_tiling(struct drm_device *dev, void *data,
2966 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002967int i915_gem_init_userptr(struct drm_device *dev);
2968int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2969 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002970int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2971 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002972int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2973 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002974void i915_gem_load_init(struct drm_device *dev);
2975void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002976void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002977void *i915_gem_object_alloc(struct drm_device *dev);
2978void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002979void i915_gem_object_init(struct drm_i915_gem_object *obj,
2980 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01002981struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002982 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002983struct drm_i915_gem_object *i915_gem_object_create_from_data(
2984 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002985void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002986void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002987
Daniel Vetter08755462015-04-20 09:04:05 -07002988/* Flags used by pin/bind&friends. */
2989#define PIN_MAPPABLE (1<<0)
2990#define PIN_NONBLOCK (1<<1)
2991#define PIN_GLOBAL (1<<2)
2992#define PIN_OFFSET_BIAS (1<<3)
2993#define PIN_USER (1<<4)
2994#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002995#define PIN_ZONE_4G (1<<6)
2996#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002997#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002998#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002999int __must_check
3000i915_gem_object_pin(struct drm_i915_gem_object *obj,
3001 struct i915_address_space *vm,
3002 uint32_t alignment,
3003 uint64_t flags);
3004int __must_check
3005i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3006 const struct i915_ggtt_view *view,
3007 uint32_t alignment,
3008 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003009
3010int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3011 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003012void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003013int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003014/*
3015 * BEWARE: Do not use the function below unless you can _absolutely_
3016 * _guarantee_ VMA in question is _not in use_ anywhere.
3017 */
3018int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00003019int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003020void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003021void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003022
Brad Volkin4c914c02014-02-18 10:15:45 -08003023int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3024 int *needs_clflush);
3025
Chris Wilson37e680a2012-06-07 15:38:42 +01003026int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003027
3028static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003029{
Chris Wilsonee286372015-04-07 16:20:25 +01003030 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003031}
Chris Wilsonee286372015-04-07 16:20:25 +01003032
Dave Gordon033908a2015-12-10 18:51:23 +00003033struct page *
3034i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3035
Chris Wilsonee286372015-04-07 16:20:25 +01003036static inline struct page *
3037i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3038{
3039 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3040 return NULL;
3041
3042 if (n < obj->get_page.last) {
3043 obj->get_page.sg = obj->pages->sgl;
3044 obj->get_page.last = 0;
3045 }
3046
3047 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3048 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3049 if (unlikely(sg_is_chain(obj->get_page.sg)))
3050 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3051 }
3052
3053 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3054}
3055
Chris Wilsona5570172012-09-04 21:02:54 +01003056static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3057{
3058 BUG_ON(obj->pages == NULL);
3059 obj->pages_pin_count++;
3060}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003061
Chris Wilsona5570172012-09-04 21:02:54 +01003062static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3063{
3064 BUG_ON(obj->pages_pin_count == 0);
3065 obj->pages_pin_count--;
3066}
3067
Chris Wilson0a798eb2016-04-08 12:11:11 +01003068/**
3069 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3070 * @obj - the object to map into kernel address space
3071 *
3072 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3073 * pages and then returns a contiguous mapping of the backing storage into
3074 * the kernel address space.
3075 *
Dave Gordon83052162016-04-12 14:46:16 +01003076 * The caller must hold the struct_mutex, and is responsible for calling
3077 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003078 *
Dave Gordon83052162016-04-12 14:46:16 +01003079 * Returns the pointer through which to access the mapped object, or an
3080 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003081 */
3082void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3083
3084/**
3085 * i915_gem_object_unpin_map - releases an earlier mapping
3086 * @obj - the object to unmap
3087 *
3088 * After pinning the object and mapping its pages, once you are finished
3089 * with your access, call i915_gem_object_unpin_map() to release the pin
3090 * upon the mapping. Once the pin count reaches zero, that mapping may be
3091 * removed.
3092 *
3093 * The caller must hold the struct_mutex.
3094 */
3095static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3096{
3097 lockdep_assert_held(&obj->base.dev->struct_mutex);
3098 i915_gem_object_unpin_pages(obj);
3099}
3100
Chris Wilson54cf91d2010-11-25 18:00:26 +00003101int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003102int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003103 struct intel_engine_cs *to,
3104 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003105void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003106 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003107int i915_gem_dumb_create(struct drm_file *file_priv,
3108 struct drm_device *dev,
3109 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003110int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3111 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003112/**
3113 * Returns true if seq1 is later than seq2.
3114 */
3115static inline bool
3116i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3117{
3118 return (int32_t)(seq1 - seq2) >= 0;
3119}
3120
Chris Wilson821485d2015-12-11 11:32:59 +00003121static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3122 bool lazy_coherency)
3123{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003124 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3125 req->engine->irq_seqno_barrier(req->engine);
3126 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3127 req->previous_seqno);
Chris Wilson821485d2015-12-11 11:32:59 +00003128}
3129
John Harrison1b5a4332014-11-24 18:49:42 +00003130static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3131 bool lazy_coherency)
3132{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003133 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3134 req->engine->irq_seqno_barrier(req->engine);
3135 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3136 req->seqno);
John Harrison1b5a4332014-11-24 18:49:42 +00003137}
3138
Chris Wilsonc0336662016-05-06 15:40:21 +01003139int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003140int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003141
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003142struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003143i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003144
Chris Wilsonc0336662016-05-06 15:40:21 +01003145bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003146void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303147
Chris Wilsonc19ae982016-04-13 17:35:03 +01003148static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3149{
3150 return atomic_read(&error->reset_counter);
3151}
3152
3153static inline bool __i915_reset_in_progress(u32 reset)
3154{
3155 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3156}
3157
3158static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3159{
3160 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3161}
3162
3163static inline bool __i915_terminally_wedged(u32 reset)
3164{
3165 return unlikely(reset & I915_WEDGED);
3166}
3167
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003168static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3169{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003170 return __i915_reset_in_progress(i915_reset_counter(error));
3171}
3172
3173static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3174{
3175 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003176}
3177
3178static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3179{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003180 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003181}
3182
3183static inline u32 i915_reset_count(struct i915_gpu_error *error)
3184{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003185 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003186}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003187
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003188static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3189{
3190 return dev_priv->gpu_error.stop_rings == 0 ||
3191 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3192}
3193
3194static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3195{
3196 return dev_priv->gpu_error.stop_rings == 0 ||
3197 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3198}
3199
Chris Wilson069efc12010-09-30 16:53:18 +01003200void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003201bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003202int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003203int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003204int __must_check i915_gem_init_hw(struct drm_device *dev);
3205void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003206void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003207int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003208int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003209void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003210 struct drm_i915_gem_object *batch_obj,
3211 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003212#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003213 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003214#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003215 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003216int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003217 bool interruptible,
3218 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003219 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003220int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003221int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003222int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003223i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3224 bool readonly);
3225int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003226i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3227 bool write);
3228int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003229i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3230int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003231i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3232 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003233 const struct i915_ggtt_view *view);
3234void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3235 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003236int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003237 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003238int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003239void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003240
Chris Wilson467cffb2011-03-07 10:42:03 +00003241uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003242i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3243uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02003244i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3245 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003246
Chris Wilsone4ffd172011-04-04 09:44:39 +01003247int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3248 enum i915_cache_level cache_level);
3249
Daniel Vetter1286ff72012-05-10 15:25:09 +02003250struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3251 struct dma_buf *dma_buf);
3252
3253struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3254 struct drm_gem_object *gem_obj, int flags);
3255
Michel Thierry088e0df2015-08-07 17:40:17 +01003256u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3257 const struct i915_ggtt_view *view);
3258u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3259 struct i915_address_space *vm);
3260static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003261i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003262{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003263 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003264}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003265
Ben Widawskya70a3142013-07-31 16:59:56 -07003266bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003267bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003268 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003269bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003270 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003271
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003272struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003273i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3274 struct i915_address_space *vm);
3275struct i915_vma *
3276i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3277 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003278
Ben Widawskyaccfef22013-08-14 11:38:35 +02003279struct i915_vma *
3280i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003281 struct i915_address_space *vm);
3282struct i915_vma *
3283i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3284 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003285
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003286static inline struct i915_vma *
3287i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3288{
3289 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003290}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003291bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003292
Ben Widawskya70a3142013-07-31 16:59:56 -07003293/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003294static inline struct i915_hw_ppgtt *
3295i915_vm_to_ppgtt(struct i915_address_space *vm)
3296{
Daniel Vetter841cd772014-08-06 15:04:48 +02003297 return container_of(vm, struct i915_hw_ppgtt, base);
3298}
3299
3300
Ben Widawskya70a3142013-07-31 16:59:56 -07003301static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3302{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003303 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003304}
3305
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01003306unsigned long
3307i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003308
3309static inline int __must_check
3310i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3311 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003312 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003313{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003314 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3315 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3316
3317 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003318 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003319}
Ben Widawskya70a3142013-07-31 16:59:56 -07003320
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003321void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3322 const struct i915_ggtt_view *view);
3323static inline void
3324i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3325{
3326 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3327}
Daniel Vetterb2871102014-02-14 14:01:19 +01003328
Daniel Vetter41a36b72015-07-24 13:55:11 +02003329/* i915_gem_fence.c */
3330int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3331int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3332
3333bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3334void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3335
3336void i915_gem_restore_fences(struct drm_device *dev);
3337
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003338void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3339void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3340void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3341
Ben Widawsky254f9652012-06-04 14:42:42 -07003342/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003343int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003344void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003345void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003346void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003347int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003348void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003349int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003350struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003351i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003352void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003353struct drm_i915_gem_object *
3354i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003355static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003356{
Chris Wilson691e6412014-04-09 09:07:36 +01003357 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003358}
3359
Oscar Mateo273497e2014-05-22 14:13:37 +01003360static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003361{
Chris Wilson691e6412014-04-09 09:07:36 +01003362 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003363}
3364
Oscar Mateo273497e2014-05-22 14:13:37 +01003365static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003366{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003367 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003368}
3369
Ben Widawsky84624812012-06-04 14:42:54 -07003370int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3371 struct drm_file *file);
3372int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3373 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003374int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3375 struct drm_file *file_priv);
3376int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3377 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003378int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3379 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003380
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003381/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003382int __must_check i915_gem_evict_something(struct drm_device *dev,
3383 struct i915_address_space *vm,
3384 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003385 unsigned alignment,
3386 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003387 unsigned long start,
3388 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003389 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003390int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003391int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003392
Ben Widawsky0260c422014-03-22 22:47:21 -07003393/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003394static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003395{
Chris Wilsonc0336662016-05-06 15:40:21 +01003396 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003397 intel_gtt_chipset_flush();
3398}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003399
Chris Wilson9797fbf2012-04-24 15:47:39 +01003400/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003401int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3402 struct drm_mm_node *node, u64 size,
3403 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003404int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3405 struct drm_mm_node *node, u64 size,
3406 unsigned alignment, u64 start,
3407 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003408void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3409 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003410int i915_gem_init_stolen(struct drm_device *dev);
3411void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003412struct drm_i915_gem_object *
3413i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003414struct drm_i915_gem_object *
3415i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3416 u32 stolen_offset,
3417 u32 gtt_offset,
3418 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003419
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003420/* i915_gem_shrinker.c */
3421unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003422 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003423 unsigned flags);
3424#define I915_SHRINK_PURGEABLE 0x1
3425#define I915_SHRINK_UNBOUND 0x2
3426#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003427#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003428#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003429unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3430void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003431void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003432
3433
Eric Anholt673a3942008-07-30 12:06:12 -07003434/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003435static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003436{
Jani Nikula50227e12014-03-31 14:27:21 +03003437 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003438
3439 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3440 obj->tiling_mode != I915_TILING_NONE;
3441}
3442
Eric Anholt673a3942008-07-30 12:06:12 -07003443/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003444#if WATCH_LISTS
3445int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003446#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003447#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003448#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449
Ben Gamari20172632009-02-17 20:08:50 -05003450/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003451int i915_debugfs_init(struct drm_minor *minor);
3452void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003453#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003454int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003455void intel_display_crc_init(struct drm_device *dev);
3456#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003457static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3458{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003459static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003460#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003461
3462/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003463__printf(2, 3)
3464void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003465int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3466 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003467int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003468 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003469 size_t count, loff_t pos);
3470static inline void i915_error_state_buf_release(
3471 struct drm_i915_error_state_buf *eb)
3472{
3473 kfree(eb->buf);
3474}
Chris Wilsonc0336662016-05-06 15:40:21 +01003475void i915_capture_error_state(struct drm_i915_private *dev_priv,
3476 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003477 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003478void i915_error_state_get(struct drm_device *dev,
3479 struct i915_error_state_file_priv *error_priv);
3480void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3481void i915_destroy_error_state(struct drm_device *dev);
3482
Chris Wilsonc0336662016-05-06 15:40:21 +01003483void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003484const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003485
Brad Volkin351e3db2014-02-18 10:15:46 -08003486/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003487int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003488int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3489void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3490bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3491int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003492 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003493 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003494 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003495 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003496 bool is_master);
3497
Jesse Barnes317c35d2008-08-25 15:11:06 -07003498/* i915_suspend.c */
3499extern int i915_save_state(struct drm_device *dev);
3500extern int i915_restore_state(struct drm_device *dev);
3501
Ben Widawsky0136db52012-04-10 21:17:01 -07003502/* i915_sysfs.c */
3503void i915_setup_sysfs(struct drm_device *dev_priv);
3504void i915_teardown_sysfs(struct drm_device *dev_priv);
3505
Chris Wilsonf899fc62010-07-20 15:44:45 -07003506/* intel_i2c.c */
3507extern int intel_setup_gmbus(struct drm_device *dev);
3508extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003509extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3510 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003511
Jani Nikula0184df462015-03-27 00:20:20 +02003512extern struct i2c_adapter *
3513intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003514extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3515extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003516static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003517{
3518 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3519}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003520extern void intel_i2c_reset(struct drm_device *dev);
3521
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003522/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003523int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003524bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003525bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003526bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003527bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003528bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003529bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303530bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3531 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003532
Chris Wilson3b617962010-08-24 09:02:58 +01003533/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003534#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003535extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003536extern void intel_opregion_init(struct drm_device *dev);
3537extern void intel_opregion_fini(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003538extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003539extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3540 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003541extern int intel_opregion_notify_adapter(struct drm_device *dev,
3542 pci_power_t state);
Ville Syrjäläa0562812016-04-11 10:23:51 +03003543extern int intel_opregion_get_panel_type(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04003544#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003545static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003546static inline void intel_opregion_init(struct drm_device *dev) { return; }
3547static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003548static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3549{
3550}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003551static inline int
3552intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3553{
3554 return 0;
3555}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003556static inline int
3557intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3558{
3559 return 0;
3560}
Ville Syrjäläa0562812016-04-11 10:23:51 +03003561static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3562{
3563 return -ENODEV;
3564}
Len Brown65e082c2008-10-24 17:18:10 -04003565#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003566
Jesse Barnes723bfd72010-10-07 16:01:13 -07003567/* intel_acpi.c */
3568#ifdef CONFIG_ACPI
3569extern void intel_register_dsm_handler(void);
3570extern void intel_unregister_dsm_handler(void);
3571#else
3572static inline void intel_register_dsm_handler(void) { return; }
3573static inline void intel_unregister_dsm_handler(void) { return; }
3574#endif /* CONFIG_ACPI */
3575
Jesse Barnes79e53942008-11-07 14:24:08 -08003576/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003577extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003578extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003579extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003580extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003581extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003582extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003583extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003584extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003585extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003586extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003587extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003588extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003589extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3590 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003591extern void intel_detect_pch(struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003592
Chris Wilsonc0336662016-05-06 15:40:21 +01003593extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003594int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3595 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003596
Chris Wilson6ef3d422010-08-04 20:26:07 +01003597/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003598extern struct intel_overlay_error_state *
3599intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003600extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3601 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003602
Chris Wilsonc0336662016-05-06 15:40:21 +01003603extern struct intel_display_error_state *
3604intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003605extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003606 struct drm_device *dev,
3607 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003608
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003609int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3610int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003611
3612/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303613u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3614void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003615u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003616u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3617void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003618u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3619void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3620u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3621void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003622u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3623void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003624u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3625void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003626u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3627 enum intel_sbi_destination destination);
3628void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3629 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303630u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3631void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003632
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003633/* intel_dpio_phy.c */
3634void chv_set_phy_signal_level(struct intel_encoder *encoder,
3635 u32 deemph_reg_value, u32 margin_reg_value,
3636 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003637void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3638 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003639void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003640void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3641void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003642void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003643
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003644void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3645 u32 demph_reg_value, u32 preemph_reg_value,
3646 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003647void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003648void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003649void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003650
Ville Syrjälä616bc822015-01-23 21:04:25 +02003651int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3652int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303653
Ben Widawsky0b274482013-10-04 21:22:51 -07003654#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3655#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003656
Ben Widawsky0b274482013-10-04 21:22:51 -07003657#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3658#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3659#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3660#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003661
Ben Widawsky0b274482013-10-04 21:22:51 -07003662#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3663#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3664#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3665#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003666
Chris Wilson698b3132014-03-21 13:16:43 +00003667/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3668 * will be implemented using 2 32-bit writes in an arbitrary order with
3669 * an arbitrary delay between them. This can cause the hardware to
3670 * act upon the intermediate value, possibly leading to corruption and
3671 * machine death. You have been warned.
3672 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003673#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3674#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003675
Chris Wilson50877442014-03-21 12:41:53 +00003676#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003677 u32 upper, lower, old_upper, loop = 0; \
3678 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003679 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003680 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003681 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003682 upper = I915_READ(upper_reg); \
3683 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003684 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003685
Zou Nan haicae58522010-11-09 17:17:32 +08003686#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3687#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3688
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003689#define __raw_read(x, s) \
3690static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003691 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003692{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003693 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003694}
3695
3696#define __raw_write(x, s) \
3697static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003698 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003699{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003701}
3702__raw_read(8, b)
3703__raw_read(16, w)
3704__raw_read(32, l)
3705__raw_read(64, q)
3706
3707__raw_write(8, b)
3708__raw_write(16, w)
3709__raw_write(32, l)
3710__raw_write(64, q)
3711
3712#undef __raw_read
3713#undef __raw_write
3714
Chris Wilsona6111f72015-04-07 16:21:02 +01003715/* These are untraced mmio-accessors that are only valid to be used inside
3716 * criticial sections inside IRQ handlers where forcewake is explicitly
3717 * controlled.
3718 * Think twice, and think again, before using these.
3719 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3720 * intel_uncore_forcewake_irqunlock().
3721 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003722#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3723#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003724#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3725
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003726/* "Broadcast RGB" property */
3727#define INTEL_BROADCAST_RGB_AUTO 0
3728#define INTEL_BROADCAST_RGB_FULL 1
3729#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003731static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003732{
Wayne Boyer666a4532015-12-09 12:29:35 -08003733 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003734 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303735 else if (INTEL_INFO(dev)->gen >= 5)
3736 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003737 else
3738 return VGACNTRL;
3739}
3740
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003741static inline void __user *to_user_ptr(u64 address)
3742{
3743 return (void __user *)(uintptr_t)address;
3744}
3745
Imre Deakdf977292013-05-21 20:03:17 +03003746static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3747{
3748 unsigned long j = msecs_to_jiffies(m);
3749
3750 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3751}
3752
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003753static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3754{
3755 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3756}
3757
Imre Deakdf977292013-05-21 20:03:17 +03003758static inline unsigned long
3759timespec_to_jiffies_timeout(const struct timespec *value)
3760{
3761 unsigned long j = timespec_to_jiffies(value);
3762
3763 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3764}
3765
Paulo Zanonidce56b32013-12-19 14:29:40 -02003766/*
3767 * If you need to wait X milliseconds between events A and B, but event B
3768 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3769 * when event A happened, then just before event B you call this function and
3770 * pass the timestamp as the first argument, and X as the second argument.
3771 */
3772static inline void
3773wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3774{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003775 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003776
3777 /*
3778 * Don't re-read the value of "jiffies" every time since it may change
3779 * behind our back and break the math.
3780 */
3781 tmp_jiffies = jiffies;
3782 target_jiffies = timestamp_jiffies +
3783 msecs_to_jiffies_timeout(to_wait_ms);
3784
3785 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003786 remaining_jiffies = target_jiffies - tmp_jiffies;
3787 while (remaining_jiffies)
3788 remaining_jiffies =
3789 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003790 }
3791}
3792
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003793static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003794 struct drm_i915_gem_request *req)
3795{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003796 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3797 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003798}
3799
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800#endif