blob: 0b10a30b7d96a2bb138a15daa0c6a8302cf39b2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
48
49#include <drm/drmP.h>
50#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010055
56#include "i915_params.h"
57#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000058#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059
60#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000061#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000062#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000063#include "intel_dpll_mgr.h"
64#include "intel_lrc.h"
65#include "intel_opregion.h"
66#include "intel_ringbuffer.h"
67#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070068#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000069#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010070
Chris Wilsond501b1d2016-04-13 17:35:02 +010071#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000072#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_gem_fence_reg.h"
74#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010075#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000076#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000077#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010078#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010079#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020080#include "i915_vma.h"
81
Zhi Wang0ad35fe2016-06-16 08:07:00 -040082#include "intel_gvt.h"
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/* General customization:
85 */
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#define DRIVER_NAME "i915"
88#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivief821e32018-07-19 08:47:59 -070089#define DRIVER_DATE "20180719"
90#define DRIVER_TIMESTAMP 1532015279
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Rob Clarke2c719b2014-12-15 13:56:32 -050092/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200101 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000102 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 unlikely(__ret_warn_on); \
105})
106
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200109
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000110#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100111
Imre Deak4fec15d2016-03-16 13:39:08 +0200112bool __i915_inject_load_failure(const char *func, int line);
113#define i915_inject_load_failure() \
114 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100115
116bool i915_error_injected(void);
117
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000118#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100119
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100121#define i915_error_injected() false
122
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000123#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200124
Chris Wilson51c18bf2018-06-09 12:10:58 +0100125#define i915_load_error(i915, fmt, ...) \
126 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
127 fmt, ##__VA_ARGS__)
128
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530129typedef struct {
130 uint32_t val;
131} uint_fixed_16_16_t;
132
133#define FP_16_16_MAX ({ \
134 uint_fixed_16_16_t fp; \
135 fp.val = UINT_MAX; \
136 fp; \
137})
138
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530139static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
140{
141 if (val.val == 0)
142 return true;
143 return false;
144}
145
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530146static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530147{
148 uint_fixed_16_16_t fp;
149
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530150 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530151
152 fp.val = val << 16;
153 return fp;
154}
155
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530156static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530157{
158 return DIV_ROUND_UP(fp.val, 1 << 16);
159}
160
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530161static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530162{
163 return fp.val >> 16;
164}
165
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530166static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530167 uint_fixed_16_16_t min2)
168{
169 uint_fixed_16_16_t min;
170
171 min.val = min(min1.val, min2.val);
172 return min;
173}
174
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530175static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530176 uint_fixed_16_16_t max2)
177{
178 uint_fixed_16_16_t max;
179
180 max.val = max(max1.val, max2.val);
181 return max;
182}
183
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530184static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
185{
186 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530187 WARN_ON(val > U32_MAX);
188 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530189 return fp;
190}
191
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530192static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
193 uint_fixed_16_16_t d)
194{
195 return DIV_ROUND_UP(val.val, d.val);
196}
197
198static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
199 uint_fixed_16_16_t mul)
200{
201 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530202
203 intermediate_val = (uint64_t) val * mul.val;
204 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530205 WARN_ON(intermediate_val > U32_MAX);
206 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530207}
208
209static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
210 uint_fixed_16_16_t mul)
211{
212 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530213
214 intermediate_val = (uint64_t) val.val * mul.val;
215 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530216 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530217}
218
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530219static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530220{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530221 uint64_t interm_val;
222
223 interm_val = (uint64_t)val << 16;
224 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530225 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530226}
227
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530228static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
229 uint_fixed_16_16_t d)
230{
231 uint64_t interm_val;
232
233 interm_val = (uint64_t)val << 16;
234 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530235 WARN_ON(interm_val > U32_MAX);
236 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530237}
238
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530239static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530240 uint_fixed_16_16_t mul)
241{
242 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530243
244 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530245 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530246}
247
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530248static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
249 uint_fixed_16_16_t add2)
250{
251 uint64_t interm_sum;
252
253 interm_sum = (uint64_t) add1.val + add2.val;
254 return clamp_u64_to_fixed16(interm_sum);
255}
256
257static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
258 uint32_t add2)
259{
260 uint64_t interm_sum;
261 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
262
263 interm_sum = (uint64_t) add1.val + interm_add2.val;
264 return clamp_u64_to_fixed16(interm_sum);
265}
266
Egbert Eich1d843f92013-02-25 12:06:49 -0500267enum hpd_pin {
268 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500269 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
270 HPD_CRT,
271 HPD_SDVO_B,
272 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700273 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500274 HPD_PORT_B,
275 HPD_PORT_C,
276 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800277 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700278 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500279 HPD_NUM_PINS
280};
281
Jani Nikulac91711f2015-05-28 15:43:48 +0300282#define for_each_hpd_pin(__pin) \
283 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
284
Lyude317eaa92017-02-03 21:18:25 -0500285#define HPD_STORM_DEFAULT_THRESHOLD 5
286
Jani Nikula5fcece82015-05-27 15:03:42 +0300287struct i915_hotplug {
288 struct work_struct hotplug_work;
289
290 struct {
291 unsigned long last_jiffies;
292 int count;
293 enum {
294 HPD_ENABLED = 0,
295 HPD_DISABLED = 1,
296 HPD_MARK_DISABLED = 2
297 } state;
298 } stats[HPD_NUM_PINS];
299 u32 event_bits;
300 struct delayed_work reenable_work;
301
Jani Nikula5fcece82015-05-27 15:03:42 +0300302 u32 long_port_mask;
303 u32 short_port_mask;
304 struct work_struct dig_port_work;
305
Lyude19625e82016-06-21 17:03:44 -0400306 struct work_struct poll_init_work;
307 bool poll_enabled;
308
Lyude317eaa92017-02-03 21:18:25 -0500309 unsigned int hpd_storm_threshold;
310
Jani Nikula5fcece82015-05-27 15:03:42 +0300311 /*
312 * if we get a HPD irq from DP and a HPD irq from non-DP
313 * the non-DP HPD could block the workqueue on a mode config
314 * mutex getting, that userspace may have taken. However
315 * userspace is waiting on the DP workqueue to run which is
316 * blocked behind the non-DP one.
317 */
318 struct workqueue_struct *dp_wq;
319};
320
Chris Wilson2a2d5482012-12-03 11:49:06 +0000321#define I915_GEM_GPU_DOMAINS \
322 (I915_GEM_DOMAIN_RENDER | \
323 I915_GEM_DOMAIN_SAMPLER | \
324 I915_GEM_DOMAIN_COMMAND | \
325 I915_GEM_DOMAIN_INSTRUCTION | \
326 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700327
Daniel Vettere7b903d2013-06-05 13:34:14 +0200328struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100329struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100330struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200331
Chris Wilsona6f766f2015-04-27 13:41:20 +0100332struct drm_i915_file_private {
333 struct drm_i915_private *dev_priv;
334 struct drm_file *file;
335
336 struct {
337 spinlock_t lock;
338 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100339/* 20ms is a fairly arbitrary limit (greater than the average frame time)
340 * chosen to prevent the CPU getting more than a frame ahead of the GPU
341 * (when using lax throttling for the frontbuffer). We also use it to
342 * offer free GPU waitboosts for severely congested workloads.
343 */
344#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100345 } mm;
346 struct idr context_idr;
347
Chris Wilson2e1b8732015-04-27 13:41:22 +0100348 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100349 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100350 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100351
Chris Wilsonc80ff162016-07-27 09:07:27 +0100352 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200353
Mika Kuoppala14921f32018-06-15 13:44:29 +0300354/*
355 * Every context ban increments per client ban score. Also
356 * hangs in short succession increments ban score. If ban threshold
357 * is reached, client is considered banned and submitting more work
358 * will fail. This is a stop gap measure to limit the badly behaving
359 * clients access to gpu. Note that unbannable contexts never increment
360 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200361 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300362#define I915_CLIENT_SCORE_HANG_FAST 1
363#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
364#define I915_CLIENT_SCORE_CONTEXT_BAN 3
365#define I915_CLIENT_SCORE_BANNED 9
366 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
367 atomic_t ban_score;
368 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100369};
370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371/* Interface history:
372 *
373 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100374 * 1.2: Add Power Management
375 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100376 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000377 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000378 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
379 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000382#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383#define DRIVER_PATCHLEVEL 0
384
Chris Wilson6ef3d422010-08-04 20:26:07 +0100385struct intel_overlay;
386struct intel_overlay_error_state;
387
yakui_zhao9b9d1722009-05-31 17:17:17 +0800388struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100389 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800390 u8 dvo_port;
391 u8 slave_addr;
392 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100393 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400394 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800395};
396
Jani Nikula7bd688c2013-11-08 16:48:56 +0200397struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200398struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100399struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200400struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000401struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100402struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200403struct intel_limit;
404struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200405struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100406
Jesse Barnese70236a2009-09-21 10:42:27 -0700407struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200408 void (*get_cdclk)(struct drm_i915_private *dev_priv,
409 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200410 void (*set_cdclk)(struct drm_i915_private *dev_priv,
411 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200412 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
413 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100414 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800415 int (*compute_intermediate_wm)(struct drm_device *dev,
416 struct intel_crtc *intel_crtc,
417 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100418 void (*initial_watermarks)(struct intel_atomic_state *state,
419 struct intel_crtc_state *cstate);
420 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
421 struct intel_crtc_state *cstate);
422 void (*optimize_watermarks)(struct intel_atomic_state *state,
423 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700424 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200425 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200426 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100427 /* Returns the active state of the crtc, and if the crtc is active,
428 * fills out the pipe-config with the hw state. */
429 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200430 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000431 void (*get_initial_plane_config)(struct intel_crtc *,
432 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200433 int (*crtc_compute_clock)(struct intel_crtc *crtc,
434 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200435 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
436 struct drm_atomic_state *old_state);
437 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
438 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200439 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200440 void (*audio_codec_enable)(struct intel_encoder *encoder,
441 const struct intel_crtc_state *crtc_state,
442 const struct drm_connector_state *conn_state);
443 void (*audio_codec_disable)(struct intel_encoder *encoder,
444 const struct intel_crtc_state *old_crtc_state,
445 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200446 void (*fdi_link_train)(struct intel_crtc *crtc,
447 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200448 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100449 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700450 /* clock updates for mode set */
451 /* cursor updates */
452 /* render clock increase/decrease */
453 /* display clock increase/decrease */
454 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000455
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200456 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
457 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700458};
459
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200460#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
461#define CSR_VERSION_MAJOR(version) ((version) >> 16)
462#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
463
Daniel Vettereb805622015-05-04 14:58:44 +0200464struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200465 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200466 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530467 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200468 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200469 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200470 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200471 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200472 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200473 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200474 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200475};
476
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800477enum i915_cache_level {
478 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100479 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
480 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
481 caches, eg sampler/render caches, and the
482 large Last-Level-Cache. LLC is coherent with
483 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100484 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800485};
486
Chris Wilson85fd4f52016-12-05 14:29:36 +0000487#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
488
Paulo Zanonia4001f12015-02-13 17:23:44 -0200489enum fb_op_origin {
490 ORIGIN_GTT,
491 ORIGIN_CPU,
492 ORIGIN_CS,
493 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300494 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200495};
496
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200497struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300498 /* This is always the inner lock when overlapping with struct_mutex and
499 * it's the outer lock when overlapping with stolen_lock. */
500 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700501 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200502 unsigned int possible_framebuffer_bits;
503 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200504 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200505 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700506
Ben Widawskyc4213882014-06-19 12:06:10 -0700507 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700508 struct drm_mm_node *compressed_llb;
509
Rodrigo Vivida46f932014-08-01 02:04:45 -0700510 bool false_color;
511
Paulo Zanonid029bca2015-10-15 10:44:46 -0300512 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300513 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200514 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300515
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300516 bool underrun_detected;
517 struct work_struct underrun_work;
518
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300519 /*
520 * Due to the atomic rules we can't access some structures without the
521 * appropriate locking, so we cache information here in order to avoid
522 * these problems.
523 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200524 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000525 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000526 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000527
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200528 struct {
529 unsigned int mode_flags;
530 uint32_t hsw_bdw_pixel_rate;
531 } crtc;
532
533 struct {
534 unsigned int rotation;
535 int src_w;
536 int src_h;
537 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300538 /*
539 * Display surface base address adjustement for
540 * pageflips. Note that on gen4+ this only adjusts up
541 * to a tile, offsets within a tile are handled in
542 * the hw itself (with the TILEOFF register).
543 */
544 int adjusted_x;
545 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300546
547 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200548 } plane;
549
550 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200551 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200552 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200553 } fb;
554 } state_cache;
555
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300556 /*
557 * This structure contains everything that's relevant to program the
558 * hardware registers. When we want to figure out if we need to disable
559 * and re-enable FBC for a new configuration we just check if there's
560 * something different in the struct. The genx_fbc_activate functions
561 * are supposed to read from it in order to program the registers.
562 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200563 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000564 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000565 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000566
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200567 struct {
568 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200569 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200570 unsigned int fence_y_offset;
571 } crtc;
572
573 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200574 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200575 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200576 } fb;
577
578 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530579 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200580 } params;
581
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200582 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800583};
584
Chris Wilsonfe88d122016-12-31 11:20:12 +0000585/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530586 * HIGH_RR is the highest eDP panel refresh rate read from EDID
587 * LOW_RR is the lowest eDP panel refresh rate found from EDID
588 * parsing for same resolution.
589 */
590enum drrs_refresh_rate_type {
591 DRRS_HIGH_RR,
592 DRRS_LOW_RR,
593 DRRS_MAX_RR, /* RR count */
594};
595
596enum drrs_support_type {
597 DRRS_NOT_SUPPORTED = 0,
598 STATIC_DRRS_SUPPORT = 1,
599 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530600};
601
Daniel Vetter2807cf62014-07-11 10:30:11 -0700602struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530603struct i915_drrs {
604 struct mutex mutex;
605 struct delayed_work work;
606 struct intel_dp *dp;
607 unsigned busy_frontbuffer_bits;
608 enum drrs_refresh_rate_type refresh_rate_type;
609 enum drrs_support_type type;
610};
611
Rodrigo Vivia031d702013-10-03 16:15:06 -0300612struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700613 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300614 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700615 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700616 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700617 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700618 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700619 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800620 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530621 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530622 bool alpm;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700623 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700624 u8 sink_sync_latency;
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -0700625 bool debug;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700626 ktime_t last_entry_attempt;
627 ktime_t last_exit;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300628};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700629
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800630enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300631 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800632 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300633 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
634 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530635 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700636 PCH_KBP, /* Kaby Lake PCH */
637 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200638 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300639 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800640};
641
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200642enum intel_sbi_destination {
643 SBI_ICLK,
644 SBI_MPHY,
645};
646
Keith Packard435793d2011-07-12 14:56:22 -0700647#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100648#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000649#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100650#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700651#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700652#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700653
Dave Airlie8be48d92010-03-30 05:34:14 +0000654struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100655struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000656
Daniel Vetterc2b91522012-02-14 22:37:19 +0100657struct intel_gmbus {
658 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200659#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000660 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100661 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200662 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100663 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100664 struct drm_i915_private *dev_priv;
665};
666
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100667struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000668 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000669 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800670 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800671 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000672 u32 saveSWF0[16];
673 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300674 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200675 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400676 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800677 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100678};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100679
Imre Deakddeea5b2014-05-05 15:19:56 +0300680struct vlv_s0ix_state {
681 /* GAM */
682 u32 wr_watermark;
683 u32 gfx_prio_ctrl;
684 u32 arb_mode;
685 u32 gfx_pend_tlb0;
686 u32 gfx_pend_tlb1;
687 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
688 u32 media_max_req_count;
689 u32 gfx_max_req_count;
690 u32 render_hwsp;
691 u32 ecochk;
692 u32 bsd_hwsp;
693 u32 blt_hwsp;
694 u32 tlb_rd_addr;
695
696 /* MBC */
697 u32 g3dctl;
698 u32 gsckgctl;
699 u32 mbctl;
700
701 /* GCP */
702 u32 ucgctl1;
703 u32 ucgctl3;
704 u32 rcgctl1;
705 u32 rcgctl2;
706 u32 rstctl;
707 u32 misccpctl;
708
709 /* GPM */
710 u32 gfxpause;
711 u32 rpdeuhwtc;
712 u32 rpdeuc;
713 u32 ecobus;
714 u32 pwrdwnupctl;
715 u32 rp_down_timeout;
716 u32 rp_deucsw;
717 u32 rcubmabdtmr;
718 u32 rcedata;
719 u32 spare2gh;
720
721 /* Display 1 CZ domain */
722 u32 gt_imr;
723 u32 gt_ier;
724 u32 pm_imr;
725 u32 pm_ier;
726 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
727
728 /* GT SA CZ domain */
729 u32 tilectl;
730 u32 gt_fifoctl;
731 u32 gtlc_wake_ctrl;
732 u32 gtlc_survive;
733 u32 pmwgicz;
734
735 /* Display 2 CZ domain */
736 u32 gu_ctl0;
737 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700738 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300739 u32 clock_gate_dis2;
740};
741
Chris Wilsonbf225f22014-07-10 20:31:18 +0100742struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200743 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100744 u32 render_c0;
745 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400746};
747
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100748struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200749 /*
750 * work, interrupts_enabled and pm_iir are protected by
751 * dev_priv->irq_lock
752 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100753 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200754 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100755 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200756
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100757 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530758 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530759
Ben Widawskyb39fb292014-03-19 18:31:11 -0700760 /* Frequencies are stored in potentially platform dependent multiples.
761 * In other words, *_freq needs to be multiplied by X to be interesting.
762 * Soft limits are those which are used for the dynamic reclocking done
763 * by the driver (raise frequencies under heavy loads, and lower for
764 * lighter loads). Hard limits are those imposed by the hardware.
765 *
766 * A distinction is made for overclocking, which is never enabled by
767 * default, and is considered to be above the hard limit if it's
768 * possible at all.
769 */
770 u8 cur_freq; /* Current frequency (cached, may not == HW) */
771 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
772 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
773 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
774 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100775 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000776 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700777 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
778 u8 rp1_freq; /* "less than" RP0 power/freqency */
779 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200780 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700781
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100782 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100783
784 struct {
785 struct mutex mutex;
786
787 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
788 unsigned int interactive;
789
790 u8 up_threshold; /* Current %busy required to uplock */
791 u8 down_threshold; /* Current %busy required to downclock */
792 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100793
Chris Wilsonc0951f02013-10-10 21:58:50 +0100794 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100795 atomic_t num_waiters;
796 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700797
Chris Wilsonbf225f22014-07-10 20:31:18 +0100798 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000799 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100800};
801
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100802struct intel_rc6 {
803 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000804 u64 prev_hw_residency[4];
805 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100806};
807
808struct intel_llc_pstate {
809 bool enabled;
810};
811
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100812struct intel_gen6_power_mgmt {
813 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100814 struct intel_rc6 rc6;
815 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100816};
817
Daniel Vetter1a240d42012-11-29 22:18:51 +0100818/* defined intel_pm.c */
819extern spinlock_t mchdev_lock;
820
Daniel Vetterc85aa882012-11-02 19:55:03 +0100821struct intel_ilk_power_mgmt {
822 u8 cur_delay;
823 u8 min_delay;
824 u8 max_delay;
825 u8 fmax;
826 u8 fstart;
827
828 u64 last_count1;
829 unsigned long last_time1;
830 unsigned long chipset_power;
831 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000832 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100833 unsigned long gfx_power;
834 u8 corr;
835
836 int c_m;
837 int r_t;
838};
839
Imre Deakc6cb5822014-03-04 19:22:55 +0200840struct drm_i915_private;
841struct i915_power_well;
842
843struct i915_power_well_ops {
844 /*
845 * Synchronize the well's hw state to match the current sw state, for
846 * example enable/disable it based on the current refcount. Called
847 * during driver init and resume time, possibly after first calling
848 * the enable/disable handlers.
849 */
850 void (*sync_hw)(struct drm_i915_private *dev_priv,
851 struct i915_power_well *power_well);
852 /*
853 * Enable the well and resources that depend on it (for example
854 * interrupts located on the well). Called after the 0->1 refcount
855 * transition.
856 */
857 void (*enable)(struct drm_i915_private *dev_priv,
858 struct i915_power_well *power_well);
859 /*
860 * Disable the well and resources that depend on it. Called after
861 * the 1->0 refcount transition.
862 */
863 void (*disable)(struct drm_i915_private *dev_priv,
864 struct i915_power_well *power_well);
865 /* Returns the hw enabled state. */
866 bool (*is_enabled)(struct drm_i915_private *dev_priv,
867 struct i915_power_well *power_well);
868};
869
Imre Deak75e39682018-08-06 12:58:39 +0300870struct i915_power_well_regs {
871 i915_reg_t bios;
872 i915_reg_t driver;
873 i915_reg_t kvmr;
874 i915_reg_t debug;
875};
876
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800877/* Power well structure for haswell */
Imre Deakf28ec6f2018-08-06 12:58:37 +0300878struct i915_power_well_desc {
Imre Deakc1ca7272013-11-25 17:15:29 +0200879 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200880 bool always_on;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200881 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300882 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300883 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300884 /*
885 * Arbitraty data associated with this power well. Platform and power
886 * well specific.
887 */
Imre Deakb5565a22017-07-06 17:40:29 +0300888 union {
889 struct {
Imre Deakd13dd052018-08-06 12:58:38 +0300890 /*
891 * request/status flag index in the PUNIT power well
892 * control/status registers.
893 */
894 u8 idx;
895 } vlv;
896 struct {
Imre Deakb5565a22017-07-06 17:40:29 +0300897 enum dpio_phy phy;
898 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300899 struct {
Imre Deak75e39682018-08-06 12:58:39 +0300900 const struct i915_power_well_regs *regs;
901 /*
902 * request/status flag index in the power well
903 * constrol/status registers.
904 */
905 u8 idx;
Imre Deak001bd2c2017-07-12 18:54:13 +0300906 /* Mask of pipes whose IRQ logic is backed by the pw */
907 u8 irq_pipe_mask;
908 /* The pw is backing the VGA functionality */
909 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300910 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300911 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300912 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200913 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800914};
915
Imre Deakf28ec6f2018-08-06 12:58:37 +0300916struct i915_power_well {
917 const struct i915_power_well_desc *desc;
918 /* power well enable/disable usage count */
919 int count;
920 /* cached hw enabled state */
921 bool hw_enabled;
922};
923
Imre Deak83c00f52013-10-25 17:36:47 +0300924struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300925 /*
926 * Power wells needed for initialization at driver init and suspend
927 * time are on. They are kept on until after the first modeset.
928 */
929 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300930 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200931 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300932
Imre Deak83c00f52013-10-25 17:36:47 +0300933 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200934 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200935 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300936};
937
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700938#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100939struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700940 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100941 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700942 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100943};
944
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100945struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100946 /** Memory allocator for GTT stolen memory */
947 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300948 /** Protects the usage of the GTT stolen memory allocator. This is
949 * always the inner lock when overlapping with struct_mutex. */
950 struct mutex stolen_lock;
951
Chris Wilsonf2123812017-10-16 12:40:37 +0100952 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
953 spinlock_t obj_lock;
954
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100955 /** List of all objects in gtt_space. Used to restore gtt
956 * mappings on resume */
957 struct list_head bound_list;
958 /**
959 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100960 * are idle and not used by the GPU). These objects may or may
961 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100962 */
963 struct list_head unbound_list;
964
Chris Wilson275f0392016-10-24 13:42:14 +0100965 /** List of all objects in gtt_space, currently mmaped by userspace.
966 * All objects within this list must also be on bound_list.
967 */
968 struct list_head userfault_list;
969
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100970 /**
971 * List of objects which are pending destruction.
972 */
973 struct llist_head free_list;
974 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100975 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000976 /**
977 * Count of objects pending destructions. Used to skip needlessly
978 * waiting on an RCU barrier if no objects are waiting to be freed.
979 */
980 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100981
Chris Wilson66df1012017-08-22 18:38:28 +0100982 /**
983 * Small stash of WC pages
984 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100985 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100986
Matthew Auld465c4032017-10-06 23:18:14 +0100987 /**
988 * tmpfs instance used for shmem backed objects
989 */
990 struct vfsmount *gemfs;
991
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100992 /** PPGTT used for aliasing the PPGTT with the GTT */
993 struct i915_hw_ppgtt *aliasing_ppgtt;
994
Chris Wilson2cfcd322014-05-20 08:28:43 +0100995 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100996 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000997 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100998
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100999 /** LRU list of objects with fence regs on them. */
1000 struct list_head fence_list;
1001
Chris Wilson8a2421b2017-06-16 15:05:22 +01001002 /**
1003 * Workqueue to fault in userptr pages, flushed by the execbuf
1004 * when required but otherwise left to userspace to try again
1005 * on EAGAIN.
1006 */
1007 struct workqueue_struct *userptr_wq;
1008
Chris Wilson94312822017-05-03 10:39:18 +01001009 u64 unordered_timeline;
1010
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001011 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001012 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001013
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001014 /** Bit 6 swizzling required for X tiling */
1015 uint32_t bit_6_swizzle_x;
1016 /** Bit 6 swizzling required for Y tiling */
1017 uint32_t bit_6_swizzle_y;
1018
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001019 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001020 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001021 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001022 u32 object_count;
1023};
1024
Chris Wilsonee42c002017-12-11 19:41:34 +00001025#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1026
Chris Wilsonb52992c2016-10-28 13:58:24 +01001027#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1028#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1029
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001030#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1031#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1032
Chris Wilson1fd00c0f2018-06-02 11:48:53 +01001033#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
1034
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001035#define DP_AUX_A 0x40
1036#define DP_AUX_B 0x10
1037#define DP_AUX_C 0x20
1038#define DP_AUX_D 0x30
James Ausmusbb187e92018-06-11 17:25:12 -07001039#define DP_AUX_E 0x50
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001040#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041
Xiong Zhang11c1b652015-08-17 16:04:04 +08001042#define DDC_PIN_B 0x05
1043#define DDC_PIN_C 0x04
1044#define DDC_PIN_D 0x06
1045
Paulo Zanoni6acab152013-09-12 17:06:24 -03001046struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001047 int max_tmds_clock;
1048
Damien Lespiauce4dd492014-08-01 11:07:54 +01001049 /*
1050 * This is an index in the HDMI/DVI DDI buffer translation table.
1051 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1052 * populate this field.
1053 */
1054#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001055 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001056
1057 uint8_t supports_dvi:1;
1058 uint8_t supports_hdmi:1;
1059 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001060 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001061
1062 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001063 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001064
1065 uint8_t dp_boost_level;
1066 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001067 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001068};
1069
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001070enum psr_lines_to_wait {
1071 PSR_0_LINES_TO_WAIT = 0,
1072 PSR_1_LINE_TO_WAIT,
1073 PSR_4_LINES_TO_WAIT,
1074 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301075};
1076
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001077struct intel_vbt_data {
1078 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1079 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1080
1081 /* Feature bits */
1082 unsigned int int_tv_support:1;
1083 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001084 unsigned int int_crt_support:1;
1085 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +03001086 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001087 unsigned int display_clock_mode:1;
1088 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001089 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001090 int lvds_ssc_freq;
1091 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1092
Pradeep Bhat83a72802014-03-28 10:14:57 +05301093 enum drrs_support_type drrs_type;
1094
Jani Nikula6aa23e62016-03-24 17:50:20 +02001095 struct {
1096 int rate;
1097 int lanes;
1098 int preemphasis;
1099 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001100 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001101 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001102 int bpp;
1103 struct edp_power_seq pps;
1104 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001105
Jani Nikulaf00076d2013-12-14 20:38:29 -02001106 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -07001107 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001108 bool full_link;
1109 bool require_aux_wakeup;
1110 int idle_frames;
1111 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +05301112 int tp1_wakeup_time_us;
1113 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001114 } psr;
1115
1116 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001117 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001118 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001119 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001120 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001121 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001122 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001123 } backlight;
1124
Shobhit Kumard17c5442013-08-27 15:12:25 +03001125 /* MIPI DSI */
1126 struct {
1127 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301128 struct mipi_config *config;
1129 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301130 u16 bl_ports;
1131 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301132 u8 seq_version;
1133 u32 size;
1134 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001135 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001136 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Shobhit Kumard17c5442013-08-27 15:12:25 +03001137 } dsi;
1138
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001139 int crt_ddc_pin;
1140
1141 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001142 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001143
1144 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001145 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001146};
1147
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001148enum intel_ddb_partitioning {
1149 INTEL_DDB_PART_1_2,
1150 INTEL_DDB_PART_5_6, /* IVB+ */
1151};
1152
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001153struct intel_wm_level {
1154 bool enable;
1155 uint32_t pri_val;
1156 uint32_t spr_val;
1157 uint32_t cur_val;
1158 uint32_t fbc_val;
1159};
1160
Imre Deak820c1982013-12-17 14:46:36 +02001161struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001162 uint32_t wm_pipe[3];
1163 uint32_t wm_lp[3];
1164 uint32_t wm_lp_spr[3];
1165 uint32_t wm_linetime[3];
1166 bool enable_fbc_wm;
1167 enum intel_ddb_partitioning partitioning;
1168};
1169
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001170struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001171 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001172 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001173};
1174
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001175struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001176 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001177 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001178 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001179};
1180
1181struct vlv_wm_ddl_values {
1182 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183};
1184
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001185struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001186 struct g4x_pipe_wm pipe[3];
1187 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001188 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001189 uint8_t level;
1190 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001191};
1192
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001193struct g4x_wm_values {
1194 struct g4x_pipe_wm pipe[2];
1195 struct g4x_sr_wm sr;
1196 struct g4x_sr_wm hpll;
1197 bool cxsr;
1198 bool hpll_en;
1199 bool fbc_en;
1200};
1201
Damien Lespiauc1939242014-11-04 17:06:41 +00001202struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001203 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001204};
1205
1206static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1207{
Damien Lespiau16160e32014-11-04 17:06:53 +00001208 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001209}
1210
Damien Lespiau08db6652014-11-04 17:06:52 +00001211static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1212 const struct skl_ddb_entry *e2)
1213{
1214 if (e1->start == e2->start && e1->end == e2->end)
1215 return true;
1216
1217 return false;
1218}
1219
Damien Lespiauc1939242014-11-04 17:06:41 +00001220struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301221 /* packed/y */
1222 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1223 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301224 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001225};
1226
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301227struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001228 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001229 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001230};
1231
1232struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001233 bool plane_en;
1234 uint16_t plane_res_b;
1235 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001236};
1237
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301238/* Stores plane specific WM parameters */
1239struct skl_wm_params {
1240 bool x_tiled, y_tiled;
1241 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301242 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301243 uint32_t width;
1244 uint8_t cpp;
1245 uint32_t plane_pixel_rate;
1246 uint32_t y_min_scanlines;
1247 uint32_t plane_bytes_per_line;
1248 uint_fixed_16_16_t plane_blocks_per_line;
1249 uint_fixed_16_16_t y_tile_minimum;
1250 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001251 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301252};
1253
Paulo Zanonic67a4702013-08-19 13:18:09 -03001254/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001255 * This struct helps tracking the state needed for runtime PM, which puts the
1256 * device in PCI D3 state. Notice that when this happens, nothing on the
1257 * graphics device works, even register access, so we don't get interrupts nor
1258 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001259 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001260 * Every piece of our code that needs to actually touch the hardware needs to
1261 * either call intel_runtime_pm_get or call intel_display_power_get with the
1262 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001263 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001264 * Our driver uses the autosuspend delay feature, which means we'll only really
1265 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001266 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001267 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001268 *
1269 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1270 * goes back to false exactly before we reenable the IRQs. We use this variable
1271 * to check if someone is trying to enable/disable IRQs while they're supposed
1272 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001273 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001274 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001275 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001276 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001277struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001278 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001279 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001280 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001281};
1282
Daniel Vetter926321d2013-10-16 13:30:34 +02001283enum intel_pipe_crc_source {
1284 INTEL_PIPE_CRC_SOURCE_NONE,
1285 INTEL_PIPE_CRC_SOURCE_PLANE1,
1286 INTEL_PIPE_CRC_SOURCE_PLANE2,
1287 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001288 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001289 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1290 INTEL_PIPE_CRC_SOURCE_TV,
1291 INTEL_PIPE_CRC_SOURCE_DP_B,
1292 INTEL_PIPE_CRC_SOURCE_DP_C,
1293 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001294 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001295 INTEL_PIPE_CRC_SOURCE_MAX,
1296};
1297
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001298#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001299struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001300 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001301 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +02001302 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001303};
1304
Daniel Vetterf99d7062014-06-19 16:01:59 +02001305struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001306 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001307
1308 /*
1309 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1310 * scheduled flips.
1311 */
1312 unsigned busy_bits;
1313 unsigned flip_bits;
1314};
1315
Mika Kuoppala72253422014-10-07 17:21:26 +03001316struct i915_wa_reg {
Chris Wilson548764b2018-06-15 13:02:07 +01001317 u32 addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001318 u32 value;
1319 /* bitmask representing WA bits */
1320 u32 mask;
1321};
1322
Oscar Mateod6242ae2017-10-17 13:27:51 -07001323#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001324
1325struct i915_workarounds {
1326 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1327 u32 count;
1328};
1329
Yu Zhangcf9d2892015-02-10 19:05:47 +08001330struct i915_virtual_gpu {
1331 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001332 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001333};
1334
Matt Roperaa363132015-09-24 15:53:18 -07001335/* used in computing the new watermarks state */
1336struct intel_wm_config {
1337 unsigned int num_pipes_active;
1338 bool sprites_enabled;
1339 bool sprites_scaled;
1340};
1341
Robert Braggd7965152016-11-07 19:49:52 +00001342struct i915_oa_format {
1343 u32 format;
1344 int size;
1345};
1346
Robert Bragg8a3003d2016-11-07 19:49:51 +00001347struct i915_oa_reg {
1348 i915_reg_t addr;
1349 u32 value;
1350};
1351
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001352struct i915_oa_config {
1353 char uuid[UUID_STRING_LEN + 1];
1354 int id;
1355
1356 const struct i915_oa_reg *mux_regs;
1357 u32 mux_regs_len;
1358 const struct i915_oa_reg *b_counter_regs;
1359 u32 b_counter_regs_len;
1360 const struct i915_oa_reg *flex_regs;
1361 u32 flex_regs_len;
1362
1363 struct attribute_group sysfs_metric;
1364 struct attribute *attrs[2];
1365 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001366
1367 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001368};
1369
Robert Braggeec688e2016-11-07 19:49:47 +00001370struct i915_perf_stream;
1371
Robert Bragg16d98b32016-12-07 21:40:33 +00001372/**
1373 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1374 */
Robert Braggeec688e2016-11-07 19:49:47 +00001375struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001376 /**
1377 * @enable: Enables the collection of HW samples, either in response to
1378 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1379 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001380 */
1381 void (*enable)(struct i915_perf_stream *stream);
1382
Robert Bragg16d98b32016-12-07 21:40:33 +00001383 /**
1384 * @disable: Disables the collection of HW samples, either in response
1385 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1386 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001387 */
1388 void (*disable)(struct i915_perf_stream *stream);
1389
Robert Bragg16d98b32016-12-07 21:40:33 +00001390 /**
1391 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001392 * once there is something ready to read() for the stream
1393 */
1394 void (*poll_wait)(struct i915_perf_stream *stream,
1395 struct file *file,
1396 poll_table *wait);
1397
Robert Bragg16d98b32016-12-07 21:40:33 +00001398 /**
1399 * @wait_unlocked: For handling a blocking read, wait until there is
1400 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001401 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001402 */
1403 int (*wait_unlocked)(struct i915_perf_stream *stream);
1404
Robert Bragg16d98b32016-12-07 21:40:33 +00001405 /**
1406 * @read: Copy buffered metrics as records to userspace
1407 * **buf**: the userspace, destination buffer
1408 * **count**: the number of bytes to copy, requested by userspace
1409 * **offset**: zero at the start of the read, updated as the read
1410 * proceeds, it represents how many bytes have been copied so far and
1411 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001412 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001413 * Copy as many buffered i915 perf samples and records for this stream
1414 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001415 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001416 * Only write complete records; returning -%ENOSPC if there isn't room
1417 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001418 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001419 * Return any error condition that results in a short read such as
1420 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1421 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001422 */
1423 int (*read)(struct i915_perf_stream *stream,
1424 char __user *buf,
1425 size_t count,
1426 size_t *offset);
1427
Robert Bragg16d98b32016-12-07 21:40:33 +00001428 /**
1429 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001430 *
1431 * The stream will always be disabled before this is called.
1432 */
1433 void (*destroy)(struct i915_perf_stream *stream);
1434};
1435
Robert Bragg16d98b32016-12-07 21:40:33 +00001436/**
1437 * struct i915_perf_stream - state for a single open stream FD
1438 */
Robert Braggeec688e2016-11-07 19:49:47 +00001439struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001440 /**
1441 * @dev_priv: i915 drm device
1442 */
Robert Braggeec688e2016-11-07 19:49:47 +00001443 struct drm_i915_private *dev_priv;
1444
Robert Bragg16d98b32016-12-07 21:40:33 +00001445 /**
1446 * @link: Links the stream into ``&drm_i915_private->streams``
1447 */
Robert Braggeec688e2016-11-07 19:49:47 +00001448 struct list_head link;
1449
Robert Bragg16d98b32016-12-07 21:40:33 +00001450 /**
1451 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1452 * properties given when opening a stream, representing the contents
1453 * of a single sample as read() by userspace.
1454 */
Robert Braggeec688e2016-11-07 19:49:47 +00001455 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001456
1457 /**
1458 * @sample_size: Considering the configured contents of a sample
1459 * combined with the required header size, this is the total size
1460 * of a single sample record.
1461 */
Robert Braggd7965152016-11-07 19:49:52 +00001462 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001463
Robert Bragg16d98b32016-12-07 21:40:33 +00001464 /**
1465 * @ctx: %NULL if measuring system-wide across all contexts or a
1466 * specific context that is being monitored.
1467 */
Robert Braggeec688e2016-11-07 19:49:47 +00001468 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001469
1470 /**
1471 * @enabled: Whether the stream is currently enabled, considering
1472 * whether the stream was opened in a disabled state and based
1473 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1474 */
Robert Braggeec688e2016-11-07 19:49:47 +00001475 bool enabled;
1476
Robert Bragg16d98b32016-12-07 21:40:33 +00001477 /**
1478 * @ops: The callbacks providing the implementation of this specific
1479 * type of configured stream.
1480 */
Robert Braggd7965152016-11-07 19:49:52 +00001481 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001482
1483 /**
1484 * @oa_config: The OA configuration used by the stream.
1485 */
1486 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001487};
1488
Robert Bragg16d98b32016-12-07 21:40:33 +00001489/**
1490 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1491 */
Robert Braggd7965152016-11-07 19:49:52 +00001492struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001493 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001494 * @is_valid_b_counter_reg: Validates register's address for
1495 * programming boolean counters for a particular platform.
1496 */
1497 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1498 u32 addr);
1499
1500 /**
1501 * @is_valid_mux_reg: Validates register's address for programming mux
1502 * for a particular platform.
1503 */
1504 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1505
1506 /**
1507 * @is_valid_flex_reg: Validates register's address for programming
1508 * flex EU filtering for a particular platform.
1509 */
1510 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1511
1512 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001513 * @init_oa_buffer: Resets the head and tail pointers of the
1514 * circular buffer for periodic OA reports.
1515 *
1516 * Called when first opening a stream for OA metrics, but also may be
1517 * called in response to an OA buffer overflow or other error
1518 * condition.
1519 *
1520 * Note it may be necessary to clear the full OA buffer here as part of
1521 * maintaining the invariable that new reports must be written to
1522 * zeroed memory for us to be able to reliable detect if an expected
1523 * report has not yet landed in memory. (At least on Haswell the OA
1524 * buffer tail pointer is not synchronized with reports being visible
1525 * to the CPU)
1526 */
Robert Braggd7965152016-11-07 19:49:52 +00001527 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001528
1529 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001530 * @enable_metric_set: Selects and applies any MUX configuration to set
1531 * up the Boolean and Custom (B/C) counters that are part of the
1532 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001533 * disabling EU clock gating as required.
1534 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001535 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1536 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001537
1538 /**
1539 * @disable_metric_set: Remove system constraints associated with using
1540 * the OA unit.
1541 */
Robert Braggd7965152016-11-07 19:49:52 +00001542 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001543
1544 /**
1545 * @oa_enable: Enable periodic sampling
1546 */
Robert Braggd7965152016-11-07 19:49:52 +00001547 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001548
1549 /**
1550 * @oa_disable: Disable periodic sampling
1551 */
Robert Braggd7965152016-11-07 19:49:52 +00001552 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001553
1554 /**
1555 * @read: Copy data from the circular OA buffer into a given userspace
1556 * buffer.
1557 */
Robert Braggd7965152016-11-07 19:49:52 +00001558 int (*read)(struct i915_perf_stream *stream,
1559 char __user *buf,
1560 size_t count,
1561 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001562
1563 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001564 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001565 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001566 * In particular this enables us to share all the fiddly code for
1567 * handling the OA unit tail pointer race that affects multiple
1568 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001569 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001570 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001571};
1572
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001573struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001574 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001575 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001576};
1577
Jani Nikula77fec552014-03-31 14:27:22 +03001578struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001579 struct drm_device drm;
1580
Chris Wilsonefab6d82015-04-07 16:20:57 +01001581 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001582 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001583 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001584 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001585 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001586 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001588 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001589 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590
Matthew Auld77894222017-12-11 15:18:18 +00001591 /**
1592 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1593 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001594 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001595 * exactly how much of this we are actually allowed to use, given that
1596 * some portion of it is in fact reserved for use by hardware functions.
1597 */
1598 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001599 /**
1600 * Reseved portion of Data Stolen Memory
1601 */
1602 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001603
Matthew Auldb1ace602017-12-11 15:18:21 +00001604 /*
1605 * Stolen memory is segmented in hardware with different portions
1606 * offlimits to certain functions.
1607 *
1608 * The drm_mm is initialised to the total accessible range, as found
1609 * from the PCI config. On Broadwell+, this is further restricted to
1610 * avoid the first page! The upper end of stolen memory is reserved for
1611 * hardware functions and similarly removed from the accessible range.
1612 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001613 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001614
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001615 void __iomem *regs;
1616
Chris Wilson907b28c2013-07-19 20:36:52 +01001617 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001618
Yu Zhangcf9d2892015-02-10 19:05:47 +08001619 struct i915_virtual_gpu vgpu;
1620
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001621 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001622
Jackie Li6b0478f2018-03-13 17:32:50 -07001623 struct intel_wopcm wopcm;
1624
Anusha Srivatsabd132852017-01-18 08:05:53 -08001625 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001626 struct intel_guc guc;
1627
Daniel Vettereb805622015-05-04 14:58:44 +02001628 struct intel_csr csr;
1629
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001630 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001631
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001632 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1633 * controller on different i2c buses. */
1634 struct mutex gmbus_mutex;
1635
1636 /**
1637 * Base address of the gmbus and gpio block.
1638 */
1639 uint32_t gpio_mmio_base;
1640
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301641 /* MMIO base address for MIPI regs */
1642 uint32_t mipi_mmio_base;
1643
Ville Syrjälä443a3892015-11-11 20:34:15 +02001644 uint32_t psr_mmio_base;
1645
Imre Deak44cb7342016-08-10 14:07:29 +03001646 uint32_t pps_mmio_base;
1647
Daniel Vetter28c70f12012-12-01 13:53:45 +01001648 wait_queue_head_t gmbus_wait_queue;
1649
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001650 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301651 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001652 /* Context used internally to idle the GPU and setup initial state */
1653 struct i915_gem_context *kernel_context;
1654 /* Context only to be used for injecting preemption commands */
1655 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001656 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1657 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001658
Daniel Vetterba8286f2014-09-11 07:43:25 +02001659 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001660 struct resource mch_res;
1661
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662 /* protects the irq masks */
1663 spinlock_t irq_lock;
1664
Imre Deakf8b79e52014-03-04 19:23:07 +02001665 bool display_irqs_enabled;
1666
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001667 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1668 struct pm_qos_request pm_qos;
1669
Ville Syrjäläa5805162015-05-26 20:42:30 +03001670 /* Sideband mailbox protection */
1671 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672
1673 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001674 union {
1675 u32 irq_mask;
1676 u32 de_irq_mask[I915_MAX_PIPES];
1677 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301679 u32 pm_imr;
1680 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301681 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301682 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001683 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684
Jani Nikula5fcece82015-05-27 15:03:42 +03001685 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001686 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301687 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001688 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001689 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001691 bool preserve_bios_swizzle;
1692
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001693 /* overlay */
1694 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695
Jani Nikula58c68772013-11-08 16:48:54 +02001696 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001697 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001698
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001699 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001700 bool no_aux_handshake;
1701
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001702 /* protects panel power sequencer state */
1703 struct mutex pps_mutex;
1704
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001705 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1707
1708 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001709 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001710 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001711
Mika Kaholaadafdc62015-08-18 14:36:59 +03001712 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001713 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001714 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001715 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001716 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001717
Ville Syrjälä63911d72016-05-13 23:41:32 +03001718 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001719 /*
1720 * The current logical cdclk state.
1721 * See intel_atomic_state.cdclk.logical
1722 *
1723 * For reading holding any crtc lock is sufficient,
1724 * for writing must hold all of them.
1725 */
1726 struct intel_cdclk_state logical;
1727 /*
1728 * The current actual cdclk state.
1729 * See intel_atomic_state.cdclk.actual
1730 */
1731 struct intel_cdclk_state actual;
1732 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001733 struct intel_cdclk_state hw;
1734 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001735
Daniel Vetter645416f2013-09-02 16:22:25 +02001736 /**
1737 * wq - Driver workqueue for GEM.
1738 *
1739 * NOTE: Work items scheduled here are not allowed to grab any modeset
1740 * locks, for otherwise the flushing done in the pageflip code will
1741 * result in deadlocks.
1742 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743 struct workqueue_struct *wq;
1744
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001745 /* ordered wq for modesets */
1746 struct workqueue_struct *modeset_wq;
1747
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748 /* Display functions */
1749 struct drm_i915_display_funcs display;
1750
1751 /* PCH chipset type */
1752 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001753 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754
1755 unsigned long quirks;
1756
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001757 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001758 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001759
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001760 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001761
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001762 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001763 DECLARE_HASHTABLE(mm_structs, 7);
1764 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001765
Zhi Wang43958902017-09-14 20:39:40 +08001766 struct intel_ppat ppat;
1767
Daniel Vetter87813422012-05-02 11:49:32 +02001768 /* Kernel Modesetting */
1769
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001770 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1771 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001772
Daniel Vetterc4597872013-10-21 21:04:07 +02001773#ifdef CONFIG_DEBUG_FS
1774 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1775#endif
1776
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001777 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001778 int num_shared_dpll;
1779 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001780 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001781
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001782 /*
1783 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1784 * Must be global rather than per dpll, because on some platforms
1785 * plls share registers.
1786 */
1787 struct mutex dpll_lock;
1788
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001789 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001790 /* minimum acceptable cdclk for each pipe */
1791 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001792 /* minimum acceptable voltage level for each pipe */
1793 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001794
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001795 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001796
Mika Kuoppala72253422014-10-07 17:21:26 +03001797 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001798
Daniel Vetterf99d7062014-06-19 16:01:59 +02001799 struct i915_frontbuffer_tracking fb_tracking;
1800
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001801 struct intel_atomic_helper {
1802 struct llist_head free_list;
1803 struct work_struct free_work;
1804 } atomic_helper;
1805
Jesse Barnes652c3932009-08-17 13:31:43 -07001806 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001807
Zhenyu Wangc48044112009-12-17 14:48:43 +08001808 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001809
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001810 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001811
Ben Widawsky59124502013-07-04 11:02:05 -07001812 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001813 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001814
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001815 /*
1816 * Protects RPS/RC6 register access and PCU communication.
1817 * Must be taken after struct_mutex if nested. Note that
1818 * this lock may be held for long periods of time when
1819 * talking to hw - so only take it when talking to hw!
1820 */
1821 struct mutex pcu_lock;
1822
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001823 /* gen6+ GT PM state */
1824 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001825
Daniel Vetter20e4d402012-08-08 23:35:39 +02001826 /* ilk-only ips/rps state. Everything in here is protected by the global
1827 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001828 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001829
Imre Deak83c00f52013-10-25 17:36:47 +03001830 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001831
Rodrigo Vivia031d702013-10-03 16:15:06 -03001832 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001833
Daniel Vetter99584db2012-11-14 17:14:04 +01001834 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001835
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001836 struct drm_i915_gem_object *vlv_pctx;
1837
Dave Airlie8be48d92010-03-30 05:34:14 +00001838 /* list of fbdev register on this device */
1839 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001840 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001841
1842 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001843 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001844
Imre Deak58fddc22015-01-08 17:54:14 +02001845 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001846 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001847 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001848 /**
1849 * av_mutex - mutex for audio/video sync
1850 *
1851 */
1852 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001853
Chris Wilson829a0af2017-06-20 12:05:45 +01001854 struct {
1855 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001856 struct llist_head free_list;
1857 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001858
1859 /* The hw wants to have a stable context identifier for the
1860 * lifetime of the context (for OA, PASID, faults, etc).
1861 * This is limited in execlists to 21 bits.
1862 */
1863 struct ida hw_ida;
1864#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001865#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001866#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson829a0af2017-06-20 12:05:45 +01001867 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001868
Damien Lespiau3e683202012-12-11 18:48:29 +00001869 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001870
Ville Syrjäläc2317752016-03-15 16:39:56 +02001871 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001872 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001873 /*
1874 * Shadows for CHV DPLL_MD regs to keep the state
1875 * checker somewhat working in the presence hardware
1876 * crappiness (can't read out DPLL_MD for pipes B & C).
1877 */
1878 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001879 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001880
Daniel Vetter842f1c82014-03-10 10:01:44 +01001881 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001882 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001883 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001884 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001885
Lyude656d1b82016-08-17 15:55:54 -04001886 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001887 I915_SAGV_UNKNOWN = 0,
1888 I915_SAGV_DISABLED,
1889 I915_SAGV_ENABLED,
1890 I915_SAGV_NOT_CONTROLLED
1891 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001892
Ville Syrjälä53615a52013-08-01 16:18:50 +03001893 struct {
1894 /*
1895 * Raw watermark latency values:
1896 * in 0.1us units for WM0,
1897 * in 0.5us units for WM1+.
1898 */
1899 /* primary */
1900 uint16_t pri_latency[5];
1901 /* sprite */
1902 uint16_t spr_latency[5];
1903 /* cursor */
1904 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001905 /*
1906 * Raw watermark memory latency values
1907 * for SKL for all 8 levels
1908 * in 1us units.
1909 */
1910 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001911
1912 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001913 union {
1914 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301915 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001916 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001917 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001918 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001919
1920 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001921
1922 /*
1923 * Should be held around atomic WM register writing; also
1924 * protects * intel_crtc->wm.active and
1925 * cstate->wm.need_postvbl_update.
1926 */
1927 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001928
1929 /*
1930 * Set during HW readout of watermarks/DDB. Some platforms
1931 * need to know when we're still using BIOS-provided values
1932 * (which we don't fully trust).
1933 */
1934 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001935 } wm;
1936
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001937 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001938
Robert Braggeec688e2016-11-07 19:49:47 +00001939 struct {
1940 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001941
Robert Bragg442b8c02016-11-07 19:49:53 +00001942 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001943 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001944
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001945 /*
1946 * Lock associated with adding/modifying/removing OA configs
1947 * in dev_priv->perf.metrics_idr.
1948 */
1949 struct mutex metrics_lock;
1950
1951 /*
1952 * List of dynamic configurations, you need to hold
1953 * dev_priv->perf.metrics_lock to access it.
1954 */
1955 struct idr metrics_idr;
1956
1957 /*
1958 * Lock associated with anything below within this structure
1959 * except exclusive_stream.
1960 */
Robert Braggeec688e2016-11-07 19:49:47 +00001961 struct mutex lock;
1962 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001963
1964 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001965 /*
1966 * The stream currently using the OA unit. If accessed
1967 * outside a syscall associated to its file
1968 * descriptor, you need to hold
1969 * dev_priv->drm.struct_mutex.
1970 */
Robert Braggd7965152016-11-07 19:49:52 +00001971 struct i915_perf_stream *exclusive_stream;
1972
Chris Wilson1fc44d92018-05-17 22:26:32 +01001973 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001974 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001975 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001976
1977 struct hrtimer poll_check_timer;
1978 wait_queue_head_t poll_wq;
1979 bool pollin;
1980
Robert Bragg712122e2017-05-11 16:43:31 +01001981 /**
1982 * For rate limiting any notifications of spurious
1983 * invalid OA reports
1984 */
1985 struct ratelimit_state spurious_report_rs;
1986
Robert Braggd7965152016-11-07 19:49:52 +00001987 bool periodic;
1988 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001989
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001990 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001991
1992 struct {
1993 struct i915_vma *vma;
1994 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001995 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001996 int format;
1997 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001998
1999 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002000 * Locks reads and writes to all head/tail state
2001 *
2002 * Consider: the head and tail pointer state
2003 * needs to be read consistently from a hrtimer
2004 * callback (atomic context) and read() fop
2005 * (user context) with tail pointer updates
2006 * happening in atomic context and head updates
2007 * in user context and the (unlikely)
2008 * possibility of read() errors needing to
2009 * reset all head/tail state.
2010 *
2011 * Note: Contention or performance aren't
2012 * currently a significant concern here
2013 * considering the relatively low frequency of
2014 * hrtimer callbacks (5ms period) and that
2015 * reads typically only happen in response to a
2016 * hrtimer event and likely complete before the
2017 * next callback.
2018 *
2019 * Note: This lock is not held *while* reading
2020 * and copying data to userspace so the value
2021 * of head observed in htrimer callbacks won't
2022 * represent any partial consumption of data.
2023 */
2024 spinlock_t ptr_lock;
2025
2026 /**
2027 * One 'aging' tail pointer and one 'aged'
2028 * tail pointer ready to used for reading.
2029 *
2030 * Initial values of 0xffffffff are invalid
2031 * and imply that an update is required
2032 * (and should be ignored by an attempted
2033 * read)
2034 */
2035 struct {
2036 u32 offset;
2037 } tails[2];
2038
2039 /**
2040 * Index for the aged tail ready to read()
2041 * data up to.
2042 */
2043 unsigned int aged_tail_idx;
2044
2045 /**
2046 * A monotonic timestamp for when the current
2047 * aging tail pointer was read; used to
2048 * determine when it is old enough to trust.
2049 */
2050 u64 aging_timestamp;
2051
2052 /**
Robert Braggf2790202017-05-11 16:43:26 +01002053 * Although we can always read back the head
2054 * pointer register, we prefer to avoid
2055 * trusting the HW state, just to avoid any
2056 * risk that some hardware condition could
2057 * somehow bump the head pointer unpredictably
2058 * and cause us to forward the wrong OA buffer
2059 * data to userspace.
2060 */
2061 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002062 } oa_buffer;
2063
2064 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002065 u32 ctx_oactxctrl_offset;
2066 u32 ctx_flexeu0_offset;
2067
2068 /**
2069 * The RPT_ID/reason field for Gen8+ includes a bit
2070 * to determine if the CTX ID in the report is valid
2071 * but the specific bit differs between Gen 8 and 9
2072 */
2073 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002074
2075 struct i915_oa_ops ops;
2076 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002077 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002078 } perf;
2079
Oscar Mateoa83014d2014-07-24 17:04:21 +01002080 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2081 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002082 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002083 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002084
Chris Wilsonb887d612018-04-30 14:15:02 +01002085 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01002086
2087 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01002088 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01002089 u32 active_requests;
Chris Wilson52d7f162018-04-30 14:15:00 +01002090 u32 request_serial;
Chris Wilson73cb9702016-10-28 13:58:46 +01002091
Chris Wilson67d97da2016-07-04 08:08:31 +01002092 /**
2093 * Is the GPU currently considered idle, or busy executing
2094 * userspace requests? Whilst idle, we allow runtime power
2095 * management to power down the hardware and display clocks.
2096 * In order to reduce the effect on performance, there
2097 * is a slight delay before we do so.
2098 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002099 bool awake;
2100
2101 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002102 * The number of times we have woken up.
2103 */
2104 unsigned int epoch;
2105#define I915_EPOCH_INVALID 0
2106
2107 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002108 * We leave the user IRQ off as much as possible,
2109 * but this means that requests will finish and never
2110 * be retired once the system goes idle. Set a timer to
2111 * fire periodically while the ring is running. When it
2112 * fires, go retire requests.
2113 */
2114 struct delayed_work retire_work;
2115
2116 /**
2117 * When we detect an idle GPU, we want to turn on
2118 * powersaving features. So once we see that there
2119 * are no more requests outstanding and no more
2120 * arrive within a small period of time, we fire
2121 * off the idle_work.
2122 */
2123 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002124
2125 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002126 } gt;
2127
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002128 /* perform PHY state sanity checks? */
2129 bool chv_phy_assert[2];
2130
Mahesh Kumara3a89862016-12-01 21:19:34 +05302131 bool ipc_enabled;
2132
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002133 /* Used to save the pipe-to-encoder mapping for audio */
2134 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002135
Jerome Anandeef57322017-01-25 04:27:49 +05302136 /* necessary resource sharing with HDMI LPE audio driver. */
2137 struct {
2138 struct platform_device *platdev;
2139 int irq;
2140 } lpe_audio;
2141
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002142 struct i915_pmu pmu;
2143
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002144 /*
2145 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2146 * will be rejected. Instead look for a better place.
2147 */
Jani Nikula77fec552014-03-31 14:27:22 +03002148};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
Chris Wilson2c1792a2013-08-01 18:39:55 +01002150static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2151{
Chris Wilson091387c2016-06-24 14:00:21 +01002152 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002153}
2154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002156{
David Weinehallc49d13e2016-08-22 13:32:42 +03002157 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002158}
2159
Jackie Li6b0478f2018-03-13 17:32:50 -07002160static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2161{
2162 return container_of(wopcm, struct drm_i915_private, wopcm);
2163}
2164
Alex Dai33a732f2015-08-12 15:43:36 +01002165static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2166{
2167 return container_of(guc, struct drm_i915_private, guc);
2168}
2169
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002170static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2171{
2172 return container_of(huc, struct drm_i915_private, huc);
2173}
2174
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002175/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302176#define for_each_engine(engine__, dev_priv__, id__) \
2177 for ((id__) = 0; \
2178 (id__) < I915_NUM_ENGINES; \
2179 (id__)++) \
2180 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002181
2182/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002183#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002184 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2185 (tmp__) ? \
2186 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2187 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002188
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002189enum hdmi_force_audio {
2190 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2191 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2192 HDMI_AUDIO_AUTO, /* trust EDID */
2193 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2194};
2195
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002196#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002197
Daniel Vettera071fa02014-06-18 23:28:09 +02002198/*
2199 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302200 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002201 * doesn't mean that the hw necessarily already scans it out, but that any
2202 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2203 *
2204 * We have one bit per pipe and per scanout plane type.
2205 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302206#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002207#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2208 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2209 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2210 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2211})
Daniel Vettera071fa02014-06-18 23:28:09 +02002212#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002213 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002214#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002215 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2216 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002217
Dave Gordon85d12252016-05-20 11:54:06 +01002218/*
2219 * Optimised SGL iterator for GEM objects
2220 */
2221static __always_inline struct sgt_iter {
2222 struct scatterlist *sgp;
2223 union {
2224 unsigned long pfn;
2225 dma_addr_t dma;
2226 };
2227 unsigned int curr;
2228 unsigned int max;
2229} __sgt_iter(struct scatterlist *sgl, bool dma) {
2230 struct sgt_iter s = { .sgp = sgl };
2231
2232 if (s.sgp) {
2233 s.max = s.curr = s.sgp->offset;
2234 s.max += s.sgp->length;
2235 if (dma)
2236 s.dma = sg_dma_address(s.sgp);
2237 else
2238 s.pfn = page_to_pfn(sg_page(s.sgp));
2239 }
2240
2241 return s;
2242}
2243
Chris Wilson96d77632016-10-28 13:58:33 +01002244static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2245{
2246 ++sg;
2247 if (unlikely(sg_is_chain(sg)))
2248 sg = sg_chain_ptr(sg);
2249 return sg;
2250}
2251
Dave Gordon85d12252016-05-20 11:54:06 +01002252/**
Dave Gordon63d15322016-05-20 11:54:07 +01002253 * __sg_next - return the next scatterlist entry in a list
2254 * @sg: The current sg entry
2255 *
2256 * Description:
2257 * If the entry is the last, return NULL; otherwise, step to the next
2258 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2259 * otherwise just return the pointer to the current element.
2260 **/
2261static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2262{
Chris Wilson96d77632016-10-28 13:58:33 +01002263 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002264}
2265
2266/**
Dave Gordon85d12252016-05-20 11:54:06 +01002267 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2268 * @__dmap: DMA address (output)
2269 * @__iter: 'struct sgt_iter' (iterator state, internal)
2270 * @__sgt: sg_table to iterate over (input)
2271 */
2272#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2273 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2274 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002275 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2276 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002277
2278/**
2279 * for_each_sgt_page - iterate over the pages of the given sg_table
2280 * @__pp: page pointer (output)
2281 * @__iter: 'struct sgt_iter' (iterator state, internal)
2282 * @__sgt: sg_table to iterate over (input)
2283 */
2284#define for_each_sgt_page(__pp, __iter, __sgt) \
2285 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2286 ((__pp) = (__iter).pfn == 0 ? NULL : \
2287 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002288 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2289 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002290
Matthew Aulda5c081662017-10-06 23:18:18 +01002291static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2292{
2293 unsigned int page_sizes;
2294
2295 page_sizes = 0;
2296 while (sg) {
2297 GEM_BUG_ON(sg->offset);
2298 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2299 page_sizes |= sg->length;
2300 sg = __sg_next(sg);
2301 }
2302
2303 return page_sizes;
2304}
2305
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002306static inline unsigned int i915_sg_segment_size(void)
2307{
2308 unsigned int size = swiotlb_max_segment();
2309
2310 if (size == 0)
2311 return SCATTERLIST_MAX_SEGMENT;
2312
2313 size = rounddown(size, PAGE_SIZE);
2314 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2315 if (size < PAGE_SIZE)
2316 size = PAGE_SIZE;
2317
2318 return size;
2319}
2320
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002321static inline const struct intel_device_info *
2322intel_info(const struct drm_i915_private *dev_priv)
2323{
2324 return &dev_priv->info;
2325}
2326
2327#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Chris Wilson481827b2018-07-06 11:14:41 +01002328#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002329
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002330#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002331#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002332
Jani Nikulae87a0052015-10-20 15:22:02 +03002333#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002334#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002335
2336#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002337
2338#define INTEL_GEN_MASK(s, e) ( \
2339 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2340 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2341 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2342 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2343)
2344
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002345/*
2346 * Returns true if Gen is in inclusive range [Start, End].
2347 *
2348 * Use GEN_FOREVER for unbound start and or end.
2349 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002350#define IS_GEN(dev_priv, s, e) \
2351 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002352
Jani Nikulae87a0052015-10-20 15:22:02 +03002353/*
2354 * Return true if revision is in range [since,until] inclusive.
2355 *
2356 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2357 */
2358#define IS_REVID(p, since, until) \
2359 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2360
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002361#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002362
2363#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2364#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2365#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2366#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2367#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2368#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2369#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2370#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2371#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2372#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2373#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2374#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002375#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002376#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2377#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002378#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2379#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002380#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002381#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002382#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2383 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002384#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2385#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2386#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2387#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2388#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2389#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2390#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2391#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2392#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2393#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002394#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002395#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002396#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2397 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2398#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2399 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2400 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2401 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002402/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002403#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2404 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2405#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002406 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002407#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2408 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2409#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002410 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002411/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002412#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2413 INTEL_DEVID(dev_priv) == 0x0A1E)
2414#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2415 INTEL_DEVID(dev_priv) == 0x1913 || \
2416 INTEL_DEVID(dev_priv) == 0x1916 || \
2417 INTEL_DEVID(dev_priv) == 0x1921 || \
2418 INTEL_DEVID(dev_priv) == 0x1926)
2419#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2420 INTEL_DEVID(dev_priv) == 0x1915 || \
2421 INTEL_DEVID(dev_priv) == 0x191E)
2422#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2423 INTEL_DEVID(dev_priv) == 0x5913 || \
2424 INTEL_DEVID(dev_priv) == 0x5916 || \
2425 INTEL_DEVID(dev_priv) == 0x5921 || \
2426 INTEL_DEVID(dev_priv) == 0x5926)
2427#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2428 INTEL_DEVID(dev_priv) == 0x5915 || \
2429 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002430#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002431 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002432#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002433 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002434#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002435 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002436#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002437 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002438#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002439 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002440#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2441 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002442#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2443 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002444#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2445 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002446#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2447 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302448
Jani Nikulac007fb42016-10-31 12:18:28 +02002449#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002450
Jani Nikulaef712bb2015-10-20 15:22:00 +03002451#define SKL_REVID_A0 0x0
2452#define SKL_REVID_B0 0x1
2453#define SKL_REVID_C0 0x2
2454#define SKL_REVID_D0 0x3
2455#define SKL_REVID_E0 0x4
2456#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002457#define SKL_REVID_G0 0x6
2458#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002459
Jani Nikulae87a0052015-10-20 15:22:02 +03002460#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2461
Jani Nikulaef712bb2015-10-20 15:22:00 +03002462#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002463#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002464#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002465#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002466#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002467
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002468#define IS_BXT_REVID(dev_priv, since, until) \
2469 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002470
Mika Kuoppalac033a372016-06-07 17:18:55 +03002471#define KBL_REVID_A0 0x0
2472#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002473#define KBL_REVID_C0 0x2
2474#define KBL_REVID_D0 0x3
2475#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002476
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002477#define IS_KBL_REVID(dev_priv, since, until) \
2478 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002479
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002480#define GLK_REVID_A0 0x0
2481#define GLK_REVID_A1 0x1
2482
2483#define IS_GLK_REVID(dev_priv, since, until) \
2484 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2485
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002486#define CNL_REVID_A0 0x0
2487#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002488#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002489
2490#define IS_CNL_REVID(p, since, until) \
2491 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2492
Oscar Mateocc38cae2018-05-08 14:29:23 -07002493#define ICL_REVID_A0 0x0
2494#define ICL_REVID_A2 0x1
2495#define ICL_REVID_B0 0x3
2496#define ICL_REVID_B2 0x4
2497#define ICL_REVID_C0 0x5
2498
2499#define IS_ICL_REVID(p, since, until) \
2500 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2501
Jesse Barnes85436692011-04-06 12:11:14 -07002502/*
2503 * The genX designation typically refers to the render engine, so render
2504 * capability related checks should use IS_GEN, while display and other checks
2505 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2506 * chips, etc.).
2507 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002508#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2509#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2510#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2511#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2512#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2513#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2514#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2515#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002516#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002517#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002518
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002519#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002520#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2521#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002522
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002523#define ENGINE_MASK(id) BIT(id)
2524#define RENDER_RING ENGINE_MASK(RCS)
2525#define BSD_RING ENGINE_MASK(VCS)
2526#define BLT_RING ENGINE_MASK(BCS)
2527#define VEBOX_RING ENGINE_MASK(VECS)
2528#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002529#define BSD3_RING ENGINE_MASK(VCS3)
2530#define BSD4_RING ENGINE_MASK(VCS4)
2531#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002532#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002533
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002534#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002535 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002536
2537#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2538#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2539#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2540#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2541
Chris Wilson93c6e962017-11-20 20:55:04 +00002542#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2543
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002544#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2545#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2546#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002547#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2548 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002549
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002550#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002551
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002552#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2553 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002554#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2555 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002556#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2557 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002558
2559#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2560
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002561#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2562#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2563#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002564#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2565 GEM_BUG_ON((sizes) == 0); \
2566 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2567})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002568
2569#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2570#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2571 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002572
Daniel Vetterb45305f2012-12-17 16:21:27 +01002573/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002574#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002575
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002576/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002577#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002578 (IS_CANNONLAKE(dev_priv) || \
2579 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002580
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002581#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302582#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2583 IS_GEMINILAKE(dev_priv) || \
2584 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002585
Zou Nan haicae58522010-11-09 17:17:32 +08002586/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2587 * rows, which changed the alignment requirements and fence programming.
2588 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002589#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2590 !(IS_I915G(dev_priv) || \
2591 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002592#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2593#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002594
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002595#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002596#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002597#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002598
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002599#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002600
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002601#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002602
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002603#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2604#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2605#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002606
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002607#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2608#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002609#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002610
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002611#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002612
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002613#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002614#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2615
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302616#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2617
Dave Gordon1a3d1892016-05-13 15:36:30 +01002618/*
2619 * For now, anything with a GuC requires uCode loading, and then supports
2620 * command submission once loaded. But these are logically independent
2621 * properties, so we have separate macros to test them.
2622 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002623#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002624#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002625#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2626#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002627
2628/* For now, anything with a GuC has also HuC */
2629#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002630#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002631
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002632/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002633#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2634#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2635#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002636
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002637#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002638
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002639#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002640#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2641#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2642#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2643#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2644#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002645#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2646#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302647#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2648#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002649#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002650#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002651#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002652#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002653#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002654#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002655#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002656
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002657#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002658#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002659#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002660#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002661#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002662 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002663#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2664#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2665#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002666#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002667 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2668 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002669#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002670 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2671 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002672#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2673#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2674#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2675#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002676
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002677#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302678
Rodrigo Viviff159472017-06-09 15:26:14 -07002679#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302680
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002681/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002682#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002683#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2684 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002685
Ben Widawskyc8735b02012-09-07 19:43:39 -07002686#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302687#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002688
Chris Wilson05394f32010-11-08 19:18:58 +00002689#include "i915_trace.h"
2690
Chris Wilson80debff2017-05-25 13:16:12 +01002691static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002692{
2693#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002694 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002695 return true;
2696#endif
2697 return false;
2698}
2699
Chris Wilson80debff2017-05-25 13:16:12 +01002700static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2701{
2702 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2703}
2704
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002705static inline bool
2706intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2707{
Chris Wilson80debff2017-05-25 13:16:12 +01002708 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002709}
2710
Chris Wilsonc0336662016-05-06 15:40:21 +01002711int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002712 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002713
Chris Wilson0673ad42016-06-24 14:00:22 +01002714/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002715void __printf(3, 4)
2716__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2717 const char *fmt, ...);
2718
2719#define i915_report_error(dev_priv, fmt, ...) \
2720 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2721
Ben Widawskyc43b5632012-04-16 14:07:40 -07002722#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002723extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2724 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002725#else
2726#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002727#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002728extern const struct dev_pm_ops i915_pm_ops;
2729
2730extern int i915_driver_load(struct pci_dev *pdev,
2731 const struct pci_device_id *ent);
2732extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002733extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2734extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002735
Chris Wilsond0667e92018-04-06 23:03:54 +01002736extern void i915_reset(struct drm_i915_private *i915,
2737 unsigned int stalled_mask,
2738 const char *reason);
2739extern int i915_reset_engine(struct intel_engine_cs *engine,
2740 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002741
Michel Thierry142bc7d2017-06-20 10:57:46 +01002742extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002743extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002744extern int intel_guc_reset_engine(struct intel_guc *guc,
2745 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002746extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002747extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002748extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2749extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2750extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2751extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002752int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002753
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002754int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002755int intel_engines_init(struct drm_i915_private *dev_priv);
2756
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002757u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2758
Jani Nikula77913b32015-06-18 13:06:16 +03002759/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002760void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2761 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002762void intel_hpd_init(struct drm_i915_private *dev_priv);
2763void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2764void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002765enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2766 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002767bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2768void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002769
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002771static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2772{
2773 unsigned long delay;
2774
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002775 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002776 return;
2777
2778 /* Don't continually defer the hangcheck so that it is always run at
2779 * least once after work has been scheduled on any ring. Otherwise,
2780 * we will ignore a hung ring if a second ring is kept busy.
2781 */
2782
2783 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2784 queue_delayed_work(system_long_wq,
2785 &dev_priv->gpu_error.hangcheck_work, delay);
2786}
2787
Chris Wilsonce800752018-03-20 10:04:49 +00002788__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002789void i915_handle_error(struct drm_i915_private *dev_priv,
2790 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002791 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002792 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002793#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Daniel Vetterb9632912014-09-30 10:56:44 +02002795extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002796extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002797int intel_irq_install(struct drm_i915_private *dev_priv);
2798void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002799
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002800static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2801{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002802 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002803}
2804
Chris Wilsonc0336662016-05-06 15:40:21 +01002805static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002806{
Chris Wilsonc0336662016-05-06 15:40:21 +01002807 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002808}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002809
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002810u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2811 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002812void
Jani Nikula50227e12014-03-31 14:27:21 +03002813i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002814 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002815
2816void
Jani Nikula50227e12014-03-31 14:27:21 +03002817i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002818 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002819
Imre Deakf8b79e52014-03-04 19:23:07 +02002820void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2821void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002822void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2823 uint32_t mask,
2824 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002825void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2826 uint32_t interrupt_mask,
2827 uint32_t enabled_irq_mask);
2828static inline void
2829ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2830{
2831 ilk_update_display_irq(dev_priv, bits, bits);
2832}
2833static inline void
2834ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2835{
2836 ilk_update_display_irq(dev_priv, bits, 0);
2837}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002838void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2839 enum pipe pipe,
2840 uint32_t interrupt_mask,
2841 uint32_t enabled_irq_mask);
2842static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2843 enum pipe pipe, uint32_t bits)
2844{
2845 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2846}
2847static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2848 enum pipe pipe, uint32_t bits)
2849{
2850 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2851}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002852void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2853 uint32_t interrupt_mask,
2854 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002855static inline void
2856ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2857{
2858 ibx_display_interrupt_update(dev_priv, bits, bits);
2859}
2860static inline void
2861ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2862{
2863 ibx_display_interrupt_update(dev_priv, bits, 0);
2864}
2865
Eric Anholt673a3942008-07-30 12:06:12 -07002866/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002867int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2868 struct drm_file *file_priv);
2869int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
2871int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2872 struct drm_file *file_priv);
2873int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002875int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002877int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file_priv);
2879int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2880 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002881int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
2883int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2884 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002885int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2886 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002887int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2888 struct drm_file *file);
2889int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2890 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002891int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2892 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002893int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2894 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002895int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2896 struct drm_file *file_priv);
2897int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002899int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2900void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002901int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2902 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002903int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2904 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002905int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2906 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002907void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002908int i915_gem_init_early(struct drm_i915_private *dev_priv);
2909void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002910void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002911int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002912int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2913
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002914void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002915void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002916void i915_gem_object_init(struct drm_i915_gem_object *obj,
2917 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002918struct drm_i915_gem_object *
2919i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2920struct drm_i915_gem_object *
2921i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2922 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002923void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002924void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002925
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002926static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2927{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002928 if (!atomic_read(&i915->mm.free_count))
2929 return;
2930
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002931 /* A single pass should suffice to release all the freed objects (along
2932 * most call paths) , but be a little more paranoid in that freeing
2933 * the objects does take a little amount of time, during which the rcu
2934 * callbacks could have added new objects into the freed list, and
2935 * armed the work again.
2936 */
2937 do {
2938 rcu_barrier();
2939 } while (flush_work(&i915->mm.free_work));
2940}
2941
Chris Wilson3b19f162017-07-18 14:41:24 +01002942static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2943{
2944 /*
2945 * Similar to objects above (see i915_gem_drain_freed-objects), in
2946 * general we have workers that are armed by RCU and then rearm
2947 * themselves in their callbacks. To be paranoid, we need to
2948 * drain the workqueue a second time after waiting for the RCU
2949 * grace period so that we catch work queued via RCU from the first
2950 * pass. As neither drain_workqueue() nor flush_workqueue() report
2951 * a result, we make an assumption that we only don't require more
2952 * than 2 passes to catch all recursive RCU delayed work.
2953 *
2954 */
2955 int pass = 2;
2956 do {
2957 rcu_barrier();
2958 drain_workqueue(i915->wq);
2959 } while (--pass);
2960}
2961
Chris Wilson058d88c2016-08-15 10:49:06 +01002962struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002963i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2964 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002965 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002966 u64 alignment,
2967 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002968
Chris Wilsonaa653a62016-08-04 07:52:27 +01002969int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002970void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002971
Chris Wilson7c108fd2016-10-24 13:42:18 +01002972void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2973
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002974static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002975{
Chris Wilsonee286372015-04-07 16:20:25 +01002976 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002977}
Chris Wilsonee286372015-04-07 16:20:25 +01002978
Chris Wilson96d77632016-10-28 13:58:33 +01002979struct scatterlist *
2980i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2981 unsigned int n, unsigned int *offset);
2982
Dave Gordon033908a2015-12-10 18:51:23 +00002983struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002984i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2985 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002986
Chris Wilson96d77632016-10-28 13:58:33 +01002987struct page *
2988i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2989 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302990
Chris Wilson96d77632016-10-28 13:58:33 +01002991dma_addr_t
2992i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2993 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002994
Chris Wilson03ac84f2016-10-28 13:58:36 +01002995void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002996 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002997 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002998int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2999
3000static inline int __must_check
3001i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003002{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003003 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003004
Chris Wilson1233e2d2016-10-28 13:58:37 +01003005 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003006 return 0;
3007
3008 return __i915_gem_object_get_pages(obj);
3009}
3010
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003011static inline bool
3012i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3013{
3014 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3015}
3016
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003017static inline void
3018__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3019{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003020 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003021
Chris Wilson1233e2d2016-10-28 13:58:37 +01003022 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003023}
3024
3025static inline bool
3026i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3027{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003028 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003029}
3030
3031static inline void
3032__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3033{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003034 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003035 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003036
Chris Wilson1233e2d2016-10-28 13:58:37 +01003037 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003038}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003039
Chris Wilson1233e2d2016-10-28 13:58:37 +01003040static inline void
3041i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003042{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003043 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003044}
3045
Chris Wilson548625e2016-11-01 12:11:34 +00003046enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3047 I915_MM_NORMAL = 0,
3048 I915_MM_SHRINKER
3049};
3050
3051void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3052 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003053void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003054
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003055enum i915_map_type {
3056 I915_MAP_WB = 0,
3057 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003058#define I915_MAP_OVERRIDE BIT(31)
3059 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3060 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003061};
3062
Chris Wilson0a798eb2016-04-08 12:11:11 +01003063/**
3064 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003065 * @obj: the object to map into kernel address space
3066 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003067 *
3068 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3069 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003070 * the kernel address space. Based on the @type of mapping, the PTE will be
3071 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003072 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003073 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3074 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003075 *
Dave Gordon83052162016-04-12 14:46:16 +01003076 * Returns the pointer through which to access the mapped object, or an
3077 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003078 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003079void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3080 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003081
3082/**
3083 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003084 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003085 *
3086 * After pinning the object and mapping its pages, once you are finished
3087 * with your access, call i915_gem_object_unpin_map() to release the pin
3088 * upon the mapping. Once the pin count reaches zero, that mapping may be
3089 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003090 */
3091static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3092{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003093 i915_gem_object_unpin_pages(obj);
3094}
3095
Chris Wilson43394c72016-08-18 17:16:47 +01003096int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3097 unsigned int *needs_clflush);
3098int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3099 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003100#define CLFLUSH_BEFORE BIT(0)
3101#define CLFLUSH_AFTER BIT(1)
3102#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003103
3104static inline void
3105i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3106{
3107 i915_gem_object_unpin_pages(obj);
3108}
3109
Chris Wilson54cf91d2010-11-25 18:00:26 +00003110int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Dave Airlieff72145b2011-02-07 12:16:14 +10003111int i915_gem_dumb_create(struct drm_file *file_priv,
3112 struct drm_device *dev,
3113 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003114int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3115 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003116int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003117
3118void i915_gem_track_fb(struct drm_i915_gem_object *old,
3119 struct drm_i915_gem_object *new,
3120 unsigned frontbuffer_bits);
3121
Chris Wilson73cb9702016-10-28 13:58:46 +01003122int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003123
Chris Wilsone61e0f52018-02-21 09:56:36 +00003124struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003125i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003126
Chris Wilson8c185ec2017-03-16 17:13:02 +00003127static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003128{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003129 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3130}
3131
3132static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3133{
3134 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003135}
3136
3137static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3138{
Chris Wilson8af29b02016-09-09 14:11:47 +01003139 return unlikely(test_bit(I915_WEDGED, &error->flags));
3140}
3141
Chris Wilson8c185ec2017-03-16 17:13:02 +00003142static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003143{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003144 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003145}
3146
3147static inline u32 i915_reset_count(struct i915_gpu_error *error)
3148{
Chris Wilson8af29b02016-09-09 14:11:47 +01003149 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003150}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003151
Michel Thierry702c8f82017-06-20 10:57:48 +01003152static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3153 struct intel_engine_cs *engine)
3154{
3155 return READ_ONCE(error->reset_engine_count[engine->id]);
3156}
3157
Chris Wilsone61e0f52018-02-21 09:56:36 +00003158struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003159i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003160int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003161void i915_gem_reset(struct drm_i915_private *dev_priv,
3162 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003163void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003164void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003165void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003166bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003167void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003168 struct i915_request *request,
3169 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003170
Chris Wilson24145512017-01-24 11:01:35 +00003171void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003172int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3173int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003174void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003175void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003176void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003177int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01003178 unsigned int flags, long timeout);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003179int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003180void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003181void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003182vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003183int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3184 unsigned int flags,
3185 long timeout,
3186 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003187int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3188 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003189 const struct i915_sched_attr *attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003190#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3191
Chris Wilson2e2f3512015-04-27 13:41:14 +01003192int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003193i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3194int __must_check
3195i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003196int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003197i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003198struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003199i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3200 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003201 const struct i915_ggtt_view *view,
3202 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003203void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003204int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003205 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003206int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003207void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003208
Chris Wilsone4ffd172011-04-04 09:44:39 +01003209int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3210 enum i915_cache_level cache_level);
3211
Daniel Vetter1286ff72012-05-10 15:25:09 +02003212struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3213 struct dma_buf *dma_buf);
3214
3215struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3216 struct drm_gem_object *gem_obj, int flags);
3217
Daniel Vetter841cd772014-08-06 15:04:48 +02003218static inline struct i915_hw_ppgtt *
3219i915_vm_to_ppgtt(struct i915_address_space *vm)
3220{
Chris Wilson82ad6442018-06-05 16:37:58 +01003221 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003222}
3223
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003224/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003225struct drm_i915_fence_reg *
3226i915_reserve_fence(struct drm_i915_private *dev_priv);
3227void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003228
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003229void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003230void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003231
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003232void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003233void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3234 struct sg_table *pages);
3235void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3236 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003237
Chris Wilsonca585b52016-05-24 14:53:36 +01003238static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003239__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3240{
3241 return idr_find(&file_priv->context_idr, id);
3242}
3243
3244static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003245i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3246{
3247 struct i915_gem_context *ctx;
3248
Chris Wilson1acfc102017-06-20 12:05:47 +01003249 rcu_read_lock();
3250 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3251 if (ctx && !kref_get_unless_zero(&ctx->ref))
3252 ctx = NULL;
3253 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003254
3255 return ctx;
3256}
3257
Robert Braggeec688e2016-11-07 19:49:47 +00003258int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3259 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003260int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3261 struct drm_file *file);
3262int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3263 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003264void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3265 struct i915_gem_context *ctx,
3266 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003267
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003268/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003269int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003270 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003271 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003272 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003273 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003274int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3275 struct drm_mm_node *node,
3276 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003277int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003278
Chris Wilson7125397b2017-12-06 12:49:14 +00003279void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3280
Ben Widawsky0260c422014-03-22 22:47:21 -07003281/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003282static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003283{
Chris Wilson600f4362016-08-18 17:16:40 +01003284 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003285 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003286 intel_gtt_chipset_flush();
3287}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003288
Chris Wilson9797fbf2012-04-24 15:47:39 +01003289/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003290int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3291 struct drm_mm_node *node, u64 size,
3292 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003293int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3294 struct drm_mm_node *node, u64 size,
3295 unsigned alignment, u64 start,
3296 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003297void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3298 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003299int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003300void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003301struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003302i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3303 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003304struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003305i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003306 resource_size_t stolen_offset,
3307 resource_size_t gtt_offset,
3308 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003309
Chris Wilson920cf412016-10-28 13:58:30 +01003310/* i915_gem_internal.c */
3311struct drm_i915_gem_object *
3312i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003313 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003314
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003315/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003316unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003317 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003318 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003319 unsigned flags);
3320#define I915_SHRINK_PURGEABLE 0x1
3321#define I915_SHRINK_UNBOUND 0x2
3322#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003323#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003324#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003325unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3326void i915_gem_shrinker_register(struct drm_i915_private *i915);
3327void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Chris Wilson19bb33c2018-07-11 08:36:02 +01003328void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003329
Eric Anholt673a3942008-07-30 12:06:12 -07003330/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003331static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003332{
Chris Wilson091387c2016-06-24 14:00:21 +01003333 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003334
3335 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003336 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003337}
3338
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003339u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3340 unsigned int tiling, unsigned int stride);
3341u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3342 unsigned int tiling, unsigned int stride);
3343
Ben Gamari20172632009-02-17 20:08:50 -05003344/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003345#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003346int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003347int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003348void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003349#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003350static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003351static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3352{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003353static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003354#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003355
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003356const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003357
Brad Volkin351e3db2014-02-18 10:15:46 -08003358/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003359int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003360void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003361void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003362int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3363 struct drm_i915_gem_object *batch_obj,
3364 struct drm_i915_gem_object *shadow_batch_obj,
3365 u32 batch_start_offset,
3366 u32 batch_len,
3367 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003368
Robert Braggeec688e2016-11-07 19:49:47 +00003369/* i915_perf.c */
3370extern void i915_perf_init(struct drm_i915_private *dev_priv);
3371extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003372extern void i915_perf_register(struct drm_i915_private *dev_priv);
3373extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003374
Jesse Barnes317c35d2008-08-25 15:11:06 -07003375/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003376extern int i915_save_state(struct drm_i915_private *dev_priv);
3377extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003378
Ben Widawsky0136db52012-04-10 21:17:01 -07003379/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003380void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3381void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003382
Jerome Anandeef57322017-01-25 04:27:49 +05303383/* intel_lpe_audio.c */
3384int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3385void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3386void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303387void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003388 enum pipe pipe, enum port port,
3389 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303390
Chris Wilsonf899fc62010-07-20 15:44:45 -07003391/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003392extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3393extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003394extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3395 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003396extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003397
Jani Nikula0184df462015-03-27 00:20:20 +02003398extern struct i2c_adapter *
3399intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003400extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3401extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003402static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003403{
3404 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3405}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003406extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003407
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003408/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003409void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003410void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003411bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003412bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003413bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003414bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003415bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003416bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003417bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303418bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3419 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303420bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3421 enum port port);
3422
Jesse Barnes723bfd72010-10-07 16:01:13 -07003423/* intel_acpi.c */
3424#ifdef CONFIG_ACPI
3425extern void intel_register_dsm_handler(void);
3426extern void intel_unregister_dsm_handler(void);
3427#else
3428static inline void intel_register_dsm_handler(void) { return; }
3429static inline void intel_unregister_dsm_handler(void) { return; }
3430#endif /* CONFIG_ACPI */
3431
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003432/* intel_device_info.c */
3433static inline struct intel_device_info *
3434mkwrite_device_info(struct drm_i915_private *dev_priv)
3435{
3436 return (struct intel_device_info *)&dev_priv->info;
3437}
3438
Jesse Barnes79e53942008-11-07 14:24:08 -08003439/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003440extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003441extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003442extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003443extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003444extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003445extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3446 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003447extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003448extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3449extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003450extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003451extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003452extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Chris Wilson60548c52018-07-31 14:26:29 +01003453extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3454 bool interactive);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003455extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003456 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003457
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003458int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3459 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003460
Chris Wilson6ef3d422010-08-04 20:26:07 +01003461/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003462extern struct intel_overlay_error_state *
3463intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003464extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3465 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003466
Chris Wilsonc0336662016-05-06 15:40:21 +01003467extern struct intel_display_error_state *
3468intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003469extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003470 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003471
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003472int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003473int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003474 u32 val, int fast_timeout_us,
3475 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003476#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003477 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003478
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003479int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3480 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003481
3482/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303483u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003484int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003485u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003486u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3487void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003488u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3489void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3490u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3491void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003492u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3493void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003494u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3495void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003496u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3497 enum intel_sbi_destination destination);
3498void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3499 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303500u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3501void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003502
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003503/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003504void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003505 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003506void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3507 enum port port, u32 margin, u32 scale,
3508 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003509void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3510void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3511bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3512 enum dpio_phy phy);
3513bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3514 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003515uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003516void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3517 uint8_t lane_lat_optim_mask);
3518uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3519
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003520void chv_set_phy_signal_level(struct intel_encoder *encoder,
3521 u32 deemph_reg_value, u32 margin_reg_value,
3522 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003523void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003524 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003525 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003526void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3527 const struct intel_crtc_state *crtc_state);
3528void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3529 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003530void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003531void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3532 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003533
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003534void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3535 u32 demph_reg_value, u32 preemph_reg_value,
3536 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003537void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3538 const struct intel_crtc_state *crtc_state);
3539void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3540 const struct intel_crtc_state *crtc_state);
3541void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3542 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003543
Ville Syrjälä616bc822015-01-23 21:04:25 +02003544int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3545int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003546u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003547 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303548
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003549u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3550
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003551static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3552 const i915_reg_t reg)
3553{
3554 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3555}
3556
Ben Widawsky0b274482013-10-04 21:22:51 -07003557#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3558#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003559
Ben Widawsky0b274482013-10-04 21:22:51 -07003560#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3561#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3562#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3563#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003564
Ben Widawsky0b274482013-10-04 21:22:51 -07003565#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3566#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3567#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3568#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003569
Chris Wilson698b3132014-03-21 13:16:43 +00003570/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3571 * will be implemented using 2 32-bit writes in an arbitrary order with
3572 * an arbitrary delay between them. This can cause the hardware to
3573 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003574 * machine death. For this reason we do not support I915_WRITE64, or
3575 * dev_priv->uncore.funcs.mmio_writeq.
3576 *
3577 * When reading a 64-bit value as two 32-bit values, the delay may cause
3578 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3579 * occasionally a 64-bit register does not actualy support a full readq
3580 * and must be read using two 32-bit reads.
3581 *
3582 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003583 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003584#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003585
Chris Wilson50877442014-03-21 12:41:53 +00003586#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003587 u32 upper, lower, old_upper, loop = 0; \
3588 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003589 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003590 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003591 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003592 upper = I915_READ(upper_reg); \
3593 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003594 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003595
Zou Nan haicae58522010-11-09 17:17:32 +08003596#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3597#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3598
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003599#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003600static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003601 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003602{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003603 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003604}
3605
3606#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003607static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003608 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003609{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003610 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003611}
3612__raw_read(8, b)
3613__raw_read(16, w)
3614__raw_read(32, l)
3615__raw_read(64, q)
3616
3617__raw_write(8, b)
3618__raw_write(16, w)
3619__raw_write(32, l)
3620__raw_write(64, q)
3621
3622#undef __raw_read
3623#undef __raw_write
3624
Chris Wilsona6111f72015-04-07 16:21:02 +01003625/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003626 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003627 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003628 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003629 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003630 *
3631 * As an example, these accessors can possibly be used between:
3632 *
3633 * spin_lock_irq(&dev_priv->uncore.lock);
3634 * intel_uncore_forcewake_get__locked();
3635 *
3636 * and
3637 *
3638 * intel_uncore_forcewake_put__locked();
3639 * spin_unlock_irq(&dev_priv->uncore.lock);
3640 *
3641 *
3642 * Note: some registers may not need forcewake held, so
3643 * intel_uncore_forcewake_{get,put} can be omitted, see
3644 * intel_uncore_forcewake_for_reg().
3645 *
3646 * Certain architectures will die if the same cacheline is concurrently accessed
3647 * by different clients (e.g. on Ivybridge). Access to registers should
3648 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3649 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003650 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003651#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3652#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003653#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003654#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3655
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003656/* "Broadcast RGB" property */
3657#define INTEL_BROADCAST_RGB_AUTO 0
3658#define INTEL_BROADCAST_RGB_FULL 1
3659#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003660
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003661static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003662{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003663 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003664 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003665 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303666 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003667 else
3668 return VGACNTRL;
3669}
3670
Imre Deakdf977292013-05-21 20:03:17 +03003671static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3672{
3673 unsigned long j = msecs_to_jiffies(m);
3674
3675 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3676}
3677
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003678static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3679{
Chris Wilsonb8050142017-08-11 11:57:31 +01003680 /* nsecs_to_jiffies64() does not guard against overflow */
3681 if (NSEC_PER_SEC % HZ &&
3682 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3683 return MAX_JIFFY_OFFSET;
3684
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003685 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3686}
3687
Paulo Zanonidce56b32013-12-19 14:29:40 -02003688/*
3689 * If you need to wait X milliseconds between events A and B, but event B
3690 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3691 * when event A happened, then just before event B you call this function and
3692 * pass the timestamp as the first argument, and X as the second argument.
3693 */
3694static inline void
3695wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3696{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003697 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003698
3699 /*
3700 * Don't re-read the value of "jiffies" every time since it may change
3701 * behind our back and break the math.
3702 */
3703 tmp_jiffies = jiffies;
3704 target_jiffies = timestamp_jiffies +
3705 msecs_to_jiffies_timeout(to_wait_ms);
3706
3707 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003708 remaining_jiffies = target_jiffies - tmp_jiffies;
3709 while (remaining_jiffies)
3710 remaining_jiffies =
3711 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003712 }
3713}
Chris Wilson221fe792016-09-09 14:11:51 +01003714
3715static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003716__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003717{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003718 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003719 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003720
Chris Wilson309663a2017-02-23 07:44:07 +00003721 /* Note that the engine may have wrapped around the seqno, and
3722 * so our request->global_seqno will be ahead of the hardware,
3723 * even though it completed the request before wrapping. We catch
3724 * this by kicking all the waiters before resetting the seqno
3725 * in hardware, and also signal the fence.
3726 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003727 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003728 return true;
3729
Chris Wilson754c9fd2017-02-23 07:44:14 +00003730 /* The request was dequeued before we were awoken. We check after
3731 * inspecting the hw to confirm that this was the same request
3732 * that generated the HWS update. The memory barriers within
3733 * the request execution are sufficient to ensure that a check
3734 * after reading the value from hw matches this request.
3735 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003736 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003737 if (!seqno)
3738 return false;
3739
Chris Wilson7ec2c732016-07-01 17:23:22 +01003740 /* Before we do the heavier coherent read of the seqno,
3741 * check the value (hopefully) in the CPU cacheline.
3742 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003743 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003744 return true;
3745
Chris Wilson688e6c72016-07-01 17:23:15 +01003746 /* Ensure our read of the seqno is coherent so that we
3747 * do not "miss an interrupt" (i.e. if this is the last
3748 * request and the seqno write from the GPU is not visible
3749 * by the time the interrupt fires, we will see that the
3750 * request is incomplete and go back to sleep awaiting
3751 * another interrupt that will never come.)
3752 *
3753 * Strictly, we only need to do this once after an interrupt,
3754 * but it is easier and safer to do it every time the waiter
3755 * is woken.
3756 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003757 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003758 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003759 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003760
Chris Wilson3d5564e2016-07-01 17:23:23 +01003761 /* The ordering of irq_posted versus applying the barrier
3762 * is crucial. The clearing of the current irq_posted must
3763 * be visible before we perform the barrier operation,
3764 * such that if a subsequent interrupt arrives, irq_posted
3765 * is reasserted and our task rewoken (which causes us to
3766 * do another __i915_request_irq_complete() immediately
3767 * and reapply the barrier). Conversely, if the clear
3768 * occurs after the barrier, then an interrupt that arrived
3769 * whilst we waited on the barrier would not trigger a
3770 * barrier on the next pass, and the read may not see the
3771 * seqno update.
3772 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003773 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003774
3775 /* If we consume the irq, but we are no longer the bottom-half,
3776 * the real bottom-half may not have serialised their own
3777 * seqno check with the irq-barrier (i.e. may have inspected
3778 * the seqno before we believe it coherent since they see
3779 * irq_posted == false but we are still running).
3780 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003781 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003782 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003783 /* Note that if the bottom-half is changed as we
3784 * are sending the wake-up, the new bottom-half will
3785 * be woken by whomever made the change. We only have
3786 * to worry about when we steal the irq-posted for
3787 * ourself.
3788 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003789 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003790 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003791
Chris Wilsone61e0f52018-02-21 09:56:36 +00003792 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003793 return true;
3794 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003795
Chris Wilson688e6c72016-07-01 17:23:15 +01003796 return false;
3797}
3798
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003799void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3800bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3801
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003802/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3803 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3804 * perform the operation. To check beforehand, pass in the parameters to
3805 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3806 * you only need to pass in the minor offsets, page-aligned pointers are
3807 * always valid.
3808 *
3809 * For just checking for SSE4.1, in the foreknowledge that the future use
3810 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3811 */
3812#define i915_can_memcpy_from_wc(dst, src, len) \
3813 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3814
3815#define i915_has_memcpy_from_wc() \
3816 i915_memcpy_from_wc(NULL, NULL, 0)
3817
Chris Wilsonc58305a2016-08-19 16:54:28 +01003818/* i915_mm.c */
3819int remap_io_mapping(struct vm_area_struct *vma,
3820 unsigned long addr, unsigned long pfn, unsigned long size,
3821 struct io_mapping *iomap);
3822
Chris Wilson767a9832017-09-13 09:56:05 +01003823static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3824{
3825 if (INTEL_GEN(i915) >= 10)
3826 return CNL_HWS_CSB_WRITE_INDEX;
3827 else
3828 return I915_HWS_CSB_WRITE_INDEX;
3829}
3830
Linus Torvalds1da177e2005-04-16 15:20:36 -07003831#endif