blob: ce051a5b97ca48b94ae354db38846a17a8704fd5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000055#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010056
57#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020058#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010059#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010060#include "intel_lrc.h"
61#include "intel_ringbuffer.h"
62
Chris Wilsond501b1d2016-04-13 17:35:02 +010063#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000064#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020065#include "i915_gem_fence_reg.h"
66#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010067#include "i915_gem_gtt.h"
68#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010069#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010070#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070071
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020072#include "i915_vma.h"
73
Zhi Wang0ad35fe2016-06-16 08:07:00 -040074#include "intel_gvt.h"
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/* General customization:
77 */
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define DRIVER_NAME "i915"
80#define DRIVER_DESC "Intel Graphics"
Daniel Vetterf061ff02016-12-26 16:48:25 +010081#define DRIVER_DATE "20161226"
82#define DRIVER_TIMESTAMP 1482767304
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Mika Kuoppalac883ef12014-10-28 17:32:30 +020084#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010085/* Many gcc seem to no see through this and fall over :( */
86#if 0
87#define WARN_ON(x) ({ \
88 bool __i915_warn_cond = (x); \
89 if (__builtin_constant_p(__i915_warn_cond)) \
90 BUILD_BUG_ON(__i915_warn_cond); \
91 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
92#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020093#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010094#endif
95
Jani Nikulacd9bfac2015-03-12 13:01:12 +020096#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020097#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020098
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010099#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
100 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200101
Rob Clarke2c719b2014-12-15 13:56:32 -0500102/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
103 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
104 * which may not necessarily be a user visible problem. This will either
105 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
106 * enable distros and users to tailor their preferred amount of i915 abrt
107 * spam.
108 */
109#define I915_STATE_WARN(condition, format...) ({ \
110 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200111 if (unlikely(__ret_warn_on)) \
112 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500113 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500114 unlikely(__ret_warn_on); \
115})
116
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200117#define I915_STATE_WARN_ON(x) \
118 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700119
Imre Deak4fec15d2016-03-16 13:39:08 +0200120bool __i915_inject_load_failure(const char *func, int line);
121#define i915_inject_load_failure() \
122 __i915_inject_load_failure(__func__, __LINE__)
123
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530124typedef struct {
125 uint32_t val;
126} uint_fixed_16_16_t;
127
128#define FP_16_16_MAX ({ \
129 uint_fixed_16_16_t fp; \
130 fp.val = UINT_MAX; \
131 fp; \
132})
133
134static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
135{
136 uint_fixed_16_16_t fp;
137
138 WARN_ON(val >> 16);
139
140 fp.val = val << 16;
141 return fp;
142}
143
144static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
145{
146 return DIV_ROUND_UP(fp.val, 1 << 16);
147}
148
149static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
150{
151 return fp.val >> 16;
152}
153
154static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
155 uint_fixed_16_16_t min2)
156{
157 uint_fixed_16_16_t min;
158
159 min.val = min(min1.val, min2.val);
160 return min;
161}
162
163static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
164 uint_fixed_16_16_t max2)
165{
166 uint_fixed_16_16_t max;
167
168 max.val = max(max1.val, max2.val);
169 return max;
170}
171
172static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
173 uint32_t d)
174{
175 uint_fixed_16_16_t fp, res;
176
177 fp = u32_to_fixed_16_16(val);
178 res.val = DIV_ROUND_UP(fp.val, d);
179 return res;
180}
181
182static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
183 uint32_t d)
184{
185 uint_fixed_16_16_t res;
186 uint64_t interm_val;
187
188 interm_val = (uint64_t)val << 16;
189 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
190 WARN_ON(interm_val >> 32);
191 res.val = (uint32_t) interm_val;
192
193 return res;
194}
195
196static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
197 uint_fixed_16_16_t mul)
198{
199 uint64_t intermediate_val;
200 uint_fixed_16_16_t fp;
201
202 intermediate_val = (uint64_t) val * mul.val;
203 WARN_ON(intermediate_val >> 32);
204 fp.val = (uint32_t) intermediate_val;
205 return fp;
206}
207
Jani Nikula42a8ca42015-08-27 16:23:30 +0300208static inline const char *yesno(bool v)
209{
210 return v ? "yes" : "no";
211}
212
Jani Nikula87ad3212016-01-14 12:53:34 +0200213static inline const char *onoff(bool v)
214{
215 return v ? "on" : "off";
216}
217
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000218static inline const char *enableddisabled(bool v)
219{
220 return v ? "enabled" : "disabled";
221}
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700224 INVALID_PIPE = -1,
225 PIPE_A = 0,
226 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800227 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200228 _PIPE_EDP,
229 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700230};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800231#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700232
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200233enum transcoder {
234 TRANSCODER_A = 0,
235 TRANSCODER_B,
236 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200237 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200238 TRANSCODER_DSI_A,
239 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200240 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200241};
Jani Nikulada205632016-03-15 21:51:10 +0200242
243static inline const char *transcoder_name(enum transcoder transcoder)
244{
245 switch (transcoder) {
246 case TRANSCODER_A:
247 return "A";
248 case TRANSCODER_B:
249 return "B";
250 case TRANSCODER_C:
251 return "C";
252 case TRANSCODER_EDP:
253 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200254 case TRANSCODER_DSI_A:
255 return "DSI A";
256 case TRANSCODER_DSI_C:
257 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200258 default:
259 return "<invalid>";
260 }
261}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200262
Jani Nikula4d1de972016-03-18 17:05:42 +0200263static inline bool transcoder_is_dsi(enum transcoder transcoder)
264{
265 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
266}
267
Damien Lespiau84139d12014-03-28 00:18:32 +0530268/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200269 * Global legacy plane identifier. Valid only for primary/sprite
270 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530271 */
Jesse Barnes80824002009-09-10 15:28:06 -0700272enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200273 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700274 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700276};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800277#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800278
Ville Syrjälä580503c2016-10-31 22:37:00 +0200279#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300280
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200281/*
282 * Per-pipe plane identifier.
283 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
284 * number of planes per CRTC. Not all platforms really have this many planes,
285 * which means some arrays of size I915_MAX_PLANES may have unused entries
286 * between the topmost sprite plane and the cursor plane.
287 *
288 * This is expected to be passed to various register macros
289 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
290 */
291enum plane_id {
292 PLANE_PRIMARY,
293 PLANE_SPRITE0,
294 PLANE_SPRITE1,
295 PLANE_CURSOR,
296 I915_MAX_PLANES,
297};
298
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200299#define for_each_plane_id_on_crtc(__crtc, __p) \
300 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
301 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
302
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300303enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700304 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300305 PORT_A = 0,
306 PORT_B,
307 PORT_C,
308 PORT_D,
309 PORT_E,
310 I915_MAX_PORTS
311};
312#define port_name(p) ((p) + 'A')
313
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300314#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800315
316enum dpio_channel {
317 DPIO_CH0,
318 DPIO_CH1
319};
320
321enum dpio_phy {
322 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200323 DPIO_PHY1,
324 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800325};
326
Paulo Zanonib97186f2013-05-03 12:15:36 -0300327enum intel_display_power_domain {
328 POWER_DOMAIN_PIPE_A,
329 POWER_DOMAIN_PIPE_B,
330 POWER_DOMAIN_PIPE_C,
331 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
332 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
334 POWER_DOMAIN_TRANSCODER_A,
335 POWER_DOMAIN_TRANSCODER_B,
336 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300337 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200338 POWER_DOMAIN_TRANSCODER_DSI_A,
339 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100340 POWER_DOMAIN_PORT_DDI_A_LANES,
341 POWER_DOMAIN_PORT_DDI_B_LANES,
342 POWER_DOMAIN_PORT_DDI_C_LANES,
343 POWER_DOMAIN_PORT_DDI_D_LANES,
344 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200345 POWER_DOMAIN_PORT_DSI,
346 POWER_DOMAIN_PORT_CRT,
347 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300348 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200349 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300350 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000351 POWER_DOMAIN_AUX_A,
352 POWER_DOMAIN_AUX_B,
353 POWER_DOMAIN_AUX_C,
354 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100355 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100356 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300357 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300358
359 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300360};
361
362#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
363#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
364 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300365#define POWER_DOMAIN_TRANSCODER(tran) \
366 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
367 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300368
Egbert Eich1d843f92013-02-25 12:06:49 -0500369enum hpd_pin {
370 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500371 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
372 HPD_CRT,
373 HPD_SDVO_B,
374 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700375 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500376 HPD_PORT_B,
377 HPD_PORT_C,
378 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800379 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500380 HPD_NUM_PINS
381};
382
Jani Nikulac91711f2015-05-28 15:43:48 +0300383#define for_each_hpd_pin(__pin) \
384 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
385
Jani Nikula5fcece82015-05-27 15:03:42 +0300386struct i915_hotplug {
387 struct work_struct hotplug_work;
388
389 struct {
390 unsigned long last_jiffies;
391 int count;
392 enum {
393 HPD_ENABLED = 0,
394 HPD_DISABLED = 1,
395 HPD_MARK_DISABLED = 2
396 } state;
397 } stats[HPD_NUM_PINS];
398 u32 event_bits;
399 struct delayed_work reenable_work;
400
401 struct intel_digital_port *irq_port[I915_MAX_PORTS];
402 u32 long_port_mask;
403 u32 short_port_mask;
404 struct work_struct dig_port_work;
405
Lyude19625e82016-06-21 17:03:44 -0400406 struct work_struct poll_init_work;
407 bool poll_enabled;
408
Jani Nikula5fcece82015-05-27 15:03:42 +0300409 /*
410 * if we get a HPD irq from DP and a HPD irq from non-DP
411 * the non-DP HPD could block the workqueue on a mode config
412 * mutex getting, that userspace may have taken. However
413 * userspace is waiting on the DP workqueue to run which is
414 * blocked behind the non-DP one.
415 */
416 struct workqueue_struct *dp_wq;
417};
418
Chris Wilson2a2d5482012-12-03 11:49:06 +0000419#define I915_GEM_GPU_DOMAINS \
420 (I915_GEM_DOMAIN_RENDER | \
421 I915_GEM_DOMAIN_SAMPLER | \
422 I915_GEM_DOMAIN_COMMAND | \
423 I915_GEM_DOMAIN_INSTRUCTION | \
424 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700425
Damien Lespiau055e3932014-08-18 13:49:10 +0100426#define for_each_pipe(__dev_priv, __p) \
427 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200428#define for_each_pipe_masked(__dev_priv, __p, __mask) \
429 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
430 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700431#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000432 for ((__p) = 0; \
433 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
434 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000435#define for_each_sprite(__dev_priv, __p, __s) \
436 for ((__s) = 0; \
437 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
438 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800439
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200440#define for_each_port_masked(__port, __ports_mask) \
441 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
442 for_each_if ((__ports_mask) & (1 << (__port)))
443
Damien Lespiaud79b8142014-05-13 23:32:23 +0100444#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100445 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100446
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300447#define for_each_intel_plane(dev, intel_plane) \
448 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100449 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300450 base.head)
451
Matt Roperc107acf2016-05-12 07:06:01 -0700452#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100453 list_for_each_entry(intel_plane, \
454 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700455 base.head) \
456 for_each_if ((plane_mask) & \
457 (1 << drm_plane_index(&intel_plane->base)))
458
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300459#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
460 list_for_each_entry(intel_plane, \
461 &(dev)->mode_config.plane_list, \
462 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200463 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300464
Chris Wilson91c8a322016-07-05 10:40:23 +0100465#define for_each_intel_crtc(dev, intel_crtc) \
466 list_for_each_entry(intel_crtc, \
467 &(dev)->mode_config.crtc_list, \
468 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100469
Chris Wilson91c8a322016-07-05 10:40:23 +0100470#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
471 list_for_each_entry(intel_crtc, \
472 &(dev)->mode_config.crtc_list, \
473 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700474 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
475
Damien Lespiaub2784e12014-08-05 11:29:37 +0100476#define for_each_intel_encoder(dev, intel_encoder) \
477 list_for_each_entry(intel_encoder, \
478 &(dev)->mode_config.encoder_list, \
479 base.head)
480
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200481#define for_each_intel_connector(dev, intel_connector) \
482 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100483 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200484 base.head)
485
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200486#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
487 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200488 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200489
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800490#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
491 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200492 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800493
Borun Fub04c5bd2014-07-12 10:02:27 +0530494#define for_each_power_domain(domain, mask) \
495 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200496 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530497
Daniel Vettere7b903d2013-06-05 13:34:14 +0200498struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100499struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100500struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200501
Chris Wilsona6f766f2015-04-27 13:41:20 +0100502struct drm_i915_file_private {
503 struct drm_i915_private *dev_priv;
504 struct drm_file *file;
505
506 struct {
507 spinlock_t lock;
508 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100509/* 20ms is a fairly arbitrary limit (greater than the average frame time)
510 * chosen to prevent the CPU getting more than a frame ahead of the GPU
511 * (when using lax throttling for the frontbuffer). We also use it to
512 * offer free GPU waitboosts for severely congested workloads.
513 */
514#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100515 } mm;
516 struct idr context_idr;
517
Chris Wilson2e1b8732015-04-27 13:41:22 +0100518 struct intel_rps_client {
519 struct list_head link;
520 unsigned boosts;
521 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100522
Chris Wilsonc80ff162016-07-27 09:07:27 +0100523 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200524
525/* Client can have a maximum of 3 contexts banned before
526 * it is denied of creating new contexts. As one context
527 * ban needs 4 consecutive hangs, and more if there is
528 * progress in between, this is a last resort stop gap measure
529 * to limit the badly behaving clients access to gpu.
530 */
531#define I915_MAX_CLIENT_CONTEXT_BANS 3
532 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100533};
534
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100535/* Used by dp and fdi links */
536struct intel_link_m_n {
537 uint32_t tu;
538 uint32_t gmch_m;
539 uint32_t gmch_n;
540 uint32_t link_m;
541 uint32_t link_n;
542};
543
544void intel_link_compute_m_n(int bpp, int nlanes,
545 int pixel_clock, int link_clock,
546 struct intel_link_m_n *m_n);
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548/* Interface history:
549 *
550 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100551 * 1.2: Add Power Management
552 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100553 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000554 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000555 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
556 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 */
558#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000559#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560#define DRIVER_PATCHLEVEL 0
561
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562struct opregion_header;
563struct opregion_acpi;
564struct opregion_swsci;
565struct opregion_asle;
566
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100567struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000568 struct opregion_header *header;
569 struct opregion_acpi *acpi;
570 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300571 u32 swsci_gbda_sub_functions;
572 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000573 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200574 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200575 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200576 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000577 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200578 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100579};
Chris Wilson44834a62010-08-19 16:09:23 +0100580#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100581
Chris Wilson6ef3d422010-08-04 20:26:07 +0100582struct intel_overlay;
583struct intel_overlay_error_state;
584
yakui_zhao9b9d1722009-05-31 17:17:17 +0800585struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100586 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800587 u8 dvo_port;
588 u8 slave_addr;
589 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100590 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400591 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800592};
593
Jani Nikula7bd688c2013-11-08 16:48:56 +0200594struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200595struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100596struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200597struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000598struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100599struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200600struct intel_limit;
601struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100602
Jesse Barnese70236a2009-09-21 10:42:27 -0700603struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200604 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200605 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100606 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800607 int (*compute_intermediate_wm)(struct drm_device *dev,
608 struct intel_crtc *intel_crtc,
609 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100610 void (*initial_watermarks)(struct intel_atomic_state *state,
611 struct intel_crtc_state *cstate);
612 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
613 struct intel_crtc_state *cstate);
614 void (*optimize_watermarks)(struct intel_atomic_state *state,
615 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700616 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200617 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200618 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
619 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100620 /* Returns the active state of the crtc, and if the crtc is active,
621 * fills out the pipe-config with the hw state. */
622 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200623 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000624 void (*get_initial_plane_config)(struct intel_crtc *,
625 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200626 int (*crtc_compute_clock)(struct intel_crtc *crtc,
627 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200628 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
629 struct drm_atomic_state *old_state);
630 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
631 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200632 void (*update_crtcs)(struct drm_atomic_state *state,
633 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200634 void (*audio_codec_enable)(struct drm_connector *connector,
635 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300636 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200637 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700638 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200639 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200640 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
641 struct drm_framebuffer *fb,
642 struct drm_i915_gem_object *obj,
643 struct drm_i915_gem_request *req,
644 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100645 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700646 /* clock updates for mode set */
647 /* cursor updates */
648 /* render clock increase/decrease */
649 /* display clock increase/decrease */
650 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000651
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200652 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
653 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700654};
655
Mika Kuoppala48c10262015-01-16 11:34:41 +0200656enum forcewake_domain_id {
657 FW_DOMAIN_ID_RENDER = 0,
658 FW_DOMAIN_ID_BLITTER,
659 FW_DOMAIN_ID_MEDIA,
660
661 FW_DOMAIN_ID_COUNT
662};
663
664enum forcewake_domains {
665 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
666 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
667 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
668 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
669 FORCEWAKE_BLITTER |
670 FORCEWAKE_MEDIA)
671};
672
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100673#define FW_REG_READ (1)
674#define FW_REG_WRITE (2)
675
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530676enum decoupled_power_domain {
677 GEN9_DECOUPLED_PD_BLITTER = 0,
678 GEN9_DECOUPLED_PD_RENDER,
679 GEN9_DECOUPLED_PD_MEDIA,
680 GEN9_DECOUPLED_PD_ALL
681};
682
683enum decoupled_ops {
684 GEN9_DECOUPLED_OP_WRITE = 0,
685 GEN9_DECOUPLED_OP_READ
686};
687
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100688enum forcewake_domains
689intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
690 i915_reg_t reg, unsigned int op);
691
Chris Wilson907b28c2013-07-19 20:36:52 +0100692struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530693 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200694 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530695 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200696 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200698 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
699 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
700 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
701 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700702
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200703 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700704 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200705 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700706 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200707 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700708 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300709};
710
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100711struct intel_forcewake_range {
712 u32 start;
713 u32 end;
714
715 enum forcewake_domains domains;
716};
717
Chris Wilson907b28c2013-07-19 20:36:52 +0100718struct intel_uncore {
719 spinlock_t lock; /** lock is also taken in irq contexts. */
720
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100721 const struct intel_forcewake_range *fw_domains_table;
722 unsigned int fw_domains_table_entries;
723
Chris Wilson907b28c2013-07-19 20:36:52 +0100724 struct intel_uncore_funcs funcs;
725
726 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100727
Mika Kuoppala48c10262015-01-16 11:34:41 +0200728 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100729 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100730
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200731 struct intel_uncore_forcewake_domain {
732 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200733 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100734 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200735 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100736 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200737 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200738 u32 val_set;
739 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200740 i915_reg_t reg_ack;
741 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200742 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200743 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200744
745 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100746};
747
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200748/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100749#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
750 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
751 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
752 (domain__)++) \
753 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200754
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100755#define for_each_fw_domain(domain__, dev_priv__) \
756 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200757
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200758#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
759#define CSR_VERSION_MAJOR(version) ((version) >> 16)
760#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
761
Daniel Vettereb805622015-05-04 14:58:44 +0200762struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200763 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200764 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530765 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200766 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200767 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200768 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200769 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200770 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200771 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200772 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200773};
774
Joonas Lahtinen604db652016-10-05 13:50:16 +0300775#define DEV_INFO_FOR_EACH_FLAG(func) \
776 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200777 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200778 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300779 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200780 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800781 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300782 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300783 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800784 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300785 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300786 func(has_fbc); \
787 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800788 func(has_full_ppgtt); \
789 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300790 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300791 func(has_gmch_display); \
792 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300793 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300794 func(has_hw_contexts); \
795 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300796 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300797 func(has_logical_ring_contexts); \
798 func(has_overlay); \
799 func(has_pipe_cxsr); \
800 func(has_pooled_eu); \
801 func(has_psr); \
802 func(has_rc6); \
803 func(has_rc6p); \
804 func(has_resource_streamer); \
805 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300806 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300807 func(cursor_needs_physical); \
808 func(hws_needs_physical); \
809 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800810 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200811
Imre Deak915490d2016-08-31 19:13:01 +0300812struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300813 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300814 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300815 u8 eu_total;
816 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300817 u8 min_eu_in_pool;
818 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
819 u8 subslice_7eu[3];
820 u8 has_slice_pg:1;
821 u8 has_subslice_pg:1;
822 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300823};
824
Imre Deak57ec1712016-08-31 19:13:05 +0300825static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
826{
827 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
828}
829
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200830/* Keep in gen based order, and chronological order within a gen */
831enum intel_platform {
832 INTEL_PLATFORM_UNINITIALIZED = 0,
833 INTEL_I830,
834 INTEL_I845G,
835 INTEL_I85X,
836 INTEL_I865G,
837 INTEL_I915G,
838 INTEL_I915GM,
839 INTEL_I945G,
840 INTEL_I945GM,
841 INTEL_G33,
842 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200843 INTEL_I965G,
844 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200845 INTEL_G45,
846 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200847 INTEL_IRONLAKE,
848 INTEL_SANDYBRIDGE,
849 INTEL_IVYBRIDGE,
850 INTEL_VALLEYVIEW,
851 INTEL_HASWELL,
852 INTEL_BROADWELL,
853 INTEL_CHERRYVIEW,
854 INTEL_SKYLAKE,
855 INTEL_BROXTON,
856 INTEL_KABYLAKE,
857 INTEL_GEMINILAKE,
858};
859
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500860struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200861 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100862 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100863 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000864 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530865 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100866 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100867 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200868 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700869 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100870 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300871#define DEFINE_FLAG(name) u8 name:1
872 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
873#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530874 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200875 /* Register offsets for the various display pipes and transcoders */
876 int pipe_offsets[I915_MAX_TRANSCODERS];
877 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200878 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300879 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600880
881 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300882 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000883
884 struct color_luts {
885 u16 degamma_lut_size;
886 u16 gamma_lut_size;
887 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500888};
889
Chris Wilson2bd160a2016-08-15 10:48:45 +0100890struct intel_display_error_state;
891
892struct drm_i915_error_state {
893 struct kref ref;
894 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100895 struct timeval boottime;
896 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100897
Chris Wilson9f267eb2016-10-12 10:05:19 +0100898 struct drm_i915_private *i915;
899
Chris Wilson2bd160a2016-08-15 10:48:45 +0100900 char error_msg[128];
901 bool simulated;
902 int iommu;
903 u32 reset_count;
904 u32 suspend_count;
905 struct intel_device_info device_info;
906
907 /* Generic register state */
908 u32 eir;
909 u32 pgtbl_er;
910 u32 ier;
911 u32 gtier[4];
912 u32 ccid;
913 u32 derrmr;
914 u32 forcewake;
915 u32 error; /* gen6+ */
916 u32 err_int; /* gen7 */
917 u32 fault_data0; /* gen8, gen9 */
918 u32 fault_data1; /* gen8, gen9 */
919 u32 done_reg;
920 u32 gac_eco;
921 u32 gam_ecochk;
922 u32 gab_ctl;
923 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300924
Chris Wilson2bd160a2016-08-15 10:48:45 +0100925 u64 fence[I915_MAX_NUM_FENCES];
926 struct intel_overlay_error_state *overlay;
927 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100928 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530929 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100930
931 struct drm_i915_error_engine {
932 int engine_id;
933 /* Software tracked state */
934 bool waiting;
935 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200936 unsigned long hangcheck_timestamp;
937 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100938 enum intel_engine_hangcheck_action hangcheck_action;
939 struct i915_address_space *vm;
940 int num_requests;
941
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100942 /* position of active request inside the ring */
943 u32 rq_head, rq_post, rq_tail;
944
Chris Wilson2bd160a2016-08-15 10:48:45 +0100945 /* our own tracking of ring head and tail */
946 u32 cpu_ring_head;
947 u32 cpu_ring_tail;
948
949 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100950
951 /* Register state */
952 u32 start;
953 u32 tail;
954 u32 head;
955 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100956 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100957 u32 hws;
958 u32 ipeir;
959 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100960 u32 bbstate;
961 u32 instpm;
962 u32 instps;
963 u32 seqno;
964 u64 bbaddr;
965 u64 acthd;
966 u32 fault_reg;
967 u64 faddr;
968 u32 rc_psmi; /* sleep state */
969 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300970 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100971
972 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100973 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100974 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100975 int page_count;
976 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100977 u32 *pages[0];
978 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
979
980 struct drm_i915_error_object *wa_ctx;
981
982 struct drm_i915_error_request {
983 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100984 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100985 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200986 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100987 u32 seqno;
988 u32 head;
989 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100990 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100991
992 struct drm_i915_error_waiter {
993 char comm[TASK_COMM_LEN];
994 pid_t pid;
995 u32 seqno;
996 } *waiters;
997
998 struct {
999 u32 gfx_mode;
1000 union {
1001 u64 pdp[4];
1002 u32 pp_dir_base;
1003 };
1004 } vm_info;
1005
1006 pid_t pid;
1007 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +02001008 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001009 } engine[I915_NUM_ENGINES];
1010
1011 struct drm_i915_error_buffer {
1012 u32 size;
1013 u32 name;
1014 u32 rseqno[I915_NUM_ENGINES], wseqno;
1015 u64 gtt_offset;
1016 u32 read_domains;
1017 u32 write_domain;
1018 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1019 u32 tiling:2;
1020 u32 dirty:1;
1021 u32 purgeable:1;
1022 u32 userptr:1;
1023 s32 engine:4;
1024 u32 cache_level:3;
1025 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1026 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1027 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1028};
1029
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001030enum i915_cache_level {
1031 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001032 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1033 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1034 caches, eg sampler/render caches, and the
1035 large Last-Level-Cache. LLC is coherent with
1036 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001037 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001038};
1039
Chris Wilson85fd4f52016-12-05 14:29:36 +00001040#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1041
Paulo Zanonia4001f12015-02-13 17:23:44 -02001042enum fb_op_origin {
1043 ORIGIN_GTT,
1044 ORIGIN_CPU,
1045 ORIGIN_CS,
1046 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001047 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001048};
1049
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001050struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001051 /* This is always the inner lock when overlapping with struct_mutex and
1052 * it's the outer lock when overlapping with stolen_lock. */
1053 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001054 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001055 unsigned int possible_framebuffer_bits;
1056 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001057 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001058 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001059
Ben Widawskyc4213882014-06-19 12:06:10 -07001060 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001061 struct drm_mm_node *compressed_llb;
1062
Rodrigo Vivida46f932014-08-01 02:04:45 -07001063 bool false_color;
1064
Paulo Zanonid029bca2015-10-15 10:44:46 -03001065 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001066 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001067
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001068 bool underrun_detected;
1069 struct work_struct underrun_work;
1070
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001071 struct intel_fbc_state_cache {
1072 struct {
1073 unsigned int mode_flags;
1074 uint32_t hsw_bdw_pixel_rate;
1075 } crtc;
1076
1077 struct {
1078 unsigned int rotation;
1079 int src_w;
1080 int src_h;
1081 bool visible;
1082 } plane;
1083
1084 struct {
1085 u64 ilk_ggtt_offset;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001086 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001087 unsigned int stride;
1088 int fence_reg;
1089 unsigned int tiling_mode;
1090 } fb;
1091 } state_cache;
1092
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001093 struct intel_fbc_reg_params {
1094 struct {
1095 enum pipe pipe;
1096 enum plane plane;
1097 unsigned int fence_y_offset;
1098 } crtc;
1099
1100 struct {
1101 u64 ggtt_offset;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001102 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001103 unsigned int stride;
1104 int fence_reg;
1105 } fb;
1106
1107 int cfb_size;
1108 } params;
1109
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001110 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001111 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001112 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001113 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001114 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001115
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001116 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001117};
1118
Chris Wilsonfe88d122016-12-31 11:20:12 +00001119/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301120 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1121 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1122 * parsing for same resolution.
1123 */
1124enum drrs_refresh_rate_type {
1125 DRRS_HIGH_RR,
1126 DRRS_LOW_RR,
1127 DRRS_MAX_RR, /* RR count */
1128};
1129
1130enum drrs_support_type {
1131 DRRS_NOT_SUPPORTED = 0,
1132 STATIC_DRRS_SUPPORT = 1,
1133 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301134};
1135
Daniel Vetter2807cf62014-07-11 10:30:11 -07001136struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301137struct i915_drrs {
1138 struct mutex mutex;
1139 struct delayed_work work;
1140 struct intel_dp *dp;
1141 unsigned busy_frontbuffer_bits;
1142 enum drrs_refresh_rate_type refresh_rate_type;
1143 enum drrs_support_type type;
1144};
1145
Rodrigo Vivia031d702013-10-03 16:15:06 -03001146struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001147 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001148 bool sink_support;
1149 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001150 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001151 bool active;
1152 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001153 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301154 bool psr2_support;
1155 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001156 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001157};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001158
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001159enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001160 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001161 PCH_IBX, /* Ibexpeak PCH */
1162 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001163 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301164 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001165 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001166 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001167};
1168
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001169enum intel_sbi_destination {
1170 SBI_ICLK,
1171 SBI_MPHY,
1172};
1173
Jesse Barnesb690e962010-07-19 13:53:12 -07001174#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001175#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001176#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001177#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001178#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001179#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001180
Dave Airlie8be48d92010-03-30 05:34:14 +00001181struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001182struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001183
Daniel Vetterc2b91522012-02-14 22:37:19 +01001184struct intel_gmbus {
1185 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001186#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001187 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001188 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001189 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001190 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001191 struct drm_i915_private *dev_priv;
1192};
1193
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001194struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001195 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001196 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001197 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001198 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001199 u32 saveSWF0[16];
1200 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001201 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001202 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001203 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001204 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001205};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001206
Imre Deakddeea5b2014-05-05 15:19:56 +03001207struct vlv_s0ix_state {
1208 /* GAM */
1209 u32 wr_watermark;
1210 u32 gfx_prio_ctrl;
1211 u32 arb_mode;
1212 u32 gfx_pend_tlb0;
1213 u32 gfx_pend_tlb1;
1214 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1215 u32 media_max_req_count;
1216 u32 gfx_max_req_count;
1217 u32 render_hwsp;
1218 u32 ecochk;
1219 u32 bsd_hwsp;
1220 u32 blt_hwsp;
1221 u32 tlb_rd_addr;
1222
1223 /* MBC */
1224 u32 g3dctl;
1225 u32 gsckgctl;
1226 u32 mbctl;
1227
1228 /* GCP */
1229 u32 ucgctl1;
1230 u32 ucgctl3;
1231 u32 rcgctl1;
1232 u32 rcgctl2;
1233 u32 rstctl;
1234 u32 misccpctl;
1235
1236 /* GPM */
1237 u32 gfxpause;
1238 u32 rpdeuhwtc;
1239 u32 rpdeuc;
1240 u32 ecobus;
1241 u32 pwrdwnupctl;
1242 u32 rp_down_timeout;
1243 u32 rp_deucsw;
1244 u32 rcubmabdtmr;
1245 u32 rcedata;
1246 u32 spare2gh;
1247
1248 /* Display 1 CZ domain */
1249 u32 gt_imr;
1250 u32 gt_ier;
1251 u32 pm_imr;
1252 u32 pm_ier;
1253 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1254
1255 /* GT SA CZ domain */
1256 u32 tilectl;
1257 u32 gt_fifoctl;
1258 u32 gtlc_wake_ctrl;
1259 u32 gtlc_survive;
1260 u32 pmwgicz;
1261
1262 /* Display 2 CZ domain */
1263 u32 gu_ctl0;
1264 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001265 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001266 u32 clock_gate_dis2;
1267};
1268
Chris Wilsonbf225f22014-07-10 20:31:18 +01001269struct intel_rps_ei {
1270 u32 cz_clock;
1271 u32 render_c0;
1272 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001273};
1274
Daniel Vetterc85aa882012-11-02 19:55:03 +01001275struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001276 /*
1277 * work, interrupts_enabled and pm_iir are protected by
1278 * dev_priv->irq_lock
1279 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001280 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001281 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001282 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001283
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001284 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301285 u32 pm_intr_keep;
1286
Ben Widawskyb39fb292014-03-19 18:31:11 -07001287 /* Frequencies are stored in potentially platform dependent multiples.
1288 * In other words, *_freq needs to be multiplied by X to be interesting.
1289 * Soft limits are those which are used for the dynamic reclocking done
1290 * by the driver (raise frequencies under heavy loads, and lower for
1291 * lighter loads). Hard limits are those imposed by the hardware.
1292 *
1293 * A distinction is made for overclocking, which is never enabled by
1294 * default, and is considered to be above the hard limit if it's
1295 * possible at all.
1296 */
1297 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1298 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1299 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1300 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1301 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001302 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001303 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001304 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1305 u8 rp1_freq; /* "less than" RP0 power/freqency */
1306 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001307 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001308
Chris Wilson8fb55192015-04-07 16:20:28 +01001309 u8 up_threshold; /* Current %busy required to uplock */
1310 u8 down_threshold; /* Current %busy required to downclock */
1311
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001312 int last_adj;
1313 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1314
Chris Wilson8d3afd72015-05-21 21:01:47 +01001315 spinlock_t client_lock;
1316 struct list_head clients;
1317 bool client_boost;
1318
Chris Wilsonc0951f02013-10-10 21:58:50 +01001319 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001320 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001321 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001322
Chris Wilsonbf225f22014-07-10 20:31:18 +01001323 /* manual wa residency calculations */
1324 struct intel_rps_ei up_ei, down_ei;
1325
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001326 /*
1327 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001328 * Must be taken after struct_mutex if nested. Note that
1329 * this lock may be held for long periods of time when
1330 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001331 */
1332 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001333};
1334
Daniel Vetter1a240d42012-11-29 22:18:51 +01001335/* defined intel_pm.c */
1336extern spinlock_t mchdev_lock;
1337
Daniel Vetterc85aa882012-11-02 19:55:03 +01001338struct intel_ilk_power_mgmt {
1339 u8 cur_delay;
1340 u8 min_delay;
1341 u8 max_delay;
1342 u8 fmax;
1343 u8 fstart;
1344
1345 u64 last_count1;
1346 unsigned long last_time1;
1347 unsigned long chipset_power;
1348 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001349 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001350 unsigned long gfx_power;
1351 u8 corr;
1352
1353 int c_m;
1354 int r_t;
1355};
1356
Imre Deakc6cb5822014-03-04 19:22:55 +02001357struct drm_i915_private;
1358struct i915_power_well;
1359
1360struct i915_power_well_ops {
1361 /*
1362 * Synchronize the well's hw state to match the current sw state, for
1363 * example enable/disable it based on the current refcount. Called
1364 * during driver init and resume time, possibly after first calling
1365 * the enable/disable handlers.
1366 */
1367 void (*sync_hw)(struct drm_i915_private *dev_priv,
1368 struct i915_power_well *power_well);
1369 /*
1370 * Enable the well and resources that depend on it (for example
1371 * interrupts located on the well). Called after the 0->1 refcount
1372 * transition.
1373 */
1374 void (*enable)(struct drm_i915_private *dev_priv,
1375 struct i915_power_well *power_well);
1376 /*
1377 * Disable the well and resources that depend on it. Called after
1378 * the 1->0 refcount transition.
1379 */
1380 void (*disable)(struct drm_i915_private *dev_priv,
1381 struct i915_power_well *power_well);
1382 /* Returns the hw enabled state. */
1383 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1384 struct i915_power_well *power_well);
1385};
1386
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001387/* Power well structure for haswell */
1388struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001389 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001390 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001391 /* power well enable/disable usage count */
1392 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001393 /* cached hw enabled state */
1394 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001395 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001396 /* unique identifier for this power well */
1397 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001398 /*
1399 * Arbitraty data associated with this power well. Platform and power
1400 * well specific.
1401 */
1402 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001403 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001404};
1405
Imre Deak83c00f52013-10-25 17:36:47 +03001406struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001407 /*
1408 * Power wells needed for initialization at driver init and suspend
1409 * time are on. They are kept on until after the first modeset.
1410 */
1411 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001412 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001413 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001414
Imre Deak83c00f52013-10-25 17:36:47 +03001415 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001416 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001417 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001418};
1419
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001420#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001421struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001422 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001423 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001424 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001425};
1426
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001427struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001428 /** Memory allocator for GTT stolen memory */
1429 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001430 /** Protects the usage of the GTT stolen memory allocator. This is
1431 * always the inner lock when overlapping with struct_mutex. */
1432 struct mutex stolen_lock;
1433
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001434 /** List of all objects in gtt_space. Used to restore gtt
1435 * mappings on resume */
1436 struct list_head bound_list;
1437 /**
1438 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001439 * are idle and not used by the GPU). These objects may or may
1440 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001441 */
1442 struct list_head unbound_list;
1443
Chris Wilson275f0392016-10-24 13:42:14 +01001444 /** List of all objects in gtt_space, currently mmaped by userspace.
1445 * All objects within this list must also be on bound_list.
1446 */
1447 struct list_head userfault_list;
1448
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001449 /**
1450 * List of objects which are pending destruction.
1451 */
1452 struct llist_head free_list;
1453 struct work_struct free_work;
1454
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001455 /** Usable portion of the GTT for GEM */
1456 unsigned long stolen_base; /* limited to low memory (32-bit) */
1457
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001458 /** PPGTT used for aliasing the PPGTT with the GTT */
1459 struct i915_hw_ppgtt *aliasing_ppgtt;
1460
Chris Wilson2cfcd322014-05-20 08:28:43 +01001461 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001462 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001463 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001464
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001465 /** LRU list of objects with fence regs on them. */
1466 struct list_head fence_list;
1467
1468 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001469 * Are we in a non-interruptible section of code like
1470 * modesetting?
1471 */
1472 bool interruptible;
1473
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001474 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001475 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001476
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 /** Bit 6 swizzling required for X tiling */
1478 uint32_t bit_6_swizzle_x;
1479 /** Bit 6 swizzling required for Y tiling */
1480 uint32_t bit_6_swizzle_y;
1481
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001482 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001483 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001484 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001485 u32 object_count;
1486};
1487
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001488struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001489 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001490 unsigned bytes;
1491 unsigned size;
1492 int err;
1493 u8 *buf;
1494 loff_t start;
1495 loff_t pos;
1496};
1497
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001498struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001499 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001500 struct drm_i915_error_state *error;
1501};
1502
Chris Wilsonb52992c2016-10-28 13:58:24 +01001503#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1504#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1505
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001506#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1507#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1508
Daniel Vetter99584db2012-11-14 17:14:04 +01001509struct i915_gpu_error {
1510 /* For hangcheck timer */
1511#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1512#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001513
Chris Wilson737b1502015-01-26 18:03:03 +02001514 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001515
1516 /* For reset and error_state handling. */
1517 spinlock_t lock;
1518 /* Protected by the above dev->gpu_error.lock. */
1519 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001520
1521 unsigned long missed_irq_rings;
1522
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001523 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001524 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001525 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001526 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001527 *
1528 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1529 * meaning that any waiters holding onto the struct_mutex should
1530 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001531 *
1532 * If reset is not completed succesfully, the I915_WEDGE bit is
1533 * set meaning that hardware is terminally sour and there is no
1534 * recovery. All waiters on the reset_queue will be woken when
1535 * that happens.
1536 *
1537 * This counter is used by the wait_seqno code to notice that reset
1538 * event happened and it needs to restart the entire ioctl (since most
1539 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001540 *
1541 * This is important for lock-free wait paths, where no contended lock
1542 * naturally enforces the correct ordering between the bail-out of the
1543 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001544 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001545 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001546
Chris Wilson8af29b02016-09-09 14:11:47 +01001547 unsigned long flags;
1548#define I915_RESET_IN_PROGRESS 0
1549#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001550
1551 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001552 * Waitqueue to signal when a hang is detected. Used to for waiters
1553 * to release the struct_mutex for the reset to procede.
1554 */
1555 wait_queue_head_t wait_queue;
1556
1557 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001558 * Waitqueue to signal when the reset has completed. Used by clients
1559 * that wait for dev_priv->mm.wedged to settle.
1560 */
1561 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001562
Chris Wilson094f9a52013-09-25 17:34:55 +01001563 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001564 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001565};
1566
Zhang Ruib8efb172013-02-05 15:41:53 +08001567enum modeset_restore {
1568 MODESET_ON_LID_OPEN,
1569 MODESET_DONE,
1570 MODESET_SUSPENDED,
1571};
1572
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001573#define DP_AUX_A 0x40
1574#define DP_AUX_B 0x10
1575#define DP_AUX_C 0x20
1576#define DP_AUX_D 0x30
1577
Xiong Zhang11c1b652015-08-17 16:04:04 +08001578#define DDC_PIN_B 0x05
1579#define DDC_PIN_C 0x04
1580#define DDC_PIN_D 0x06
1581
Paulo Zanoni6acab152013-09-12 17:06:24 -03001582struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001583 /*
1584 * This is an index in the HDMI/DVI DDI buffer translation table.
1585 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1586 * populate this field.
1587 */
1588#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001589 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001590
1591 uint8_t supports_dvi:1;
1592 uint8_t supports_hdmi:1;
1593 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001594 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001595
1596 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001597 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001598
1599 uint8_t dp_boost_level;
1600 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001601};
1602
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001603enum psr_lines_to_wait {
1604 PSR_0_LINES_TO_WAIT = 0,
1605 PSR_1_LINE_TO_WAIT,
1606 PSR_4_LINES_TO_WAIT,
1607 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301608};
1609
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001610struct intel_vbt_data {
1611 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1612 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1613
1614 /* Feature bits */
1615 unsigned int int_tv_support:1;
1616 unsigned int lvds_dither:1;
1617 unsigned int lvds_vbt:1;
1618 unsigned int int_crt_support:1;
1619 unsigned int lvds_use_ssc:1;
1620 unsigned int display_clock_mode:1;
1621 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001622 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001623 int lvds_ssc_freq;
1624 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1625
Pradeep Bhat83a72802014-03-28 10:14:57 +05301626 enum drrs_support_type drrs_type;
1627
Jani Nikula6aa23e62016-03-24 17:50:20 +02001628 struct {
1629 int rate;
1630 int lanes;
1631 int preemphasis;
1632 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001633 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001634 bool initialized;
1635 bool support;
1636 int bpp;
1637 struct edp_power_seq pps;
1638 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001639
Jani Nikulaf00076d2013-12-14 20:38:29 -02001640 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001641 bool full_link;
1642 bool require_aux_wakeup;
1643 int idle_frames;
1644 enum psr_lines_to_wait lines_to_wait;
1645 int tp1_wakeup_time;
1646 int tp2_tp3_wakeup_time;
1647 } psr;
1648
1649 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001650 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001651 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001652 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001653 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001654 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001655 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001656 } backlight;
1657
Shobhit Kumard17c5442013-08-27 15:12:25 +03001658 /* MIPI DSI */
1659 struct {
1660 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301661 struct mipi_config *config;
1662 struct mipi_pps_data *pps;
1663 u8 seq_version;
1664 u32 size;
1665 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001666 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001667 } dsi;
1668
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001669 int crt_ddc_pin;
1670
1671 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001672 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001673
1674 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001675 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001676};
1677
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001678enum intel_ddb_partitioning {
1679 INTEL_DDB_PART_1_2,
1680 INTEL_DDB_PART_5_6, /* IVB+ */
1681};
1682
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001683struct intel_wm_level {
1684 bool enable;
1685 uint32_t pri_val;
1686 uint32_t spr_val;
1687 uint32_t cur_val;
1688 uint32_t fbc_val;
1689};
1690
Imre Deak820c1982013-12-17 14:46:36 +02001691struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001692 uint32_t wm_pipe[3];
1693 uint32_t wm_lp[3];
1694 uint32_t wm_lp_spr[3];
1695 uint32_t wm_linetime[3];
1696 bool enable_fbc_wm;
1697 enum intel_ddb_partitioning partitioning;
1698};
1699
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001700struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001701 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001702};
1703
1704struct vlv_sr_wm {
1705 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001706 uint16_t cursor;
1707};
1708
1709struct vlv_wm_ddl_values {
1710 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001711};
1712
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001713struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001714 struct vlv_pipe_wm pipe[3];
1715 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001716 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001717 uint8_t level;
1718 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001719};
1720
Damien Lespiauc1939242014-11-04 17:06:41 +00001721struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001722 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001723};
1724
1725static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1726{
Damien Lespiau16160e32014-11-04 17:06:53 +00001727 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001728}
1729
Damien Lespiau08db6652014-11-04 17:06:52 +00001730static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1731 const struct skl_ddb_entry *e2)
1732{
1733 if (e1->start == e2->start && e1->end == e2->end)
1734 return true;
1735
1736 return false;
1737}
1738
Damien Lespiauc1939242014-11-04 17:06:41 +00001739struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001740 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001741 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001742};
1743
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001744struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001745 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001746 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001747};
1748
1749struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001750 bool plane_en;
1751 uint16_t plane_res_b;
1752 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001753};
1754
Paulo Zanonic67a4702013-08-19 13:18:09 -03001755/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001756 * This struct helps tracking the state needed for runtime PM, which puts the
1757 * device in PCI D3 state. Notice that when this happens, nothing on the
1758 * graphics device works, even register access, so we don't get interrupts nor
1759 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001760 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001761 * Every piece of our code that needs to actually touch the hardware needs to
1762 * either call intel_runtime_pm_get or call intel_display_power_get with the
1763 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001764 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001765 * Our driver uses the autosuspend delay feature, which means we'll only really
1766 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001767 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001768 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001769 *
1770 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1771 * goes back to false exactly before we reenable the IRQs. We use this variable
1772 * to check if someone is trying to enable/disable IRQs while they're supposed
1773 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001774 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001775 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001776 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001777 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001778struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001779 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001780 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001781 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001782};
1783
Daniel Vetter926321d2013-10-16 13:30:34 +02001784enum intel_pipe_crc_source {
1785 INTEL_PIPE_CRC_SOURCE_NONE,
1786 INTEL_PIPE_CRC_SOURCE_PLANE1,
1787 INTEL_PIPE_CRC_SOURCE_PLANE2,
1788 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001789 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001790 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1791 INTEL_PIPE_CRC_SOURCE_TV,
1792 INTEL_PIPE_CRC_SOURCE_DP_B,
1793 INTEL_PIPE_CRC_SOURCE_DP_C,
1794 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001795 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001796 INTEL_PIPE_CRC_SOURCE_MAX,
1797};
1798
Shuang He8bf1e9f2013-10-15 18:55:27 +01001799struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001800 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001801 uint32_t crc[5];
1802};
1803
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001804#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001805struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001806 spinlock_t lock;
1807 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001808 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001809 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001810 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001811 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001812};
1813
Daniel Vetterf99d7062014-06-19 16:01:59 +02001814struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001815 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001816
1817 /*
1818 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1819 * scheduled flips.
1820 */
1821 unsigned busy_bits;
1822 unsigned flip_bits;
1823};
1824
Mika Kuoppala72253422014-10-07 17:21:26 +03001825struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001826 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001827 u32 value;
1828 /* bitmask representing WA bits */
1829 u32 mask;
1830};
1831
Arun Siluvery33136b02016-01-21 21:43:47 +00001832/*
1833 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1834 * allowing it for RCS as we don't foresee any requirement of having
1835 * a whitelist for other engines. When it is really required for
1836 * other engines then the limit need to be increased.
1837 */
1838#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001839
1840struct i915_workarounds {
1841 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1842 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001843 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001844};
1845
Yu Zhangcf9d2892015-02-10 19:05:47 +08001846struct i915_virtual_gpu {
1847 bool active;
1848};
1849
Matt Roperaa363132015-09-24 15:53:18 -07001850/* used in computing the new watermarks state */
1851struct intel_wm_config {
1852 unsigned int num_pipes_active;
1853 bool sprites_enabled;
1854 bool sprites_scaled;
1855};
1856
Robert Braggd7965152016-11-07 19:49:52 +00001857struct i915_oa_format {
1858 u32 format;
1859 int size;
1860};
1861
Robert Bragg8a3003d2016-11-07 19:49:51 +00001862struct i915_oa_reg {
1863 i915_reg_t addr;
1864 u32 value;
1865};
1866
Robert Braggeec688e2016-11-07 19:49:47 +00001867struct i915_perf_stream;
1868
Robert Bragg16d98b32016-12-07 21:40:33 +00001869/**
1870 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1871 */
Robert Braggeec688e2016-11-07 19:49:47 +00001872struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001873 /**
1874 * @enable: Enables the collection of HW samples, either in response to
1875 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1876 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001877 */
1878 void (*enable)(struct i915_perf_stream *stream);
1879
Robert Bragg16d98b32016-12-07 21:40:33 +00001880 /**
1881 * @disable: Disables the collection of HW samples, either in response
1882 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1883 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001884 */
1885 void (*disable)(struct i915_perf_stream *stream);
1886
Robert Bragg16d98b32016-12-07 21:40:33 +00001887 /**
1888 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001889 * once there is something ready to read() for the stream
1890 */
1891 void (*poll_wait)(struct i915_perf_stream *stream,
1892 struct file *file,
1893 poll_table *wait);
1894
Robert Bragg16d98b32016-12-07 21:40:33 +00001895 /**
1896 * @wait_unlocked: For handling a blocking read, wait until there is
1897 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001898 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001899 */
1900 int (*wait_unlocked)(struct i915_perf_stream *stream);
1901
Robert Bragg16d98b32016-12-07 21:40:33 +00001902 /**
1903 * @read: Copy buffered metrics as records to userspace
1904 * **buf**: the userspace, destination buffer
1905 * **count**: the number of bytes to copy, requested by userspace
1906 * **offset**: zero at the start of the read, updated as the read
1907 * proceeds, it represents how many bytes have been copied so far and
1908 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001909 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001910 * Copy as many buffered i915 perf samples and records for this stream
1911 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001912 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001913 * Only write complete records; returning -%ENOSPC if there isn't room
1914 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001915 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001916 * Return any error condition that results in a short read such as
1917 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1918 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001919 */
1920 int (*read)(struct i915_perf_stream *stream,
1921 char __user *buf,
1922 size_t count,
1923 size_t *offset);
1924
Robert Bragg16d98b32016-12-07 21:40:33 +00001925 /**
1926 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001927 *
1928 * The stream will always be disabled before this is called.
1929 */
1930 void (*destroy)(struct i915_perf_stream *stream);
1931};
1932
Robert Bragg16d98b32016-12-07 21:40:33 +00001933/**
1934 * struct i915_perf_stream - state for a single open stream FD
1935 */
Robert Braggeec688e2016-11-07 19:49:47 +00001936struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001937 /**
1938 * @dev_priv: i915 drm device
1939 */
Robert Braggeec688e2016-11-07 19:49:47 +00001940 struct drm_i915_private *dev_priv;
1941
Robert Bragg16d98b32016-12-07 21:40:33 +00001942 /**
1943 * @link: Links the stream into ``&drm_i915_private->streams``
1944 */
Robert Braggeec688e2016-11-07 19:49:47 +00001945 struct list_head link;
1946
Robert Bragg16d98b32016-12-07 21:40:33 +00001947 /**
1948 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1949 * properties given when opening a stream, representing the contents
1950 * of a single sample as read() by userspace.
1951 */
Robert Braggeec688e2016-11-07 19:49:47 +00001952 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001953
1954 /**
1955 * @sample_size: Considering the configured contents of a sample
1956 * combined with the required header size, this is the total size
1957 * of a single sample record.
1958 */
Robert Braggd7965152016-11-07 19:49:52 +00001959 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001960
Robert Bragg16d98b32016-12-07 21:40:33 +00001961 /**
1962 * @ctx: %NULL if measuring system-wide across all contexts or a
1963 * specific context that is being monitored.
1964 */
Robert Braggeec688e2016-11-07 19:49:47 +00001965 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001966
1967 /**
1968 * @enabled: Whether the stream is currently enabled, considering
1969 * whether the stream was opened in a disabled state and based
1970 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1971 */
Robert Braggeec688e2016-11-07 19:49:47 +00001972 bool enabled;
1973
Robert Bragg16d98b32016-12-07 21:40:33 +00001974 /**
1975 * @ops: The callbacks providing the implementation of this specific
1976 * type of configured stream.
1977 */
Robert Braggd7965152016-11-07 19:49:52 +00001978 const struct i915_perf_stream_ops *ops;
1979};
1980
Robert Bragg16d98b32016-12-07 21:40:33 +00001981/**
1982 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1983 */
Robert Braggd7965152016-11-07 19:49:52 +00001984struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001985 /**
1986 * @init_oa_buffer: Resets the head and tail pointers of the
1987 * circular buffer for periodic OA reports.
1988 *
1989 * Called when first opening a stream for OA metrics, but also may be
1990 * called in response to an OA buffer overflow or other error
1991 * condition.
1992 *
1993 * Note it may be necessary to clear the full OA buffer here as part of
1994 * maintaining the invariable that new reports must be written to
1995 * zeroed memory for us to be able to reliable detect if an expected
1996 * report has not yet landed in memory. (At least on Haswell the OA
1997 * buffer tail pointer is not synchronized with reports being visible
1998 * to the CPU)
1999 */
Robert Braggd7965152016-11-07 19:49:52 +00002000 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002001
2002 /**
2003 * @enable_metric_set: Applies any MUX configuration to set up the
2004 * Boolean and Custom (B/C) counters that are part of the counter
2005 * reports being sampled. May apply system constraints such as
2006 * disabling EU clock gating as required.
2007 */
Robert Braggd7965152016-11-07 19:49:52 +00002008 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002009
2010 /**
2011 * @disable_metric_set: Remove system constraints associated with using
2012 * the OA unit.
2013 */
Robert Braggd7965152016-11-07 19:49:52 +00002014 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002015
2016 /**
2017 * @oa_enable: Enable periodic sampling
2018 */
Robert Braggd7965152016-11-07 19:49:52 +00002019 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002020
2021 /**
2022 * @oa_disable: Disable periodic sampling
2023 */
Robert Braggd7965152016-11-07 19:49:52 +00002024 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002025
2026 /**
2027 * @read: Copy data from the circular OA buffer into a given userspace
2028 * buffer.
2029 */
Robert Braggd7965152016-11-07 19:49:52 +00002030 int (*read)(struct i915_perf_stream *stream,
2031 char __user *buf,
2032 size_t count,
2033 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002034
2035 /**
2036 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2037 *
2038 * This is either called via fops or the poll check hrtimer (atomic
2039 * ctx) without any locks taken.
2040 *
2041 * It's safe to read OA config state here unlocked, assuming that this
2042 * is only called while the stream is enabled, while the global OA
2043 * configuration can't be modified.
2044 *
2045 * Efficiency is more important than avoiding some false positives
2046 * here, which will be handled gracefully - likely resulting in an
2047 * %EAGAIN error for userspace.
2048 */
Robert Braggd7965152016-11-07 19:49:52 +00002049 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002050};
2051
Jani Nikula77fec552014-03-31 14:27:22 +03002052struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002053 struct drm_device drm;
2054
Chris Wilsonefab6d82015-04-07 16:20:57 +01002055 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002056 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002057 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002058 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002059
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002060 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002061
2062 int relative_constants_mode;
2063
2064 void __iomem *regs;
2065
Chris Wilson907b28c2013-07-19 20:36:52 +01002066 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002067
Yu Zhangcf9d2892015-02-10 19:05:47 +08002068 struct i915_virtual_gpu vgpu;
2069
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002070 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002071
Alex Dai33a732f2015-08-12 15:43:36 +01002072 struct intel_guc guc;
2073
Daniel Vettereb805622015-05-04 14:58:44 +02002074 struct intel_csr csr;
2075
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002076 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002077
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002078 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2079 * controller on different i2c buses. */
2080 struct mutex gmbus_mutex;
2081
2082 /**
2083 * Base address of the gmbus and gpio block.
2084 */
2085 uint32_t gpio_mmio_base;
2086
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302087 /* MMIO base address for MIPI regs */
2088 uint32_t mipi_mmio_base;
2089
Ville Syrjälä443a3892015-11-11 20:34:15 +02002090 uint32_t psr_mmio_base;
2091
Imre Deak44cb7342016-08-10 14:07:29 +03002092 uint32_t pps_mmio_base;
2093
Daniel Vetter28c70f12012-12-01 13:53:45 +01002094 wait_queue_head_t gmbus_wait_queue;
2095
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002096 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002097 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302098 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002099 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002100
Daniel Vetterba8286f2014-09-11 07:43:25 +02002101 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002102 struct resource mch_res;
2103
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002104 /* protects the irq masks */
2105 spinlock_t irq_lock;
2106
Sourab Gupta84c33a62014-06-02 16:47:17 +05302107 /* protects the mmio flip data */
2108 spinlock_t mmio_flip_lock;
2109
Imre Deakf8b79e52014-03-04 19:23:07 +02002110 bool display_irqs_enabled;
2111
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002112 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2113 struct pm_qos_request pm_qos;
2114
Ville Syrjäläa5805162015-05-26 20:42:30 +03002115 /* Sideband mailbox protection */
2116 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002117
2118 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002119 union {
2120 u32 irq_mask;
2121 u32 de_irq_mask[I915_MAX_PIPES];
2122 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002123 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302124 u32 pm_imr;
2125 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302126 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302127 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002128 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129
Jani Nikula5fcece82015-05-27 15:03:42 +03002130 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002131 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302132 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002133 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002134 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002135
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002136 bool preserve_bios_swizzle;
2137
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002138 /* overlay */
2139 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002140
Jani Nikula58c68772013-11-08 16:48:54 +02002141 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002142 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002143
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002144 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002145 bool no_aux_handshake;
2146
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002147 /* protects panel power sequencer state */
2148 struct mutex pps_mutex;
2149
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002150 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002151 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2152
2153 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002154 unsigned int skl_preferred_vco_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002155 unsigned int cdclk_freq, max_cdclk_freq;
2156
2157 /*
2158 * For reading holding any crtc lock is sufficient,
2159 * for writing must hold all of them.
2160 */
2161 unsigned int atomic_cdclk_freq;
2162
Mika Kaholaadafdc62015-08-18 14:36:59 +03002163 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002164 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002165 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002166 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002167
Ville Syrjälä63911d72016-05-13 23:41:32 +03002168 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03002169 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002170 } cdclk_pll;
2171
Daniel Vetter645416f2013-09-02 16:22:25 +02002172 /**
2173 * wq - Driver workqueue for GEM.
2174 *
2175 * NOTE: Work items scheduled here are not allowed to grab any modeset
2176 * locks, for otherwise the flushing done in the pageflip code will
2177 * result in deadlocks.
2178 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002179 struct workqueue_struct *wq;
2180
2181 /* Display functions */
2182 struct drm_i915_display_funcs display;
2183
2184 /* PCH chipset type */
2185 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002186 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002187
2188 unsigned long quirks;
2189
Zhang Ruib8efb172013-02-05 15:41:53 +08002190 enum modeset_restore modeset_restore;
2191 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002192 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002193 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002194
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002195 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002196 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002197
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002198 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002199 DECLARE_HASHTABLE(mm_structs, 7);
2200 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002201
Chris Wilson5d1808e2016-04-28 09:56:51 +01002202 /* The hw wants to have a stable context identifier for the lifetime
2203 * of the context (for OA, PASID, faults, etc). This is limited
2204 * in execlists to 21 bits.
2205 */
2206 struct ida context_hw_ida;
2207#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2208
Daniel Vetter87813422012-05-02 11:49:32 +02002209 /* Kernel Modesetting */
2210
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002211 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2212 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 wait_queue_head_t pending_flip_queue;
2214
Daniel Vetterc4597872013-10-21 21:04:07 +02002215#ifdef CONFIG_DEBUG_FS
2216 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2217#endif
2218
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002219 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002220 int num_shared_dpll;
2221 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002222 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002223
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002224 /*
2225 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2226 * Must be global rather than per dpll, because on some platforms
2227 * plls share registers.
2228 */
2229 struct mutex dpll_lock;
2230
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002231 unsigned int active_crtcs;
2232 unsigned int min_pixclk[I915_MAX_PIPES];
2233
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002234 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002235
Mika Kuoppala72253422014-10-07 17:21:26 +03002236 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002237
Daniel Vetterf99d7062014-06-19 16:01:59 +02002238 struct i915_frontbuffer_tracking fb_tracking;
2239
Jesse Barnes652c3932009-08-17 13:31:43 -07002240 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002241
Zhenyu Wangc48044112009-12-17 14:48:43 +08002242 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002243
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002244 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002245
Ben Widawsky59124502013-07-04 11:02:05 -07002246 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002247 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002248
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002249 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002250 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002251
Daniel Vetter20e4d402012-08-08 23:35:39 +02002252 /* ilk-only ips/rps state. Everything in here is protected by the global
2253 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002254 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002255
Imre Deak83c00f52013-10-25 17:36:47 +03002256 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002257
Rodrigo Vivia031d702013-10-03 16:15:06 -03002258 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002259
Daniel Vetter99584db2012-11-14 17:14:04 +01002260 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002261
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002262 struct drm_i915_gem_object *vlv_pctx;
2263
Daniel Vetter06957262015-08-10 13:34:08 +02002264#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002265 /* list of fbdev register on this device */
2266 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002267 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002268#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002269
2270 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002271 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002272
Imre Deak58fddc22015-01-08 17:54:14 +02002273 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002274 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002275 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002276 /**
2277 * av_mutex - mutex for audio/video sync
2278 *
2279 */
2280 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002281
Ben Widawsky254f9652012-06-04 14:42:42 -07002282 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002283 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002284
Damien Lespiau3e683202012-12-11 18:48:29 +00002285 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002286
Ville Syrjäläc2317752016-03-15 16:39:56 +02002287 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002288 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002289 /*
2290 * Shadows for CHV DPLL_MD regs to keep the state
2291 * checker somewhat working in the presence hardware
2292 * crappiness (can't read out DPLL_MD for pipes B & C).
2293 */
2294 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002295 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002296
Daniel Vetter842f1c82014-03-10 10:01:44 +01002297 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002298 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002299 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002300 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002301
Lyude656d1b82016-08-17 15:55:54 -04002302 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002303 I915_SAGV_UNKNOWN = 0,
2304 I915_SAGV_DISABLED,
2305 I915_SAGV_ENABLED,
2306 I915_SAGV_NOT_CONTROLLED
2307 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002308
Ville Syrjälä53615a52013-08-01 16:18:50 +03002309 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002310 /* protects DSPARB registers on pre-g4x/vlv/chv */
2311 spinlock_t dsparb_lock;
2312
Ville Syrjälä53615a52013-08-01 16:18:50 +03002313 /*
2314 * Raw watermark latency values:
2315 * in 0.1us units for WM0,
2316 * in 0.5us units for WM1+.
2317 */
2318 /* primary */
2319 uint16_t pri_latency[5];
2320 /* sprite */
2321 uint16_t spr_latency[5];
2322 /* cursor */
2323 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002324 /*
2325 * Raw watermark memory latency values
2326 * for SKL for all 8 levels
2327 * in 1us units.
2328 */
2329 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002330
2331 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002332 union {
2333 struct ilk_wm_values hw;
2334 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002335 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002336 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002337
2338 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002339
2340 /*
2341 * Should be held around atomic WM register writing; also
2342 * protects * intel_crtc->wm.active and
2343 * cstate->wm.need_postvbl_update.
2344 */
2345 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002346
2347 /*
2348 * Set during HW readout of watermarks/DDB. Some platforms
2349 * need to know when we're still using BIOS-provided values
2350 * (which we don't fully trust).
2351 */
2352 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002353 } wm;
2354
Paulo Zanoni8a187452013-12-06 20:32:13 -02002355 struct i915_runtime_pm pm;
2356
Robert Braggeec688e2016-11-07 19:49:47 +00002357 struct {
2358 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002359
Robert Bragg442b8c02016-11-07 19:49:53 +00002360 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002361 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002362
Robert Braggeec688e2016-11-07 19:49:47 +00002363 struct mutex lock;
2364 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002365
Robert Braggd7965152016-11-07 19:49:52 +00002366 spinlock_t hook_lock;
2367
Robert Bragg8a3003d2016-11-07 19:49:51 +00002368 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002369 struct i915_perf_stream *exclusive_stream;
2370
2371 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002372
2373 struct hrtimer poll_check_timer;
2374 wait_queue_head_t poll_wq;
2375 bool pollin;
2376
2377 bool periodic;
2378 int period_exponent;
2379 int timestamp_frequency;
2380
2381 int tail_margin;
2382
2383 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002384
2385 const struct i915_oa_reg *mux_regs;
2386 int mux_regs_len;
2387 const struct i915_oa_reg *b_counter_regs;
2388 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002389
2390 struct {
2391 struct i915_vma *vma;
2392 u8 *vaddr;
2393 int format;
2394 int format_size;
2395 } oa_buffer;
2396
2397 u32 gen7_latched_oastatus1;
2398
2399 struct i915_oa_ops ops;
2400 const struct i915_oa_format *oa_formats;
2401 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002402 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002403 } perf;
2404
Oscar Mateoa83014d2014-07-24 17:04:21 +01002405 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2406 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002407 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002408 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002409
Chris Wilson73cb9702016-10-28 13:58:46 +01002410 struct list_head timelines;
2411 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002412 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002413
Chris Wilson67d97da2016-07-04 08:08:31 +01002414 /**
2415 * Is the GPU currently considered idle, or busy executing
2416 * userspace requests? Whilst idle, we allow runtime power
2417 * management to power down the hardware and display clocks.
2418 * In order to reduce the effect on performance, there
2419 * is a slight delay before we do so.
2420 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002421 bool awake;
2422
2423 /**
2424 * We leave the user IRQ off as much as possible,
2425 * but this means that requests will finish and never
2426 * be retired once the system goes idle. Set a timer to
2427 * fire periodically while the ring is running. When it
2428 * fires, go retire requests.
2429 */
2430 struct delayed_work retire_work;
2431
2432 /**
2433 * When we detect an idle GPU, we want to turn on
2434 * powersaving features. So once we see that there
2435 * are no more requests outstanding and no more
2436 * arrive within a small period of time, we fire
2437 * off the idle_work.
2438 */
2439 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002440
2441 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002442 } gt;
2443
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002444 /* perform PHY state sanity checks? */
2445 bool chv_phy_assert[2];
2446
Mahesh Kumara3a89862016-12-01 21:19:34 +05302447 bool ipc_enabled;
2448
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002449 /* Used to save the pipe-to-encoder mapping for audio */
2450 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002451
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002452 /*
2453 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2454 * will be rejected. Instead look for a better place.
2455 */
Jani Nikula77fec552014-03-31 14:27:22 +03002456};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457
Chris Wilson2c1792a2013-08-01 18:39:55 +01002458static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2459{
Chris Wilson091387c2016-06-24 14:00:21 +01002460 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002461}
2462
David Weinehallc49d13e2016-08-22 13:32:42 +03002463static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002464{
David Weinehallc49d13e2016-08-22 13:32:42 +03002465 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002466}
2467
Alex Dai33a732f2015-08-12 15:43:36 +01002468static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2469{
2470 return container_of(guc, struct drm_i915_private, guc);
2471}
2472
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002473/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302474#define for_each_engine(engine__, dev_priv__, id__) \
2475 for ((id__) = 0; \
2476 (id__) < I915_NUM_ENGINES; \
2477 (id__)++) \
2478 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002479
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002480#define __mask_next_bit(mask) ({ \
2481 int __idx = ffs(mask) - 1; \
2482 mask &= ~BIT(__idx); \
2483 __idx; \
2484})
2485
Dave Gordonc3232b12016-03-23 18:19:53 +00002486/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002487#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2488 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302489 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002490
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002491enum hdmi_force_audio {
2492 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2493 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2494 HDMI_AUDIO_AUTO, /* trust EDID */
2495 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2496};
2497
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002498#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002499
Daniel Vettera071fa02014-06-18 23:28:09 +02002500/*
2501 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302502 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002503 * doesn't mean that the hw necessarily already scans it out, but that any
2504 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2505 *
2506 * We have one bit per pipe and per scanout plane type.
2507 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302508#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2509#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002510#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2511 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2512#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302513 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2514#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2515 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002516#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302517 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002518#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302519 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002520
Dave Gordon85d12252016-05-20 11:54:06 +01002521/*
2522 * Optimised SGL iterator for GEM objects
2523 */
2524static __always_inline struct sgt_iter {
2525 struct scatterlist *sgp;
2526 union {
2527 unsigned long pfn;
2528 dma_addr_t dma;
2529 };
2530 unsigned int curr;
2531 unsigned int max;
2532} __sgt_iter(struct scatterlist *sgl, bool dma) {
2533 struct sgt_iter s = { .sgp = sgl };
2534
2535 if (s.sgp) {
2536 s.max = s.curr = s.sgp->offset;
2537 s.max += s.sgp->length;
2538 if (dma)
2539 s.dma = sg_dma_address(s.sgp);
2540 else
2541 s.pfn = page_to_pfn(sg_page(s.sgp));
2542 }
2543
2544 return s;
2545}
2546
Chris Wilson96d77632016-10-28 13:58:33 +01002547static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2548{
2549 ++sg;
2550 if (unlikely(sg_is_chain(sg)))
2551 sg = sg_chain_ptr(sg);
2552 return sg;
2553}
2554
Dave Gordon85d12252016-05-20 11:54:06 +01002555/**
Dave Gordon63d15322016-05-20 11:54:07 +01002556 * __sg_next - return the next scatterlist entry in a list
2557 * @sg: The current sg entry
2558 *
2559 * Description:
2560 * If the entry is the last, return NULL; otherwise, step to the next
2561 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2562 * otherwise just return the pointer to the current element.
2563 **/
2564static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2565{
2566#ifdef CONFIG_DEBUG_SG
2567 BUG_ON(sg->sg_magic != SG_MAGIC);
2568#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002569 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002570}
2571
2572/**
Dave Gordon85d12252016-05-20 11:54:06 +01002573 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2574 * @__dmap: DMA address (output)
2575 * @__iter: 'struct sgt_iter' (iterator state, internal)
2576 * @__sgt: sg_table to iterate over (input)
2577 */
2578#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2579 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2580 ((__dmap) = (__iter).dma + (__iter).curr); \
2581 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002582 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002583
2584/**
2585 * for_each_sgt_page - iterate over the pages of the given sg_table
2586 * @__pp: page pointer (output)
2587 * @__iter: 'struct sgt_iter' (iterator state, internal)
2588 * @__sgt: sg_table to iterate over (input)
2589 */
2590#define for_each_sgt_page(__pp, __iter, __sgt) \
2591 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2592 ((__pp) = (__iter).pfn == 0 ? NULL : \
2593 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2594 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002595 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002596
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002597static inline const struct intel_device_info *
2598intel_info(const struct drm_i915_private *dev_priv)
2599{
2600 return &dev_priv->info;
2601}
2602
2603#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002604
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002605#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002606#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002607
Jani Nikulae87a0052015-10-20 15:22:02 +03002608#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002609#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002610
2611#define GEN_FOREVER (0)
2612/*
2613 * Returns true if Gen is in inclusive range [Start, End].
2614 *
2615 * Use GEN_FOREVER for unbound start and or end.
2616 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002617#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002618 unsigned int __s = (s), __e = (e); \
2619 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2620 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2621 if ((__s) != GEN_FOREVER) \
2622 __s = (s) - 1; \
2623 if ((__e) == GEN_FOREVER) \
2624 __e = BITS_PER_LONG - 1; \
2625 else \
2626 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002627 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002628})
2629
Jani Nikulae87a0052015-10-20 15:22:02 +03002630/*
2631 * Return true if revision is in range [since,until] inclusive.
2632 *
2633 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2634 */
2635#define IS_REVID(p, since, until) \
2636 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2637
Jani Nikula06bcd842016-11-30 17:43:06 +02002638#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2639#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002640#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002641#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002642#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002643#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2644#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002645#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002646#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2647#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002648#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2649#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2650#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002651#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2652#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002653#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002654#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002655#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002656#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002657#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2658 INTEL_DEVID(dev_priv) == 0x0152 || \
2659 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002660#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2661#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2662#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2663#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2664#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2665#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2666#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2667#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002668#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002669#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2670 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2671#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2672 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2673 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2674 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002675/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002676#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2677 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2678#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2679 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2680#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2681 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2682#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2683 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002684/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002685#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2686 INTEL_DEVID(dev_priv) == 0x0A1E)
2687#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2688 INTEL_DEVID(dev_priv) == 0x1913 || \
2689 INTEL_DEVID(dev_priv) == 0x1916 || \
2690 INTEL_DEVID(dev_priv) == 0x1921 || \
2691 INTEL_DEVID(dev_priv) == 0x1926)
2692#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2693 INTEL_DEVID(dev_priv) == 0x1915 || \
2694 INTEL_DEVID(dev_priv) == 0x191E)
2695#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2696 INTEL_DEVID(dev_priv) == 0x5913 || \
2697 INTEL_DEVID(dev_priv) == 0x5916 || \
2698 INTEL_DEVID(dev_priv) == 0x5921 || \
2699 INTEL_DEVID(dev_priv) == 0x5926)
2700#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2701 INTEL_DEVID(dev_priv) == 0x5915 || \
2702 INTEL_DEVID(dev_priv) == 0x591E)
2703#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2704 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2705#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2706 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302707
Jani Nikulac007fb42016-10-31 12:18:28 +02002708#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002709
Jani Nikulaef712bb2015-10-20 15:22:00 +03002710#define SKL_REVID_A0 0x0
2711#define SKL_REVID_B0 0x1
2712#define SKL_REVID_C0 0x2
2713#define SKL_REVID_D0 0x3
2714#define SKL_REVID_E0 0x4
2715#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002716#define SKL_REVID_G0 0x6
2717#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002718
Jani Nikulae87a0052015-10-20 15:22:02 +03002719#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2720
Jani Nikulaef712bb2015-10-20 15:22:00 +03002721#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002722#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002723#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002724#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002725#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002726
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002727#define IS_BXT_REVID(dev_priv, since, until) \
2728 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002729
Mika Kuoppalac033a372016-06-07 17:18:55 +03002730#define KBL_REVID_A0 0x0
2731#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002732#define KBL_REVID_C0 0x2
2733#define KBL_REVID_D0 0x3
2734#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002735
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002736#define IS_KBL_REVID(dev_priv, since, until) \
2737 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002738
Jesse Barnes85436692011-04-06 12:11:14 -07002739/*
2740 * The genX designation typically refers to the render engine, so render
2741 * capability related checks should use IS_GEN, while display and other checks
2742 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2743 * chips, etc.).
2744 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002745#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2746#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2747#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2748#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2749#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2750#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2751#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2752#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002753
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002754#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002755#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002756
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002757#define ENGINE_MASK(id) BIT(id)
2758#define RENDER_RING ENGINE_MASK(RCS)
2759#define BSD_RING ENGINE_MASK(VCS)
2760#define BLT_RING ENGINE_MASK(BCS)
2761#define VEBOX_RING ENGINE_MASK(VECS)
2762#define BSD2_RING ENGINE_MASK(VCS2)
2763#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002764
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002765#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002766 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002767
2768#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2769#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2770#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2771#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2772
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002773#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2774#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2775#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002776#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2777 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002778
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002779#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002780
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002781#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2782#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2783 ((dev_priv)->info.has_logical_ring_contexts)
2784#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2785#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2786#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2787
2788#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2789#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2790 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002791
Daniel Vetterb45305f2012-12-17 16:21:27 +01002792/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002793#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002794
2795/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002796#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2797 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2798 IS_SKL_GT3(dev_priv) || \
2799 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002800
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002801/*
2802 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2803 * even when in MSI mode. This results in spurious interrupt warnings if the
2804 * legacy irq no. is shared with another device. The kernel then disables that
2805 * interrupt source and so prevents the other device from working properly.
2806 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002807#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2808#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002809
Zou Nan haicae58522010-11-09 17:17:32 +08002810/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2811 * rows, which changed the alignment requirements and fence programming.
2812 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002813#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2814 !(IS_I915G(dev_priv) || \
2815 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002816#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2817#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002818
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002819#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2820#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2821#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002822
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002823#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002824
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002825#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002826
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002827#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2828#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2829#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2830#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2831#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002832
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002833#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002834
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002835#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002836#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2837
Dave Gordon1a3d1892016-05-13 15:36:30 +01002838/*
2839 * For now, anything with a GuC requires uCode loading, and then supports
2840 * command submission once loaded. But these are logically independent
2841 * properties, so we have separate macros to test them.
2842 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002843#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2844#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2845#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002846
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002847#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002848
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002849#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002850
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002851#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2852#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2853#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2854#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2855#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2856#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302857#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2858#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002859#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002860#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002861#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002862#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002863
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002864#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2865#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2866#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2867#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002868#define HAS_PCH_LPT_LP(dev_priv) \
2869 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2870#define HAS_PCH_LPT_H(dev_priv) \
2871 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002872#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2873#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2874#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2875#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002876
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002877#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302878
Shashank Sharma6389dd82016-10-14 19:56:50 +05302879#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2880
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002881/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002882#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002883#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2884 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002885
Ben Widawskyc8735b02012-09-07 19:43:39 -07002886#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302887#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002888
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302889#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2890
Chris Wilson05394f32010-11-08 19:18:58 +00002891#include "i915_trace.h"
2892
Chris Wilson48f112f2016-06-24 14:07:14 +01002893static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2894{
2895#ifdef CONFIG_INTEL_IOMMU
2896 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2897 return true;
2898#endif
2899 return false;
2900}
2901
Chris Wilsonc0336662016-05-06 15:40:21 +01002902int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002903 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002904
Chris Wilson39df9192016-07-20 13:31:57 +01002905bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2906
Chris Wilson0673ad42016-06-24 14:00:22 +01002907/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002908void __printf(3, 4)
2909__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2910 const char *fmt, ...);
2911
2912#define i915_report_error(dev_priv, fmt, ...) \
2913 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2914
Ben Widawskyc43b5632012-04-16 14:07:40 -07002915#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002916extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2917 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002918#else
2919#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002920#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002921extern const struct dev_pm_ops i915_pm_ops;
2922
2923extern int i915_driver_load(struct pci_dev *pdev,
2924 const struct pci_device_id *ent);
2925extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002926extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2927extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002928extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002929extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002930extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002931extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002932extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2933extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2934extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2935extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002936int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002937
Jani Nikula77913b32015-06-18 13:06:16 +03002938/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002939void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2940 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002941void intel_hpd_init(struct drm_i915_private *dev_priv);
2942void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2943void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002944bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002945bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2946void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002947
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002949static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2950{
2951 unsigned long delay;
2952
2953 if (unlikely(!i915.enable_hangcheck))
2954 return;
2955
2956 /* Don't continually defer the hangcheck so that it is always run at
2957 * least once after work has been scheduled on any ring. Otherwise,
2958 * we will ignore a hung ring if a second ring is kept busy.
2959 */
2960
2961 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2962 queue_delayed_work(system_long_wq,
2963 &dev_priv->gpu_error.hangcheck_work, delay);
2964}
2965
Mika Kuoppala58174462014-02-25 17:11:26 +02002966__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002967void i915_handle_error(struct drm_i915_private *dev_priv,
2968 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002969 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970
Daniel Vetterb9632912014-09-30 10:56:44 +02002971extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002972int intel_irq_install(struct drm_i915_private *dev_priv);
2973void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002974
Chris Wilsondc979972016-05-10 14:10:04 +01002975extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2976extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002977 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002978extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002979extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002980extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002981extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2982extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2983 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002984const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002985void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002986 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002987void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002988 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002989/* Like above but the caller must manage the uncore.lock itself.
2990 * Must be used with I915_READ_FW and friends.
2991 */
2992void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2993 enum forcewake_domains domains);
2994void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2995 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002996u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2997
Mika Kuoppala59bad942015-01-16 11:34:40 +02002998void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002999
Chris Wilson1758b902016-06-30 15:32:44 +01003000int intel_wait_for_register(struct drm_i915_private *dev_priv,
3001 i915_reg_t reg,
3002 const u32 mask,
3003 const u32 value,
3004 const unsigned long timeout_ms);
3005int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3006 i915_reg_t reg,
3007 const u32 mask,
3008 const u32 value,
3009 const unsigned long timeout_ms);
3010
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003011static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3012{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003013 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003014}
3015
Chris Wilsonc0336662016-05-06 15:40:21 +01003016static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003017{
Chris Wilsonc0336662016-05-06 15:40:21 +01003018 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003019}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003020
Keith Packard7c463582008-11-04 02:03:27 -08003021void
Jani Nikula50227e12014-03-31 14:27:21 +03003022i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003023 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003024
3025void
Jani Nikula50227e12014-03-31 14:27:21 +03003026i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003027 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003028
Imre Deakf8b79e52014-03-04 19:23:07 +02003029void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3030void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003031void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3032 uint32_t mask,
3033 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003034void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3035 uint32_t interrupt_mask,
3036 uint32_t enabled_irq_mask);
3037static inline void
3038ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3039{
3040 ilk_update_display_irq(dev_priv, bits, bits);
3041}
3042static inline void
3043ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3044{
3045 ilk_update_display_irq(dev_priv, bits, 0);
3046}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003047void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3048 enum pipe pipe,
3049 uint32_t interrupt_mask,
3050 uint32_t enabled_irq_mask);
3051static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3052 enum pipe pipe, uint32_t bits)
3053{
3054 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3055}
3056static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3057 enum pipe pipe, uint32_t bits)
3058{
3059 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3060}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003061void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3062 uint32_t interrupt_mask,
3063 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003064static inline void
3065ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3066{
3067 ibx_display_interrupt_update(dev_priv, bits, bits);
3068}
3069static inline void
3070ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3071{
3072 ibx_display_interrupt_update(dev_priv, bits, 0);
3073}
3074
Eric Anholt673a3942008-07-30 12:06:12 -07003075/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003076int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3077 struct drm_file *file_priv);
3078int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3079 struct drm_file *file_priv);
3080int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3081 struct drm_file *file_priv);
3082int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003084int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3085 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003086int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
3088int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
3090int i915_gem_execbuffer(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003092int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3093 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003094int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003096int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file);
3098int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003100int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3101 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003102int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003104int i915_gem_set_tiling(struct drm_device *dev, void *data,
3105 struct drm_file *file_priv);
3106int i915_gem_get_tiling(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003108void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003109int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3110 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003111int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3112 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003113int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3114 struct drm_file *file_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003115int i915_gem_load_init(struct drm_i915_private *dev_priv);
3116void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003117void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003118int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003119int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3120
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003121void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003122void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003123void i915_gem_object_init(struct drm_i915_gem_object *obj,
3124 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003125struct drm_i915_gem_object *
3126i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3127struct drm_i915_gem_object *
3128i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3129 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003130void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003131void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003132
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003133static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3134{
3135 /* A single pass should suffice to release all the freed objects (along
3136 * most call paths) , but be a little more paranoid in that freeing
3137 * the objects does take a little amount of time, during which the rcu
3138 * callbacks could have added new objects into the freed list, and
3139 * armed the work again.
3140 */
3141 do {
3142 rcu_barrier();
3143 } while (flush_work(&i915->mm.free_work));
3144}
3145
Chris Wilson058d88c2016-08-15 10:49:06 +01003146struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003147i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3148 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003149 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003150 u64 alignment,
3151 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003152
Chris Wilsonaa653a62016-08-04 07:52:27 +01003153int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003154void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003155
Chris Wilson7c108fd2016-10-24 13:42:18 +01003156void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3157
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003158static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003159{
Chris Wilsonee286372015-04-07 16:20:25 +01003160 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003161}
Chris Wilsonee286372015-04-07 16:20:25 +01003162
Chris Wilson96d77632016-10-28 13:58:33 +01003163struct scatterlist *
3164i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3165 unsigned int n, unsigned int *offset);
3166
Dave Gordon033908a2015-12-10 18:51:23 +00003167struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003168i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3169 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003170
Chris Wilson96d77632016-10-28 13:58:33 +01003171struct page *
3172i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3173 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303174
Chris Wilson96d77632016-10-28 13:58:33 +01003175dma_addr_t
3176i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3177 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003178
Chris Wilson03ac84f2016-10-28 13:58:36 +01003179void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3180 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003181int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3182
3183static inline int __must_check
3184i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003185{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003186 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003187
Chris Wilson1233e2d2016-10-28 13:58:37 +01003188 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003189 return 0;
3190
3191 return __i915_gem_object_get_pages(obj);
3192}
3193
3194static inline void
3195__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3196{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003197 GEM_BUG_ON(!obj->mm.pages);
3198
Chris Wilson1233e2d2016-10-28 13:58:37 +01003199 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003200}
3201
3202static inline bool
3203i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3204{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003205 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003206}
3207
3208static inline void
3209__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3210{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003211 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3212 GEM_BUG_ON(!obj->mm.pages);
3213
Chris Wilson1233e2d2016-10-28 13:58:37 +01003214 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003215}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003216
Chris Wilson1233e2d2016-10-28 13:58:37 +01003217static inline void
3218i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003219{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003220 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003221}
3222
Chris Wilson548625e2016-11-01 12:11:34 +00003223enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3224 I915_MM_NORMAL = 0,
3225 I915_MM_SHRINKER
3226};
3227
3228void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3229 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003230void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003231
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003232enum i915_map_type {
3233 I915_MAP_WB = 0,
3234 I915_MAP_WC,
3235};
3236
Chris Wilson0a798eb2016-04-08 12:11:11 +01003237/**
3238 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003239 * @obj: the object to map into kernel address space
3240 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003241 *
3242 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3243 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003244 * the kernel address space. Based on the @type of mapping, the PTE will be
3245 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003246 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003247 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3248 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003249 *
Dave Gordon83052162016-04-12 14:46:16 +01003250 * Returns the pointer through which to access the mapped object, or an
3251 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003252 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003253void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3254 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003255
3256/**
3257 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003258 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003259 *
3260 * After pinning the object and mapping its pages, once you are finished
3261 * with your access, call i915_gem_object_unpin_map() to release the pin
3262 * upon the mapping. Once the pin count reaches zero, that mapping may be
3263 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003264 */
3265static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3266{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003267 i915_gem_object_unpin_pages(obj);
3268}
3269
Chris Wilson43394c72016-08-18 17:16:47 +01003270int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3271 unsigned int *needs_clflush);
3272int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3273 unsigned int *needs_clflush);
3274#define CLFLUSH_BEFORE 0x1
3275#define CLFLUSH_AFTER 0x2
3276#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3277
3278static inline void
3279i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3280{
3281 i915_gem_object_unpin_pages(obj);
3282}
3283
Chris Wilson54cf91d2010-11-25 18:00:26 +00003284int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003285void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003286 struct drm_i915_gem_request *req,
3287 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003288int i915_gem_dumb_create(struct drm_file *file_priv,
3289 struct drm_device *dev,
3290 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003291int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3292 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003293int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003294
3295void i915_gem_track_fb(struct drm_i915_gem_object *old,
3296 struct drm_i915_gem_object *new,
3297 unsigned frontbuffer_bits);
3298
Chris Wilson73cb9702016-10-28 13:58:46 +01003299int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003300
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003301struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003302i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003303
Chris Wilson67d97da2016-07-04 08:08:31 +01003304void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303305
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003306static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3307{
Chris Wilson8af29b02016-09-09 14:11:47 +01003308 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003309}
3310
3311static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3312{
Chris Wilson8af29b02016-09-09 14:11:47 +01003313 return unlikely(test_bit(I915_WEDGED, &error->flags));
3314}
3315
3316static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3317{
3318 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003319}
3320
3321static inline u32 i915_reset_count(struct i915_gpu_error *error)
3322{
Chris Wilson8af29b02016-09-09 14:11:47 +01003323 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003324}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003325
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003326void i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3327void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003328void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003329void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003330int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3331int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003332void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003333void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003334int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003335 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003336int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3337void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003338int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003339int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3340 unsigned int flags,
3341 long timeout,
3342 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003343int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3344 unsigned int flags,
3345 int priority);
3346#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3347
Chris Wilson2e2f3512015-04-27 13:41:14 +01003348int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003349i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3350 bool write);
3351int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003352i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003353struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003354i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3355 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003356 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003357void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003358int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003359 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003360int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003361void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003362
Chris Wilsona9f14812016-08-04 16:32:28 +01003363u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3364 int tiling_mode);
3365u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003366 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003367
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3369 enum i915_cache_level cache_level);
3370
Daniel Vetter1286ff72012-05-10 15:25:09 +02003371struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3372 struct dma_buf *dma_buf);
3373
3374struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3375 struct drm_gem_object *gem_obj, int flags);
3376
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003377struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003378i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003379 struct i915_address_space *vm,
3380 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003381
Ben Widawskyaccfef22013-08-14 11:38:35 +02003382struct i915_vma *
3383i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003384 struct i915_address_space *vm,
3385 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003386
Daniel Vetter841cd772014-08-06 15:04:48 +02003387static inline struct i915_hw_ppgtt *
3388i915_vm_to_ppgtt(struct i915_address_space *vm)
3389{
Daniel Vetter841cd772014-08-06 15:04:48 +02003390 return container_of(vm, struct i915_hw_ppgtt, base);
3391}
3392
Chris Wilson058d88c2016-08-15 10:49:06 +01003393static inline struct i915_vma *
3394i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3395 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003396{
Chris Wilson058d88c2016-08-15 10:49:06 +01003397 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003398}
3399
Chris Wilson058d88c2016-08-15 10:49:06 +01003400static inline unsigned long
3401i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3402 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003403{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003404 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003405}
Daniel Vetterb2871102014-02-14 14:01:19 +01003406
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003407/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003408int __must_check i915_vma_get_fence(struct i915_vma *vma);
3409int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003410
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003411void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003412void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003413
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003414void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003415void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3416 struct sg_table *pages);
3417void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3418 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003419
Chris Wilsonca585b52016-05-24 14:53:36 +01003420static inline struct i915_gem_context *
3421i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3422{
3423 struct i915_gem_context *ctx;
3424
Chris Wilson091387c2016-06-24 14:00:21 +01003425 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003426
3427 ctx = idr_find(&file_priv->context_idr, id);
3428 if (!ctx)
3429 return ERR_PTR(-ENOENT);
3430
3431 return ctx;
3432}
3433
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003434static inline struct i915_gem_context *
3435i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003436{
Chris Wilson691e6412014-04-09 09:07:36 +01003437 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003438 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003439}
3440
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003441static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003442{
Chris Wilson091387c2016-06-24 14:00:21 +01003443 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003444 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003445}
3446
Chris Wilson69df05e2016-12-18 15:37:21 +00003447static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3448{
Chris Wilsonbf519972016-12-19 10:13:57 +00003449 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3450
3451 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3452 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003453}
3454
Chris Wilson80b204b2016-10-28 13:58:58 +01003455static inline struct intel_timeline *
3456i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3457 struct intel_engine_cs *engine)
3458{
3459 struct i915_address_space *vm;
3460
3461 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3462 return &vm->timeline.engine[engine->id];
3463}
3464
Robert Braggeec688e2016-11-07 19:49:47 +00003465int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
3467
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003468/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003469int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003470 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003471 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003472 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003473 unsigned flags);
Chris Wilson172ae5b2016-12-05 14:29:37 +00003474int __must_check i915_gem_evict_for_vma(struct i915_vma *vma,
3475 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003476int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003477
Ben Widawsky0260c422014-03-22 22:47:21 -07003478/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003479static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003480{
Chris Wilson600f4362016-08-18 17:16:40 +01003481 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003482 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003483 intel_gtt_chipset_flush();
3484}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003485
Chris Wilson9797fbf2012-04-24 15:47:39 +01003486/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003487int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3488 struct drm_mm_node *node, u64 size,
3489 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003490int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3491 struct drm_mm_node *node, u64 size,
3492 unsigned alignment, u64 start,
3493 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003494void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3495 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003496int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003497void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003498struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003499i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003500struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003501i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003502 u32 stolen_offset,
3503 u32 gtt_offset,
3504 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003505
Chris Wilson920cf412016-10-28 13:58:30 +01003506/* i915_gem_internal.c */
3507struct drm_i915_gem_object *
3508i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3509 unsigned int size);
3510
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003511/* i915_gem_shrinker.c */
3512unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003513 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003514 unsigned flags);
3515#define I915_SHRINK_PURGEABLE 0x1
3516#define I915_SHRINK_UNBOUND 0x2
3517#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003518#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003519#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003520unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3521void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003522void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003523
3524
Eric Anholt673a3942008-07-30 12:06:12 -07003525/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003526static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003527{
Chris Wilson091387c2016-06-24 14:00:21 +01003528 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003529
3530 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003531 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003532}
3533
Ben Gamari20172632009-02-17 20:08:50 -05003534/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003535#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003536int i915_debugfs_register(struct drm_i915_private *dev_priv);
3537void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003538int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003539void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003540#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003541static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3542static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003543static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3544{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003545static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003546#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003547
3548/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003549#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3550
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003551__printf(2, 3)
3552void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003553int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3554 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003555int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003556 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003557 size_t count, loff_t pos);
3558static inline void i915_error_state_buf_release(
3559 struct drm_i915_error_state_buf *eb)
3560{
3561 kfree(eb->buf);
3562}
Chris Wilsonc0336662016-05-06 15:40:21 +01003563void i915_capture_error_state(struct drm_i915_private *dev_priv,
3564 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003565 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003566void i915_error_state_get(struct drm_device *dev,
3567 struct i915_error_state_file_priv *error_priv);
3568void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003569void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003570
Chris Wilson98a2f412016-10-12 10:05:18 +01003571#else
3572
3573static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3574 u32 engine_mask,
3575 const char *error_msg)
3576{
3577}
3578
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003579static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003580{
3581}
3582
3583#endif
3584
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003585const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003586
Brad Volkin351e3db2014-02-18 10:15:46 -08003587/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003588int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003589void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003590void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003591int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3592 struct drm_i915_gem_object *batch_obj,
3593 struct drm_i915_gem_object *shadow_batch_obj,
3594 u32 batch_start_offset,
3595 u32 batch_len,
3596 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003597
Robert Braggeec688e2016-11-07 19:49:47 +00003598/* i915_perf.c */
3599extern void i915_perf_init(struct drm_i915_private *dev_priv);
3600extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003601extern void i915_perf_register(struct drm_i915_private *dev_priv);
3602extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003603
Jesse Barnes317c35d2008-08-25 15:11:06 -07003604/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003605extern int i915_save_state(struct drm_i915_private *dev_priv);
3606extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003607
Ben Widawsky0136db52012-04-10 21:17:01 -07003608/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003609void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3610void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003611
Chris Wilsonf899fc62010-07-20 15:44:45 -07003612/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003613extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3614extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003615extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3616 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003617
Jani Nikula0184df462015-03-27 00:20:20 +02003618extern struct i2c_adapter *
3619intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003620extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3621extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003622static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003623{
3624 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3625}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003626extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003627
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003628/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003629int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003630bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003631bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003632bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003633bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003634bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003635bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003636bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303637bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3638 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303639bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3640 enum port port);
3641
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003642
Chris Wilson3b617962010-08-24 09:02:58 +01003643/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003644#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003645extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003646extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3647extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003648extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003649extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3650 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003651extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003652 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003653extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003654#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003655static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003656static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3657static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003658static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3659{
3660}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003661static inline int
3662intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3663{
3664 return 0;
3665}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003666static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003667intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003668{
3669 return 0;
3670}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003671static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003672{
3673 return -ENODEV;
3674}
Len Brown65e082c2008-10-24 17:18:10 -04003675#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003676
Jesse Barnes723bfd72010-10-07 16:01:13 -07003677/* intel_acpi.c */
3678#ifdef CONFIG_ACPI
3679extern void intel_register_dsm_handler(void);
3680extern void intel_unregister_dsm_handler(void);
3681#else
3682static inline void intel_register_dsm_handler(void) { return; }
3683static inline void intel_unregister_dsm_handler(void) { return; }
3684#endif /* CONFIG_ACPI */
3685
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003686/* intel_device_info.c */
3687static inline struct intel_device_info *
3688mkwrite_device_info(struct drm_i915_private *dev_priv)
3689{
3690 return (struct intel_device_info *)&dev_priv->info;
3691}
3692
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003693const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003694void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3695void intel_device_info_dump(struct drm_i915_private *dev_priv);
3696
Jesse Barnes79e53942008-11-07 14:24:08 -08003697/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003698extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003699extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003700extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003701extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003702extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003703extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003704extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3705 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003706extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003707extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3708extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003709extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003710extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003711extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003712extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003713 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003714
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003715int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3716 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003717
Chris Wilson6ef3d422010-08-04 20:26:07 +01003718/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003719extern struct intel_overlay_error_state *
3720intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003721extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3722 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003723
Chris Wilsonc0336662016-05-06 15:40:21 +01003724extern struct intel_display_error_state *
3725intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003726extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003727 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003728 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003729
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003730int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3731int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003732int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3733 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003734
3735/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303736u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3737void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003738u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003739u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3740void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003741u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3742void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3743u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3744void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003745u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3746void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003747u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3748void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003749u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3750 enum intel_sbi_destination destination);
3751void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3752 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303753u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3754void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003755
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003756/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003757void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003758 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003759void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3760 enum port port, u32 margin, u32 scale,
3761 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003762void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3763void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3764bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3765 enum dpio_phy phy);
3766bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3767 enum dpio_phy phy);
3768uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3769 uint8_t lane_count);
3770void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3771 uint8_t lane_lat_optim_mask);
3772uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3773
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003774void chv_set_phy_signal_level(struct intel_encoder *encoder,
3775 u32 deemph_reg_value, u32 margin_reg_value,
3776 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003777void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3778 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003779void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003780void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3781void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003782void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003783
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003784void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3785 u32 demph_reg_value, u32 preemph_reg_value,
3786 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003787void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003788void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003789void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003790
Ville Syrjälä616bc822015-01-23 21:04:25 +02003791int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3792int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303793
Ben Widawsky0b274482013-10-04 21:22:51 -07003794#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3795#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003796
Ben Widawsky0b274482013-10-04 21:22:51 -07003797#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3798#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3799#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3800#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003801
Ben Widawsky0b274482013-10-04 21:22:51 -07003802#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3803#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3804#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3805#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003806
Chris Wilson698b3132014-03-21 13:16:43 +00003807/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3808 * will be implemented using 2 32-bit writes in an arbitrary order with
3809 * an arbitrary delay between them. This can cause the hardware to
3810 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003811 * machine death. For this reason we do not support I915_WRITE64, or
3812 * dev_priv->uncore.funcs.mmio_writeq.
3813 *
3814 * When reading a 64-bit value as two 32-bit values, the delay may cause
3815 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3816 * occasionally a 64-bit register does not actualy support a full readq
3817 * and must be read using two 32-bit reads.
3818 *
3819 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003820 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003821#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003822
Chris Wilson50877442014-03-21 12:41:53 +00003823#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003824 u32 upper, lower, old_upper, loop = 0; \
3825 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003826 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003827 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003828 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003829 upper = I915_READ(upper_reg); \
3830 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003831 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003832
Zou Nan haicae58522010-11-09 17:17:32 +08003833#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3834#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3835
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003836#define __raw_read(x, s) \
3837static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003838 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003839{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003840 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003841}
3842
3843#define __raw_write(x, s) \
3844static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003845 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003846{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003847 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003848}
3849__raw_read(8, b)
3850__raw_read(16, w)
3851__raw_read(32, l)
3852__raw_read(64, q)
3853
3854__raw_write(8, b)
3855__raw_write(16, w)
3856__raw_write(32, l)
3857__raw_write(64, q)
3858
3859#undef __raw_read
3860#undef __raw_write
3861
Chris Wilsona6111f72015-04-07 16:21:02 +01003862/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003863 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003864 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003865 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003866 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003867 *
3868 * As an example, these accessors can possibly be used between:
3869 *
3870 * spin_lock_irq(&dev_priv->uncore.lock);
3871 * intel_uncore_forcewake_get__locked();
3872 *
3873 * and
3874 *
3875 * intel_uncore_forcewake_put__locked();
3876 * spin_unlock_irq(&dev_priv->uncore.lock);
3877 *
3878 *
3879 * Note: some registers may not need forcewake held, so
3880 * intel_uncore_forcewake_{get,put} can be omitted, see
3881 * intel_uncore_forcewake_for_reg().
3882 *
3883 * Certain architectures will die if the same cacheline is concurrently accessed
3884 * by different clients (e.g. on Ivybridge). Access to registers should
3885 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3886 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003887 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003888#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3889#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003890#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003891#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3892
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003893/* "Broadcast RGB" property */
3894#define INTEL_BROADCAST_RGB_AUTO 0
3895#define INTEL_BROADCAST_RGB_FULL 1
3896#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003897
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003898static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003899{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003900 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003901 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003902 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303903 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003904 else
3905 return VGACNTRL;
3906}
3907
Imre Deakdf977292013-05-21 20:03:17 +03003908static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3909{
3910 unsigned long j = msecs_to_jiffies(m);
3911
3912 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3913}
3914
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003915static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3916{
3917 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3918}
3919
Imre Deakdf977292013-05-21 20:03:17 +03003920static inline unsigned long
3921timespec_to_jiffies_timeout(const struct timespec *value)
3922{
3923 unsigned long j = timespec_to_jiffies(value);
3924
3925 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3926}
3927
Paulo Zanonidce56b32013-12-19 14:29:40 -02003928/*
3929 * If you need to wait X milliseconds between events A and B, but event B
3930 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3931 * when event A happened, then just before event B you call this function and
3932 * pass the timestamp as the first argument, and X as the second argument.
3933 */
3934static inline void
3935wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3936{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003937 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003938
3939 /*
3940 * Don't re-read the value of "jiffies" every time since it may change
3941 * behind our back and break the math.
3942 */
3943 tmp_jiffies = jiffies;
3944 target_jiffies = timestamp_jiffies +
3945 msecs_to_jiffies_timeout(to_wait_ms);
3946
3947 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003948 remaining_jiffies = target_jiffies - tmp_jiffies;
3949 while (remaining_jiffies)
3950 remaining_jiffies =
3951 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003952 }
3953}
Chris Wilson221fe792016-09-09 14:11:51 +01003954
3955static inline bool
3956__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003957{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003958 struct intel_engine_cs *engine = req->engine;
3959
Chris Wilson7ec2c732016-07-01 17:23:22 +01003960 /* Before we do the heavier coherent read of the seqno,
3961 * check the value (hopefully) in the CPU cacheline.
3962 */
Chris Wilson65e47602016-10-28 13:58:49 +01003963 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003964 return true;
3965
Chris Wilson688e6c72016-07-01 17:23:15 +01003966 /* Ensure our read of the seqno is coherent so that we
3967 * do not "miss an interrupt" (i.e. if this is the last
3968 * request and the seqno write from the GPU is not visible
3969 * by the time the interrupt fires, we will see that the
3970 * request is incomplete and go back to sleep awaiting
3971 * another interrupt that will never come.)
3972 *
3973 * Strictly, we only need to do this once after an interrupt,
3974 * but it is easier and safer to do it every time the waiter
3975 * is woken.
3976 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003977 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003978 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003979 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003980 struct task_struct *tsk;
3981
Chris Wilson3d5564e2016-07-01 17:23:23 +01003982 /* The ordering of irq_posted versus applying the barrier
3983 * is crucial. The clearing of the current irq_posted must
3984 * be visible before we perform the barrier operation,
3985 * such that if a subsequent interrupt arrives, irq_posted
3986 * is reasserted and our task rewoken (which causes us to
3987 * do another __i915_request_irq_complete() immediately
3988 * and reapply the barrier). Conversely, if the clear
3989 * occurs after the barrier, then an interrupt that arrived
3990 * whilst we waited on the barrier would not trigger a
3991 * barrier on the next pass, and the read may not see the
3992 * seqno update.
3993 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003994 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003995
3996 /* If we consume the irq, but we are no longer the bottom-half,
3997 * the real bottom-half may not have serialised their own
3998 * seqno check with the irq-barrier (i.e. may have inspected
3999 * the seqno before we believe it coherent since they see
4000 * irq_posted == false but we are still running).
4001 */
4002 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004003 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004004 if (tsk && tsk != current)
4005 /* Note that if the bottom-half is changed as we
4006 * are sending the wake-up, the new bottom-half will
4007 * be woken by whomever made the change. We only have
4008 * to worry about when we steal the irq-posted for
4009 * ourself.
4010 */
4011 wake_up_process(tsk);
4012 rcu_read_unlock();
4013
Chris Wilson65e47602016-10-28 13:58:49 +01004014 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004015 return true;
4016 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004017
Chris Wilson688e6c72016-07-01 17:23:15 +01004018 return false;
4019}
4020
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004021void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4022bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4023
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004024/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4025 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4026 * perform the operation. To check beforehand, pass in the parameters to
4027 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4028 * you only need to pass in the minor offsets, page-aligned pointers are
4029 * always valid.
4030 *
4031 * For just checking for SSE4.1, in the foreknowledge that the future use
4032 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4033 */
4034#define i915_can_memcpy_from_wc(dst, src, len) \
4035 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4036
4037#define i915_has_memcpy_from_wc() \
4038 i915_memcpy_from_wc(NULL, NULL, 0)
4039
Chris Wilsonc58305a2016-08-19 16:54:28 +01004040/* i915_mm.c */
4041int remap_io_mapping(struct vm_area_struct *vma,
4042 unsigned long addr, unsigned long pfn, unsigned long size,
4043 struct io_mapping *iomap);
4044
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045#endif