Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
Tvrtko Ursulin | 93b81f5 | 2015-02-10 17:16:05 +0000 | [diff] [blame] | 34 | #include <uapi/drm/drm_fourcc.h> |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 35 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 36 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 37 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 38 | #include <linux/i2c-algo-bit.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 39 | #include <linux/backlight.h> |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 40 | #include <linux/hashtable.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 41 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 42 | #include <linux/kref.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 43 | #include <linux/pm_qos.h> |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 44 | #include <linux/reservation.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 45 | #include <linux/shmem_fs.h> |
| 46 | |
| 47 | #include <drm/drmP.h> |
| 48 | #include <drm/intel-gtt.h> |
| 49 | #include <drm/drm_legacy.h> /* for struct drm_dma_handle */ |
| 50 | #include <drm/drm_gem.h> |
Daniel Vetter | 3b96a0b | 2016-06-21 10:54:22 +0200 | [diff] [blame] | 51 | #include <drm/drm_auth.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 52 | |
| 53 | #include "i915_params.h" |
| 54 | #include "i915_reg.h" |
| 55 | |
| 56 | #include "intel_bios.h" |
Ander Conselvan de Oliveira | ac7f11c | 2016-03-08 17:46:19 +0200 | [diff] [blame] | 57 | #include "intel_dpll_mgr.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 58 | #include "intel_guc.h" |
| 59 | #include "intel_lrc.h" |
| 60 | #include "intel_ringbuffer.h" |
| 61 | |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 62 | #include "i915_gem.h" |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 63 | #include "i915_gem_fence_reg.h" |
| 64 | #include "i915_gem_object.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 65 | #include "i915_gem_gtt.h" |
| 66 | #include "i915_gem_render_state.h" |
Chris Wilson | 05235c5 | 2016-07-20 09:21:08 +0100 | [diff] [blame] | 67 | #include "i915_gem_request.h" |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 68 | #include "i915_gem_timeline.h" |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 69 | |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 70 | #include "i915_vma.h" |
| 71 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 72 | #include "intel_gvt.h" |
| 73 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | /* General customization: |
| 75 | */ |
| 76 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | #define DRIVER_NAME "i915" |
| 78 | #define DRIVER_DESC "Intel Graphics" |
Daniel Vetter | e9cbc4b | 2016-11-21 09:45:03 +0100 | [diff] [blame] | 79 | #define DRIVER_DATE "20161121" |
| 80 | #define DRIVER_TIMESTAMP 1479717903 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 82 | #undef WARN_ON |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 83 | /* Many gcc seem to no see through this and fall over :( */ |
| 84 | #if 0 |
| 85 | #define WARN_ON(x) ({ \ |
| 86 | bool __i915_warn_cond = (x); \ |
| 87 | if (__builtin_constant_p(__i915_warn_cond)) \ |
| 88 | BUILD_BUG_ON(__i915_warn_cond); \ |
| 89 | WARN(__i915_warn_cond, "WARN_ON(" #x ")"); }) |
| 90 | #else |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 91 | #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")") |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 92 | #endif |
| 93 | |
Jani Nikula | cd9bfac | 2015-03-12 13:01:12 +0200 | [diff] [blame] | 94 | #undef WARN_ON_ONCE |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 95 | #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")") |
Jani Nikula | cd9bfac | 2015-03-12 13:01:12 +0200 | [diff] [blame] | 96 | |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 97 | #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \ |
| 98 | (long) (x), __func__); |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 99 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 100 | /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and |
| 101 | * WARN_ON()) for hw state sanity checks to check for unexpected conditions |
| 102 | * which may not necessarily be a user visible problem. This will either |
| 103 | * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to |
| 104 | * enable distros and users to tailor their preferred amount of i915 abrt |
| 105 | * spam. |
| 106 | */ |
| 107 | #define I915_STATE_WARN(condition, format...) ({ \ |
| 108 | int __ret_warn_on = !!(condition); \ |
Joonas Lahtinen | 32753cb | 2015-12-18 14:27:26 +0200 | [diff] [blame] | 109 | if (unlikely(__ret_warn_on)) \ |
| 110 | if (!WARN(i915.verbose_state_checks, format)) \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 111 | DRM_ERROR(format); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 112 | unlikely(__ret_warn_on); \ |
| 113 | }) |
| 114 | |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 115 | #define I915_STATE_WARN_ON(x) \ |
| 116 | I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")") |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 117 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 118 | bool __i915_inject_load_failure(const char *func, int line); |
| 119 | #define i915_inject_load_failure() \ |
| 120 | __i915_inject_load_failure(__func__, __LINE__) |
| 121 | |
Jani Nikula | 42a8ca4 | 2015-08-27 16:23:30 +0300 | [diff] [blame] | 122 | static inline const char *yesno(bool v) |
| 123 | { |
| 124 | return v ? "yes" : "no"; |
| 125 | } |
| 126 | |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 127 | static inline const char *onoff(bool v) |
| 128 | { |
| 129 | return v ? "on" : "off"; |
| 130 | } |
| 131 | |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 132 | static inline const char *enableddisabled(bool v) |
| 133 | { |
| 134 | return v ? "enabled" : "disabled"; |
| 135 | } |
| 136 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | enum pipe { |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 138 | INVALID_PIPE = -1, |
| 139 | PIPE_A = 0, |
| 140 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 141 | PIPE_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 142 | _PIPE_EDP, |
| 143 | I915_MAX_PIPES = _PIPE_EDP |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 144 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 145 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 146 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 147 | enum transcoder { |
| 148 | TRANSCODER_A = 0, |
| 149 | TRANSCODER_B, |
| 150 | TRANSCODER_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 151 | TRANSCODER_EDP, |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 152 | TRANSCODER_DSI_A, |
| 153 | TRANSCODER_DSI_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 154 | I915_MAX_TRANSCODERS |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 155 | }; |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 156 | |
| 157 | static inline const char *transcoder_name(enum transcoder transcoder) |
| 158 | { |
| 159 | switch (transcoder) { |
| 160 | case TRANSCODER_A: |
| 161 | return "A"; |
| 162 | case TRANSCODER_B: |
| 163 | return "B"; |
| 164 | case TRANSCODER_C: |
| 165 | return "C"; |
| 166 | case TRANSCODER_EDP: |
| 167 | return "EDP"; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 168 | case TRANSCODER_DSI_A: |
| 169 | return "DSI A"; |
| 170 | case TRANSCODER_DSI_C: |
| 171 | return "DSI C"; |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 172 | default: |
| 173 | return "<invalid>"; |
| 174 | } |
| 175 | } |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 176 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 177 | static inline bool transcoder_is_dsi(enum transcoder transcoder) |
| 178 | { |
| 179 | return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C; |
| 180 | } |
| 181 | |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 182 | /* |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 183 | * Global legacy plane identifier. Valid only for primary/sprite |
| 184 | * planes on pre-g4x, and only for primary planes on g4x+. |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 185 | */ |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 186 | enum plane { |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 187 | PLANE_A, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 188 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 189 | PLANE_C, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 190 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 191 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 192 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 193 | #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A') |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 194 | |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 195 | /* |
| 196 | * Per-pipe plane identifier. |
| 197 | * I915_MAX_PLANES in the enum below is the maximum (across all platforms) |
| 198 | * number of planes per CRTC. Not all platforms really have this many planes, |
| 199 | * which means some arrays of size I915_MAX_PLANES may have unused entries |
| 200 | * between the topmost sprite plane and the cursor plane. |
| 201 | * |
| 202 | * This is expected to be passed to various register macros |
| 203 | * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care. |
| 204 | */ |
| 205 | enum plane_id { |
| 206 | PLANE_PRIMARY, |
| 207 | PLANE_SPRITE0, |
| 208 | PLANE_SPRITE1, |
| 209 | PLANE_CURSOR, |
| 210 | I915_MAX_PLANES, |
| 211 | }; |
| 212 | |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 213 | #define for_each_plane_id_on_crtc(__crtc, __p) \ |
| 214 | for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \ |
| 215 | for_each_if ((__crtc)->plane_ids_mask & BIT(__p)) |
| 216 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 217 | enum port { |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 218 | PORT_NONE = -1, |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 219 | PORT_A = 0, |
| 220 | PORT_B, |
| 221 | PORT_C, |
| 222 | PORT_D, |
| 223 | PORT_E, |
| 224 | I915_MAX_PORTS |
| 225 | }; |
| 226 | #define port_name(p) ((p) + 'A') |
| 227 | |
Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 228 | #define I915_NUM_PHYS_VLV 2 |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 229 | |
| 230 | enum dpio_channel { |
| 231 | DPIO_CH0, |
| 232 | DPIO_CH1 |
| 233 | }; |
| 234 | |
| 235 | enum dpio_phy { |
| 236 | DPIO_PHY0, |
| 237 | DPIO_PHY1 |
| 238 | }; |
| 239 | |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 240 | enum intel_display_power_domain { |
| 241 | POWER_DOMAIN_PIPE_A, |
| 242 | POWER_DOMAIN_PIPE_B, |
| 243 | POWER_DOMAIN_PIPE_C, |
| 244 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, |
| 245 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, |
| 246 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, |
| 247 | POWER_DOMAIN_TRANSCODER_A, |
| 248 | POWER_DOMAIN_TRANSCODER_B, |
| 249 | POWER_DOMAIN_TRANSCODER_C, |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 250 | POWER_DOMAIN_TRANSCODER_EDP, |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 251 | POWER_DOMAIN_TRANSCODER_DSI_A, |
| 252 | POWER_DOMAIN_TRANSCODER_DSI_C, |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 253 | POWER_DOMAIN_PORT_DDI_A_LANES, |
| 254 | POWER_DOMAIN_PORT_DDI_B_LANES, |
| 255 | POWER_DOMAIN_PORT_DDI_C_LANES, |
| 256 | POWER_DOMAIN_PORT_DDI_D_LANES, |
| 257 | POWER_DOMAIN_PORT_DDI_E_LANES, |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 258 | POWER_DOMAIN_PORT_DSI, |
| 259 | POWER_DOMAIN_PORT_CRT, |
| 260 | POWER_DOMAIN_PORT_OTHER, |
Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 261 | POWER_DOMAIN_VGA, |
Imre Deak | fbeeaa2 | 2013-11-25 17:15:28 +0200 | [diff] [blame] | 262 | POWER_DOMAIN_AUDIO, |
Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 263 | POWER_DOMAIN_PLLS, |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 264 | POWER_DOMAIN_AUX_A, |
| 265 | POWER_DOMAIN_AUX_B, |
| 266 | POWER_DOMAIN_AUX_C, |
| 267 | POWER_DOMAIN_AUX_D, |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 268 | POWER_DOMAIN_GMBUS, |
Patrik Jakobsson | dfa5762 | 2015-11-09 16:48:22 +0100 | [diff] [blame] | 269 | POWER_DOMAIN_MODESET, |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 270 | POWER_DOMAIN_INIT, |
Imre Deak | bddc764 | 2013-10-16 17:25:49 +0300 | [diff] [blame] | 271 | |
| 272 | POWER_DOMAIN_NUM, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 273 | }; |
| 274 | |
| 275 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) |
| 276 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ |
| 277 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 278 | #define POWER_DOMAIN_TRANSCODER(tran) \ |
| 279 | ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ |
| 280 | (tran) + POWER_DOMAIN_TRANSCODER_A) |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 281 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 282 | enum hpd_pin { |
| 283 | HPD_NONE = 0, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 284 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 285 | HPD_CRT, |
| 286 | HPD_SDVO_B, |
| 287 | HPD_SDVO_C, |
Imre Deak | cc24fcd | 2015-07-21 15:32:45 -0700 | [diff] [blame] | 288 | HPD_PORT_A, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 289 | HPD_PORT_B, |
| 290 | HPD_PORT_C, |
| 291 | HPD_PORT_D, |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 292 | HPD_PORT_E, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 293 | HPD_NUM_PINS |
| 294 | }; |
| 295 | |
Jani Nikula | c91711f | 2015-05-28 15:43:48 +0300 | [diff] [blame] | 296 | #define for_each_hpd_pin(__pin) \ |
| 297 | for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++) |
| 298 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 299 | struct i915_hotplug { |
| 300 | struct work_struct hotplug_work; |
| 301 | |
| 302 | struct { |
| 303 | unsigned long last_jiffies; |
| 304 | int count; |
| 305 | enum { |
| 306 | HPD_ENABLED = 0, |
| 307 | HPD_DISABLED = 1, |
| 308 | HPD_MARK_DISABLED = 2 |
| 309 | } state; |
| 310 | } stats[HPD_NUM_PINS]; |
| 311 | u32 event_bits; |
| 312 | struct delayed_work reenable_work; |
| 313 | |
| 314 | struct intel_digital_port *irq_port[I915_MAX_PORTS]; |
| 315 | u32 long_port_mask; |
| 316 | u32 short_port_mask; |
| 317 | struct work_struct dig_port_work; |
| 318 | |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 319 | struct work_struct poll_init_work; |
| 320 | bool poll_enabled; |
| 321 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 322 | /* |
| 323 | * if we get a HPD irq from DP and a HPD irq from non-DP |
| 324 | * the non-DP HPD could block the workqueue on a mode config |
| 325 | * mutex getting, that userspace may have taken. However |
| 326 | * userspace is waiting on the DP workqueue to run which is |
| 327 | * blocked behind the non-DP one. |
| 328 | */ |
| 329 | struct workqueue_struct *dp_wq; |
| 330 | }; |
| 331 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 332 | #define I915_GEM_GPU_DOMAINS \ |
| 333 | (I915_GEM_DOMAIN_RENDER | \ |
| 334 | I915_GEM_DOMAIN_SAMPLER | \ |
| 335 | I915_GEM_DOMAIN_COMMAND | \ |
| 336 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 337 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 338 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 339 | #define for_each_pipe(__dev_priv, __p) \ |
| 340 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) |
Ville Syrjälä | 6831f3e | 2016-02-19 20:47:31 +0200 | [diff] [blame] | 341 | #define for_each_pipe_masked(__dev_priv, __p, __mask) \ |
| 342 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \ |
| 343 | for_each_if ((__mask) & (1 << (__p))) |
Matt Roper | 8b364b4 | 2016-10-26 15:51:28 -0700 | [diff] [blame] | 344 | #define for_each_universal_plane(__dev_priv, __pipe, __p) \ |
Damien Lespiau | dd74078 | 2015-02-28 14:54:08 +0000 | [diff] [blame] | 345 | for ((__p) = 0; \ |
| 346 | (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \ |
| 347 | (__p)++) |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 348 | #define for_each_sprite(__dev_priv, __p, __s) \ |
| 349 | for ((__s) = 0; \ |
| 350 | (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \ |
| 351 | (__s)++) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 352 | |
Jani Nikula | c3aeadc8 | 2016-03-15 21:51:09 +0200 | [diff] [blame] | 353 | #define for_each_port_masked(__port, __ports_mask) \ |
| 354 | for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \ |
| 355 | for_each_if ((__ports_mask) & (1 << (__port))) |
| 356 | |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 357 | #define for_each_crtc(dev, crtc) \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 358 | list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head) |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 359 | |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 360 | #define for_each_intel_plane(dev, intel_plane) \ |
| 361 | list_for_each_entry(intel_plane, \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 362 | &(dev)->mode_config.plane_list, \ |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 363 | base.head) |
| 364 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 365 | #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 366 | list_for_each_entry(intel_plane, \ |
| 367 | &(dev)->mode_config.plane_list, \ |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 368 | base.head) \ |
| 369 | for_each_if ((plane_mask) & \ |
| 370 | (1 << drm_plane_index(&intel_plane->base))) |
| 371 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 372 | #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \ |
| 373 | list_for_each_entry(intel_plane, \ |
| 374 | &(dev)->mode_config.plane_list, \ |
| 375 | base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 376 | for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 377 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 378 | #define for_each_intel_crtc(dev, intel_crtc) \ |
| 379 | list_for_each_entry(intel_crtc, \ |
| 380 | &(dev)->mode_config.crtc_list, \ |
| 381 | base.head) |
Damien Lespiau | d063ae4 | 2014-05-13 23:32:21 +0100 | [diff] [blame] | 382 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 383 | #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \ |
| 384 | list_for_each_entry(intel_crtc, \ |
| 385 | &(dev)->mode_config.crtc_list, \ |
| 386 | base.head) \ |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 387 | for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base))) |
| 388 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 389 | #define for_each_intel_encoder(dev, intel_encoder) \ |
| 390 | list_for_each_entry(intel_encoder, \ |
| 391 | &(dev)->mode_config.encoder_list, \ |
| 392 | base.head) |
| 393 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 394 | #define for_each_intel_connector(dev, intel_connector) \ |
| 395 | list_for_each_entry(intel_connector, \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 396 | &(dev)->mode_config.connector_list, \ |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 397 | base.head) |
| 398 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 399 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 400 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 401 | for_each_if ((intel_encoder)->base.crtc == (__crtc)) |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 402 | |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 403 | #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ |
| 404 | list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 405 | for_each_if ((intel_connector)->base.encoder == (__encoder)) |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 406 | |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 407 | #define for_each_power_domain(domain, mask) \ |
| 408 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 409 | for_each_if ((1 << (domain)) & (mask)) |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 410 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 411 | struct drm_i915_private; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 412 | struct i915_mm_struct; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 413 | struct i915_mmu_object; |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 414 | |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 415 | struct drm_i915_file_private { |
| 416 | struct drm_i915_private *dev_priv; |
| 417 | struct drm_file *file; |
| 418 | |
| 419 | struct { |
| 420 | spinlock_t lock; |
| 421 | struct list_head request_list; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 422 | /* 20ms is a fairly arbitrary limit (greater than the average frame time) |
| 423 | * chosen to prevent the CPU getting more than a frame ahead of the GPU |
| 424 | * (when using lax throttling for the frontbuffer). We also use it to |
| 425 | * offer free GPU waitboosts for severely congested workloads. |
| 426 | */ |
| 427 | #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20) |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 428 | } mm; |
| 429 | struct idr context_idr; |
| 430 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 431 | struct intel_rps_client { |
| 432 | struct list_head link; |
| 433 | unsigned boosts; |
| 434 | } rps; |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 435 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 436 | unsigned int bsd_engine; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 437 | |
| 438 | /* Client can have a maximum of 3 contexts banned before |
| 439 | * it is denied of creating new contexts. As one context |
| 440 | * ban needs 4 consecutive hangs, and more if there is |
| 441 | * progress in between, this is a last resort stop gap measure |
| 442 | * to limit the badly behaving clients access to gpu. |
| 443 | */ |
| 444 | #define I915_MAX_CLIENT_CONTEXT_BANS 3 |
| 445 | int context_bans; |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 446 | }; |
| 447 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 448 | /* Used by dp and fdi links */ |
| 449 | struct intel_link_m_n { |
| 450 | uint32_t tu; |
| 451 | uint32_t gmch_m; |
| 452 | uint32_t gmch_n; |
| 453 | uint32_t link_m; |
| 454 | uint32_t link_n; |
| 455 | }; |
| 456 | |
| 457 | void intel_link_compute_m_n(int bpp, int nlanes, |
| 458 | int pixel_clock, int link_clock, |
| 459 | struct intel_link_m_n *m_n); |
| 460 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | /* Interface history: |
| 462 | * |
| 463 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 464 | * 1.2: Add Power Management |
| 465 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 466 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 467 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 468 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 469 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 470 | */ |
| 471 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 472 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 473 | #define DRIVER_PATCHLEVEL 0 |
| 474 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 475 | struct opregion_header; |
| 476 | struct opregion_acpi; |
| 477 | struct opregion_swsci; |
| 478 | struct opregion_asle; |
| 479 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 480 | struct intel_opregion { |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 481 | struct opregion_header *header; |
| 482 | struct opregion_acpi *acpi; |
| 483 | struct opregion_swsci *swsci; |
Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 484 | u32 swsci_gbda_sub_functions; |
| 485 | u32 swsci_sbcb_sub_functions; |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 486 | struct opregion_asle *asle; |
Jani Nikula | 04ebaad | 2015-12-15 13:18:00 +0200 | [diff] [blame] | 487 | void *rvda; |
Jani Nikula | 8273038 | 2015-12-14 12:50:52 +0200 | [diff] [blame] | 488 | const void *vbt; |
Jani Nikula | ada8f95 | 2015-12-15 13:17:12 +0200 | [diff] [blame] | 489 | u32 vbt_size; |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 490 | u32 *lid_state; |
Jani Nikula | 91a60f2 | 2013-10-31 18:55:48 +0200 | [diff] [blame] | 491 | struct work_struct asle_work; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 492 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 493 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 494 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 495 | struct intel_overlay; |
| 496 | struct intel_overlay_error_state; |
| 497 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 498 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 499 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 500 | u8 dvo_port; |
| 501 | u8 slave_addr; |
| 502 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 503 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 504 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 505 | }; |
| 506 | |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 507 | struct intel_connector; |
Jani Nikula | 820d2d7 | 2014-10-27 16:26:47 +0200 | [diff] [blame] | 508 | struct intel_encoder; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 509 | struct intel_atomic_state; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 510 | struct intel_crtc_state; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 511 | struct intel_initial_plane_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 512 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 513 | struct intel_limit; |
| 514 | struct dpll; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 515 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 516 | struct drm_i915_display_funcs { |
Ville Syrjälä | 1353c4f | 2016-10-31 22:37:13 +0200 | [diff] [blame] | 517 | int (*get_display_clock_speed)(struct drm_i915_private *dev_priv); |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 518 | int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane); |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 519 | int (*compute_pipe_wm)(struct intel_crtc_state *cstate); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 520 | int (*compute_intermediate_wm)(struct drm_device *dev, |
| 521 | struct intel_crtc *intel_crtc, |
| 522 | struct intel_crtc_state *newstate); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 523 | void (*initial_watermarks)(struct intel_atomic_state *state, |
| 524 | struct intel_crtc_state *cstate); |
| 525 | void (*atomic_update_watermarks)(struct intel_atomic_state *state, |
| 526 | struct intel_crtc_state *cstate); |
| 527 | void (*optimize_watermarks)(struct intel_atomic_state *state, |
| 528 | struct intel_crtc_state *cstate); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 529 | int (*compute_global_watermarks)(struct drm_atomic_state *state); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 530 | void (*update_wm)(struct intel_crtc *crtc); |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 531 | int (*modeset_calc_cdclk)(struct drm_atomic_state *state); |
| 532 | void (*modeset_commit_cdclk)(struct drm_atomic_state *state); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 533 | /* Returns the active state of the crtc, and if the crtc is active, |
| 534 | * fills out the pipe-config with the hw state. */ |
| 535 | bool (*get_pipe_config)(struct intel_crtc *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 536 | struct intel_crtc_state *); |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 537 | void (*get_initial_plane_config)(struct intel_crtc *, |
| 538 | struct intel_initial_plane_config *); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 539 | int (*crtc_compute_clock)(struct intel_crtc *crtc, |
| 540 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 541 | void (*crtc_enable)(struct intel_crtc_state *pipe_config, |
| 542 | struct drm_atomic_state *old_state); |
| 543 | void (*crtc_disable)(struct intel_crtc_state *old_crtc_state, |
| 544 | struct drm_atomic_state *old_state); |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 545 | void (*update_crtcs)(struct drm_atomic_state *state, |
| 546 | unsigned int *crtc_vblank_mask); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 547 | void (*audio_codec_enable)(struct drm_connector *connector, |
| 548 | struct intel_encoder *encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 549 | const struct drm_display_mode *adjusted_mode); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 550 | void (*audio_codec_disable)(struct intel_encoder *encoder); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 551 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 552 | void (*init_clock_gating)(struct drm_i915_private *dev_priv); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 553 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 554 | struct drm_framebuffer *fb, |
| 555 | struct drm_i915_gem_object *obj, |
| 556 | struct drm_i915_gem_request *req, |
| 557 | uint32_t flags); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 558 | void (*hpd_irq_setup)(struct drm_i915_private *dev_priv); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 559 | /* clock updates for mode set */ |
| 560 | /* cursor updates */ |
| 561 | /* render clock increase/decrease */ |
| 562 | /* display clock increase/decrease */ |
| 563 | /* pll clock increase/decrease */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 564 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 565 | void (*load_csc_matrix)(struct drm_crtc_state *crtc_state); |
| 566 | void (*load_luts)(struct drm_crtc_state *crtc_state); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 567 | }; |
| 568 | |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 569 | enum forcewake_domain_id { |
| 570 | FW_DOMAIN_ID_RENDER = 0, |
| 571 | FW_DOMAIN_ID_BLITTER, |
| 572 | FW_DOMAIN_ID_MEDIA, |
| 573 | |
| 574 | FW_DOMAIN_ID_COUNT |
| 575 | }; |
| 576 | |
| 577 | enum forcewake_domains { |
| 578 | FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER), |
| 579 | FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER), |
| 580 | FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA), |
| 581 | FORCEWAKE_ALL = (FORCEWAKE_RENDER | |
| 582 | FORCEWAKE_BLITTER | |
| 583 | FORCEWAKE_MEDIA) |
| 584 | }; |
| 585 | |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 586 | #define FW_REG_READ (1) |
| 587 | #define FW_REG_WRITE (2) |
| 588 | |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 589 | enum decoupled_power_domain { |
| 590 | GEN9_DECOUPLED_PD_BLITTER = 0, |
| 591 | GEN9_DECOUPLED_PD_RENDER, |
| 592 | GEN9_DECOUPLED_PD_MEDIA, |
| 593 | GEN9_DECOUPLED_PD_ALL |
| 594 | }; |
| 595 | |
| 596 | enum decoupled_ops { |
| 597 | GEN9_DECOUPLED_OP_WRITE = 0, |
| 598 | GEN9_DECOUPLED_OP_READ |
| 599 | }; |
| 600 | |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 601 | enum forcewake_domains |
| 602 | intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv, |
| 603 | i915_reg_t reg, unsigned int op); |
| 604 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 605 | struct intel_uncore_funcs { |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 606 | void (*force_wake_get)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 607 | enum forcewake_domains domains); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 608 | void (*force_wake_put)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 609 | enum forcewake_domains domains); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 610 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 611 | uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 612 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 613 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 614 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 615 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 616 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 617 | uint8_t val, bool trace); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 618 | void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 619 | uint16_t val, bool trace); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 620 | void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 621 | uint32_t val, bool trace); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 622 | }; |
| 623 | |
Tvrtko Ursulin | 1515797 | 2016-10-04 09:29:23 +0100 | [diff] [blame] | 624 | struct intel_forcewake_range { |
| 625 | u32 start; |
| 626 | u32 end; |
| 627 | |
| 628 | enum forcewake_domains domains; |
| 629 | }; |
| 630 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 631 | struct intel_uncore { |
| 632 | spinlock_t lock; /** lock is also taken in irq contexts. */ |
| 633 | |
Tvrtko Ursulin | 1515797 | 2016-10-04 09:29:23 +0100 | [diff] [blame] | 634 | const struct intel_forcewake_range *fw_domains_table; |
| 635 | unsigned int fw_domains_table_entries; |
| 636 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 637 | struct intel_uncore_funcs funcs; |
| 638 | |
| 639 | unsigned fifo_count; |
Tvrtko Ursulin | 003342a | 2016-10-04 09:29:17 +0100 | [diff] [blame] | 640 | |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 641 | enum forcewake_domains fw_domains; |
Tvrtko Ursulin | 003342a | 2016-10-04 09:29:17 +0100 | [diff] [blame] | 642 | enum forcewake_domains fw_domains_active; |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 643 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 644 | struct intel_uncore_forcewake_domain { |
| 645 | struct drm_i915_private *i915; |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 646 | enum forcewake_domain_id id; |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 647 | enum forcewake_domains mask; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 648 | unsigned wake_count; |
Tvrtko Ursulin | a57a4a6 | 2016-04-07 17:04:32 +0100 | [diff] [blame] | 649 | struct hrtimer timer; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 650 | i915_reg_t reg_set; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame] | 651 | u32 val_set; |
| 652 | u32 val_clear; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 653 | i915_reg_t reg_ack; |
| 654 | i915_reg_t reg_post; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame] | 655 | u32 val_reset; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 656 | } fw_domain[FW_DOMAIN_ID_COUNT]; |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 657 | |
| 658 | int unclaimed_mmio_check; |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 659 | }; |
| 660 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 661 | /* Iterate over initialised fw domains */ |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 662 | #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \ |
| 663 | for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \ |
| 664 | (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \ |
| 665 | (domain__)++) \ |
| 666 | for_each_if ((mask__) & (domain__)->mask) |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 667 | |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 668 | #define for_each_fw_domain(domain__, dev_priv__) \ |
| 669 | for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__) |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 670 | |
Damien Lespiau | b6e7d89 | 2015-10-27 14:46:59 +0200 | [diff] [blame] | 671 | #define CSR_VERSION(major, minor) ((major) << 16 | (minor)) |
| 672 | #define CSR_VERSION_MAJOR(version) ((version) >> 16) |
| 673 | #define CSR_VERSION_MINOR(version) ((version) & 0xffff) |
| 674 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 675 | struct intel_csr { |
Daniel Vetter | 8144ac5 | 2015-10-28 23:59:04 +0200 | [diff] [blame] | 676 | struct work_struct work; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 677 | const char *fw_path; |
Animesh Manna | a7f749f | 2015-08-03 21:55:32 +0530 | [diff] [blame] | 678 | uint32_t *dmc_payload; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 679 | uint32_t dmc_fw_size; |
Damien Lespiau | b6e7d89 | 2015-10-27 14:46:59 +0200 | [diff] [blame] | 680 | uint32_t version; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 681 | uint32_t mmio_count; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 682 | i915_reg_t mmioaddr[8]; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 683 | uint32_t mmiodata[8]; |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 684 | uint32_t dc_state; |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 685 | uint32_t allowed_dc_mask; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 686 | }; |
| 687 | |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 688 | #define DEV_INFO_FOR_EACH_FLAG(func) \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 689 | /* Keep is_* in chronological order */ \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 690 | func(is_mobile); \ |
| 691 | func(is_i85x); \ |
| 692 | func(is_i915g); \ |
| 693 | func(is_i945gm); \ |
| 694 | func(is_g33); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 695 | func(is_g4x); \ |
| 696 | func(is_pineview); \ |
| 697 | func(is_broadwater); \ |
| 698 | func(is_crestline); \ |
| 699 | func(is_ivybridge); \ |
| 700 | func(is_valleyview); \ |
| 701 | func(is_cherryview); \ |
| 702 | func(is_haswell); \ |
| 703 | func(is_broadwell); \ |
| 704 | func(is_skylake); \ |
| 705 | func(is_broxton); \ |
| 706 | func(is_kabylake); \ |
Jani Nikula | c007fb4 | 2016-10-31 12:18:28 +0200 | [diff] [blame] | 707 | func(is_alpha_support); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 708 | /* Keep has_* in alphabetical order */ \ |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 709 | func(has_64bit_reloc); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 710 | func(has_csr); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 711 | func(has_ddi); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 712 | func(has_dp_mst); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 713 | func(has_fbc); \ |
| 714 | func(has_fpga_dbg); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 715 | func(has_gmbus_irq); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 716 | func(has_gmch_display); \ |
| 717 | func(has_guc); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 718 | func(has_hotplug); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 719 | func(has_hw_contexts); \ |
| 720 | func(has_l3_dpf); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 721 | func(has_llc); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 722 | func(has_logical_ring_contexts); \ |
| 723 | func(has_overlay); \ |
| 724 | func(has_pipe_cxsr); \ |
| 725 | func(has_pooled_eu); \ |
| 726 | func(has_psr); \ |
| 727 | func(has_rc6); \ |
| 728 | func(has_rc6p); \ |
| 729 | func(has_resource_streamer); \ |
| 730 | func(has_runtime_pm); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 731 | func(has_snoop); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 732 | func(cursor_needs_physical); \ |
| 733 | func(hws_needs_physical); \ |
| 734 | func(overlay_needs_physical); \ |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 735 | func(supports_tv); \ |
| 736 | func(has_decoupled_mmio) |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 737 | |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 738 | struct sseu_dev_info { |
Imre Deak | f08a0c9 | 2016-08-31 19:13:04 +0300 | [diff] [blame] | 739 | u8 slice_mask; |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 740 | u8 subslice_mask; |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 741 | u8 eu_total; |
| 742 | u8 eu_per_subslice; |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 743 | u8 min_eu_in_pool; |
| 744 | /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */ |
| 745 | u8 subslice_7eu[3]; |
| 746 | u8 has_slice_pg:1; |
| 747 | u8 has_subslice_pg:1; |
| 748 | u8 has_eu_pg:1; |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 749 | }; |
| 750 | |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 751 | static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu) |
| 752 | { |
| 753 | return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask); |
| 754 | } |
| 755 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 756 | struct intel_device_info { |
Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 757 | u32 display_mmio_offset; |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 758 | u16 device_id; |
Tvrtko Ursulin | ac208a8 | 2016-05-10 10:57:07 +0100 | [diff] [blame] | 759 | u8 num_pipes; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 760 | u8 num_sprites[I915_MAX_PIPES]; |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 761 | u8 gen; |
Tvrtko Ursulin | ae5702d | 2016-05-10 10:57:04 +0100 | [diff] [blame] | 762 | u16 gen_mask; |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 763 | u8 ring_mask; /* Rings supported by the HW */ |
Tvrtko Ursulin | c1bb114 | 2016-08-10 16:22:10 +0100 | [diff] [blame] | 764 | u8 num_rings; |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 765 | #define DEFINE_FLAG(name) u8 name:1 |
| 766 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG); |
| 767 | #undef DEFINE_FLAG |
Deepak M | 6f3fff6 | 2016-09-15 15:01:10 +0530 | [diff] [blame] | 768 | u16 ddb_size; /* in blocks */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 769 | /* Register offsets for the various display pipes and transcoders */ |
| 770 | int pipe_offsets[I915_MAX_TRANSCODERS]; |
| 771 | int trans_offsets[I915_MAX_TRANSCODERS]; |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 772 | int palette_offsets[I915_MAX_PIPES]; |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 773 | int cursor_offsets[I915_MAX_PIPES]; |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 774 | |
| 775 | /* Slice/subslice/EU info */ |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 776 | struct sseu_dev_info sseu; |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 777 | |
| 778 | struct color_luts { |
| 779 | u16 degamma_lut_size; |
| 780 | u16 gamma_lut_size; |
| 781 | } color; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 782 | }; |
| 783 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 784 | struct intel_display_error_state; |
| 785 | |
| 786 | struct drm_i915_error_state { |
| 787 | struct kref ref; |
| 788 | struct timeval time; |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 789 | struct timeval boottime; |
| 790 | struct timeval uptime; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 791 | |
Chris Wilson | 9f267eb | 2016-10-12 10:05:19 +0100 | [diff] [blame] | 792 | struct drm_i915_private *i915; |
| 793 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 794 | char error_msg[128]; |
| 795 | bool simulated; |
| 796 | int iommu; |
| 797 | u32 reset_count; |
| 798 | u32 suspend_count; |
| 799 | struct intel_device_info device_info; |
| 800 | |
| 801 | /* Generic register state */ |
| 802 | u32 eir; |
| 803 | u32 pgtbl_er; |
| 804 | u32 ier; |
| 805 | u32 gtier[4]; |
| 806 | u32 ccid; |
| 807 | u32 derrmr; |
| 808 | u32 forcewake; |
| 809 | u32 error; /* gen6+ */ |
| 810 | u32 err_int; /* gen7 */ |
| 811 | u32 fault_data0; /* gen8, gen9 */ |
| 812 | u32 fault_data1; /* gen8, gen9 */ |
| 813 | u32 done_reg; |
| 814 | u32 gac_eco; |
| 815 | u32 gam_ecochk; |
| 816 | u32 gab_ctl; |
| 817 | u32 gfx_mode; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 818 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 819 | u64 fence[I915_MAX_NUM_FENCES]; |
| 820 | struct intel_overlay_error_state *overlay; |
| 821 | struct intel_display_error_state *display; |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 822 | struct drm_i915_error_object *semaphore; |
Akash Goel | 27b85be | 2016-10-12 21:54:39 +0530 | [diff] [blame] | 823 | struct drm_i915_error_object *guc_log; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 824 | |
| 825 | struct drm_i915_error_engine { |
| 826 | int engine_id; |
| 827 | /* Software tracked state */ |
| 828 | bool waiting; |
| 829 | int num_waiters; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 830 | unsigned long hangcheck_timestamp; |
| 831 | bool hangcheck_stalled; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 832 | enum intel_engine_hangcheck_action hangcheck_action; |
| 833 | struct i915_address_space *vm; |
| 834 | int num_requests; |
| 835 | |
Chris Wilson | cdb324b | 2016-10-04 21:11:30 +0100 | [diff] [blame] | 836 | /* position of active request inside the ring */ |
| 837 | u32 rq_head, rq_post, rq_tail; |
| 838 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 839 | /* our own tracking of ring head and tail */ |
| 840 | u32 cpu_ring_head; |
| 841 | u32 cpu_ring_tail; |
| 842 | |
| 843 | u32 last_seqno; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 844 | |
| 845 | /* Register state */ |
| 846 | u32 start; |
| 847 | u32 tail; |
| 848 | u32 head; |
| 849 | u32 ctl; |
Chris Wilson | 21a2c58 | 2016-08-15 10:49:11 +0100 | [diff] [blame] | 850 | u32 mode; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 851 | u32 hws; |
| 852 | u32 ipeir; |
| 853 | u32 ipehr; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 854 | u32 bbstate; |
| 855 | u32 instpm; |
| 856 | u32 instps; |
| 857 | u32 seqno; |
| 858 | u64 bbaddr; |
| 859 | u64 acthd; |
| 860 | u32 fault_reg; |
| 861 | u64 faddr; |
| 862 | u32 rc_psmi; /* sleep state */ |
| 863 | u32 semaphore_mboxes[I915_NUM_ENGINES - 1]; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 864 | struct intel_instdone instdone; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 865 | |
| 866 | struct drm_i915_error_object { |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 867 | u64 gtt_offset; |
Chris Wilson | 03382df | 2016-08-15 10:49:09 +0100 | [diff] [blame] | 868 | u64 gtt_size; |
Chris Wilson | 0a97015 | 2016-10-12 10:05:22 +0100 | [diff] [blame] | 869 | int page_count; |
| 870 | int unused; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 871 | u32 *pages[0]; |
| 872 | } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page; |
| 873 | |
| 874 | struct drm_i915_error_object *wa_ctx; |
| 875 | |
| 876 | struct drm_i915_error_request { |
| 877 | long jiffies; |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 878 | pid_t pid; |
Chris Wilson | 35ca039 | 2016-10-13 11:18:14 +0100 | [diff] [blame] | 879 | u32 context; |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 880 | int ban_score; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 881 | u32 seqno; |
| 882 | u32 head; |
| 883 | u32 tail; |
Chris Wilson | 35ca039 | 2016-10-13 11:18:14 +0100 | [diff] [blame] | 884 | } *requests, execlist[2]; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 885 | |
| 886 | struct drm_i915_error_waiter { |
| 887 | char comm[TASK_COMM_LEN]; |
| 888 | pid_t pid; |
| 889 | u32 seqno; |
| 890 | } *waiters; |
| 891 | |
| 892 | struct { |
| 893 | u32 gfx_mode; |
| 894 | union { |
| 895 | u64 pdp[4]; |
| 896 | u32 pp_dir_base; |
| 897 | }; |
| 898 | } vm_info; |
| 899 | |
| 900 | pid_t pid; |
| 901 | char comm[TASK_COMM_LEN]; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 902 | int context_bans; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 903 | } engine[I915_NUM_ENGINES]; |
| 904 | |
| 905 | struct drm_i915_error_buffer { |
| 906 | u32 size; |
| 907 | u32 name; |
| 908 | u32 rseqno[I915_NUM_ENGINES], wseqno; |
| 909 | u64 gtt_offset; |
| 910 | u32 read_domains; |
| 911 | u32 write_domain; |
| 912 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
| 913 | u32 tiling:2; |
| 914 | u32 dirty:1; |
| 915 | u32 purgeable:1; |
| 916 | u32 userptr:1; |
| 917 | s32 engine:4; |
| 918 | u32 cache_level:3; |
| 919 | } *active_bo[I915_NUM_ENGINES], *pinned_bo; |
| 920 | u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count; |
| 921 | struct i915_address_space *active_vm[I915_NUM_ENGINES]; |
| 922 | }; |
| 923 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 924 | enum i915_cache_level { |
| 925 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 926 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 927 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 928 | caches, eg sampler/render caches, and the |
| 929 | large Last-Level-Cache. LLC is coherent with |
| 930 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 931 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 932 | }; |
| 933 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 934 | #define DEFAULT_CONTEXT_HANDLE 0 |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 935 | |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 936 | /** |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 937 | * struct i915_gem_context - as the name implies, represents a context. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 938 | * @ref: reference count. |
| 939 | * @user_handle: userspace tracking identity for this context. |
| 940 | * @remap_slice: l3 row remapping information. |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 941 | * @flags: context specific flags: |
| 942 | * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 943 | * @file_priv: filp associated with this context (NULL for global default |
| 944 | * context). |
| 945 | * @hang_stats: information about the role of this context in possible GPU |
| 946 | * hangs. |
Tvrtko Ursulin | 7df113e | 2015-04-17 12:49:07 +0100 | [diff] [blame] | 947 | * @ppgtt: virtual memory space used by this context. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 948 | * @legacy_hw_ctx: render context backing object and whether it is correctly |
| 949 | * initialized (legacy ring submission mechanism only). |
| 950 | * @link: link in the global list of contexts. |
| 951 | * |
| 952 | * Contexts are memory images used by the hardware to store copies of their |
| 953 | * internal state. |
| 954 | */ |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 955 | struct i915_gem_context { |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 956 | struct kref ref; |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 957 | struct drm_i915_private *i915; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 958 | struct drm_i915_file_private *file_priv; |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 959 | struct i915_hw_ppgtt *ppgtt; |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 960 | struct pid *pid; |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 961 | const char *name; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 962 | |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 963 | unsigned long flags; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 964 | #define CONTEXT_NO_ZEROMAP BIT(0) |
| 965 | #define CONTEXT_NO_ERROR_CAPTURE BIT(1) |
Dave Gordon | 0be8115 | 2016-08-19 15:23:42 +0100 | [diff] [blame] | 966 | |
| 967 | /* Unique identifier for this context, used by the hw for tracking */ |
| 968 | unsigned int hw_id; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 969 | u32 user_handle; |
Chris Wilson | 9f792eb | 2016-11-14 20:41:04 +0000 | [diff] [blame] | 970 | int priority; /* greater priorities are serviced first */ |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 971 | |
Chris Wilson | 0cb26a8 | 2016-06-24 14:55:53 +0100 | [diff] [blame] | 972 | u32 ggtt_alignment; |
| 973 | |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 974 | struct intel_context { |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 975 | struct i915_vma *state; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 976 | struct intel_ring *ring; |
Tvrtko Ursulin | 82352e9 | 2016-01-15 17:12:45 +0000 | [diff] [blame] | 977 | uint32_t *lrc_reg_state; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 978 | u64 lrc_desc; |
| 979 | int pin_count; |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 980 | bool initialised; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 981 | } engine[I915_NUM_ENGINES]; |
Zhi Wang | bcd794c | 2016-06-16 08:07:01 -0400 | [diff] [blame] | 982 | u32 ring_size; |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 983 | u32 desc_template; |
Zhi Wang | 3c7ba63 | 2016-06-16 08:07:03 -0400 | [diff] [blame] | 984 | struct atomic_notifier_head status_notifier; |
Zhi Wang | 80a9a8d | 2016-06-16 08:07:04 -0400 | [diff] [blame] | 985 | bool execlists_force_single_submission; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 986 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 987 | struct list_head link; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 988 | |
| 989 | u8 remap_slice; |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 990 | bool closed:1; |
Mika Kuoppala | bc1d53c | 2016-11-16 17:20:34 +0200 | [diff] [blame] | 991 | bool bannable:1; |
| 992 | bool banned:1; |
| 993 | |
| 994 | unsigned int guilty_count; /* guilty of a hang */ |
| 995 | unsigned int active_count; /* active during hang */ |
| 996 | |
| 997 | #define CONTEXT_SCORE_GUILTY 10 |
| 998 | #define CONTEXT_SCORE_BAN_THRESHOLD 40 |
| 999 | /* Accumulated score of hangs caused by this context */ |
| 1000 | int ban_score; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 1001 | }; |
| 1002 | |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 1003 | enum fb_op_origin { |
| 1004 | ORIGIN_GTT, |
| 1005 | ORIGIN_CPU, |
| 1006 | ORIGIN_CS, |
| 1007 | ORIGIN_FLIP, |
Paulo Zanoni | 74b4ea1 | 2015-07-14 16:29:14 -0300 | [diff] [blame] | 1008 | ORIGIN_DIRTYFB, |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 1009 | }; |
| 1010 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1011 | struct intel_fbc { |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1012 | /* This is always the inner lock when overlapping with struct_mutex and |
| 1013 | * it's the outer lock when overlapping with stolen_lock. */ |
| 1014 | struct mutex lock; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 1015 | unsigned threshold; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1016 | unsigned int possible_framebuffer_bits; |
| 1017 | unsigned int busy_bits; |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1018 | unsigned int visible_pipes_mask; |
Paulo Zanoni | e35fef2 | 2015-02-09 14:46:29 -0200 | [diff] [blame] | 1019 | struct intel_crtc *crtc; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1020 | |
Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 1021 | struct drm_mm_node compressed_fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1022 | struct drm_mm_node *compressed_llb; |
| 1023 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 1024 | bool false_color; |
| 1025 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1026 | bool enabled; |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1027 | bool active; |
Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 1028 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1029 | bool underrun_detected; |
| 1030 | struct work_struct underrun_work; |
| 1031 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 1032 | struct intel_fbc_state_cache { |
| 1033 | struct { |
| 1034 | unsigned int mode_flags; |
| 1035 | uint32_t hsw_bdw_pixel_rate; |
| 1036 | } crtc; |
| 1037 | |
| 1038 | struct { |
| 1039 | unsigned int rotation; |
| 1040 | int src_w; |
| 1041 | int src_h; |
| 1042 | bool visible; |
| 1043 | } plane; |
| 1044 | |
| 1045 | struct { |
| 1046 | u64 ilk_ggtt_offset; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 1047 | uint32_t pixel_format; |
| 1048 | unsigned int stride; |
| 1049 | int fence_reg; |
| 1050 | unsigned int tiling_mode; |
| 1051 | } fb; |
| 1052 | } state_cache; |
| 1053 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 1054 | struct intel_fbc_reg_params { |
| 1055 | struct { |
| 1056 | enum pipe pipe; |
| 1057 | enum plane plane; |
| 1058 | unsigned int fence_y_offset; |
| 1059 | } crtc; |
| 1060 | |
| 1061 | struct { |
| 1062 | u64 ggtt_offset; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 1063 | uint32_t pixel_format; |
| 1064 | unsigned int stride; |
| 1065 | int fence_reg; |
| 1066 | } fb; |
| 1067 | |
| 1068 | int cfb_size; |
| 1069 | } params; |
| 1070 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1071 | struct intel_fbc_work { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1072 | bool scheduled; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 1073 | u32 scheduled_vblank; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1074 | struct work_struct work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1075 | } work; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1076 | |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 1077 | const char *no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1078 | }; |
| 1079 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1080 | /** |
| 1081 | * HIGH_RR is the highest eDP panel refresh rate read from EDID |
| 1082 | * LOW_RR is the lowest eDP panel refresh rate found from EDID |
| 1083 | * parsing for same resolution. |
| 1084 | */ |
| 1085 | enum drrs_refresh_rate_type { |
| 1086 | DRRS_HIGH_RR, |
| 1087 | DRRS_LOW_RR, |
| 1088 | DRRS_MAX_RR, /* RR count */ |
| 1089 | }; |
| 1090 | |
| 1091 | enum drrs_support_type { |
| 1092 | DRRS_NOT_SUPPORTED = 0, |
| 1093 | STATIC_DRRS_SUPPORT = 1, |
| 1094 | SEAMLESS_DRRS_SUPPORT = 2 |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1095 | }; |
| 1096 | |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 1097 | struct intel_dp; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1098 | struct i915_drrs { |
| 1099 | struct mutex mutex; |
| 1100 | struct delayed_work work; |
| 1101 | struct intel_dp *dp; |
| 1102 | unsigned busy_frontbuffer_bits; |
| 1103 | enum drrs_refresh_rate_type refresh_rate_type; |
| 1104 | enum drrs_support_type type; |
| 1105 | }; |
| 1106 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1107 | struct i915_psr { |
Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 1108 | struct mutex lock; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1109 | bool sink_support; |
| 1110 | bool source_ok; |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 1111 | struct intel_dp *enabled; |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 1112 | bool active; |
| 1113 | struct delayed_work work; |
Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 1114 | unsigned busy_frontbuffer_bits; |
Sonika Jindal | 474d1ec | 2015-04-02 11:02:44 +0530 | [diff] [blame] | 1115 | bool psr2_support; |
| 1116 | bool aux_frame_sync; |
Rodrigo Vivi | 60e5ffe | 2016-02-01 12:02:07 -0800 | [diff] [blame] | 1117 | bool link_standby; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1118 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1119 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1120 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 1121 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1122 | PCH_IBX, /* Ibexpeak PCH */ |
| 1123 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 1124 | PCH_LPT, /* Lynxpoint PCH */ |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 1125 | PCH_SPT, /* Sunrisepoint PCH */ |
Rodrigo Vivi | 22dea0b | 2016-07-01 17:07:12 -0700 | [diff] [blame] | 1126 | PCH_KBP, /* Kabypoint PCH */ |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 1127 | PCH_NOP, |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1128 | }; |
| 1129 | |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 1130 | enum intel_sbi_destination { |
| 1131 | SBI_ICLK, |
| 1132 | SBI_MPHY, |
| 1133 | }; |
| 1134 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 1135 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 1136 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 1137 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 1138 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1139 | #define QUIRK_PIPEB_FORCE (1<<4) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 1140 | #define QUIRK_PIN_SWIZZLED_PAGES (1<<5) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 1141 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1142 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 1143 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1144 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1145 | struct intel_gmbus { |
| 1146 | struct i2c_adapter adapter; |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 1147 | #define GMBUS_FORCE_BIT_RETRY (1U << 31) |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 1148 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1149 | u32 reg0; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1150 | i915_reg_t gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 1151 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1152 | struct drm_i915_private *dev_priv; |
| 1153 | }; |
| 1154 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1155 | struct i915_suspend_saved_registers { |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 1156 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1157 | u32 saveFBC_CONTROL; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 1158 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 1159 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1160 | u32 saveSWF0[16]; |
| 1161 | u32 saveSWF1[16]; |
Ville Syrjälä | 85fa792 | 2015-09-18 20:03:43 +0300 | [diff] [blame] | 1162 | u32 saveSWF3[3]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 1163 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 1164 | u32 savePCH_PORT_HOTPLUG; |
Jesse Barnes | 9f49c37 | 2014-12-10 12:16:05 -0800 | [diff] [blame] | 1165 | u16 saveGCDGMBUS; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1166 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1167 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1168 | struct vlv_s0ix_state { |
| 1169 | /* GAM */ |
| 1170 | u32 wr_watermark; |
| 1171 | u32 gfx_prio_ctrl; |
| 1172 | u32 arb_mode; |
| 1173 | u32 gfx_pend_tlb0; |
| 1174 | u32 gfx_pend_tlb1; |
| 1175 | u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM]; |
| 1176 | u32 media_max_req_count; |
| 1177 | u32 gfx_max_req_count; |
| 1178 | u32 render_hwsp; |
| 1179 | u32 ecochk; |
| 1180 | u32 bsd_hwsp; |
| 1181 | u32 blt_hwsp; |
| 1182 | u32 tlb_rd_addr; |
| 1183 | |
| 1184 | /* MBC */ |
| 1185 | u32 g3dctl; |
| 1186 | u32 gsckgctl; |
| 1187 | u32 mbctl; |
| 1188 | |
| 1189 | /* GCP */ |
| 1190 | u32 ucgctl1; |
| 1191 | u32 ucgctl3; |
| 1192 | u32 rcgctl1; |
| 1193 | u32 rcgctl2; |
| 1194 | u32 rstctl; |
| 1195 | u32 misccpctl; |
| 1196 | |
| 1197 | /* GPM */ |
| 1198 | u32 gfxpause; |
| 1199 | u32 rpdeuhwtc; |
| 1200 | u32 rpdeuc; |
| 1201 | u32 ecobus; |
| 1202 | u32 pwrdwnupctl; |
| 1203 | u32 rp_down_timeout; |
| 1204 | u32 rp_deucsw; |
| 1205 | u32 rcubmabdtmr; |
| 1206 | u32 rcedata; |
| 1207 | u32 spare2gh; |
| 1208 | |
| 1209 | /* Display 1 CZ domain */ |
| 1210 | u32 gt_imr; |
| 1211 | u32 gt_ier; |
| 1212 | u32 pm_imr; |
| 1213 | u32 pm_ier; |
| 1214 | u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM]; |
| 1215 | |
| 1216 | /* GT SA CZ domain */ |
| 1217 | u32 tilectl; |
| 1218 | u32 gt_fifoctl; |
| 1219 | u32 gtlc_wake_ctrl; |
| 1220 | u32 gtlc_survive; |
| 1221 | u32 pmwgicz; |
| 1222 | |
| 1223 | /* Display 2 CZ domain */ |
| 1224 | u32 gu_ctl0; |
| 1225 | u32 gu_ctl1; |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 1226 | u32 pcbr; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1227 | u32 clock_gate_dis2; |
| 1228 | }; |
| 1229 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1230 | struct intel_rps_ei { |
| 1231 | u32 cz_clock; |
| 1232 | u32 render_c0; |
| 1233 | u32 media_c0; |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1234 | }; |
| 1235 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1236 | struct intel_gen6_power_mgmt { |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1237 | /* |
| 1238 | * work, interrupts_enabled and pm_iir are protected by |
| 1239 | * dev_priv->irq_lock |
| 1240 | */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1241 | struct work_struct work; |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1242 | bool interrupts_enabled; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1243 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1244 | |
Dave Gordon | b20e3cf | 2016-09-12 21:19:35 +0100 | [diff] [blame] | 1245 | /* PM interrupt bits that should never be masked */ |
Sagar Arun Kamble | 1800ad2 | 2016-05-31 13:58:27 +0530 | [diff] [blame] | 1246 | u32 pm_intr_keep; |
| 1247 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1248 | /* Frequencies are stored in potentially platform dependent multiples. |
| 1249 | * In other words, *_freq needs to be multiplied by X to be interesting. |
| 1250 | * Soft limits are those which are used for the dynamic reclocking done |
| 1251 | * by the driver (raise frequencies under heavy loads, and lower for |
| 1252 | * lighter loads). Hard limits are those imposed by the hardware. |
| 1253 | * |
| 1254 | * A distinction is made for overclocking, which is never enabled by |
| 1255 | * default, and is considered to be above the hard limit if it's |
| 1256 | * possible at all. |
| 1257 | */ |
| 1258 | u8 cur_freq; /* Current frequency (cached, may not == HW) */ |
| 1259 | u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */ |
| 1260 | u8 max_freq_softlimit; /* Max frequency permitted by the driver */ |
| 1261 | u8 max_freq; /* Maximum frequency, RP0 if not overclocking */ |
| 1262 | u8 min_freq; /* AKA RPn. Minimum frequency */ |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 1263 | u8 boost_freq; /* Frequency to request when wait boosting */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 1264 | u8 idle_freq; /* Frequency to request when we are idle */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1265 | u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */ |
| 1266 | u8 rp1_freq; /* "less than" RP0 power/freqency */ |
| 1267 | u8 rp0_freq; /* Non-overclocked max frequency. */ |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 1268 | u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */ |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1269 | |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 1270 | u8 up_threshold; /* Current %busy required to uplock */ |
| 1271 | u8 down_threshold; /* Current %busy required to downclock */ |
| 1272 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 1273 | int last_adj; |
| 1274 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; |
| 1275 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 1276 | spinlock_t client_lock; |
| 1277 | struct list_head clients; |
| 1278 | bool client_boost; |
| 1279 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 1280 | bool enabled; |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 1281 | struct delayed_work autoenable_work; |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 1282 | unsigned boosts; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1283 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1284 | /* manual wa residency calculations */ |
| 1285 | struct intel_rps_ei up_ei, down_ei; |
| 1286 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1287 | /* |
| 1288 | * Protects RPS/RC6 register access and PCU communication. |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 1289 | * Must be taken after struct_mutex if nested. Note that |
| 1290 | * this lock may be held for long periods of time when |
| 1291 | * talking to hw - so only take it when talking to hw! |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1292 | */ |
| 1293 | struct mutex hw_lock; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1294 | }; |
| 1295 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1296 | /* defined intel_pm.c */ |
| 1297 | extern spinlock_t mchdev_lock; |
| 1298 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1299 | struct intel_ilk_power_mgmt { |
| 1300 | u8 cur_delay; |
| 1301 | u8 min_delay; |
| 1302 | u8 max_delay; |
| 1303 | u8 fmax; |
| 1304 | u8 fstart; |
| 1305 | |
| 1306 | u64 last_count1; |
| 1307 | unsigned long last_time1; |
| 1308 | unsigned long chipset_power; |
| 1309 | u64 last_count2; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1310 | u64 last_time2; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1311 | unsigned long gfx_power; |
| 1312 | u8 corr; |
| 1313 | |
| 1314 | int c_m; |
| 1315 | int r_t; |
| 1316 | }; |
| 1317 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1318 | struct drm_i915_private; |
| 1319 | struct i915_power_well; |
| 1320 | |
| 1321 | struct i915_power_well_ops { |
| 1322 | /* |
| 1323 | * Synchronize the well's hw state to match the current sw state, for |
| 1324 | * example enable/disable it based on the current refcount. Called |
| 1325 | * during driver init and resume time, possibly after first calling |
| 1326 | * the enable/disable handlers. |
| 1327 | */ |
| 1328 | void (*sync_hw)(struct drm_i915_private *dev_priv, |
| 1329 | struct i915_power_well *power_well); |
| 1330 | /* |
| 1331 | * Enable the well and resources that depend on it (for example |
| 1332 | * interrupts located on the well). Called after the 0->1 refcount |
| 1333 | * transition. |
| 1334 | */ |
| 1335 | void (*enable)(struct drm_i915_private *dev_priv, |
| 1336 | struct i915_power_well *power_well); |
| 1337 | /* |
| 1338 | * Disable the well and resources that depend on it. Called after |
| 1339 | * the 1->0 refcount transition. |
| 1340 | */ |
| 1341 | void (*disable)(struct drm_i915_private *dev_priv, |
| 1342 | struct i915_power_well *power_well); |
| 1343 | /* Returns the hw enabled state. */ |
| 1344 | bool (*is_enabled)(struct drm_i915_private *dev_priv, |
| 1345 | struct i915_power_well *power_well); |
| 1346 | }; |
| 1347 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1348 | /* Power well structure for haswell */ |
| 1349 | struct i915_power_well { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1350 | const char *name; |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 1351 | bool always_on; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1352 | /* power well enable/disable usage count */ |
| 1353 | int count; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 1354 | /* cached hw enabled state */ |
| 1355 | bool hw_enabled; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1356 | unsigned long domains; |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1357 | /* unique identifier for this power well */ |
| 1358 | unsigned long id; |
Ander Conselvan de Oliveira | 362624c | 2016-10-06 19:22:15 +0300 | [diff] [blame] | 1359 | /* |
| 1360 | * Arbitraty data associated with this power well. Platform and power |
| 1361 | * well specific. |
| 1362 | */ |
| 1363 | unsigned long data; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1364 | const struct i915_power_well_ops *ops; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1365 | }; |
| 1366 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1367 | struct i915_power_domains { |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1368 | /* |
| 1369 | * Power wells needed for initialization at driver init and suspend |
| 1370 | * time are on. They are kept on until after the first modeset. |
| 1371 | */ |
| 1372 | bool init_power_on; |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 1373 | bool initializing; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1374 | int power_well_count; |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1375 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1376 | struct mutex lock; |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 1377 | int domain_use_count[POWER_DOMAIN_NUM]; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1378 | struct i915_power_well *power_wells; |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1379 | }; |
| 1380 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1381 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1382 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1383 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1384 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1385 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1386 | }; |
| 1387 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1388 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1389 | /** Memory allocator for GTT stolen memory */ |
| 1390 | struct drm_mm stolen; |
Paulo Zanoni | 92e97d2 | 2015-07-02 19:25:09 -0300 | [diff] [blame] | 1391 | /** Protects the usage of the GTT stolen memory allocator. This is |
| 1392 | * always the inner lock when overlapping with struct_mutex. */ |
| 1393 | struct mutex stolen_lock; |
| 1394 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1395 | /** List of all objects in gtt_space. Used to restore gtt |
| 1396 | * mappings on resume */ |
| 1397 | struct list_head bound_list; |
| 1398 | /** |
| 1399 | * List of objects which are not bound to the GTT (thus |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 1400 | * are idle and not used by the GPU). These objects may or may |
| 1401 | * not actually have any pages attached. |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1402 | */ |
| 1403 | struct list_head unbound_list; |
| 1404 | |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1405 | /** List of all objects in gtt_space, currently mmaped by userspace. |
| 1406 | * All objects within this list must also be on bound_list. |
| 1407 | */ |
| 1408 | struct list_head userfault_list; |
| 1409 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 1410 | /** |
| 1411 | * List of objects which are pending destruction. |
| 1412 | */ |
| 1413 | struct llist_head free_list; |
| 1414 | struct work_struct free_work; |
| 1415 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1416 | /** Usable portion of the GTT for GEM */ |
| 1417 | unsigned long stolen_base; /* limited to low memory (32-bit) */ |
| 1418 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1419 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 1420 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 1421 | |
Chris Wilson | 2cfcd32 | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 1422 | struct notifier_block oom_notifier; |
Chris Wilson | e87666b | 2016-04-04 14:46:43 +0100 | [diff] [blame] | 1423 | struct notifier_block vmap_notifier; |
Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 1424 | struct shrinker shrinker; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1425 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1426 | /** LRU list of objects with fence regs on them. */ |
| 1427 | struct list_head fence_list; |
| 1428 | |
| 1429 | /** |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1430 | * Are we in a non-interruptible section of code like |
| 1431 | * modesetting? |
| 1432 | */ |
| 1433 | bool interruptible; |
| 1434 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1435 | /* the indicator for dispatch video commands on two BSD rings */ |
Joonas Lahtinen | 6f63340 | 2016-09-01 14:58:21 +0300 | [diff] [blame] | 1436 | atomic_t bsd_engine_dispatch_index; |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1437 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1438 | /** Bit 6 swizzling required for X tiling */ |
| 1439 | uint32_t bit_6_swizzle_x; |
| 1440 | /** Bit 6 swizzling required for Y tiling */ |
| 1441 | uint32_t bit_6_swizzle_y; |
| 1442 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1443 | /* accounting, useful for userland debugging */ |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 1444 | spinlock_t object_stat_lock; |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 1445 | u64 object_memory; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1446 | u32 object_count; |
| 1447 | }; |
| 1448 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1449 | struct drm_i915_error_state_buf { |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 1450 | struct drm_i915_private *i915; |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1451 | unsigned bytes; |
| 1452 | unsigned size; |
| 1453 | int err; |
| 1454 | u8 *buf; |
| 1455 | loff_t start; |
| 1456 | loff_t pos; |
| 1457 | }; |
| 1458 | |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1459 | struct i915_error_state_file_priv { |
| 1460 | struct drm_device *dev; |
| 1461 | struct drm_i915_error_state *error; |
| 1462 | }; |
| 1463 | |
Chris Wilson | b52992c | 2016-10-28 13:58:24 +0100 | [diff] [blame] | 1464 | #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */ |
| 1465 | #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */ |
| 1466 | |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 1467 | #define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */ |
| 1468 | #define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */ |
| 1469 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1470 | struct i915_gpu_error { |
| 1471 | /* For hangcheck timer */ |
| 1472 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
| 1473 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1474 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 1475 | struct delayed_work hangcheck_work; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1476 | |
| 1477 | /* For reset and error_state handling. */ |
| 1478 | spinlock_t lock; |
| 1479 | /* Protected by the above dev->gpu_error.lock. */ |
| 1480 | struct drm_i915_error_state *first_error; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1481 | |
| 1482 | unsigned long missed_irq_rings; |
| 1483 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1484 | /** |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1485 | * State variable controlling the reset flow and count |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1486 | * |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1487 | * This is a counter which gets incremented when reset is triggered, |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1488 | * |
| 1489 | * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set |
| 1490 | * meaning that any waiters holding onto the struct_mutex should |
| 1491 | * relinquish the lock immediately in order for the reset to start. |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1492 | * |
| 1493 | * If reset is not completed succesfully, the I915_WEDGE bit is |
| 1494 | * set meaning that hardware is terminally sour and there is no |
| 1495 | * recovery. All waiters on the reset_queue will be woken when |
| 1496 | * that happens. |
| 1497 | * |
| 1498 | * This counter is used by the wait_seqno code to notice that reset |
| 1499 | * event happened and it needs to restart the entire ioctl (since most |
| 1500 | * likely the seqno it waited for won't ever signal anytime soon). |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1501 | * |
| 1502 | * This is important for lock-free wait paths, where no contended lock |
| 1503 | * naturally enforces the correct ordering between the bail-out of the |
| 1504 | * waiter and the gpu reset work code. |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1505 | */ |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1506 | unsigned long reset_count; |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1507 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1508 | unsigned long flags; |
| 1509 | #define I915_RESET_IN_PROGRESS 0 |
| 1510 | #define I915_WEDGED (BITS_PER_LONG - 1) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1511 | |
| 1512 | /** |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 1513 | * Waitqueue to signal when a hang is detected. Used to for waiters |
| 1514 | * to release the struct_mutex for the reset to procede. |
| 1515 | */ |
| 1516 | wait_queue_head_t wait_queue; |
| 1517 | |
| 1518 | /** |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1519 | * Waitqueue to signal when the reset has completed. Used by clients |
| 1520 | * that wait for dev_priv->mm.wedged to settle. |
| 1521 | */ |
| 1522 | wait_queue_head_t reset_queue; |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1523 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1524 | /* For missed irq/seqno simulation. */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1525 | unsigned long test_irq_rings; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1526 | }; |
| 1527 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1528 | enum modeset_restore { |
| 1529 | MODESET_ON_LID_OPEN, |
| 1530 | MODESET_DONE, |
| 1531 | MODESET_SUSPENDED, |
| 1532 | }; |
| 1533 | |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 1534 | #define DP_AUX_A 0x40 |
| 1535 | #define DP_AUX_B 0x10 |
| 1536 | #define DP_AUX_C 0x20 |
| 1537 | #define DP_AUX_D 0x30 |
| 1538 | |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1539 | #define DDC_PIN_B 0x05 |
| 1540 | #define DDC_PIN_C 0x04 |
| 1541 | #define DDC_PIN_D 0x06 |
| 1542 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1543 | struct ddi_vbt_port_info { |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1544 | /* |
| 1545 | * This is an index in the HDMI/DVI DDI buffer translation table. |
| 1546 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't |
| 1547 | * populate this field. |
| 1548 | */ |
| 1549 | #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1550 | uint8_t hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1551 | |
| 1552 | uint8_t supports_dvi:1; |
| 1553 | uint8_t supports_hdmi:1; |
| 1554 | uint8_t supports_dp:1; |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 1555 | |
| 1556 | uint8_t alternate_aux_channel; |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1557 | uint8_t alternate_ddc_pin; |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1558 | |
| 1559 | uint8_t dp_boost_level; |
| 1560 | uint8_t hdmi_boost_level; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1561 | }; |
| 1562 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1563 | enum psr_lines_to_wait { |
| 1564 | PSR_0_LINES_TO_WAIT = 0, |
| 1565 | PSR_1_LINE_TO_WAIT, |
| 1566 | PSR_4_LINES_TO_WAIT, |
| 1567 | PSR_8_LINES_TO_WAIT |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1568 | }; |
| 1569 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1570 | struct intel_vbt_data { |
| 1571 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 1572 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 1573 | |
| 1574 | /* Feature bits */ |
| 1575 | unsigned int int_tv_support:1; |
| 1576 | unsigned int lvds_dither:1; |
| 1577 | unsigned int lvds_vbt:1; |
| 1578 | unsigned int int_crt_support:1; |
| 1579 | unsigned int lvds_use_ssc:1; |
| 1580 | unsigned int display_clock_mode:1; |
| 1581 | unsigned int fdi_rx_polarity_inverted:1; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 1582 | unsigned int panel_type:4; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1583 | int lvds_ssc_freq; |
| 1584 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 1585 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1586 | enum drrs_support_type drrs_type; |
| 1587 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1588 | struct { |
| 1589 | int rate; |
| 1590 | int lanes; |
| 1591 | int preemphasis; |
| 1592 | int vswing; |
Jani Nikula | 06411f0 | 2016-03-24 17:50:21 +0200 | [diff] [blame] | 1593 | bool low_vswing; |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1594 | bool initialized; |
| 1595 | bool support; |
| 1596 | int bpp; |
| 1597 | struct edp_power_seq pps; |
| 1598 | } edp; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1599 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1600 | struct { |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1601 | bool full_link; |
| 1602 | bool require_aux_wakeup; |
| 1603 | int idle_frames; |
| 1604 | enum psr_lines_to_wait lines_to_wait; |
| 1605 | int tp1_wakeup_time; |
| 1606 | int tp2_tp3_wakeup_time; |
| 1607 | } psr; |
| 1608 | |
| 1609 | struct { |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1610 | u16 pwm_freq_hz; |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 1611 | bool present; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1612 | bool active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 1613 | u8 min_brightness; /* min_brightness/255 of max */ |
Deepak M | 9a41e17 | 2016-04-26 16:14:24 +0300 | [diff] [blame] | 1614 | enum intel_backlight_type type; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1615 | } backlight; |
| 1616 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1617 | /* MIPI DSI */ |
| 1618 | struct { |
| 1619 | u16 panel_id; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1620 | struct mipi_config *config; |
| 1621 | struct mipi_pps_data *pps; |
| 1622 | u8 seq_version; |
| 1623 | u32 size; |
| 1624 | u8 *data; |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1625 | const u8 *sequence[MIPI_SEQ_MAX]; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1626 | } dsi; |
| 1627 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1628 | int crt_ddc_pin; |
| 1629 | |
| 1630 | int child_dev_num; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1631 | union child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1632 | |
| 1633 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 1634 | struct sdvo_device_mapping sdvo_mappings[2]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1635 | }; |
| 1636 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1637 | enum intel_ddb_partitioning { |
| 1638 | INTEL_DDB_PART_1_2, |
| 1639 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 1640 | }; |
| 1641 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1642 | struct intel_wm_level { |
| 1643 | bool enable; |
| 1644 | uint32_t pri_val; |
| 1645 | uint32_t spr_val; |
| 1646 | uint32_t cur_val; |
| 1647 | uint32_t fbc_val; |
| 1648 | }; |
| 1649 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1650 | struct ilk_wm_values { |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1651 | uint32_t wm_pipe[3]; |
| 1652 | uint32_t wm_lp[3]; |
| 1653 | uint32_t wm_lp_spr[3]; |
| 1654 | uint32_t wm_linetime[3]; |
| 1655 | bool enable_fbc_wm; |
| 1656 | enum intel_ddb_partitioning partitioning; |
| 1657 | }; |
| 1658 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1659 | struct vlv_pipe_wm { |
| 1660 | uint16_t primary; |
| 1661 | uint16_t sprite[2]; |
| 1662 | uint8_t cursor; |
| 1663 | }; |
| 1664 | |
| 1665 | struct vlv_sr_wm { |
| 1666 | uint16_t plane; |
| 1667 | uint8_t cursor; |
| 1668 | }; |
| 1669 | |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1670 | struct vlv_wm_values { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1671 | struct vlv_pipe_wm pipe[3]; |
| 1672 | struct vlv_sr_wm sr; |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1673 | struct { |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1674 | uint8_t cursor; |
| 1675 | uint8_t sprite[2]; |
| 1676 | uint8_t primary; |
| 1677 | } ddl[3]; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 1678 | uint8_t level; |
| 1679 | bool cxsr; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1680 | }; |
| 1681 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1682 | struct skl_ddb_entry { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1683 | uint16_t start, end; /* in number of blocks, 'end' is exclusive */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1684 | }; |
| 1685 | |
| 1686 | static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry) |
| 1687 | { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1688 | return entry->end - entry->start; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1689 | } |
| 1690 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1691 | static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1, |
| 1692 | const struct skl_ddb_entry *e2) |
| 1693 | { |
| 1694 | if (e1->start == e2->start && e1->end == e2->end) |
| 1695 | return true; |
| 1696 | |
| 1697 | return false; |
| 1698 | } |
| 1699 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1700 | struct skl_ddb_allocation { |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 1701 | struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */ |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 1702 | struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1703 | }; |
| 1704 | |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1705 | struct skl_wm_values { |
Matt Roper | 2b4b9f3 | 2016-05-12 07:06:07 -0700 | [diff] [blame] | 1706 | unsigned dirty_pipes; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1707 | struct skl_ddb_allocation ddb; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1708 | }; |
| 1709 | |
| 1710 | struct skl_wm_level { |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 1711 | bool plane_en; |
| 1712 | uint16_t plane_res_b; |
| 1713 | uint8_t plane_res_l; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1714 | }; |
| 1715 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1716 | /* |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1717 | * This struct helps tracking the state needed for runtime PM, which puts the |
| 1718 | * device in PCI D3 state. Notice that when this happens, nothing on the |
| 1719 | * graphics device works, even register access, so we don't get interrupts nor |
| 1720 | * anything else. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1721 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1722 | * Every piece of our code that needs to actually touch the hardware needs to |
| 1723 | * either call intel_runtime_pm_get or call intel_display_power_get with the |
| 1724 | * appropriate power domain. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1725 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1726 | * Our driver uses the autosuspend delay feature, which means we'll only really |
| 1727 | * suspend if we stay with zero refcount for a certain amount of time. The |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1728 | * default value is currently very conservative (see intel_runtime_pm_enable), but |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1729 | * it can be changed with the standard runtime PM files from sysfs. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1730 | * |
| 1731 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and |
| 1732 | * goes back to false exactly before we reenable the IRQs. We use this variable |
| 1733 | * to check if someone is trying to enable/disable IRQs while they're supposed |
| 1734 | * to be disabled. This shouldn't happen and we'll print some error messages in |
Paulo Zanoni | 730488b | 2014-03-07 20:12:32 -0300 | [diff] [blame] | 1735 | * case it happens. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1736 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1737 | * For more, read the Documentation/power/runtime_pm.txt. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1738 | */ |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1739 | struct i915_runtime_pm { |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1740 | atomic_t wakeref_count; |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1741 | bool suspended; |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 1742 | bool irqs_enabled; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1743 | }; |
| 1744 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1745 | enum intel_pipe_crc_source { |
| 1746 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 1747 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 1748 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
| 1749 | INTEL_PIPE_CRC_SOURCE_PF, |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 1750 | INTEL_PIPE_CRC_SOURCE_PIPE, |
Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 1751 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ |
| 1752 | INTEL_PIPE_CRC_SOURCE_TV, |
| 1753 | INTEL_PIPE_CRC_SOURCE_DP_B, |
| 1754 | INTEL_PIPE_CRC_SOURCE_DP_C, |
| 1755 | INTEL_PIPE_CRC_SOURCE_DP_D, |
Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 1756 | INTEL_PIPE_CRC_SOURCE_AUTO, |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1757 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 1758 | }; |
| 1759 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1760 | struct intel_pipe_crc_entry { |
Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1761 | uint32_t frame; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1762 | uint32_t crc[5]; |
| 1763 | }; |
| 1764 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1765 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1766 | struct intel_pipe_crc { |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1767 | spinlock_t lock; |
| 1768 | bool opened; /* exclusive access to the result file */ |
Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1769 | struct intel_pipe_crc_entry *entries; |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1770 | enum intel_pipe_crc_source source; |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1771 | int head, tail; |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1772 | wait_queue_head_t wq; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1773 | }; |
| 1774 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1775 | struct i915_frontbuffer_tracking { |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 1776 | spinlock_t lock; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1777 | |
| 1778 | /* |
| 1779 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or |
| 1780 | * scheduled flips. |
| 1781 | */ |
| 1782 | unsigned busy_bits; |
| 1783 | unsigned flip_bits; |
| 1784 | }; |
| 1785 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1786 | struct i915_wa_reg { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1787 | i915_reg_t addr; |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1788 | u32 value; |
| 1789 | /* bitmask representing WA bits */ |
| 1790 | u32 mask; |
| 1791 | }; |
| 1792 | |
Arun Siluvery | 33136b0 | 2016-01-21 21:43:47 +0000 | [diff] [blame] | 1793 | /* |
| 1794 | * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only |
| 1795 | * allowing it for RCS as we don't foresee any requirement of having |
| 1796 | * a whitelist for other engines. When it is really required for |
| 1797 | * other engines then the limit need to be increased. |
| 1798 | */ |
| 1799 | #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1800 | |
| 1801 | struct i915_workarounds { |
| 1802 | struct i915_wa_reg reg[I915_MAX_WA_REGS]; |
| 1803 | u32 count; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1804 | u32 hw_whitelist_count[I915_NUM_ENGINES]; |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1805 | }; |
| 1806 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 1807 | struct i915_virtual_gpu { |
| 1808 | bool active; |
| 1809 | }; |
| 1810 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 1811 | /* used in computing the new watermarks state */ |
| 1812 | struct intel_wm_config { |
| 1813 | unsigned int num_pipes_active; |
| 1814 | bool sprites_enabled; |
| 1815 | bool sprites_scaled; |
| 1816 | }; |
| 1817 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1818 | struct i915_oa_format { |
| 1819 | u32 format; |
| 1820 | int size; |
| 1821 | }; |
| 1822 | |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 1823 | struct i915_oa_reg { |
| 1824 | i915_reg_t addr; |
| 1825 | u32 value; |
| 1826 | }; |
| 1827 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1828 | struct i915_perf_stream; |
| 1829 | |
| 1830 | struct i915_perf_stream_ops { |
| 1831 | /* Enables the collection of HW samples, either in response to |
| 1832 | * I915_PERF_IOCTL_ENABLE or implicitly called when stream is |
| 1833 | * opened without I915_PERF_FLAG_DISABLED. |
| 1834 | */ |
| 1835 | void (*enable)(struct i915_perf_stream *stream); |
| 1836 | |
| 1837 | /* Disables the collection of HW samples, either in response to |
| 1838 | * I915_PERF_IOCTL_DISABLE or implicitly called before |
| 1839 | * destroying the stream. |
| 1840 | */ |
| 1841 | void (*disable)(struct i915_perf_stream *stream); |
| 1842 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1843 | /* Call poll_wait, passing a wait queue that will be woken |
| 1844 | * once there is something ready to read() for the stream |
| 1845 | */ |
| 1846 | void (*poll_wait)(struct i915_perf_stream *stream, |
| 1847 | struct file *file, |
| 1848 | poll_table *wait); |
| 1849 | |
| 1850 | /* For handling a blocking read, wait until there is something |
| 1851 | * to ready to read() for the stream. E.g. wait on the same |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1852 | * wait queue that would be passed to poll_wait(). |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1853 | */ |
| 1854 | int (*wait_unlocked)(struct i915_perf_stream *stream); |
| 1855 | |
| 1856 | /* read - Copy buffered metrics as records to userspace |
| 1857 | * @buf: the userspace, destination buffer |
| 1858 | * @count: the number of bytes to copy, requested by userspace |
| 1859 | * @offset: zero at the start of the read, updated as the read |
| 1860 | * proceeds, it represents how many bytes have been |
| 1861 | * copied so far and the buffer offset for copying the |
| 1862 | * next record. |
| 1863 | * |
| 1864 | * Copy as many buffered i915 perf samples and records for |
| 1865 | * this stream to userspace as will fit in the given buffer. |
| 1866 | * |
| 1867 | * Only write complete records; returning -ENOSPC if there |
| 1868 | * isn't room for a complete record. |
| 1869 | * |
| 1870 | * Return any error condition that results in a short read |
| 1871 | * such as -ENOSPC or -EFAULT, even though these may be |
| 1872 | * squashed before returning to userspace. |
| 1873 | */ |
| 1874 | int (*read)(struct i915_perf_stream *stream, |
| 1875 | char __user *buf, |
| 1876 | size_t count, |
| 1877 | size_t *offset); |
| 1878 | |
| 1879 | /* Cleanup any stream specific resources. |
| 1880 | * |
| 1881 | * The stream will always be disabled before this is called. |
| 1882 | */ |
| 1883 | void (*destroy)(struct i915_perf_stream *stream); |
| 1884 | }; |
| 1885 | |
| 1886 | struct i915_perf_stream { |
| 1887 | struct drm_i915_private *dev_priv; |
| 1888 | |
| 1889 | struct list_head link; |
| 1890 | |
| 1891 | u32 sample_flags; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1892 | int sample_size; |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1893 | |
| 1894 | struct i915_gem_context *ctx; |
| 1895 | bool enabled; |
| 1896 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1897 | const struct i915_perf_stream_ops *ops; |
| 1898 | }; |
| 1899 | |
| 1900 | struct i915_oa_ops { |
| 1901 | void (*init_oa_buffer)(struct drm_i915_private *dev_priv); |
| 1902 | int (*enable_metric_set)(struct drm_i915_private *dev_priv); |
| 1903 | void (*disable_metric_set)(struct drm_i915_private *dev_priv); |
| 1904 | void (*oa_enable)(struct drm_i915_private *dev_priv); |
| 1905 | void (*oa_disable)(struct drm_i915_private *dev_priv); |
| 1906 | void (*update_oacontrol)(struct drm_i915_private *dev_priv); |
| 1907 | void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv, |
| 1908 | u32 ctx_id); |
| 1909 | int (*read)(struct i915_perf_stream *stream, |
| 1910 | char __user *buf, |
| 1911 | size_t count, |
| 1912 | size_t *offset); |
| 1913 | bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv); |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1914 | }; |
| 1915 | |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1916 | struct drm_i915_private { |
Chris Wilson | 8f460e2 | 2016-06-24 14:00:18 +0100 | [diff] [blame] | 1917 | struct drm_device drm; |
| 1918 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 1919 | struct kmem_cache *objects; |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 1920 | struct kmem_cache *vmas; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 1921 | struct kmem_cache *requests; |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 1922 | struct kmem_cache *dependencies; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1923 | |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 1924 | const struct intel_device_info info; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1925 | |
| 1926 | int relative_constants_mode; |
| 1927 | |
| 1928 | void __iomem *regs; |
| 1929 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1930 | struct intel_uncore uncore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1931 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 1932 | struct i915_virtual_gpu vgpu; |
| 1933 | |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 1934 | struct intel_gvt *gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 1935 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 1936 | struct intel_guc guc; |
| 1937 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1938 | struct intel_csr csr; |
| 1939 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 1940 | struct intel_gmbus gmbus[GMBUS_NUM_PINS]; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1941 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1942 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1943 | * controller on different i2c buses. */ |
| 1944 | struct mutex gmbus_mutex; |
| 1945 | |
| 1946 | /** |
| 1947 | * Base address of the gmbus and gpio block. |
| 1948 | */ |
| 1949 | uint32_t gpio_mmio_base; |
| 1950 | |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1951 | /* MMIO base address for MIPI regs */ |
| 1952 | uint32_t mipi_mmio_base; |
| 1953 | |
Ville Syrjälä | 443a389 | 2015-11-11 20:34:15 +0200 | [diff] [blame] | 1954 | uint32_t psr_mmio_base; |
| 1955 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1956 | uint32_t pps_mmio_base; |
| 1957 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1958 | wait_queue_head_t gmbus_wait_queue; |
| 1959 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1960 | struct pci_dev *bridge_dev; |
Chris Wilson | 0ca5fa3 | 2016-05-24 14:53:40 +0100 | [diff] [blame] | 1961 | struct i915_gem_context *kernel_context; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1962 | struct intel_engine_cs *engine[I915_NUM_ENGINES]; |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 1963 | struct i915_vma *semaphore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1964 | |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 1965 | struct drm_dma_handle *status_page_dmah; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1966 | struct resource mch_res; |
| 1967 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1968 | /* protects the irq masks */ |
| 1969 | spinlock_t irq_lock; |
| 1970 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1971 | /* protects the mmio flip data */ |
| 1972 | spinlock_t mmio_flip_lock; |
| 1973 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1974 | bool display_irqs_enabled; |
| 1975 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1976 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1977 | struct pm_qos_request pm_qos; |
| 1978 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1979 | /* Sideband mailbox protection */ |
| 1980 | struct mutex sb_lock; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1981 | |
| 1982 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1983 | union { |
| 1984 | u32 irq_mask; |
| 1985 | u32 de_irq_mask[I915_MAX_PIPES]; |
| 1986 | }; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1987 | u32 gt_irq_mask; |
Akash Goel | f4e9af4 | 2016-10-12 21:54:30 +0530 | [diff] [blame] | 1988 | u32 pm_imr; |
| 1989 | u32 pm_ier; |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1990 | u32 pm_rps_events; |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1991 | u32 pm_guc_events; |
Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1992 | u32 pipestat_irq_mask[I915_MAX_PIPES]; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1993 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 1994 | struct i915_hotplug hotplug; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1995 | struct intel_fbc fbc; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1996 | struct i915_drrs drrs; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1997 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1998 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1999 | |
Jesse Barnes | d9ceb81 | 2014-10-09 12:57:43 -0700 | [diff] [blame] | 2000 | bool preserve_bios_swizzle; |
| 2001 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2002 | /* overlay */ |
| 2003 | struct intel_overlay *overlay; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2004 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 2005 | /* backlight registers and fields in struct intel_panel */ |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 2006 | struct mutex backlight_lock; |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 2007 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2008 | /* LVDS info */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2009 | bool no_aux_handshake; |
| 2010 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2011 | /* protects panel power sequencer state */ |
| 2012 | struct mutex pps_mutex; |
| 2013 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2014 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2015 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 2016 | |
| 2017 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 2018 | unsigned int skl_preferred_vco_freq; |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame^] | 2019 | unsigned int cdclk_freq, max_cdclk_freq; |
| 2020 | |
| 2021 | /* |
| 2022 | * For reading holding any crtc lock is sufficient, |
| 2023 | * for writing must hold all of them. |
| 2024 | */ |
| 2025 | unsigned int atomic_cdclk_freq; |
| 2026 | |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 2027 | unsigned int max_dotclk_freq; |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 2028 | unsigned int rawclk_freq; |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 2029 | unsigned int hpll_freq; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 2030 | unsigned int czclk_freq; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2031 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 2032 | struct { |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 2033 | unsigned int vco, ref; |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 2034 | } cdclk_pll; |
| 2035 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 2036 | /** |
| 2037 | * wq - Driver workqueue for GEM. |
| 2038 | * |
| 2039 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 2040 | * locks, for otherwise the flushing done in the pageflip code will |
| 2041 | * result in deadlocks. |
| 2042 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2043 | struct workqueue_struct *wq; |
| 2044 | |
| 2045 | /* Display functions */ |
| 2046 | struct drm_i915_display_funcs display; |
| 2047 | |
| 2048 | /* PCH chipset type */ |
| 2049 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2050 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2051 | |
| 2052 | unsigned long quirks; |
| 2053 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 2054 | enum modeset_restore modeset_restore; |
| 2055 | struct mutex modeset_restore_lock; |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 2056 | struct drm_atomic_state *modeset_restore_state; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 2057 | struct drm_modeset_acquire_ctx reset_ctx; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2058 | |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 2059 | struct list_head vm_list; /* Global list of all address spaces */ |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 2060 | struct i915_ggtt ggtt; /* VM representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 2061 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 2062 | struct i915_gem_mm mm; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 2063 | DECLARE_HASHTABLE(mm_structs, 7); |
| 2064 | struct mutex mm_lock; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 2065 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 2066 | /* The hw wants to have a stable context identifier for the lifetime |
| 2067 | * of the context (for OA, PASID, faults, etc). This is limited |
| 2068 | * in execlists to 21 bits. |
| 2069 | */ |
| 2070 | struct ida context_hw_ida; |
| 2071 | #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */ |
| 2072 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 2073 | /* Kernel Modesetting */ |
| 2074 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 2075 | struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; |
| 2076 | struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2077 | wait_queue_head_t pending_flip_queue; |
| 2078 | |
Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 2079 | #ifdef CONFIG_DEBUG_FS |
| 2080 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 2081 | #endif |
| 2082 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2083 | /* dpll and cdclk state is protected by connection_mutex */ |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 2084 | int num_shared_dpll; |
| 2085 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Ander Conselvan de Oliveira | f9476a6 | 2016-03-08 17:46:22 +0200 | [diff] [blame] | 2086 | const struct intel_dpll_mgr *dpll_mgr; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2087 | |
Maarten Lankhorst | fbf6d87 | 2016-03-23 14:51:12 +0100 | [diff] [blame] | 2088 | /* |
| 2089 | * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll. |
| 2090 | * Must be global rather than per dpll, because on some platforms |
| 2091 | * plls share registers. |
| 2092 | */ |
| 2093 | struct mutex dpll_lock; |
| 2094 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2095 | unsigned int active_crtcs; |
| 2096 | unsigned int min_pixclk[I915_MAX_PIPES]; |
| 2097 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2098 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 2099 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 2100 | struct i915_workarounds workarounds; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 2101 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 2102 | struct i915_frontbuffer_tracking fb_tracking; |
| 2103 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 2104 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2105 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 2106 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2107 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 2108 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2109 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 2110 | /* Cannot be determined by PCIID. You must always read a register. */ |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 2111 | u32 edram_cap; |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 2112 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2113 | /* gen6+ rps state */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 2114 | struct intel_gen6_power_mgmt rps; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2115 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 2116 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 2117 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 2118 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 2119 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 2120 | struct i915_power_domains power_domains; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 2121 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 2122 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 2123 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2124 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 2125 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 2126 | struct drm_i915_gem_object *vlv_pctx; |
| 2127 | |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 2128 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 2129 | /* list of fbdev register on this device */ |
| 2130 | struct intel_fbdev *fbdev; |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 2131 | struct work_struct fbdev_suspend_work; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 2132 | #endif |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2133 | |
| 2134 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2135 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 2136 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2137 | /* hda/i915 audio component */ |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 2138 | struct i915_audio_component *audio_component; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2139 | bool audio_component_registered; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 2140 | /** |
| 2141 | * av_mutex - mutex for audio/video sync |
| 2142 | * |
| 2143 | */ |
| 2144 | struct mutex av_mutex; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2145 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2146 | uint32_t hw_context_size; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 2147 | struct list_head context_list; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2148 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 2149 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 2150 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 2151 | /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */ |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2152 | u32 chv_phy_control; |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 2153 | /* |
| 2154 | * Shadows for CHV DPLL_MD regs to keep the state |
| 2155 | * checker somewhat working in the presence hardware |
| 2156 | * crappiness (can't read out DPLL_MD for pipes B & C). |
| 2157 | */ |
| 2158 | u32 chv_dpll_md[I915_MAX_PIPES]; |
Imre Deak | adc7f04 | 2016-04-04 17:27:10 +0300 | [diff] [blame] | 2159 | u32 bxt_phy_grc; |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2160 | |
Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 2161 | u32 suspend_count; |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 2162 | bool suspended_to_idle; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2163 | struct i915_suspend_saved_registers regfile; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2164 | struct vlv_s0ix_state vlv_s0ix_state; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 2165 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2166 | enum { |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2167 | I915_SAGV_UNKNOWN = 0, |
| 2168 | I915_SAGV_DISABLED, |
| 2169 | I915_SAGV_ENABLED, |
| 2170 | I915_SAGV_NOT_CONTROLLED |
| 2171 | } sagv_status; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2172 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2173 | struct { |
| 2174 | /* |
| 2175 | * Raw watermark latency values: |
| 2176 | * in 0.1us units for WM0, |
| 2177 | * in 0.5us units for WM1+. |
| 2178 | */ |
| 2179 | /* primary */ |
| 2180 | uint16_t pri_latency[5]; |
| 2181 | /* sprite */ |
| 2182 | uint16_t spr_latency[5]; |
| 2183 | /* cursor */ |
| 2184 | uint16_t cur_latency[5]; |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2185 | /* |
| 2186 | * Raw watermark memory latency values |
| 2187 | * for SKL for all 8 levels |
| 2188 | * in 1us units. |
| 2189 | */ |
| 2190 | uint16_t skl_latency[8]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2191 | |
| 2192 | /* current hardware state */ |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 2193 | union { |
| 2194 | struct ilk_wm_values hw; |
| 2195 | struct skl_wm_values skl_hw; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 2196 | struct vlv_wm_values vlv; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 2197 | }; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 2198 | |
| 2199 | uint8_t max_level; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2200 | |
| 2201 | /* |
| 2202 | * Should be held around atomic WM register writing; also |
| 2203 | * protects * intel_crtc->wm.active and |
| 2204 | * cstate->wm.need_postvbl_update. |
| 2205 | */ |
| 2206 | struct mutex wm_mutex; |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 2207 | |
| 2208 | /* |
| 2209 | * Set during HW readout of watermarks/DDB. Some platforms |
| 2210 | * need to know when we're still using BIOS-provided values |
| 2211 | * (which we don't fully trust). |
| 2212 | */ |
| 2213 | bool distrust_bios_wm; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2214 | } wm; |
| 2215 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2216 | struct i915_runtime_pm pm; |
| 2217 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 2218 | struct { |
| 2219 | bool initialized; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 2220 | |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 2221 | struct kobject *metrics_kobj; |
Robert Bragg | ccdf634 | 2016-11-07 19:49:54 +0000 | [diff] [blame] | 2222 | struct ctl_table_header *sysctl_header; |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 2223 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 2224 | struct mutex lock; |
| 2225 | struct list_head streams; |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 2226 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 2227 | spinlock_t hook_lock; |
| 2228 | |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 2229 | struct { |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 2230 | struct i915_perf_stream *exclusive_stream; |
| 2231 | |
| 2232 | u32 specific_ctx_id; |
| 2233 | struct i915_vma *pinned_rcs_vma; |
| 2234 | |
| 2235 | struct hrtimer poll_check_timer; |
| 2236 | wait_queue_head_t poll_wq; |
| 2237 | bool pollin; |
| 2238 | |
| 2239 | bool periodic; |
| 2240 | int period_exponent; |
| 2241 | int timestamp_frequency; |
| 2242 | |
| 2243 | int tail_margin; |
| 2244 | |
| 2245 | int metrics_set; |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 2246 | |
| 2247 | const struct i915_oa_reg *mux_regs; |
| 2248 | int mux_regs_len; |
| 2249 | const struct i915_oa_reg *b_counter_regs; |
| 2250 | int b_counter_regs_len; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 2251 | |
| 2252 | struct { |
| 2253 | struct i915_vma *vma; |
| 2254 | u8 *vaddr; |
| 2255 | int format; |
| 2256 | int format_size; |
| 2257 | } oa_buffer; |
| 2258 | |
| 2259 | u32 gen7_latched_oastatus1; |
| 2260 | |
| 2261 | struct i915_oa_ops ops; |
| 2262 | const struct i915_oa_format *oa_formats; |
| 2263 | int n_builtin_sets; |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 2264 | } oa; |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 2265 | } perf; |
| 2266 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2267 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ |
| 2268 | struct { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2269 | void (*resume)(struct drm_i915_private *); |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 2270 | void (*cleanup_engine)(struct intel_engine_cs *engine); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2271 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2272 | struct list_head timelines; |
| 2273 | struct i915_gem_timeline global_timeline; |
Chris Wilson | 28176ef | 2016-10-28 13:58:56 +0100 | [diff] [blame] | 2274 | u32 active_requests; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2275 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2276 | /** |
| 2277 | * Is the GPU currently considered idle, or busy executing |
| 2278 | * userspace requests? Whilst idle, we allow runtime power |
| 2279 | * management to power down the hardware and display clocks. |
| 2280 | * In order to reduce the effect on performance, there |
| 2281 | * is a slight delay before we do so. |
| 2282 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2283 | bool awake; |
| 2284 | |
| 2285 | /** |
| 2286 | * We leave the user IRQ off as much as possible, |
| 2287 | * but this means that requests will finish and never |
| 2288 | * be retired once the system goes idle. Set a timer to |
| 2289 | * fire periodically while the ring is running. When it |
| 2290 | * fires, go retire requests. |
| 2291 | */ |
| 2292 | struct delayed_work retire_work; |
| 2293 | |
| 2294 | /** |
| 2295 | * When we detect an idle GPU, we want to turn on |
| 2296 | * powersaving features. So once we see that there |
| 2297 | * are no more requests outstanding and no more |
| 2298 | * arrive within a small period of time, we fire |
| 2299 | * off the idle_work. |
| 2300 | */ |
| 2301 | struct delayed_work idle_work; |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 2302 | |
| 2303 | ktime_t last_init_time; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2304 | } gt; |
| 2305 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2306 | /* perform PHY state sanity checks? */ |
| 2307 | bool chv_phy_assert[2]; |
| 2308 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 2309 | /* Used to save the pipe-to-encoder mapping for audio */ |
| 2310 | struct intel_encoder *av_enc_map[I915_MAX_PIPES]; |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 2311 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 2312 | /* |
| 2313 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch |
| 2314 | * will be rejected. Instead look for a better place. |
| 2315 | */ |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 2316 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2317 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2318 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 2319 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 2320 | return container_of(dev, struct drm_i915_private, drm); |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2321 | } |
| 2322 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2323 | static inline struct drm_i915_private *kdev_to_i915(struct device *kdev) |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 2324 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2325 | return to_i915(dev_get_drvdata(kdev)); |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 2326 | } |
| 2327 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 2328 | static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc) |
| 2329 | { |
| 2330 | return container_of(guc, struct drm_i915_private, guc); |
| 2331 | } |
| 2332 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2333 | /* Simple iterator over all initialised engines */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 2334 | #define for_each_engine(engine__, dev_priv__, id__) \ |
| 2335 | for ((id__) = 0; \ |
| 2336 | (id__) < I915_NUM_ENGINES; \ |
| 2337 | (id__)++) \ |
| 2338 | for_each_if ((engine__) = (dev_priv__)->engine[(id__)]) |
Dave Gordon | c3232b1 | 2016-03-23 18:19:53 +0000 | [diff] [blame] | 2339 | |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 2340 | #define __mask_next_bit(mask) ({ \ |
| 2341 | int __idx = ffs(mask) - 1; \ |
| 2342 | mask &= ~BIT(__idx); \ |
| 2343 | __idx; \ |
| 2344 | }) |
| 2345 | |
Dave Gordon | c3232b1 | 2016-03-23 18:19:53 +0000 | [diff] [blame] | 2346 | /* Iterator over subset of engines selected by mask */ |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 2347 | #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \ |
| 2348 | for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 2349 | tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; ) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 2350 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 2351 | enum hdmi_force_audio { |
| 2352 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 2353 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 2354 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 2355 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 2356 | }; |
| 2357 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 2358 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2359 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2360 | /* |
| 2361 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2362 | * considered to be the frontbuffer for the given plane interface-wise. This |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2363 | * doesn't mean that the hw necessarily already scans it out, but that any |
| 2364 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. |
| 2365 | * |
| 2366 | * We have one bit per pipe and per scanout plane type. |
| 2367 | */ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2368 | #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5 |
| 2369 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8 |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2370 | #define INTEL_FRONTBUFFER_PRIMARY(pipe) \ |
| 2371 | (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
| 2372 | #define INTEL_FRONTBUFFER_CURSOR(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2373 | (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 2374 | #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \ |
| 2375 | (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2376 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2377 | (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 2378 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2379 | (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2380 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2381 | /* |
| 2382 | * Optimised SGL iterator for GEM objects |
| 2383 | */ |
| 2384 | static __always_inline struct sgt_iter { |
| 2385 | struct scatterlist *sgp; |
| 2386 | union { |
| 2387 | unsigned long pfn; |
| 2388 | dma_addr_t dma; |
| 2389 | }; |
| 2390 | unsigned int curr; |
| 2391 | unsigned int max; |
| 2392 | } __sgt_iter(struct scatterlist *sgl, bool dma) { |
| 2393 | struct sgt_iter s = { .sgp = sgl }; |
| 2394 | |
| 2395 | if (s.sgp) { |
| 2396 | s.max = s.curr = s.sgp->offset; |
| 2397 | s.max += s.sgp->length; |
| 2398 | if (dma) |
| 2399 | s.dma = sg_dma_address(s.sgp); |
| 2400 | else |
| 2401 | s.pfn = page_to_pfn(sg_page(s.sgp)); |
| 2402 | } |
| 2403 | |
| 2404 | return s; |
| 2405 | } |
| 2406 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2407 | static inline struct scatterlist *____sg_next(struct scatterlist *sg) |
| 2408 | { |
| 2409 | ++sg; |
| 2410 | if (unlikely(sg_is_chain(sg))) |
| 2411 | sg = sg_chain_ptr(sg); |
| 2412 | return sg; |
| 2413 | } |
| 2414 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2415 | /** |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2416 | * __sg_next - return the next scatterlist entry in a list |
| 2417 | * @sg: The current sg entry |
| 2418 | * |
| 2419 | * Description: |
| 2420 | * If the entry is the last, return NULL; otherwise, step to the next |
| 2421 | * element in the array (@sg@+1). If that's a chain pointer, follow it; |
| 2422 | * otherwise just return the pointer to the current element. |
| 2423 | **/ |
| 2424 | static inline struct scatterlist *__sg_next(struct scatterlist *sg) |
| 2425 | { |
| 2426 | #ifdef CONFIG_DEBUG_SG |
| 2427 | BUG_ON(sg->sg_magic != SG_MAGIC); |
| 2428 | #endif |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2429 | return sg_is_last(sg) ? NULL : ____sg_next(sg); |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2430 | } |
| 2431 | |
| 2432 | /** |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2433 | * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table |
| 2434 | * @__dmap: DMA address (output) |
| 2435 | * @__iter: 'struct sgt_iter' (iterator state, internal) |
| 2436 | * @__sgt: sg_table to iterate over (input) |
| 2437 | */ |
| 2438 | #define for_each_sgt_dma(__dmap, __iter, __sgt) \ |
| 2439 | for ((__iter) = __sgt_iter((__sgt)->sgl, true); \ |
| 2440 | ((__dmap) = (__iter).dma + (__iter).curr); \ |
| 2441 | (((__iter).curr += PAGE_SIZE) < (__iter).max) || \ |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2442 | ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0)) |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2443 | |
| 2444 | /** |
| 2445 | * for_each_sgt_page - iterate over the pages of the given sg_table |
| 2446 | * @__pp: page pointer (output) |
| 2447 | * @__iter: 'struct sgt_iter' (iterator state, internal) |
| 2448 | * @__sgt: sg_table to iterate over (input) |
| 2449 | */ |
| 2450 | #define for_each_sgt_page(__pp, __iter, __sgt) \ |
| 2451 | for ((__iter) = __sgt_iter((__sgt)->sgl, false); \ |
| 2452 | ((__pp) = (__iter).pfn == 0 ? NULL : \ |
| 2453 | pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \ |
| 2454 | (((__iter).curr += PAGE_SIZE) < (__iter).max) || \ |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2455 | ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0)) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2456 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2457 | /* |
| 2458 | * A command that requires special handling by the command parser. |
| 2459 | */ |
| 2460 | struct drm_i915_cmd_descriptor { |
| 2461 | /* |
| 2462 | * Flags describing how the command parser processes the command. |
| 2463 | * |
| 2464 | * CMD_DESC_FIXED: The command has a fixed length if this is set, |
| 2465 | * a length mask if not set |
| 2466 | * CMD_DESC_SKIP: The command is allowed but does not follow the |
| 2467 | * standard length encoding for the opcode range in |
| 2468 | * which it falls |
| 2469 | * CMD_DESC_REJECT: The command is never allowed |
| 2470 | * CMD_DESC_REGISTER: The command should be checked against the |
| 2471 | * register whitelist for the appropriate ring |
| 2472 | * CMD_DESC_MASTER: The command is allowed if the submitting process |
| 2473 | * is the DRM master |
| 2474 | */ |
| 2475 | u32 flags; |
| 2476 | #define CMD_DESC_FIXED (1<<0) |
| 2477 | #define CMD_DESC_SKIP (1<<1) |
| 2478 | #define CMD_DESC_REJECT (1<<2) |
| 2479 | #define CMD_DESC_REGISTER (1<<3) |
| 2480 | #define CMD_DESC_BITMASK (1<<4) |
| 2481 | #define CMD_DESC_MASTER (1<<5) |
| 2482 | |
| 2483 | /* |
| 2484 | * The command's unique identification bits and the bitmask to get them. |
| 2485 | * This isn't strictly the opcode field as defined in the spec and may |
| 2486 | * also include type, subtype, and/or subop fields. |
| 2487 | */ |
| 2488 | struct { |
| 2489 | u32 value; |
| 2490 | u32 mask; |
| 2491 | } cmd; |
| 2492 | |
| 2493 | /* |
| 2494 | * The command's length. The command is either fixed length (i.e. does |
| 2495 | * not include a length field) or has a length field mask. The flag |
| 2496 | * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has |
| 2497 | * a length mask. All command entries in a command table must include |
| 2498 | * length information. |
| 2499 | */ |
| 2500 | union { |
| 2501 | u32 fixed; |
| 2502 | u32 mask; |
| 2503 | } length; |
| 2504 | |
| 2505 | /* |
| 2506 | * Describes where to find a register address in the command to check |
| 2507 | * against the ring's register whitelist. Only valid if flags has the |
| 2508 | * CMD_DESC_REGISTER bit set. |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 2509 | * |
| 2510 | * A non-zero step value implies that the command may access multiple |
| 2511 | * registers in sequence (e.g. LRI), in that case step gives the |
| 2512 | * distance in dwords between individual offset fields. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2513 | */ |
| 2514 | struct { |
| 2515 | u32 offset; |
| 2516 | u32 mask; |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 2517 | u32 step; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2518 | } reg; |
| 2519 | |
| 2520 | #define MAX_CMD_DESC_BITMASKS 3 |
| 2521 | /* |
| 2522 | * Describes command checks where a particular dword is masked and |
| 2523 | * compared against an expected value. If the command does not match |
| 2524 | * the expected value, the parser rejects it. Only valid if flags has |
| 2525 | * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero |
| 2526 | * are valid. |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2527 | * |
| 2528 | * If the check specifies a non-zero condition_mask then the parser |
| 2529 | * only performs the check when the bits specified by condition_mask |
| 2530 | * are non-zero. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2531 | */ |
| 2532 | struct { |
| 2533 | u32 offset; |
| 2534 | u32 mask; |
| 2535 | u32 expected; |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2536 | u32 condition_offset; |
| 2537 | u32 condition_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2538 | } bits[MAX_CMD_DESC_BITMASKS]; |
| 2539 | }; |
| 2540 | |
| 2541 | /* |
| 2542 | * A table of commands requiring special handling by the command parser. |
| 2543 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 2544 | * Each engine has an array of tables. Each table consists of an array of |
| 2545 | * command descriptors, which must be sorted with command opcodes in |
| 2546 | * ascending order. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2547 | */ |
| 2548 | struct drm_i915_cmd_table { |
| 2549 | const struct drm_i915_cmd_descriptor *table; |
| 2550 | int count; |
| 2551 | }; |
| 2552 | |
Tvrtko Ursulin | 5ca43ef | 2016-11-16 08:55:45 +0000 | [diff] [blame] | 2553 | static inline const struct intel_device_info * |
| 2554 | intel_info(const struct drm_i915_private *dev_priv) |
| 2555 | { |
| 2556 | return &dev_priv->info; |
| 2557 | } |
| 2558 | |
| 2559 | #define INTEL_INFO(dev_priv) intel_info((dev_priv)) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2560 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 2561 | #define INTEL_GEN(dev_priv) ((dev_priv)->info.gen) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2562 | #define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2563 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2564 | #define REVID_FOREVER 0xff |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2565 | #define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision) |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2566 | |
| 2567 | #define GEN_FOREVER (0) |
| 2568 | /* |
| 2569 | * Returns true if Gen is in inclusive range [Start, End]. |
| 2570 | * |
| 2571 | * Use GEN_FOREVER for unbound start and or end. |
| 2572 | */ |
Tvrtko Ursulin | c1812bd | 2016-10-13 11:02:57 +0100 | [diff] [blame] | 2573 | #define IS_GEN(dev_priv, s, e) ({ \ |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2574 | unsigned int __s = (s), __e = (e); \ |
| 2575 | BUILD_BUG_ON(!__builtin_constant_p(s)); \ |
| 2576 | BUILD_BUG_ON(!__builtin_constant_p(e)); \ |
| 2577 | if ((__s) != GEN_FOREVER) \ |
| 2578 | __s = (s) - 1; \ |
| 2579 | if ((__e) == GEN_FOREVER) \ |
| 2580 | __e = BITS_PER_LONG - 1; \ |
| 2581 | else \ |
| 2582 | __e = (e) - 1; \ |
Tvrtko Ursulin | c1812bd | 2016-10-13 11:02:57 +0100 | [diff] [blame] | 2583 | !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \ |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2584 | }) |
| 2585 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2586 | /* |
| 2587 | * Return true if revision is in range [since,until] inclusive. |
| 2588 | * |
| 2589 | * Use 0 for open-ended since, and REVID_FOREVER for open-ended until. |
| 2590 | */ |
| 2591 | #define IS_REVID(p, since, until) \ |
| 2592 | (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until)) |
| 2593 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2594 | #define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577) |
| 2595 | #define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2596 | #define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2597 | #define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2598 | #define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2599 | #define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592) |
| 2600 | #define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2601 | #define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm) |
Ville Syrjälä | a26e523 | 2016-10-31 22:37:19 +0200 | [diff] [blame] | 2602 | #define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater) |
| 2603 | #define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2604 | #define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42) |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 2605 | #define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2606 | #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001) |
| 2607 | #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011) |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 2608 | #define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2609 | #define IS_G33(dev_priv) ((dev_priv)->info.is_g33) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2610 | #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046) |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2611 | #define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2612 | #define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \ |
| 2613 | INTEL_DEVID(dev_priv) == 0x0152 || \ |
| 2614 | INTEL_DEVID(dev_priv) == 0x015a) |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 2615 | #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview) |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2616 | #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview) |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 2617 | #define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell) |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2618 | #define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell) |
Tvrtko Ursulin | d9486e6 | 2016-10-13 11:03:03 +0100 | [diff] [blame] | 2619 | #define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake) |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2620 | #define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton) |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2621 | #define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake) |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 2622 | #define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2623 | #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2624 | (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00) |
| 2625 | #define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2626 | ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \ |
| 2627 | (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \ |
| 2628 | (INTEL_DEVID(dev_priv) & 0xf) == 0xe)) |
Ville Syrjälä | ebb72aa | 2015-06-03 15:45:12 +0300 | [diff] [blame] | 2629 | /* ULX machines are also considered ULT. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2630 | #define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2631 | (INTEL_DEVID(dev_priv) & 0xf) == 0xe) |
| 2632 | #define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2633 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
| 2634 | #define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2635 | (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00) |
| 2636 | #define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2637 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 2638 | /* ULX machines are also considered ULT. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2639 | #define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \ |
| 2640 | INTEL_DEVID(dev_priv) == 0x0A1E) |
| 2641 | #define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \ |
| 2642 | INTEL_DEVID(dev_priv) == 0x1913 || \ |
| 2643 | INTEL_DEVID(dev_priv) == 0x1916 || \ |
| 2644 | INTEL_DEVID(dev_priv) == 0x1921 || \ |
| 2645 | INTEL_DEVID(dev_priv) == 0x1926) |
| 2646 | #define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \ |
| 2647 | INTEL_DEVID(dev_priv) == 0x1915 || \ |
| 2648 | INTEL_DEVID(dev_priv) == 0x191E) |
| 2649 | #define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \ |
| 2650 | INTEL_DEVID(dev_priv) == 0x5913 || \ |
| 2651 | INTEL_DEVID(dev_priv) == 0x5916 || \ |
| 2652 | INTEL_DEVID(dev_priv) == 0x5921 || \ |
| 2653 | INTEL_DEVID(dev_priv) == 0x5926) |
| 2654 | #define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \ |
| 2655 | INTEL_DEVID(dev_priv) == 0x5915 || \ |
| 2656 | INTEL_DEVID(dev_priv) == 0x591E) |
| 2657 | #define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
| 2658 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
| 2659 | #define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
| 2660 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030) |
Sagar Arun Kamble | 7a58bad | 2015-09-12 10:17:50 +0530 | [diff] [blame] | 2661 | |
Jani Nikula | c007fb4 | 2016-10-31 12:18:28 +0200 | [diff] [blame] | 2662 | #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2663 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2664 | #define SKL_REVID_A0 0x0 |
| 2665 | #define SKL_REVID_B0 0x1 |
| 2666 | #define SKL_REVID_C0 0x2 |
| 2667 | #define SKL_REVID_D0 0x3 |
| 2668 | #define SKL_REVID_E0 0x4 |
| 2669 | #define SKL_REVID_F0 0x5 |
Mika Kuoppala | 4ba9c1f | 2016-07-20 14:26:12 +0300 | [diff] [blame] | 2670 | #define SKL_REVID_G0 0x6 |
| 2671 | #define SKL_REVID_H0 0x7 |
Hoath, Nicholas | e90a21d | 2015-02-05 10:47:17 +0000 | [diff] [blame] | 2672 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2673 | #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until)) |
| 2674 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2675 | #define BXT_REVID_A0 0x0 |
Jani Nikula | fffda3f | 2015-10-20 15:22:01 +0300 | [diff] [blame] | 2676 | #define BXT_REVID_A1 0x1 |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2677 | #define BXT_REVID_B0 0x3 |
| 2678 | #define BXT_REVID_C0 0x9 |
Nick Hoath | 6c74c87 | 2015-03-20 09:03:52 +0000 | [diff] [blame] | 2679 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2680 | #define IS_BXT_REVID(dev_priv, since, until) \ |
| 2681 | (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until)) |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2682 | |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2683 | #define KBL_REVID_A0 0x0 |
| 2684 | #define KBL_REVID_B0 0x1 |
Mika Kuoppala | fe90581 | 2016-06-07 17:19:03 +0300 | [diff] [blame] | 2685 | #define KBL_REVID_C0 0x2 |
| 2686 | #define KBL_REVID_D0 0x3 |
| 2687 | #define KBL_REVID_E0 0x4 |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2688 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2689 | #define IS_KBL_REVID(dev_priv, since, until) \ |
| 2690 | (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until)) |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2691 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2692 | /* |
| 2693 | * The genX designation typically refers to the render engine, so render |
| 2694 | * capability related checks should use IS_GEN, while display and other checks |
| 2695 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 2696 | * chips, etc.). |
| 2697 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2698 | #define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1))) |
| 2699 | #define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2))) |
| 2700 | #define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3))) |
| 2701 | #define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4))) |
| 2702 | #define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5))) |
| 2703 | #define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6))) |
| 2704 | #define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7))) |
| 2705 | #define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8))) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2706 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2707 | #define ENGINE_MASK(id) BIT(id) |
| 2708 | #define RENDER_RING ENGINE_MASK(RCS) |
| 2709 | #define BSD_RING ENGINE_MASK(VCS) |
| 2710 | #define BLT_RING ENGINE_MASK(BCS) |
| 2711 | #define VEBOX_RING ENGINE_MASK(VECS) |
| 2712 | #define BSD2_RING ENGINE_MASK(VCS2) |
| 2713 | #define ALL_ENGINES (~0) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 2714 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2715 | #define HAS_ENGINE(dev_priv, id) \ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2716 | (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id))) |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2717 | |
| 2718 | #define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS) |
| 2719 | #define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2) |
| 2720 | #define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS) |
| 2721 | #define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS) |
| 2722 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2723 | #define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc) |
| 2724 | #define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop) |
| 2725 | #define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED)) |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2726 | #define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \ |
| 2727 | IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2728 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2729 | #define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2730 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2731 | #define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts) |
| 2732 | #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \ |
| 2733 | ((dev_priv)->info.has_logical_ring_contexts) |
| 2734 | #define USES_PPGTT(dev_priv) (i915.enable_ppgtt) |
| 2735 | #define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2) |
| 2736 | #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3) |
| 2737 | |
| 2738 | #define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay) |
| 2739 | #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \ |
| 2740 | ((dev_priv)->info.overlay_needs_physical) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2741 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2742 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2743 | #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv)) |
Mika Kuoppala | 06e668a | 2015-12-16 19:18:37 +0200 | [diff] [blame] | 2744 | |
| 2745 | /* WaRsDisableCoarsePowerGating:skl,bxt */ |
Tvrtko Ursulin | 6125151 | 2016-06-21 15:07:14 +0100 | [diff] [blame] | 2746 | #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \ |
| 2747 | (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \ |
| 2748 | IS_SKL_GT3(dev_priv) || \ |
| 2749 | IS_SKL_GT4(dev_priv)) |
Mika Kuoppala | 185c66e | 2016-04-05 15:56:16 +0300 | [diff] [blame] | 2750 | |
Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 2751 | /* |
| 2752 | * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts |
| 2753 | * even when in MSI mode. This results in spurious interrupt warnings if the |
| 2754 | * legacy irq no. is shared with another device. The kernel then disables that |
| 2755 | * interrupt source and so prevents the other device from working properly. |
| 2756 | */ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2757 | #define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5) |
| 2758 | #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2759 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2760 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 2761 | * rows, which changed the alignment requirements and fence programming. |
| 2762 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2763 | #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \ |
| 2764 | !(IS_I915G(dev_priv) || \ |
| 2765 | IS_I915GM(dev_priv))) |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2766 | #define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv) |
| 2767 | #define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2768 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2769 | #define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2) |
| 2770 | #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr) |
| 2771 | #define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2772 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2773 | #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv)) |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2774 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2775 | #define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst) |
Jani Nikula | 0c9b371 | 2015-05-18 17:10:01 +0300 | [diff] [blame] | 2776 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2777 | #define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi) |
| 2778 | #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg) |
| 2779 | #define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr) |
| 2780 | #define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6) |
| 2781 | #define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p) |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2782 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2783 | #define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr) |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 2784 | |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 2785 | #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm) |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 2786 | #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc) |
| 2787 | |
Dave Gordon | 1a3d189 | 2016-05-13 15:36:30 +0100 | [diff] [blame] | 2788 | /* |
| 2789 | * For now, anything with a GuC requires uCode loading, and then supports |
| 2790 | * command submission once loaded. But these are logically independent |
| 2791 | * properties, so we have separate macros to test them. |
| 2792 | */ |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2793 | #define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc) |
| 2794 | #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv)) |
| 2795 | #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv)) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 2796 | |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2797 | #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer) |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 2798 | |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2799 | #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu) |
arun.siluvery@linux.intel.com | 33e141e | 2016-06-03 06:34:33 +0100 | [diff] [blame] | 2800 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2801 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
| 2802 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
| 2803 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
| 2804 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
| 2805 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
| 2806 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2807 | #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100 |
| 2808 | #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00 |
Rodrigo Vivi | 22dea0b | 2016-07-01 17:07:12 -0700 | [diff] [blame] | 2809 | #define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200 |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 2810 | #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100 |
Jesse Barnes | 1844a66 | 2016-03-16 13:31:30 -0700 | [diff] [blame] | 2811 | #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000 |
Gerd Hoffmann | 39bfcd52 | 2015-11-26 12:03:51 +0100 | [diff] [blame] | 2812 | #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */ |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2813 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2814 | #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type) |
| 2815 | #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP) |
| 2816 | #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT) |
| 2817 | #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT) |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 2818 | #define HAS_PCH_LPT_LP(dev_priv) \ |
| 2819 | ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) |
| 2820 | #define HAS_PCH_LPT_H(dev_priv) \ |
| 2821 | ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2822 | #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT) |
| 2823 | #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX) |
| 2824 | #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP) |
| 2825 | #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2826 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 2827 | #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display) |
Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2828 | |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2829 | #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv)) |
| 2830 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2831 | /* DPF == dynamic parity feature */ |
Tvrtko Ursulin | 3c9192b | 2016-10-13 11:03:05 +0100 | [diff] [blame] | 2832 | #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2833 | #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \ |
| 2834 | 2 : HAS_L3_DPF(dev_priv)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2835 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2836 | #define GT_FREQUENCY_MULTIPLIER 50 |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 2837 | #define GEN9_FREQ_SCALER 3 |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2838 | |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 2839 | #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio) |
| 2840 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2841 | #include "i915_trace.h" |
| 2842 | |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2843 | static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv) |
| 2844 | { |
| 2845 | #ifdef CONFIG_INTEL_IOMMU |
| 2846 | if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped) |
| 2847 | return true; |
| 2848 | #endif |
| 2849 | return false; |
| 2850 | } |
| 2851 | |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 2852 | extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state); |
| 2853 | extern int i915_resume_switcheroo(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 2854 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2855 | int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv, |
David Weinehall | 351c3b5 | 2016-08-22 13:32:41 +0300 | [diff] [blame] | 2856 | int enable_ppgtt); |
Chris Wilson | 0e4ca10 | 2016-04-29 13:18:22 +0100 | [diff] [blame] | 2857 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 2858 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value); |
| 2859 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2860 | /* i915_drv.c */ |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 2861 | void __printf(3, 4) |
| 2862 | __i915_printk(struct drm_i915_private *dev_priv, const char *level, |
| 2863 | const char *fmt, ...); |
| 2864 | |
| 2865 | #define i915_report_error(dev_priv, fmt, ...) \ |
| 2866 | __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__) |
| 2867 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2868 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 2869 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 2870 | unsigned long arg); |
Jani Nikula | 55edf41 | 2016-11-01 17:40:44 +0200 | [diff] [blame] | 2871 | #else |
| 2872 | #define i915_compat_ioctl NULL |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2873 | #endif |
Jani Nikula | efab069 | 2016-09-15 16:28:54 +0300 | [diff] [blame] | 2874 | extern const struct dev_pm_ops i915_pm_ops; |
| 2875 | |
| 2876 | extern int i915_driver_load(struct pci_dev *pdev, |
| 2877 | const struct pci_device_id *ent); |
| 2878 | extern void i915_driver_unload(struct drm_device *dev); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2879 | extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask); |
| 2880 | extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv); |
Chris Wilson | 780f262 | 2016-09-09 14:11:52 +0100 | [diff] [blame] | 2881 | extern void i915_reset(struct drm_i915_private *dev_priv); |
Arun Siluvery | 6b332fa | 2016-04-04 18:50:56 +0100 | [diff] [blame] | 2882 | extern int intel_guc_reset(struct drm_i915_private *dev_priv); |
Tomas Elf | fc0768c | 2016-03-21 16:26:59 +0000 | [diff] [blame] | 2883 | extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine); |
Mika Kuoppala | 3ac168a | 2016-11-01 18:43:03 +0200 | [diff] [blame] | 2884 | extern void intel_hangcheck_init(struct drm_i915_private *dev_priv); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2885 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 2886 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 2887 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 2888 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2889 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2890 | |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2891 | /* intel_hotplug.c */ |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 2892 | void intel_hpd_irq_handler(struct drm_i915_private *dev_priv, |
| 2893 | u32 pin_mask, u32 long_mask); |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2894 | void intel_hpd_init(struct drm_i915_private *dev_priv); |
| 2895 | void intel_hpd_init_work(struct drm_i915_private *dev_priv); |
| 2896 | void intel_hpd_cancel_work(struct drm_i915_private *dev_priv); |
Imre Deak | cc24fcd | 2015-07-21 15:32:45 -0700 | [diff] [blame] | 2897 | bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port); |
Lyude | b236d7c8 | 2016-06-21 17:03:43 -0400 | [diff] [blame] | 2898 | bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin); |
| 2899 | void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin); |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2900 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2901 | /* i915_irq.c */ |
Chris Wilson | 26a02b8 | 2016-07-01 17:23:13 +0100 | [diff] [blame] | 2902 | static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv) |
| 2903 | { |
| 2904 | unsigned long delay; |
| 2905 | |
| 2906 | if (unlikely(!i915.enable_hangcheck)) |
| 2907 | return; |
| 2908 | |
| 2909 | /* Don't continually defer the hangcheck so that it is always run at |
| 2910 | * least once after work has been scheduled on any ring. Otherwise, |
| 2911 | * we will ignore a hung ring if a second ring is kept busy. |
| 2912 | */ |
| 2913 | |
| 2914 | delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES); |
| 2915 | queue_delayed_work(system_long_wq, |
| 2916 | &dev_priv->gpu_error.hangcheck_work, delay); |
| 2917 | } |
| 2918 | |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2919 | __printf(3, 4) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2920 | void i915_handle_error(struct drm_i915_private *dev_priv, |
| 2921 | u32 engine_mask, |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2922 | const char *fmt, ...); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2923 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2924 | extern void intel_irq_init(struct drm_i915_private *dev_priv); |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 2925 | int intel_irq_install(struct drm_i915_private *dev_priv); |
| 2926 | void intel_irq_uninstall(struct drm_i915_private *dev_priv); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2927 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2928 | extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv); |
| 2929 | extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv, |
Imre Deak | 1001860 | 2014-06-06 12:59:39 +0300 | [diff] [blame] | 2930 | bool restore_forcewake); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2931 | extern void intel_uncore_init(struct drm_i915_private *dev_priv); |
Mika Kuoppala | fc97618 | 2015-12-15 16:25:07 +0200 | [diff] [blame] | 2932 | extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv); |
Mika Kuoppala | bc3b934 | 2016-01-08 15:51:20 +0200 | [diff] [blame] | 2933 | extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2934 | extern void intel_uncore_fini(struct drm_i915_private *dev_priv); |
| 2935 | extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv, |
| 2936 | bool restore); |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2937 | const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2938 | void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2939 | enum forcewake_domains domains); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2940 | void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2941 | enum forcewake_domains domains); |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2942 | /* Like above but the caller must manage the uncore.lock itself. |
| 2943 | * Must be used with I915_READ_FW and friends. |
| 2944 | */ |
| 2945 | void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv, |
| 2946 | enum forcewake_domains domains); |
| 2947 | void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv, |
| 2948 | enum forcewake_domains domains); |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 2949 | u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv); |
| 2950 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2951 | void assert_forcewakes_inactive(struct drm_i915_private *dev_priv); |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2952 | |
Chris Wilson | 1758b90 | 2016-06-30 15:32:44 +0100 | [diff] [blame] | 2953 | int intel_wait_for_register(struct drm_i915_private *dev_priv, |
| 2954 | i915_reg_t reg, |
| 2955 | const u32 mask, |
| 2956 | const u32 value, |
| 2957 | const unsigned long timeout_ms); |
| 2958 | int intel_wait_for_register_fw(struct drm_i915_private *dev_priv, |
| 2959 | i915_reg_t reg, |
| 2960 | const u32 mask, |
| 2961 | const u32 value, |
| 2962 | const unsigned long timeout_ms); |
| 2963 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2964 | static inline bool intel_gvt_active(struct drm_i915_private *dev_priv) |
| 2965 | { |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 2966 | return dev_priv->gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2967 | } |
| 2968 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2969 | static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv) |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2970 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2971 | return dev_priv->vgpu.active; |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2972 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2973 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2974 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2975 | i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2976 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2977 | |
| 2978 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2979 | i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2980 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2981 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2982 | void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv); |
| 2983 | void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv); |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 2984 | void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, |
| 2985 | uint32_t mask, |
| 2986 | uint32_t bits); |
Ville Syrjälä | fbdedaea | 2015-11-23 18:06:16 +0200 | [diff] [blame] | 2987 | void ilk_update_display_irq(struct drm_i915_private *dev_priv, |
| 2988 | uint32_t interrupt_mask, |
| 2989 | uint32_t enabled_irq_mask); |
| 2990 | static inline void |
| 2991 | ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2992 | { |
| 2993 | ilk_update_display_irq(dev_priv, bits, bits); |
| 2994 | } |
| 2995 | static inline void |
| 2996 | ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2997 | { |
| 2998 | ilk_update_display_irq(dev_priv, bits, 0); |
| 2999 | } |
Ville Syrjälä | 013d375 | 2015-11-23 18:06:17 +0200 | [diff] [blame] | 3000 | void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, |
| 3001 | enum pipe pipe, |
| 3002 | uint32_t interrupt_mask, |
| 3003 | uint32_t enabled_irq_mask); |
| 3004 | static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv, |
| 3005 | enum pipe pipe, uint32_t bits) |
| 3006 | { |
| 3007 | bdw_update_pipe_irq(dev_priv, pipe, bits, bits); |
| 3008 | } |
| 3009 | static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv, |
| 3010 | enum pipe pipe, uint32_t bits) |
| 3011 | { |
| 3012 | bdw_update_pipe_irq(dev_priv, pipe, bits, 0); |
| 3013 | } |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 3014 | void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, |
| 3015 | uint32_t interrupt_mask, |
| 3016 | uint32_t enabled_irq_mask); |
Ville Syrjälä | 1444326 | 2015-11-23 18:06:15 +0200 | [diff] [blame] | 3017 | static inline void |
| 3018 | ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits) |
| 3019 | { |
| 3020 | ibx_display_interrupt_update(dev_priv, bits, bits); |
| 3021 | } |
| 3022 | static inline void |
| 3023 | ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits) |
| 3024 | { |
| 3025 | ibx_display_interrupt_update(dev_priv, bits, 0); |
| 3026 | } |
| 3027 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3028 | /* i915_gem.c */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3029 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 3030 | struct drm_file *file_priv); |
| 3031 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 3032 | struct drm_file *file_priv); |
| 3033 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 3034 | struct drm_file *file_priv); |
| 3035 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 3036 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3037 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 3038 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3039 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 3040 | struct drm_file *file_priv); |
| 3041 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 3042 | struct drm_file *file_priv); |
| 3043 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 3044 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3045 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 3046 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3047 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 3048 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3049 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3050 | struct drm_file *file); |
| 3051 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3052 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3053 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 3054 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3055 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 3056 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3057 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 3058 | struct drm_file *file_priv); |
| 3059 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 3060 | struct drm_file *file_priv); |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 3061 | void i915_gem_init_userptr(struct drm_i915_private *dev_priv); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 3062 | int i915_gem_userptr_ioctl(struct drm_device *dev, void *data, |
| 3063 | struct drm_file *file); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 3064 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 3065 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3066 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 3067 | struct drm_file *file_priv); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3068 | int i915_gem_load_init(struct drm_device *dev); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 3069 | void i915_gem_load_cleanup(struct drm_device *dev); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 3070 | void i915_gem_load_init_fences(struct drm_i915_private *dev_priv); |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 3071 | int i915_gem_freeze(struct drm_i915_private *dev_priv); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 3072 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv); |
| 3073 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 3074 | void *i915_gem_object_alloc(struct drm_device *dev); |
| 3075 | void i915_gem_object_free(struct drm_i915_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3076 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 3077 | const struct drm_i915_gem_object_ops *ops); |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 3078 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 3079 | u64 size); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 3080 | struct drm_i915_gem_object *i915_gem_object_create_from_data( |
| 3081 | struct drm_device *dev, const void *data, size_t size); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3082 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3083 | void i915_gem_free_object(struct drm_gem_object *obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 3084 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3085 | struct i915_vma * __must_check |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3086 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 3087 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3088 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3089 | u64 alignment, |
| 3090 | u64 flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3091 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3092 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3093 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3094 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 3095 | void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv); |
| 3096 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3097 | static inline int __sg_page_count(const struct scatterlist *sg) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3098 | { |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3099 | return sg->length >> PAGE_SHIFT; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3100 | } |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3101 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3102 | struct scatterlist * |
| 3103 | i915_gem_object_get_sg(struct drm_i915_gem_object *obj, |
| 3104 | unsigned int n, unsigned int *offset); |
| 3105 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 3106 | struct page * |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3107 | i915_gem_object_get_page(struct drm_i915_gem_object *obj, |
| 3108 | unsigned int n); |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 3109 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3110 | struct page * |
| 3111 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, |
| 3112 | unsigned int n); |
Chris Wilson | 341be1c | 2016-06-10 14:23:00 +0530 | [diff] [blame] | 3113 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3114 | dma_addr_t |
| 3115 | i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, |
| 3116 | unsigned long n); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3117 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3118 | void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj, |
| 3119 | struct sg_table *pages); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3120 | int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
| 3121 | |
| 3122 | static inline int __must_check |
| 3123 | i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3124 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3125 | might_lock(&obj->mm.lock); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3126 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3127 | if (atomic_inc_not_zero(&obj->mm.pages_pin_count)) |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3128 | return 0; |
| 3129 | |
| 3130 | return __i915_gem_object_get_pages(obj); |
| 3131 | } |
| 3132 | |
| 3133 | static inline void |
| 3134 | __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 3135 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3136 | GEM_BUG_ON(!obj->mm.pages); |
| 3137 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3138 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3139 | } |
| 3140 | |
| 3141 | static inline bool |
| 3142 | i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj) |
| 3143 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3144 | return atomic_read(&obj->mm.pages_pin_count); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3145 | } |
| 3146 | |
| 3147 | static inline void |
| 3148 | __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 3149 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3150 | GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj)); |
| 3151 | GEM_BUG_ON(!obj->mm.pages); |
| 3152 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3153 | atomic_dec(&obj->mm.pages_pin_count); |
| 3154 | GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count); |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3155 | } |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3156 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3157 | static inline void |
| 3158 | i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3159 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3160 | __i915_gem_object_unpin_pages(obj); |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3161 | } |
| 3162 | |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 3163 | enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */ |
| 3164 | I915_MM_NORMAL = 0, |
| 3165 | I915_MM_SHRINKER |
| 3166 | }; |
| 3167 | |
| 3168 | void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj, |
| 3169 | enum i915_mm_subclass subclass); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3170 | void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3171 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3172 | enum i915_map_type { |
| 3173 | I915_MAP_WB = 0, |
| 3174 | I915_MAP_WC, |
| 3175 | }; |
| 3176 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3177 | /** |
| 3178 | * i915_gem_object_pin_map - return a contiguous mapping of the entire object |
| 3179 | * @obj - the object to map into kernel address space |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3180 | * @type - the type of mapping, used to select pgprot_t |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3181 | * |
| 3182 | * Calls i915_gem_object_pin_pages() to prevent reaping of the object's |
| 3183 | * pages and then returns a contiguous mapping of the backing storage into |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3184 | * the kernel address space. Based on the @type of mapping, the PTE will be |
| 3185 | * set to either WriteBack or WriteCombine (via pgprot_t). |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3186 | * |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3187 | * The caller is responsible for calling i915_gem_object_unpin_map() when the |
| 3188 | * mapping is no longer required. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3189 | * |
Dave Gordon | 8305216 | 2016-04-12 14:46:16 +0100 | [diff] [blame] | 3190 | * Returns the pointer through which to access the mapped object, or an |
| 3191 | * ERR_PTR() on error. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3192 | */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3193 | void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 3194 | enum i915_map_type type); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3195 | |
| 3196 | /** |
| 3197 | * i915_gem_object_unpin_map - releases an earlier mapping |
| 3198 | * @obj - the object to unmap |
| 3199 | * |
| 3200 | * After pinning the object and mapping its pages, once you are finished |
| 3201 | * with your access, call i915_gem_object_unpin_map() to release the pin |
| 3202 | * upon the mapping. Once the pin count reaches zero, that mapping may be |
| 3203 | * removed. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3204 | */ |
| 3205 | static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj) |
| 3206 | { |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3207 | i915_gem_object_unpin_pages(obj); |
| 3208 | } |
| 3209 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 3210 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 3211 | unsigned int *needs_clflush); |
| 3212 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 3213 | unsigned int *needs_clflush); |
| 3214 | #define CLFLUSH_BEFORE 0x1 |
| 3215 | #define CLFLUSH_AFTER 0x2 |
| 3216 | #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER) |
| 3217 | |
| 3218 | static inline void |
| 3219 | i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj) |
| 3220 | { |
| 3221 | i915_gem_object_unpin_pages(obj); |
| 3222 | } |
| 3223 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 3224 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 3225 | void i915_vma_move_to_active(struct i915_vma *vma, |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 3226 | struct drm_i915_gem_request *req, |
| 3227 | unsigned int flags); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 3228 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 3229 | struct drm_device *dev, |
| 3230 | struct drm_mode_create_dumb *args); |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 3231 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 3232 | uint32_t handle, uint64_t *offset); |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 3233 | int i915_gem_mmap_gtt_version(void); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 3234 | |
| 3235 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 3236 | struct drm_i915_gem_object *new, |
| 3237 | unsigned frontbuffer_bits); |
| 3238 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3239 | int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3240 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 3241 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3242 | i915_gem_find_active_request(struct intel_engine_cs *engine); |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 3243 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3244 | void i915_gem_retire_requests(struct drm_i915_private *dev_priv); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 3245 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3246 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
| 3247 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3248 | return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags)); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3249 | } |
| 3250 | |
| 3251 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) |
| 3252 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3253 | return unlikely(test_bit(I915_WEDGED, &error->flags)); |
| 3254 | } |
| 3255 | |
| 3256 | static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error) |
| 3257 | { |
| 3258 | return i915_reset_in_progress(error) | i915_terminally_wedged(error); |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 3259 | } |
| 3260 | |
| 3261 | static inline u32 i915_reset_count(struct i915_gpu_error *error) |
| 3262 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3263 | return READ_ONCE(error->reset_count); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3264 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 3265 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3266 | void i915_gem_reset(struct drm_i915_private *dev_priv); |
| 3267 | void i915_gem_set_wedged(struct drm_i915_private *dev_priv); |
Chris Wilson | d0da48c | 2016-11-06 12:59:59 +0000 | [diff] [blame] | 3268 | void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 3269 | int __must_check i915_gem_init(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3270 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 3271 | void i915_gem_init_swizzling(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 3272 | void i915_gem_cleanup_engines(struct drm_device *dev); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 3273 | int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
Chris Wilson | ea746f3 | 2016-09-09 14:11:49 +0100 | [diff] [blame] | 3274 | unsigned int flags); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 3275 | int __must_check i915_gem_suspend(struct drm_device *dev); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 3276 | void i915_gem_resume(struct drm_device *dev); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3277 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3278 | int i915_gem_object_wait(struct drm_i915_gem_object *obj, |
| 3279 | unsigned int flags, |
| 3280 | long timeout, |
| 3281 | struct intel_rps_client *rps); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 3282 | int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj, |
| 3283 | unsigned int flags, |
| 3284 | int priority); |
| 3285 | #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX |
| 3286 | |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3287 | int __must_check |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3288 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 3289 | bool write); |
| 3290 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3291 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3292 | struct i915_vma * __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3293 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3294 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3295 | const struct i915_ggtt_view *view); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3296 | void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 3297 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 3298 | int align); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3299 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3300 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3301 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3302 | u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size, |
| 3303 | int tiling_mode); |
| 3304 | u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3305 | int tiling_mode, bool fenced); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 3306 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3307 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3308 | enum i915_cache_level cache_level); |
| 3309 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 3310 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 3311 | struct dma_buf *dma_buf); |
| 3312 | |
| 3313 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 3314 | struct drm_gem_object *gem_obj, int flags); |
| 3315 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3316 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3317 | i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3318 | struct i915_address_space *vm, |
| 3319 | const struct i915_ggtt_view *view); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3320 | |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 3321 | struct i915_vma * |
| 3322 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3323 | struct i915_address_space *vm, |
| 3324 | const struct i915_ggtt_view *view); |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 3325 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 3326 | static inline struct i915_hw_ppgtt * |
| 3327 | i915_vm_to_ppgtt(struct i915_address_space *vm) |
| 3328 | { |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 3329 | return container_of(vm, struct i915_hw_ppgtt, base); |
| 3330 | } |
| 3331 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3332 | static inline struct i915_vma * |
| 3333 | i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj, |
| 3334 | const struct i915_ggtt_view *view) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 3335 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3336 | return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 3337 | } |
| 3338 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3339 | static inline unsigned long |
| 3340 | i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o, |
| 3341 | const struct i915_ggtt_view *view) |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3342 | { |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 3343 | return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view)); |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3344 | } |
Daniel Vetter | b287110 | 2014-02-14 14:01:19 +0100 | [diff] [blame] | 3345 | |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 3346 | /* i915_gem_fence_reg.c */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 3347 | int __must_check i915_vma_get_fence(struct i915_vma *vma); |
| 3348 | int __must_check i915_vma_put_fence(struct i915_vma *vma); |
Daniel Vetter | 41a36b7 | 2015-07-24 13:55:11 +0200 | [diff] [blame] | 3349 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 3350 | void i915_gem_restore_fences(struct drm_i915_private *dev_priv); |
Daniel Vetter | 41a36b7 | 2015-07-24 13:55:11 +0200 | [diff] [blame] | 3351 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 3352 | void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3353 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj, |
| 3354 | struct sg_table *pages); |
| 3355 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj, |
| 3356 | struct sg_table *pages); |
Daniel Vetter | 7f96eca | 2015-07-24 17:40:14 +0200 | [diff] [blame] | 3357 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3358 | /* i915_gem_context.c */ |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 3359 | int __must_check i915_gem_context_init(struct drm_device *dev); |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 3360 | void i915_gem_context_lost(struct drm_i915_private *dev_priv); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3361 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 3362 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3363 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 3364 | int i915_switch_context(struct drm_i915_gem_request *req); |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 3365 | int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv); |
Chris Wilson | 07c9a21 | 2016-10-30 13:28:20 +0000 | [diff] [blame] | 3366 | struct i915_vma * |
| 3367 | i915_gem_context_pin_legacy(struct i915_gem_context *ctx, |
| 3368 | unsigned int flags); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3369 | void i915_gem_context_free(struct kref *ctx_ref); |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 3370 | struct i915_gem_context * |
| 3371 | i915_gem_context_create_gvt(struct drm_device *dev); |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 3372 | |
| 3373 | static inline struct i915_gem_context * |
| 3374 | i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id) |
| 3375 | { |
| 3376 | struct i915_gem_context *ctx; |
| 3377 | |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3378 | lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex); |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 3379 | |
| 3380 | ctx = idr_find(&file_priv->context_idr, id); |
| 3381 | if (!ctx) |
| 3382 | return ERR_PTR(-ENOENT); |
| 3383 | |
| 3384 | return ctx; |
| 3385 | } |
| 3386 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3387 | static inline struct i915_gem_context * |
| 3388 | i915_gem_context_get(struct i915_gem_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3389 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 3390 | kref_get(&ctx->ref); |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3391 | return ctx; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3392 | } |
| 3393 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3394 | static inline void i915_gem_context_put(struct i915_gem_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3395 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3396 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 3397 | kref_put(&ctx->ref, i915_gem_context_free); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3398 | } |
| 3399 | |
Chris Wilson | 80b204b | 2016-10-28 13:58:58 +0100 | [diff] [blame] | 3400 | static inline struct intel_timeline * |
| 3401 | i915_gem_context_lookup_timeline(struct i915_gem_context *ctx, |
| 3402 | struct intel_engine_cs *engine) |
| 3403 | { |
| 3404 | struct i915_address_space *vm; |
| 3405 | |
| 3406 | vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base; |
| 3407 | return &vm->timeline.engine[engine->id]; |
| 3408 | } |
| 3409 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 3410 | static inline bool i915_gem_context_is_default(const struct i915_gem_context *c) |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 3411 | { |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 3412 | return c->user_handle == DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 3413 | } |
| 3414 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 3415 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 3416 | struct drm_file *file); |
| 3417 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 3418 | struct drm_file *file); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 3419 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 3420 | struct drm_file *file_priv); |
| 3421 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 3422 | struct drm_file *file_priv); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 3423 | int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data, |
| 3424 | struct drm_file *file); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 3425 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 3426 | int i915_perf_open_ioctl(struct drm_device *dev, void *data, |
| 3427 | struct drm_file *file); |
| 3428 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3429 | /* i915_gem_evict.c */ |
Chris Wilson | e522ac23 | 2016-08-04 16:32:18 +0100 | [diff] [blame] | 3430 | int __must_check i915_gem_evict_something(struct i915_address_space *vm, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3431 | u64 min_size, u64 alignment, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3432 | unsigned cache_level, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3433 | u64 start, u64 end, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3434 | unsigned flags); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3435 | int __must_check i915_gem_evict_for_vma(struct i915_vma *target); |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 3436 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3437 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 3438 | /* belongs in i915_gem_gtt.h */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3439 | static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3440 | { |
Chris Wilson | 600f436 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 3441 | wmb(); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3442 | if (INTEL_GEN(dev_priv) < 6) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3443 | intel_gtt_chipset_flush(); |
| 3444 | } |
Ben Widawsky | 246cbfb | 2013-12-06 14:11:14 -0800 | [diff] [blame] | 3445 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3446 | /* i915_gem_stolen.c */ |
Paulo Zanoni | d713fd4 | 2015-07-02 19:25:07 -0300 | [diff] [blame] | 3447 | int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv, |
| 3448 | struct drm_mm_node *node, u64 size, |
| 3449 | unsigned alignment); |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 3450 | int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv, |
| 3451 | struct drm_mm_node *node, u64 size, |
| 3452 | unsigned alignment, u64 start, |
| 3453 | u64 end); |
Paulo Zanoni | d713fd4 | 2015-07-02 19:25:07 -0300 | [diff] [blame] | 3454 | void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv, |
| 3455 | struct drm_mm_node *node); |
Tvrtko Ursulin | 7ace3d3 | 2016-11-16 08:55:35 +0000 | [diff] [blame] | 3456 | int i915_gem_init_stolen(struct drm_i915_private *dev_priv); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3457 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 3458 | struct drm_i915_gem_object * |
| 3459 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); |
Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 3460 | struct drm_i915_gem_object * |
| 3461 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, |
| 3462 | u32 stolen_offset, |
| 3463 | u32 gtt_offset, |
| 3464 | u32 size); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3465 | |
Chris Wilson | 920cf41 | 2016-10-28 13:58:30 +0100 | [diff] [blame] | 3466 | /* i915_gem_internal.c */ |
| 3467 | struct drm_i915_gem_object * |
| 3468 | i915_gem_object_create_internal(struct drm_i915_private *dev_priv, |
| 3469 | unsigned int size); |
| 3470 | |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3471 | /* i915_gem_shrinker.c */ |
| 3472 | unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv, |
Chris Wilson | 1438754 | 2015-10-01 12:18:25 +0100 | [diff] [blame] | 3473 | unsigned long target, |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3474 | unsigned flags); |
| 3475 | #define I915_SHRINK_PURGEABLE 0x1 |
| 3476 | #define I915_SHRINK_UNBOUND 0x2 |
| 3477 | #define I915_SHRINK_BOUND 0x4 |
Chris Wilson | 5763ff0 | 2015-10-01 12:18:29 +0100 | [diff] [blame] | 3478 | #define I915_SHRINK_ACTIVE 0x8 |
Chris Wilson | eae2c43 | 2016-04-08 12:11:12 +0100 | [diff] [blame] | 3479 | #define I915_SHRINK_VMAPS 0x10 |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3480 | unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv); |
| 3481 | void i915_gem_shrinker_init(struct drm_i915_private *dev_priv); |
Imre Deak | a8a4058 | 2016-01-19 15:26:28 +0200 | [diff] [blame] | 3482 | void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv); |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3483 | |
| 3484 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3485 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 3486 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3487 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3488 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3489 | |
| 3490 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3491 | i915_gem_object_is_tiled(obj); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3492 | } |
| 3493 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3494 | /* i915_debugfs.c */ |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3495 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 1dac891 | 2016-06-24 14:00:17 +0100 | [diff] [blame] | 3496 | int i915_debugfs_register(struct drm_i915_private *dev_priv); |
| 3497 | void i915_debugfs_unregister(struct drm_i915_private *dev_priv); |
Jani Nikula | 249e87d | 2015-04-10 16:59:32 +0300 | [diff] [blame] | 3498 | int i915_debugfs_connector_add(struct drm_connector *connector); |
David Weinehall | 36cdd01 | 2016-08-22 13:59:31 +0300 | [diff] [blame] | 3499 | void intel_display_crc_init(struct drm_i915_private *dev_priv); |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3500 | #else |
Chris Wilson | 8d35acb | 2016-07-12 12:55:29 +0100 | [diff] [blame] | 3501 | static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;} |
| 3502 | static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {} |
Daniel Vetter | 101057f | 2015-07-13 09:23:19 +0200 | [diff] [blame] | 3503 | static inline int i915_debugfs_connector_add(struct drm_connector *connector) |
| 3504 | { return 0; } |
Maarten Lankhorst | ce5e2ac | 2016-08-25 11:07:01 +0200 | [diff] [blame] | 3505 | static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {} |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3506 | #endif |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3507 | |
| 3508 | /* i915_gpu_error.c */ |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 3509 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 3510 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3511 | __printf(2, 3) |
| 3512 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 3513 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
| 3514 | const struct i915_error_state_file_priv *error); |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3515 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3516 | struct drm_i915_private *i915, |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3517 | size_t count, loff_t pos); |
| 3518 | static inline void i915_error_state_buf_release( |
| 3519 | struct drm_i915_error_state_buf *eb) |
| 3520 | { |
| 3521 | kfree(eb->buf); |
| 3522 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3523 | void i915_capture_error_state(struct drm_i915_private *dev_priv, |
| 3524 | u32 engine_mask, |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 3525 | const char *error_msg); |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3526 | void i915_error_state_get(struct drm_device *dev, |
| 3527 | struct i915_error_state_file_priv *error_priv); |
| 3528 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); |
| 3529 | void i915_destroy_error_state(struct drm_device *dev); |
| 3530 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 3531 | #else |
| 3532 | |
| 3533 | static inline void i915_capture_error_state(struct drm_i915_private *dev_priv, |
| 3534 | u32 engine_mask, |
| 3535 | const char *error_msg) |
| 3536 | { |
| 3537 | } |
| 3538 | |
| 3539 | static inline void i915_destroy_error_state(struct drm_device *dev) |
| 3540 | { |
| 3541 | } |
| 3542 | |
| 3543 | #endif |
| 3544 | |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3545 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3546 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3547 | /* i915_cmd_parser.c */ |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 3548 | int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 3549 | void intel_engine_init_cmd_parser(struct intel_engine_cs *engine); |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 3550 | void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine); |
| 3551 | bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine); |
| 3552 | int intel_engine_cmd_parser(struct intel_engine_cs *engine, |
| 3553 | struct drm_i915_gem_object *batch_obj, |
| 3554 | struct drm_i915_gem_object *shadow_batch_obj, |
| 3555 | u32 batch_start_offset, |
| 3556 | u32 batch_len, |
| 3557 | bool is_master); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3558 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 3559 | /* i915_perf.c */ |
| 3560 | extern void i915_perf_init(struct drm_i915_private *dev_priv); |
| 3561 | extern void i915_perf_fini(struct drm_i915_private *dev_priv); |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 3562 | extern void i915_perf_register(struct drm_i915_private *dev_priv); |
| 3563 | extern void i915_perf_unregister(struct drm_i915_private *dev_priv); |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 3564 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 3565 | /* i915_suspend.c */ |
| 3566 | extern int i915_save_state(struct drm_device *dev); |
| 3567 | extern int i915_restore_state(struct drm_device *dev); |
| 3568 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3569 | /* i915_sysfs.c */ |
David Weinehall | 694c282 | 2016-08-22 13:32:43 +0300 | [diff] [blame] | 3570 | void i915_setup_sysfs(struct drm_i915_private *dev_priv); |
| 3571 | void i915_teardown_sysfs(struct drm_i915_private *dev_priv); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3572 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3573 | /* intel_i2c.c */ |
| 3574 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 3575 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 3576 | extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv, |
| 3577 | unsigned int pin); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3578 | |
Jani Nikula | 0184df46 | 2015-03-27 00:20:20 +0200 | [diff] [blame] | 3579 | extern struct i2c_adapter * |
| 3580 | intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 3581 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 3582 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3583 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 3584 | { |
| 3585 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 3586 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3587 | extern void intel_i2c_reset(struct drm_device *dev); |
| 3588 | |
Jani Nikula | 8b8e1a8 | 2015-12-14 12:50:49 +0200 | [diff] [blame] | 3589 | /* intel_bios.c */ |
Jani Nikula | 98f3a1d | 2015-12-16 15:04:20 +0200 | [diff] [blame] | 3590 | int intel_bios_init(struct drm_i915_private *dev_priv); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 3591 | bool intel_bios_is_valid_vbt(const void *buf, size_t size); |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 3592 | bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv); |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 3593 | bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 3594 | bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port); |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 3595 | bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port); |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 3596 | bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port); |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 3597 | bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port); |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 3598 | bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv, |
| 3599 | enum port port); |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 3600 | bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv, |
| 3601 | enum port port); |
| 3602 | |
Jani Nikula | 8b8e1a8 | 2015-12-14 12:50:49 +0200 | [diff] [blame] | 3603 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3604 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3605 | #ifdef CONFIG_ACPI |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3606 | extern int intel_opregion_setup(struct drm_i915_private *dev_priv); |
Chris Wilson | 03d92e4 | 2016-05-23 15:08:10 +0100 | [diff] [blame] | 3607 | extern void intel_opregion_register(struct drm_i915_private *dev_priv); |
| 3608 | extern void intel_opregion_unregister(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3609 | extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv); |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3610 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
| 3611 | bool enable); |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3612 | extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv, |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3613 | pci_power_t state); |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3614 | extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3615 | #else |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3616 | static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; } |
Randy Dunlap | bdaa2df | 2016-06-27 14:53:19 +0300 | [diff] [blame] | 3617 | static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { } |
| 3618 | static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { } |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3619 | static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv) |
| 3620 | { |
| 3621 | } |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3622 | static inline int |
| 3623 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) |
| 3624 | { |
| 3625 | return 0; |
| 3626 | } |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3627 | static inline int |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3628 | intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state) |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3629 | { |
| 3630 | return 0; |
| 3631 | } |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3632 | static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev) |
Ville Syrjälä | a056281 | 2016-04-11 10:23:51 +0300 | [diff] [blame] | 3633 | { |
| 3634 | return -ENODEV; |
| 3635 | } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3636 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 3637 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 3638 | /* intel_acpi.c */ |
| 3639 | #ifdef CONFIG_ACPI |
| 3640 | extern void intel_register_dsm_handler(void); |
| 3641 | extern void intel_unregister_dsm_handler(void); |
| 3642 | #else |
| 3643 | static inline void intel_register_dsm_handler(void) { return; } |
| 3644 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 3645 | #endif /* CONFIG_ACPI */ |
| 3646 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 3647 | /* intel_device_info.c */ |
| 3648 | static inline struct intel_device_info * |
| 3649 | mkwrite_device_info(struct drm_i915_private *dev_priv) |
| 3650 | { |
| 3651 | return (struct intel_device_info *)&dev_priv->info; |
| 3652 | } |
| 3653 | |
| 3654 | void intel_device_info_runtime_init(struct drm_i915_private *dev_priv); |
| 3655 | void intel_device_info_dump(struct drm_i915_private *dev_priv); |
| 3656 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3657 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 3658 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 3659 | extern int intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 3660 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3661 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 3662 | extern int intel_connector_register(struct drm_connector *); |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 3663 | extern void intel_connector_unregister(struct drm_connector *); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3664 | extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, |
| 3665 | bool state); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 3666 | extern void intel_display_resume(struct drm_device *dev); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 3667 | extern void i915_redisable_vga(struct drm_i915_private *dev_priv); |
| 3668 | extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3669 | extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 3670 | extern void intel_init_pch_refclk(struct drm_device *dev); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 3671 | extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 3672 | extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, |
| 3673 | bool enable); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 3674 | |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 3675 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 3676 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 3677 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3678 | /* overlay */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3679 | extern struct intel_overlay_error_state * |
| 3680 | intel_overlay_capture_error_state(struct drm_i915_private *dev_priv); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3681 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
| 3682 | struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3683 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3684 | extern struct intel_display_error_state * |
| 3685 | intel_display_capture_error_state(struct drm_i915_private *dev_priv); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3686 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 3687 | struct drm_i915_private *dev_priv, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3688 | struct intel_display_error_state *error); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3689 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 3690 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val); |
| 3691 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3692 | |
| 3693 | /* intel_sideband.c */ |
Deepak S | 707b6e3 | 2015-01-16 20:42:17 +0530 | [diff] [blame] | 3694 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr); |
| 3695 | void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3696 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 3697 | u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg); |
| 3698 | void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3699 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3700 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3701 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3702 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 3703 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3704 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3705 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
| 3706 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3707 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 3708 | enum intel_sbi_destination destination); |
| 3709 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 3710 | enum intel_sbi_destination destination); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 3711 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3712 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3713 | |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3714 | /* intel_dpio_phy.c */ |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 3715 | void bxt_port_to_phy_channel(enum port port, |
| 3716 | enum dpio_phy *phy, enum dpio_channel *ch); |
Ander Conselvan de Oliveira | b6e0820 | 2016-10-06 19:22:19 +0300 | [diff] [blame] | 3717 | void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv, |
| 3718 | enum port port, u32 margin, u32 scale, |
| 3719 | u32 enable, u32 deemphasis); |
Ander Conselvan de Oliveira | 47a6bc6 | 2016-10-06 19:22:17 +0300 | [diff] [blame] | 3720 | void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy); |
| 3721 | void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy); |
| 3722 | bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv, |
| 3723 | enum dpio_phy phy); |
| 3724 | bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv, |
| 3725 | enum dpio_phy phy); |
| 3726 | uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder, |
| 3727 | uint8_t lane_count); |
| 3728 | void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder, |
| 3729 | uint8_t lane_lat_optim_mask); |
| 3730 | uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder); |
| 3731 | |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3732 | void chv_set_phy_signal_level(struct intel_encoder *encoder, |
| 3733 | u32 deemph_reg_value, u32 margin_reg_value, |
| 3734 | bool uniq_trans_scale); |
Ander Conselvan de Oliveira | 844b2f9 | 2016-04-27 15:44:18 +0300 | [diff] [blame] | 3735 | void chv_data_lane_soft_reset(struct intel_encoder *encoder, |
| 3736 | bool reset); |
Ander Conselvan de Oliveira | 419b1b7 | 2016-04-27 15:44:19 +0300 | [diff] [blame] | 3737 | void chv_phy_pre_pll_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 3738 | void chv_phy_pre_encoder_enable(struct intel_encoder *encoder); |
| 3739 | void chv_phy_release_cl2_override(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 204970b | 2016-04-27 15:44:21 +0300 | [diff] [blame] | 3740 | void chv_phy_post_pll_disable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3741 | |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3742 | void vlv_set_phy_signal_level(struct intel_encoder *encoder, |
| 3743 | u32 demph_reg_value, u32 preemph_reg_value, |
| 3744 | u32 uniqtranscale_reg_value, u32 tx3_demph); |
Ander Conselvan de Oliveira | 6da2e61 | 2016-04-27 15:44:23 +0300 | [diff] [blame] | 3745 | void vlv_phy_pre_pll_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 5f68c27 | 2016-04-27 15:44:24 +0300 | [diff] [blame] | 3746 | void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 0f572eb | 2016-04-27 15:44:25 +0300 | [diff] [blame] | 3747 | void vlv_phy_reset_lanes(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3748 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 3749 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val); |
| 3750 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3751 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3752 | #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) |
| 3753 | #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3754 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3755 | #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) |
| 3756 | #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) |
| 3757 | #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) |
| 3758 | #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3759 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3760 | #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) |
| 3761 | #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) |
| 3762 | #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) |
| 3763 | #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3764 | |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3765 | /* Be very careful with read/write 64-bit values. On 32-bit machines, they |
| 3766 | * will be implemented using 2 32-bit writes in an arbitrary order with |
| 3767 | * an arbitrary delay between them. This can cause the hardware to |
| 3768 | * act upon the intermediate value, possibly leading to corruption and |
Chris Wilson | b18c1bb | 2016-09-06 15:45:38 +0100 | [diff] [blame] | 3769 | * machine death. For this reason we do not support I915_WRITE64, or |
| 3770 | * dev_priv->uncore.funcs.mmio_writeq. |
| 3771 | * |
| 3772 | * When reading a 64-bit value as two 32-bit values, the delay may cause |
| 3773 | * the two reads to mismatch, e.g. a timestamp overflowing. Also note that |
| 3774 | * occasionally a 64-bit register does not actualy support a full readq |
| 3775 | * and must be read using two 32-bit reads. |
| 3776 | * |
| 3777 | * You have been warned. |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3778 | */ |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3779 | #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3780 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3781 | #define I915_READ64_2x32(lower_reg, upper_reg) ({ \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3782 | u32 upper, lower, old_upper, loop = 0; \ |
| 3783 | upper = I915_READ(upper_reg); \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3784 | do { \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3785 | old_upper = upper; \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3786 | lower = I915_READ(lower_reg); \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3787 | upper = I915_READ(upper_reg); \ |
| 3788 | } while (upper != old_upper && loop++ < 2); \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3789 | (u64)upper << 32 | lower; }) |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3790 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3791 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 3792 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 3793 | |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3794 | #define __raw_read(x, s) \ |
| 3795 | static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3796 | i915_reg_t reg) \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3797 | { \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3798 | return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3799 | } |
| 3800 | |
| 3801 | #define __raw_write(x, s) \ |
| 3802 | static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3803 | i915_reg_t reg, uint##x##_t val) \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3804 | { \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3805 | write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3806 | } |
| 3807 | __raw_read(8, b) |
| 3808 | __raw_read(16, w) |
| 3809 | __raw_read(32, l) |
| 3810 | __raw_read(64, q) |
| 3811 | |
| 3812 | __raw_write(8, b) |
| 3813 | __raw_write(16, w) |
| 3814 | __raw_write(32, l) |
| 3815 | __raw_write(64, q) |
| 3816 | |
| 3817 | #undef __raw_read |
| 3818 | #undef __raw_write |
| 3819 | |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3820 | /* These are untraced mmio-accessors that are only valid to be used inside |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3821 | * critical sections, such as inside IRQ handlers, where forcewake is explicitly |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3822 | * controlled. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3823 | * |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3824 | * Think twice, and think again, before using these. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3825 | * |
| 3826 | * As an example, these accessors can possibly be used between: |
| 3827 | * |
| 3828 | * spin_lock_irq(&dev_priv->uncore.lock); |
| 3829 | * intel_uncore_forcewake_get__locked(); |
| 3830 | * |
| 3831 | * and |
| 3832 | * |
| 3833 | * intel_uncore_forcewake_put__locked(); |
| 3834 | * spin_unlock_irq(&dev_priv->uncore.lock); |
| 3835 | * |
| 3836 | * |
| 3837 | * Note: some registers may not need forcewake held, so |
| 3838 | * intel_uncore_forcewake_{get,put} can be omitted, see |
| 3839 | * intel_uncore_forcewake_for_reg(). |
| 3840 | * |
| 3841 | * Certain architectures will die if the same cacheline is concurrently accessed |
| 3842 | * by different clients (e.g. on Ivybridge). Access to registers should |
| 3843 | * therefore generally be serialised, by either the dev_priv->uncore.lock or |
| 3844 | * a more localised lock guarding all access to that bank of registers. |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3845 | */ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3846 | #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__)) |
| 3847 | #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__)) |
Chris Wilson | 76f8421 | 2016-06-30 15:33:45 +0100 | [diff] [blame] | 3848 | #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__)) |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3849 | #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__) |
| 3850 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 3851 | /* "Broadcast RGB" property */ |
| 3852 | #define INTEL_BROADCAST_RGB_AUTO 0 |
| 3853 | #define INTEL_BROADCAST_RGB_FULL 1 |
| 3854 | #define INTEL_BROADCAST_RGB_LIMITED 2 |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 3855 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3856 | static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3857 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3858 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3859 | return VLV_VGACNTRL; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3860 | else if (INTEL_GEN(dev_priv) >= 5) |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3861 | return CPU_VGACNTRL; |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3862 | else |
| 3863 | return VGACNTRL; |
| 3864 | } |
| 3865 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3866 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
| 3867 | { |
| 3868 | unsigned long j = msecs_to_jiffies(m); |
| 3869 | |
| 3870 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3871 | } |
| 3872 | |
Daniel Vetter | 7bd0e22 | 2014-12-04 11:12:54 +0100 | [diff] [blame] | 3873 | static inline unsigned long nsecs_to_jiffies_timeout(const u64 n) |
| 3874 | { |
| 3875 | return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1); |
| 3876 | } |
| 3877 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3878 | static inline unsigned long |
| 3879 | timespec_to_jiffies_timeout(const struct timespec *value) |
| 3880 | { |
| 3881 | unsigned long j = timespec_to_jiffies(value); |
| 3882 | |
| 3883 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3884 | } |
| 3885 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3886 | /* |
| 3887 | * If you need to wait X milliseconds between events A and B, but event B |
| 3888 | * doesn't happen exactly after event A, you record the timestamp (jiffies) of |
| 3889 | * when event A happened, then just before event B you call this function and |
| 3890 | * pass the timestamp as the first argument, and X as the second argument. |
| 3891 | */ |
| 3892 | static inline void |
| 3893 | wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms) |
| 3894 | { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3895 | unsigned long target_jiffies, tmp_jiffies, remaining_jiffies; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3896 | |
| 3897 | /* |
| 3898 | * Don't re-read the value of "jiffies" every time since it may change |
| 3899 | * behind our back and break the math. |
| 3900 | */ |
| 3901 | tmp_jiffies = jiffies; |
| 3902 | target_jiffies = timestamp_jiffies + |
| 3903 | msecs_to_jiffies_timeout(to_wait_ms); |
| 3904 | |
| 3905 | if (time_after(target_jiffies, tmp_jiffies)) { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3906 | remaining_jiffies = target_jiffies - tmp_jiffies; |
| 3907 | while (remaining_jiffies) |
| 3908 | remaining_jiffies = |
| 3909 | schedule_timeout_uninterruptible(remaining_jiffies); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3910 | } |
| 3911 | } |
Chris Wilson | 221fe79 | 2016-09-09 14:11:51 +0100 | [diff] [blame] | 3912 | |
| 3913 | static inline bool |
| 3914 | __i915_request_irq_complete(struct drm_i915_gem_request *req) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3915 | { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3916 | struct intel_engine_cs *engine = req->engine; |
| 3917 | |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3918 | /* Before we do the heavier coherent read of the seqno, |
| 3919 | * check the value (hopefully) in the CPU cacheline. |
| 3920 | */ |
Chris Wilson | 65e4760 | 2016-10-28 13:58:49 +0100 | [diff] [blame] | 3921 | if (__i915_gem_request_completed(req)) |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3922 | return true; |
| 3923 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3924 | /* Ensure our read of the seqno is coherent so that we |
| 3925 | * do not "miss an interrupt" (i.e. if this is the last |
| 3926 | * request and the seqno write from the GPU is not visible |
| 3927 | * by the time the interrupt fires, we will see that the |
| 3928 | * request is incomplete and go back to sleep awaiting |
| 3929 | * another interrupt that will never come.) |
| 3930 | * |
| 3931 | * Strictly, we only need to do this once after an interrupt, |
| 3932 | * but it is easier and safer to do it every time the waiter |
| 3933 | * is woken. |
| 3934 | */ |
Chris Wilson | 3d5564e | 2016-07-01 17:23:23 +0100 | [diff] [blame] | 3935 | if (engine->irq_seqno_barrier && |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 3936 | rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current && |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 3937 | cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) { |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3938 | struct task_struct *tsk; |
| 3939 | |
Chris Wilson | 3d5564e | 2016-07-01 17:23:23 +0100 | [diff] [blame] | 3940 | /* The ordering of irq_posted versus applying the barrier |
| 3941 | * is crucial. The clearing of the current irq_posted must |
| 3942 | * be visible before we perform the barrier operation, |
| 3943 | * such that if a subsequent interrupt arrives, irq_posted |
| 3944 | * is reasserted and our task rewoken (which causes us to |
| 3945 | * do another __i915_request_irq_complete() immediately |
| 3946 | * and reapply the barrier). Conversely, if the clear |
| 3947 | * occurs after the barrier, then an interrupt that arrived |
| 3948 | * whilst we waited on the barrier would not trigger a |
| 3949 | * barrier on the next pass, and the read may not see the |
| 3950 | * seqno update. |
| 3951 | */ |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3952 | engine->irq_seqno_barrier(engine); |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3953 | |
| 3954 | /* If we consume the irq, but we are no longer the bottom-half, |
| 3955 | * the real bottom-half may not have serialised their own |
| 3956 | * seqno check with the irq-barrier (i.e. may have inspected |
| 3957 | * the seqno before we believe it coherent since they see |
| 3958 | * irq_posted == false but we are still running). |
| 3959 | */ |
| 3960 | rcu_read_lock(); |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 3961 | tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh); |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3962 | if (tsk && tsk != current) |
| 3963 | /* Note that if the bottom-half is changed as we |
| 3964 | * are sending the wake-up, the new bottom-half will |
| 3965 | * be woken by whomever made the change. We only have |
| 3966 | * to worry about when we steal the irq-posted for |
| 3967 | * ourself. |
| 3968 | */ |
| 3969 | wake_up_process(tsk); |
| 3970 | rcu_read_unlock(); |
| 3971 | |
Chris Wilson | 65e4760 | 2016-10-28 13:58:49 +0100 | [diff] [blame] | 3972 | if (__i915_gem_request_completed(req)) |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3973 | return true; |
| 3974 | } |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3975 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3976 | return false; |
| 3977 | } |
| 3978 | |
Chris Wilson | 0b1de5d | 2016-08-12 12:39:59 +0100 | [diff] [blame] | 3979 | void i915_memcpy_init_early(struct drm_i915_private *dev_priv); |
| 3980 | bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len); |
| 3981 | |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 3982 | /* i915_mm.c */ |
| 3983 | int remap_io_mapping(struct vm_area_struct *vma, |
| 3984 | unsigned long addr, unsigned long pfn, unsigned long size, |
| 3985 | struct io_mapping *iomap); |
| 3986 | |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 3987 | #define ptr_mask_bits(ptr) ({ \ |
| 3988 | unsigned long __v = (unsigned long)(ptr); \ |
| 3989 | (typeof(ptr))(__v & PAGE_MASK); \ |
| 3990 | }) |
| 3991 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3992 | #define ptr_unpack_bits(ptr, bits) ({ \ |
| 3993 | unsigned long __v = (unsigned long)(ptr); \ |
| 3994 | (bits) = __v & ~PAGE_MASK; \ |
| 3995 | (typeof(ptr))(__v & PAGE_MASK); \ |
| 3996 | }) |
| 3997 | |
| 3998 | #define ptr_pack_bits(ptr, bits) \ |
| 3999 | ((typeof(ptr))((unsigned long)(ptr) | (bits))) |
| 4000 | |
Chris Wilson | 78ef2d9 | 2016-08-15 10:48:49 +0100 | [diff] [blame] | 4001 | #define fetch_and_zero(ptr) ({ \ |
| 4002 | typeof(*ptr) __T = *(ptr); \ |
| 4003 | *(ptr) = (typeof(*ptr))0; \ |
| 4004 | __T; \ |
| 4005 | }) |
| 4006 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4007 | #endif |