blob: 693ee69a4715bc0f6b51fcf914dab14a1f5197f8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010063#include "i915_gem_gtt.h"
64#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010065#include "i915_gem_request.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070066
Zhi Wang0ad35fe2016-06-16 08:07:00 -040067#include "intel_gvt.h"
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* General customization:
70 */
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define DRIVER_NAME "i915"
73#define DRIVER_DESC "Intel Graphics"
Daniel Vetter9558e742016-10-24 08:25:36 +020074#define DRIVER_DATE "20161024"
75#define DRIVER_TIMESTAMP 1477290335
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Mika Kuoppalac883ef12014-10-28 17:32:30 +020077#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010078/* Many gcc seem to no see through this and fall over :( */
79#if 0
80#define WARN_ON(x) ({ \
81 bool __i915_warn_cond = (x); \
82 if (__builtin_constant_p(__i915_warn_cond)) \
83 BUILD_BUG_ON(__i915_warn_cond); \
84 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
85#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020086#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010087#endif
88
Jani Nikulacd9bfac2015-03-12 13:01:12 +020089#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020090#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020091
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010092#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
93 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020094
Rob Clarke2c719b2014-12-15 13:56:32 -050095/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
96 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
97 * which may not necessarily be a user visible problem. This will either
98 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
99 * enable distros and users to tailor their preferred amount of i915 abrt
100 * spam.
101 */
102#define I915_STATE_WARN(condition, format...) ({ \
103 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200104 if (unlikely(__ret_warn_on)) \
105 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500106 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500107 unlikely(__ret_warn_on); \
108})
109
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200110#define I915_STATE_WARN_ON(x) \
111 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112
Imre Deak4fec15d2016-03-16 13:39:08 +0200113bool __i915_inject_load_failure(const char *func, int line);
114#define i915_inject_load_failure() \
115 __i915_inject_load_failure(__func__, __LINE__)
116
Jani Nikula42a8ca42015-08-27 16:23:30 +0300117static inline const char *yesno(bool v)
118{
119 return v ? "yes" : "no";
120}
121
Jani Nikula87ad3212016-01-14 12:53:34 +0200122static inline const char *onoff(bool v)
123{
124 return v ? "on" : "off";
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700128 INVALID_PIPE = -1,
129 PIPE_A = 0,
130 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800131 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200132 _PIPE_EDP,
133 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700134};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800135#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700136
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200137enum transcoder {
138 TRANSCODER_A = 0,
139 TRANSCODER_B,
140 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200141 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200142 TRANSCODER_DSI_A,
143 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200144 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200145};
Jani Nikulada205632016-03-15 21:51:10 +0200146
147static inline const char *transcoder_name(enum transcoder transcoder)
148{
149 switch (transcoder) {
150 case TRANSCODER_A:
151 return "A";
152 case TRANSCODER_B:
153 return "B";
154 case TRANSCODER_C:
155 return "C";
156 case TRANSCODER_EDP:
157 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200158 case TRANSCODER_DSI_A:
159 return "DSI A";
160 case TRANSCODER_DSI_C:
161 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200162 default:
163 return "<invalid>";
164 }
165}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200166
Jani Nikula4d1de972016-03-18 17:05:42 +0200167static inline bool transcoder_is_dsi(enum transcoder transcoder)
168{
169 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
170}
171
Damien Lespiau84139d12014-03-28 00:18:32 +0530172/*
Matt Roper31409e92015-09-24 15:53:09 -0700173 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
174 * number of planes per CRTC. Not all platforms really have this many planes,
175 * which means some arrays of size I915_MAX_PLANES may have unused entries
176 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530177 */
Jesse Barnes80824002009-09-10 15:28:06 -0700178enum plane {
179 PLANE_A = 0,
180 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800181 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700182 PLANE_CURSOR,
183 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700184};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800185#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800186
Damien Lespiaud615a162014-03-03 17:31:48 +0000187#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300188
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300189enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700190 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300191 PORT_A = 0,
192 PORT_B,
193 PORT_C,
194 PORT_D,
195 PORT_E,
196 I915_MAX_PORTS
197};
198#define port_name(p) ((p) + 'A')
199
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300200#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800201
202enum dpio_channel {
203 DPIO_CH0,
204 DPIO_CH1
205};
206
207enum dpio_phy {
208 DPIO_PHY0,
209 DPIO_PHY1
210};
211
Paulo Zanonib97186f2013-05-03 12:15:36 -0300212enum intel_display_power_domain {
213 POWER_DOMAIN_PIPE_A,
214 POWER_DOMAIN_PIPE_B,
215 POWER_DOMAIN_PIPE_C,
216 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
217 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
218 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
219 POWER_DOMAIN_TRANSCODER_A,
220 POWER_DOMAIN_TRANSCODER_B,
221 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300222 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200223 POWER_DOMAIN_TRANSCODER_DSI_A,
224 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100225 POWER_DOMAIN_PORT_DDI_A_LANES,
226 POWER_DOMAIN_PORT_DDI_B_LANES,
227 POWER_DOMAIN_PORT_DDI_C_LANES,
228 POWER_DOMAIN_PORT_DDI_D_LANES,
229 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200230 POWER_DOMAIN_PORT_DSI,
231 POWER_DOMAIN_PORT_CRT,
232 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300233 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200234 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300235 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000236 POWER_DOMAIN_AUX_A,
237 POWER_DOMAIN_AUX_B,
238 POWER_DOMAIN_AUX_C,
239 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100240 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100241 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300242 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300243
244 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300245};
246
247#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
248#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
249 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300250#define POWER_DOMAIN_TRANSCODER(tran) \
251 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
252 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300253
Egbert Eich1d843f92013-02-25 12:06:49 -0500254enum hpd_pin {
255 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500256 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
257 HPD_CRT,
258 HPD_SDVO_B,
259 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700260 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500261 HPD_PORT_B,
262 HPD_PORT_C,
263 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800264 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500265 HPD_NUM_PINS
266};
267
Jani Nikulac91711f2015-05-28 15:43:48 +0300268#define for_each_hpd_pin(__pin) \
269 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
270
Jani Nikula5fcece82015-05-27 15:03:42 +0300271struct i915_hotplug {
272 struct work_struct hotplug_work;
273
274 struct {
275 unsigned long last_jiffies;
276 int count;
277 enum {
278 HPD_ENABLED = 0,
279 HPD_DISABLED = 1,
280 HPD_MARK_DISABLED = 2
281 } state;
282 } stats[HPD_NUM_PINS];
283 u32 event_bits;
284 struct delayed_work reenable_work;
285
286 struct intel_digital_port *irq_port[I915_MAX_PORTS];
287 u32 long_port_mask;
288 u32 short_port_mask;
289 struct work_struct dig_port_work;
290
Lyude19625e82016-06-21 17:03:44 -0400291 struct work_struct poll_init_work;
292 bool poll_enabled;
293
Jani Nikula5fcece82015-05-27 15:03:42 +0300294 /*
295 * if we get a HPD irq from DP and a HPD irq from non-DP
296 * the non-DP HPD could block the workqueue on a mode config
297 * mutex getting, that userspace may have taken. However
298 * userspace is waiting on the DP workqueue to run which is
299 * blocked behind the non-DP one.
300 */
301 struct workqueue_struct *dp_wq;
302};
303
Chris Wilson2a2d5482012-12-03 11:49:06 +0000304#define I915_GEM_GPU_DOMAINS \
305 (I915_GEM_DOMAIN_RENDER | \
306 I915_GEM_DOMAIN_SAMPLER | \
307 I915_GEM_DOMAIN_COMMAND | \
308 I915_GEM_DOMAIN_INSTRUCTION | \
309 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700310
Damien Lespiau055e3932014-08-18 13:49:10 +0100311#define for_each_pipe(__dev_priv, __p) \
312 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200313#define for_each_pipe_masked(__dev_priv, __p, __mask) \
314 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
315 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700316#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000317 for ((__p) = 0; \
318 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
319 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000320#define for_each_sprite(__dev_priv, __p, __s) \
321 for ((__s) = 0; \
322 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
323 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800324
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200325#define for_each_port_masked(__port, __ports_mask) \
326 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
327 for_each_if ((__ports_mask) & (1 << (__port)))
328
Damien Lespiaud79b8142014-05-13 23:32:23 +0100329#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100330 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100331
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300332#define for_each_intel_plane(dev, intel_plane) \
333 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100334 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300335 base.head)
336
Matt Roperc107acf2016-05-12 07:06:01 -0700337#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100338 list_for_each_entry(intel_plane, \
339 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700340 base.head) \
341 for_each_if ((plane_mask) & \
342 (1 << drm_plane_index(&intel_plane->base)))
343
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300344#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
345 list_for_each_entry(intel_plane, \
346 &(dev)->mode_config.plane_list, \
347 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200348 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300349
Chris Wilson91c8a322016-07-05 10:40:23 +0100350#define for_each_intel_crtc(dev, intel_crtc) \
351 list_for_each_entry(intel_crtc, \
352 &(dev)->mode_config.crtc_list, \
353 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100354
Chris Wilson91c8a322016-07-05 10:40:23 +0100355#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
356 list_for_each_entry(intel_crtc, \
357 &(dev)->mode_config.crtc_list, \
358 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700359 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
360
Damien Lespiaub2784e12014-08-05 11:29:37 +0100361#define for_each_intel_encoder(dev, intel_encoder) \
362 list_for_each_entry(intel_encoder, \
363 &(dev)->mode_config.encoder_list, \
364 base.head)
365
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200366#define for_each_intel_connector(dev, intel_connector) \
367 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100368 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200369 base.head)
370
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200371#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
372 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200373 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200374
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800375#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
376 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200377 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800378
Borun Fub04c5bd2014-07-12 10:02:27 +0530379#define for_each_power_domain(domain, mask) \
380 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200381 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530382
Daniel Vettere7b903d2013-06-05 13:34:14 +0200383struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100384struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100385struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200386
Chris Wilsona6f766f2015-04-27 13:41:20 +0100387struct drm_i915_file_private {
388 struct drm_i915_private *dev_priv;
389 struct drm_file *file;
390
391 struct {
392 spinlock_t lock;
393 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100394/* 20ms is a fairly arbitrary limit (greater than the average frame time)
395 * chosen to prevent the CPU getting more than a frame ahead of the GPU
396 * (when using lax throttling for the frontbuffer). We also use it to
397 * offer free GPU waitboosts for severely congested workloads.
398 */
399#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100400 } mm;
401 struct idr context_idr;
402
Chris Wilson2e1b8732015-04-27 13:41:22 +0100403 struct intel_rps_client {
404 struct list_head link;
405 unsigned boosts;
406 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100407
Chris Wilsonc80ff162016-07-27 09:07:27 +0100408 unsigned int bsd_engine;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100409};
410
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100411/* Used by dp and fdi links */
412struct intel_link_m_n {
413 uint32_t tu;
414 uint32_t gmch_m;
415 uint32_t gmch_n;
416 uint32_t link_m;
417 uint32_t link_n;
418};
419
420void intel_link_compute_m_n(int bpp, int nlanes,
421 int pixel_clock, int link_clock,
422 struct intel_link_m_n *m_n);
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424/* Interface history:
425 *
426 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100427 * 1.2: Add Power Management
428 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100429 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000430 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000431 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
432 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 */
434#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000435#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436#define DRIVER_PATCHLEVEL 0
437
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700438struct opregion_header;
439struct opregion_acpi;
440struct opregion_swsci;
441struct opregion_asle;
442
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100443struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000444 struct opregion_header *header;
445 struct opregion_acpi *acpi;
446 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300447 u32 swsci_gbda_sub_functions;
448 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000449 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200450 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200451 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200452 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000453 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200454 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100455};
Chris Wilson44834a62010-08-19 16:09:23 +0100456#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100457
Chris Wilson6ef3d422010-08-04 20:26:07 +0100458struct intel_overlay;
459struct intel_overlay_error_state;
460
Jesse Barnesde151cf2008-11-12 10:03:55 -0800461struct drm_i915_fence_reg {
Chris Wilsona1e5afb2016-08-18 17:16:59 +0100462 struct list_head link;
Chris Wilson49ef5292016-08-18 17:17:00 +0100463 struct drm_i915_private *i915;
464 struct i915_vma *vma;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100465 int pin_count;
Chris Wilson49ef5292016-08-18 17:17:00 +0100466 int id;
467 /**
468 * Whether the tiling parameters for the currently
469 * associated fence register have changed. Note that
470 * for the purposes of tracking tiling changes we also
471 * treat the unfenced register, the register slot that
472 * the object occupies whilst it executes a fenced
473 * command (such as BLT on gen2/3), as a "fence".
474 */
475 bool dirty;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800476};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000477
yakui_zhao9b9d1722009-05-31 17:17:17 +0800478struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100479 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800480 u8 dvo_port;
481 u8 slave_addr;
482 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100483 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400484 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800485};
486
Jani Nikula7bd688c2013-11-08 16:48:56 +0200487struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200488struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200489struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000490struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100491struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492struct intel_limit;
493struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100494
Jesse Barnese70236a2009-09-21 10:42:27 -0700495struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700496 int (*get_display_clock_speed)(struct drm_device *dev);
497 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100498 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800499 int (*compute_intermediate_wm)(struct drm_device *dev,
500 struct intel_crtc *intel_crtc,
501 struct intel_crtc_state *newstate);
502 void (*initial_watermarks)(struct intel_crtc_state *cstate);
503 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700504 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300505 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200506 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
507 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100508 /* Returns the active state of the crtc, and if the crtc is active,
509 * fills out the pipe-config with the hw state. */
510 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200511 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000512 void (*get_initial_plane_config)(struct intel_crtc *,
513 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200514 int (*crtc_compute_clock)(struct intel_crtc *crtc,
515 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200516 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
517 struct drm_atomic_state *old_state);
518 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
519 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200520 void (*update_crtcs)(struct drm_atomic_state *state,
521 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200522 void (*audio_codec_enable)(struct drm_connector *connector,
523 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300524 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200525 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700526 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700527 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200528 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
529 struct drm_framebuffer *fb,
530 struct drm_i915_gem_object *obj,
531 struct drm_i915_gem_request *req,
532 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100533 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700534 /* clock updates for mode set */
535 /* cursor updates */
536 /* render clock increase/decrease */
537 /* display clock increase/decrease */
538 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000539
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200540 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
541 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700542};
543
Mika Kuoppala48c10262015-01-16 11:34:41 +0200544enum forcewake_domain_id {
545 FW_DOMAIN_ID_RENDER = 0,
546 FW_DOMAIN_ID_BLITTER,
547 FW_DOMAIN_ID_MEDIA,
548
549 FW_DOMAIN_ID_COUNT
550};
551
552enum forcewake_domains {
553 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
554 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
555 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
556 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
557 FORCEWAKE_BLITTER |
558 FORCEWAKE_MEDIA)
559};
560
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100561#define FW_REG_READ (1)
562#define FW_REG_WRITE (2)
563
564enum forcewake_domains
565intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
566 i915_reg_t reg, unsigned int op);
567
Chris Wilson907b28c2013-07-19 20:36:52 +0100568struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530569 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200570 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530571 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200572 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200574 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
575 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
576 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
577 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200579 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700580 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200581 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700582 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200583 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700584 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300585};
586
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100587struct intel_forcewake_range {
588 u32 start;
589 u32 end;
590
591 enum forcewake_domains domains;
592};
593
Chris Wilson907b28c2013-07-19 20:36:52 +0100594struct intel_uncore {
595 spinlock_t lock; /** lock is also taken in irq contexts. */
596
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100597 const struct intel_forcewake_range *fw_domains_table;
598 unsigned int fw_domains_table_entries;
599
Chris Wilson907b28c2013-07-19 20:36:52 +0100600 struct intel_uncore_funcs funcs;
601
602 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100603
Mika Kuoppala48c10262015-01-16 11:34:41 +0200604 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100605 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100606
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200607 struct intel_uncore_forcewake_domain {
608 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200609 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100610 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200611 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100612 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200613 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200614 u32 val_set;
615 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616 i915_reg_t reg_ack;
617 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200618 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200619 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200620
621 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100622};
623
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200624/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100625#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
626 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
627 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
628 (domain__)++) \
629 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200630
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100631#define for_each_fw_domain(domain__, dev_priv__) \
632 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200633
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200634#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
635#define CSR_VERSION_MAJOR(version) ((version) >> 16)
636#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
637
Daniel Vettereb805622015-05-04 14:58:44 +0200638struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200639 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200640 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530641 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200642 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200643 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200644 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200645 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200646 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200647 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200648 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200649};
650
Joonas Lahtinen604db652016-10-05 13:50:16 +0300651#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300652 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300653 func(is_mobile); \
654 func(is_i85x); \
655 func(is_i915g); \
656 func(is_i945gm); \
657 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300658 func(is_g4x); \
659 func(is_pineview); \
660 func(is_broadwater); \
661 func(is_crestline); \
662 func(is_ivybridge); \
663 func(is_valleyview); \
664 func(is_cherryview); \
665 func(is_haswell); \
666 func(is_broadwell); \
667 func(is_skylake); \
668 func(is_broxton); \
669 func(is_kabylake); \
670 func(is_preliminary); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300671 /* Keep has_* in alphabetical order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300672 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300673 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300674 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300675 func(has_fbc); \
676 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300677 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300678 func(has_gmch_display); \
679 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300680 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300681 func(has_hw_contexts); \
682 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300683 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300684 func(has_logical_ring_contexts); \
685 func(has_overlay); \
686 func(has_pipe_cxsr); \
687 func(has_pooled_eu); \
688 func(has_psr); \
689 func(has_rc6); \
690 func(has_rc6p); \
691 func(has_resource_streamer); \
692 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300693 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300694 func(cursor_needs_physical); \
695 func(hws_needs_physical); \
696 func(overlay_needs_physical); \
697 func(supports_tv)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200698
Imre Deak915490d2016-08-31 19:13:01 +0300699struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300700 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300701 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300702 u8 eu_total;
703 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300704 u8 min_eu_in_pool;
705 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
706 u8 subslice_7eu[3];
707 u8 has_slice_pg:1;
708 u8 has_subslice_pg:1;
709 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300710};
711
Imre Deak57ec1712016-08-31 19:13:05 +0300712static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
713{
714 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
715}
716
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500717struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200718 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100719 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100720 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000721 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100722 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100723 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700724 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100725 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300726#define DEFINE_FLAG(name) u8 name:1
727 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
728#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530729 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200730 /* Register offsets for the various display pipes and transcoders */
731 int pipe_offsets[I915_MAX_TRANSCODERS];
732 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200733 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300734 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600735
736 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300737 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000738
739 struct color_luts {
740 u16 degamma_lut_size;
741 u16 gamma_lut_size;
742 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500743};
744
Chris Wilson2bd160a2016-08-15 10:48:45 +0100745struct intel_display_error_state;
746
747struct drm_i915_error_state {
748 struct kref ref;
749 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100750 struct timeval boottime;
751 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100752
Chris Wilson9f267eb2016-10-12 10:05:19 +0100753 struct drm_i915_private *i915;
754
Chris Wilson2bd160a2016-08-15 10:48:45 +0100755 char error_msg[128];
756 bool simulated;
757 int iommu;
758 u32 reset_count;
759 u32 suspend_count;
760 struct intel_device_info device_info;
761
762 /* Generic register state */
763 u32 eir;
764 u32 pgtbl_er;
765 u32 ier;
766 u32 gtier[4];
767 u32 ccid;
768 u32 derrmr;
769 u32 forcewake;
770 u32 error; /* gen6+ */
771 u32 err_int; /* gen7 */
772 u32 fault_data0; /* gen8, gen9 */
773 u32 fault_data1; /* gen8, gen9 */
774 u32 done_reg;
775 u32 gac_eco;
776 u32 gam_ecochk;
777 u32 gab_ctl;
778 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300779
Chris Wilson2bd160a2016-08-15 10:48:45 +0100780 u64 fence[I915_MAX_NUM_FENCES];
781 struct intel_overlay_error_state *overlay;
782 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100783 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530784 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100785
786 struct drm_i915_error_engine {
787 int engine_id;
788 /* Software tracked state */
789 bool waiting;
790 int num_waiters;
791 int hangcheck_score;
792 enum intel_engine_hangcheck_action hangcheck_action;
793 struct i915_address_space *vm;
794 int num_requests;
795
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100796 /* position of active request inside the ring */
797 u32 rq_head, rq_post, rq_tail;
798
Chris Wilson2bd160a2016-08-15 10:48:45 +0100799 /* our own tracking of ring head and tail */
800 u32 cpu_ring_head;
801 u32 cpu_ring_tail;
802
803 u32 last_seqno;
804 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
805
806 /* Register state */
807 u32 start;
808 u32 tail;
809 u32 head;
810 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100811 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100812 u32 hws;
813 u32 ipeir;
814 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100815 u32 bbstate;
816 u32 instpm;
817 u32 instps;
818 u32 seqno;
819 u64 bbaddr;
820 u64 acthd;
821 u32 fault_reg;
822 u64 faddr;
823 u32 rc_psmi; /* sleep state */
824 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300825 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100826
827 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100828 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100829 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100830 int page_count;
831 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100832 u32 *pages[0];
833 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
834
835 struct drm_i915_error_object *wa_ctx;
836
837 struct drm_i915_error_request {
838 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100839 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100840 u32 context;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100841 u32 seqno;
842 u32 head;
843 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100844 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100845
846 struct drm_i915_error_waiter {
847 char comm[TASK_COMM_LEN];
848 pid_t pid;
849 u32 seqno;
850 } *waiters;
851
852 struct {
853 u32 gfx_mode;
854 union {
855 u64 pdp[4];
856 u32 pp_dir_base;
857 };
858 } vm_info;
859
860 pid_t pid;
861 char comm[TASK_COMM_LEN];
862 } engine[I915_NUM_ENGINES];
863
864 struct drm_i915_error_buffer {
865 u32 size;
866 u32 name;
867 u32 rseqno[I915_NUM_ENGINES], wseqno;
868 u64 gtt_offset;
869 u32 read_domains;
870 u32 write_domain;
871 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
872 u32 tiling:2;
873 u32 dirty:1;
874 u32 purgeable:1;
875 u32 userptr:1;
876 s32 engine:4;
877 u32 cache_level:3;
878 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
879 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
880 struct i915_address_space *active_vm[I915_NUM_ENGINES];
881};
882
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800883enum i915_cache_level {
884 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100885 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
886 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
887 caches, eg sampler/render caches, and the
888 large Last-Level-Cache. LLC is coherent with
889 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100890 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800891};
892
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300893struct i915_ctx_hang_stats {
894 /* This context had batch pending when hang was declared */
895 unsigned batch_pending;
896
897 /* This context had batch active when hang was declared */
898 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300899
900 /* Time when this context was last blamed for a GPU reset */
901 unsigned long guilty_ts;
902
Chris Wilson676fa572014-12-24 08:13:39 -0800903 /* If the contexts causes a second GPU hang within this time,
904 * it is permanently banned from submitting any more work.
905 */
906 unsigned long ban_period_seconds;
907
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300908 /* This context is banned to submit more work */
909 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300910};
Ben Widawsky40521052012-06-04 14:42:43 -0700911
912/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100913#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300914
Oscar Mateo31b7a882014-07-03 16:28:01 +0100915/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100916 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100917 * @ref: reference count.
918 * @user_handle: userspace tracking identity for this context.
919 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300920 * @flags: context specific flags:
921 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100922 * @file_priv: filp associated with this context (NULL for global default
923 * context).
924 * @hang_stats: information about the role of this context in possible GPU
925 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100926 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100927 * @legacy_hw_ctx: render context backing object and whether it is correctly
928 * initialized (legacy ring submission mechanism only).
929 * @link: link in the global list of contexts.
930 *
931 * Contexts are memory images used by the hardware to store copies of their
932 * internal state.
933 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100934struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300935 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100936 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700937 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200938 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100939 struct pid *pid;
Ben Widawskya33afea2013-09-17 21:12:45 -0700940
Chris Wilson8d59bc62016-05-24 14:53:42 +0100941 struct i915_ctx_hang_stats hang_stats;
942
Chris Wilson8d59bc62016-05-24 14:53:42 +0100943 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100944#define CONTEXT_NO_ZEROMAP BIT(0)
945#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100946
947 /* Unique identifier for this context, used by the hw for tracking */
948 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100949 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100950
Chris Wilson0cb26a82016-06-24 14:55:53 +0100951 u32 ggtt_alignment;
952
Chris Wilson9021ad02016-05-24 14:53:37 +0100953 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100954 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100955 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000956 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100957 u64 lrc_desc;
958 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100959 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000960 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400961 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400962 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400963 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400964 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100965
Ben Widawskya33afea2013-09-17 21:12:45 -0700966 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100967
968 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100969 bool closed:1;
Ben Widawsky40521052012-06-04 14:42:43 -0700970};
971
Paulo Zanonia4001f12015-02-13 17:23:44 -0200972enum fb_op_origin {
973 ORIGIN_GTT,
974 ORIGIN_CPU,
975 ORIGIN_CS,
976 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300977 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200978};
979
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200980struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300981 /* This is always the inner lock when overlapping with struct_mutex and
982 * it's the outer lock when overlapping with stolen_lock. */
983 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700984 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200985 unsigned int possible_framebuffer_bits;
986 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200987 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200988 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700989
Ben Widawskyc4213882014-06-19 12:06:10 -0700990 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700991 struct drm_mm_node *compressed_llb;
992
Rodrigo Vivida46f932014-08-01 02:04:45 -0700993 bool false_color;
994
Paulo Zanonid029bca2015-10-15 10:44:46 -0300995 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300996 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300997
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300998 bool underrun_detected;
999 struct work_struct underrun_work;
1000
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001001 struct intel_fbc_state_cache {
1002 struct {
1003 unsigned int mode_flags;
1004 uint32_t hsw_bdw_pixel_rate;
1005 } crtc;
1006
1007 struct {
1008 unsigned int rotation;
1009 int src_w;
1010 int src_h;
1011 bool visible;
1012 } plane;
1013
1014 struct {
1015 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001016 uint32_t pixel_format;
1017 unsigned int stride;
1018 int fence_reg;
1019 unsigned int tiling_mode;
1020 } fb;
1021 } state_cache;
1022
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001023 struct intel_fbc_reg_params {
1024 struct {
1025 enum pipe pipe;
1026 enum plane plane;
1027 unsigned int fence_y_offset;
1028 } crtc;
1029
1030 struct {
1031 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001032 uint32_t pixel_format;
1033 unsigned int stride;
1034 int fence_reg;
1035 } fb;
1036
1037 int cfb_size;
1038 } params;
1039
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001040 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001041 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001042 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001043 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001044 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001045
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001046 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001047};
1048
Vandana Kannan96178ee2015-01-10 02:25:56 +05301049/**
1050 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1051 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1052 * parsing for same resolution.
1053 */
1054enum drrs_refresh_rate_type {
1055 DRRS_HIGH_RR,
1056 DRRS_LOW_RR,
1057 DRRS_MAX_RR, /* RR count */
1058};
1059
1060enum drrs_support_type {
1061 DRRS_NOT_SUPPORTED = 0,
1062 STATIC_DRRS_SUPPORT = 1,
1063 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301064};
1065
Daniel Vetter2807cf62014-07-11 10:30:11 -07001066struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301067struct i915_drrs {
1068 struct mutex mutex;
1069 struct delayed_work work;
1070 struct intel_dp *dp;
1071 unsigned busy_frontbuffer_bits;
1072 enum drrs_refresh_rate_type refresh_rate_type;
1073 enum drrs_support_type type;
1074};
1075
Rodrigo Vivia031d702013-10-03 16:15:06 -03001076struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001077 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001078 bool sink_support;
1079 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001080 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001081 bool active;
1082 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001083 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301084 bool psr2_support;
1085 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001086 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001087};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001088
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001089enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001090 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001091 PCH_IBX, /* Ibexpeak PCH */
1092 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001093 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301094 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001095 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001096 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001097};
1098
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001099enum intel_sbi_destination {
1100 SBI_ICLK,
1101 SBI_MPHY,
1102};
1103
Jesse Barnesb690e962010-07-19 13:53:12 -07001104#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001105#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001106#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001107#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001108#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001109#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001110
Dave Airlie8be48d92010-03-30 05:34:14 +00001111struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001112struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001113
Daniel Vetterc2b91522012-02-14 22:37:19 +01001114struct intel_gmbus {
1115 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001116#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001117 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001118 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001119 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001120 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001121 struct drm_i915_private *dev_priv;
1122};
1123
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001124struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001125 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001126 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001127 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001128 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001129 u32 saveSWF0[16];
1130 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001131 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001132 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001133 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001134 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001135};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001136
Imre Deakddeea5b2014-05-05 15:19:56 +03001137struct vlv_s0ix_state {
1138 /* GAM */
1139 u32 wr_watermark;
1140 u32 gfx_prio_ctrl;
1141 u32 arb_mode;
1142 u32 gfx_pend_tlb0;
1143 u32 gfx_pend_tlb1;
1144 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1145 u32 media_max_req_count;
1146 u32 gfx_max_req_count;
1147 u32 render_hwsp;
1148 u32 ecochk;
1149 u32 bsd_hwsp;
1150 u32 blt_hwsp;
1151 u32 tlb_rd_addr;
1152
1153 /* MBC */
1154 u32 g3dctl;
1155 u32 gsckgctl;
1156 u32 mbctl;
1157
1158 /* GCP */
1159 u32 ucgctl1;
1160 u32 ucgctl3;
1161 u32 rcgctl1;
1162 u32 rcgctl2;
1163 u32 rstctl;
1164 u32 misccpctl;
1165
1166 /* GPM */
1167 u32 gfxpause;
1168 u32 rpdeuhwtc;
1169 u32 rpdeuc;
1170 u32 ecobus;
1171 u32 pwrdwnupctl;
1172 u32 rp_down_timeout;
1173 u32 rp_deucsw;
1174 u32 rcubmabdtmr;
1175 u32 rcedata;
1176 u32 spare2gh;
1177
1178 /* Display 1 CZ domain */
1179 u32 gt_imr;
1180 u32 gt_ier;
1181 u32 pm_imr;
1182 u32 pm_ier;
1183 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1184
1185 /* GT SA CZ domain */
1186 u32 tilectl;
1187 u32 gt_fifoctl;
1188 u32 gtlc_wake_ctrl;
1189 u32 gtlc_survive;
1190 u32 pmwgicz;
1191
1192 /* Display 2 CZ domain */
1193 u32 gu_ctl0;
1194 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001195 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001196 u32 clock_gate_dis2;
1197};
1198
Chris Wilsonbf225f22014-07-10 20:31:18 +01001199struct intel_rps_ei {
1200 u32 cz_clock;
1201 u32 render_c0;
1202 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001203};
1204
Daniel Vetterc85aa882012-11-02 19:55:03 +01001205struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001206 /*
1207 * work, interrupts_enabled and pm_iir are protected by
1208 * dev_priv->irq_lock
1209 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001210 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001211 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001212 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001213
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001214 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301215 u32 pm_intr_keep;
1216
Ben Widawskyb39fb292014-03-19 18:31:11 -07001217 /* Frequencies are stored in potentially platform dependent multiples.
1218 * In other words, *_freq needs to be multiplied by X to be interesting.
1219 * Soft limits are those which are used for the dynamic reclocking done
1220 * by the driver (raise frequencies under heavy loads, and lower for
1221 * lighter loads). Hard limits are those imposed by the hardware.
1222 *
1223 * A distinction is made for overclocking, which is never enabled by
1224 * default, and is considered to be above the hard limit if it's
1225 * possible at all.
1226 */
1227 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1228 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1229 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1230 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1231 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001232 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001233 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001234 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1235 u8 rp1_freq; /* "less than" RP0 power/freqency */
1236 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001237 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001238
Chris Wilson8fb55192015-04-07 16:20:28 +01001239 u8 up_threshold; /* Current %busy required to uplock */
1240 u8 down_threshold; /* Current %busy required to downclock */
1241
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001242 int last_adj;
1243 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1244
Chris Wilson8d3afd72015-05-21 21:01:47 +01001245 spinlock_t client_lock;
1246 struct list_head clients;
1247 bool client_boost;
1248
Chris Wilsonc0951f02013-10-10 21:58:50 +01001249 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001250 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001251 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001252
Chris Wilsonbf225f22014-07-10 20:31:18 +01001253 /* manual wa residency calculations */
1254 struct intel_rps_ei up_ei, down_ei;
1255
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001256 /*
1257 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001258 * Must be taken after struct_mutex if nested. Note that
1259 * this lock may be held for long periods of time when
1260 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001261 */
1262 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001263};
1264
Daniel Vetter1a240d42012-11-29 22:18:51 +01001265/* defined intel_pm.c */
1266extern spinlock_t mchdev_lock;
1267
Daniel Vetterc85aa882012-11-02 19:55:03 +01001268struct intel_ilk_power_mgmt {
1269 u8 cur_delay;
1270 u8 min_delay;
1271 u8 max_delay;
1272 u8 fmax;
1273 u8 fstart;
1274
1275 u64 last_count1;
1276 unsigned long last_time1;
1277 unsigned long chipset_power;
1278 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001279 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001280 unsigned long gfx_power;
1281 u8 corr;
1282
1283 int c_m;
1284 int r_t;
1285};
1286
Imre Deakc6cb5822014-03-04 19:22:55 +02001287struct drm_i915_private;
1288struct i915_power_well;
1289
1290struct i915_power_well_ops {
1291 /*
1292 * Synchronize the well's hw state to match the current sw state, for
1293 * example enable/disable it based on the current refcount. Called
1294 * during driver init and resume time, possibly after first calling
1295 * the enable/disable handlers.
1296 */
1297 void (*sync_hw)(struct drm_i915_private *dev_priv,
1298 struct i915_power_well *power_well);
1299 /*
1300 * Enable the well and resources that depend on it (for example
1301 * interrupts located on the well). Called after the 0->1 refcount
1302 * transition.
1303 */
1304 void (*enable)(struct drm_i915_private *dev_priv,
1305 struct i915_power_well *power_well);
1306 /*
1307 * Disable the well and resources that depend on it. Called after
1308 * the 1->0 refcount transition.
1309 */
1310 void (*disable)(struct drm_i915_private *dev_priv,
1311 struct i915_power_well *power_well);
1312 /* Returns the hw enabled state. */
1313 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1314 struct i915_power_well *power_well);
1315};
1316
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001317/* Power well structure for haswell */
1318struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001319 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001320 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001321 /* power well enable/disable usage count */
1322 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001323 /* cached hw enabled state */
1324 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001325 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001326 /* unique identifier for this power well */
1327 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001328 /*
1329 * Arbitraty data associated with this power well. Platform and power
1330 * well specific.
1331 */
1332 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001333 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001334};
1335
Imre Deak83c00f52013-10-25 17:36:47 +03001336struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001337 /*
1338 * Power wells needed for initialization at driver init and suspend
1339 * time are on. They are kept on until after the first modeset.
1340 */
1341 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001342 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001343 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001344
Imre Deak83c00f52013-10-25 17:36:47 +03001345 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001346 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001347 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001348};
1349
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001350#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001351struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001352 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001353 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001354 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001355};
1356
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001357struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001358 /** Memory allocator for GTT stolen memory */
1359 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001360 /** Protects the usage of the GTT stolen memory allocator. This is
1361 * always the inner lock when overlapping with struct_mutex. */
1362 struct mutex stolen_lock;
1363
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001364 /** List of all objects in gtt_space. Used to restore gtt
1365 * mappings on resume */
1366 struct list_head bound_list;
1367 /**
1368 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001369 * are idle and not used by the GPU). These objects may or may
1370 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001371 */
1372 struct list_head unbound_list;
1373
Chris Wilson275f0392016-10-24 13:42:14 +01001374 /** List of all objects in gtt_space, currently mmaped by userspace.
1375 * All objects within this list must also be on bound_list.
1376 */
1377 struct list_head userfault_list;
1378
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001379 /**
1380 * List of objects which are pending destruction.
1381 */
1382 struct llist_head free_list;
1383 struct work_struct free_work;
1384
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001385 /** Usable portion of the GTT for GEM */
1386 unsigned long stolen_base; /* limited to low memory (32-bit) */
1387
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001388 /** PPGTT used for aliasing the PPGTT with the GTT */
1389 struct i915_hw_ppgtt *aliasing_ppgtt;
1390
Chris Wilson2cfcd322014-05-20 08:28:43 +01001391 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001392 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001393 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001394
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001395 /** LRU list of objects with fence regs on them. */
1396 struct list_head fence_list;
1397
1398 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001399 * Are we in a non-interruptible section of code like
1400 * modesetting?
1401 */
1402 bool interruptible;
1403
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001404 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001405 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001406
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001407 /** Bit 6 swizzling required for X tiling */
1408 uint32_t bit_6_swizzle_x;
1409 /** Bit 6 swizzling required for Y tiling */
1410 uint32_t bit_6_swizzle_y;
1411
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001412 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001413 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001414 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001415 u32 object_count;
1416};
1417
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001418struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001419 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001420 unsigned bytes;
1421 unsigned size;
1422 int err;
1423 u8 *buf;
1424 loff_t start;
1425 loff_t pos;
1426};
1427
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001428struct i915_error_state_file_priv {
1429 struct drm_device *dev;
1430 struct drm_i915_error_state *error;
1431};
1432
Chris Wilsonb52992c2016-10-28 13:58:24 +01001433#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1434#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1435
Daniel Vetter99584db2012-11-14 17:14:04 +01001436struct i915_gpu_error {
1437 /* For hangcheck timer */
1438#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1439#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001440 /* Hang gpu twice in this window and your context gets banned */
1441#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1442
Chris Wilson737b1502015-01-26 18:03:03 +02001443 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001444
1445 /* For reset and error_state handling. */
1446 spinlock_t lock;
1447 /* Protected by the above dev->gpu_error.lock. */
1448 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001449
1450 unsigned long missed_irq_rings;
1451
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001452 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001453 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001454 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001455 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001456 *
1457 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1458 * meaning that any waiters holding onto the struct_mutex should
1459 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001460 *
1461 * If reset is not completed succesfully, the I915_WEDGE bit is
1462 * set meaning that hardware is terminally sour and there is no
1463 * recovery. All waiters on the reset_queue will be woken when
1464 * that happens.
1465 *
1466 * This counter is used by the wait_seqno code to notice that reset
1467 * event happened and it needs to restart the entire ioctl (since most
1468 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001469 *
1470 * This is important for lock-free wait paths, where no contended lock
1471 * naturally enforces the correct ordering between the bail-out of the
1472 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001473 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001474 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001475
Chris Wilson8af29b02016-09-09 14:11:47 +01001476 unsigned long flags;
1477#define I915_RESET_IN_PROGRESS 0
1478#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001479
1480 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001481 * Waitqueue to signal when a hang is detected. Used to for waiters
1482 * to release the struct_mutex for the reset to procede.
1483 */
1484 wait_queue_head_t wait_queue;
1485
1486 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001487 * Waitqueue to signal when the reset has completed. Used by clients
1488 * that wait for dev_priv->mm.wedged to settle.
1489 */
1490 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001491
Chris Wilson094f9a52013-09-25 17:34:55 +01001492 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001493 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001494};
1495
Zhang Ruib8efb172013-02-05 15:41:53 +08001496enum modeset_restore {
1497 MODESET_ON_LID_OPEN,
1498 MODESET_DONE,
1499 MODESET_SUSPENDED,
1500};
1501
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001502#define DP_AUX_A 0x40
1503#define DP_AUX_B 0x10
1504#define DP_AUX_C 0x20
1505#define DP_AUX_D 0x30
1506
Xiong Zhang11c1b652015-08-17 16:04:04 +08001507#define DDC_PIN_B 0x05
1508#define DDC_PIN_C 0x04
1509#define DDC_PIN_D 0x06
1510
Paulo Zanoni6acab152013-09-12 17:06:24 -03001511struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001512 /*
1513 * This is an index in the HDMI/DVI DDI buffer translation table.
1514 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1515 * populate this field.
1516 */
1517#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001518 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001519
1520 uint8_t supports_dvi:1;
1521 uint8_t supports_hdmi:1;
1522 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001523
1524 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001525 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001526
1527 uint8_t dp_boost_level;
1528 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001529};
1530
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001531enum psr_lines_to_wait {
1532 PSR_0_LINES_TO_WAIT = 0,
1533 PSR_1_LINE_TO_WAIT,
1534 PSR_4_LINES_TO_WAIT,
1535 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301536};
1537
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001538struct intel_vbt_data {
1539 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1540 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1541
1542 /* Feature bits */
1543 unsigned int int_tv_support:1;
1544 unsigned int lvds_dither:1;
1545 unsigned int lvds_vbt:1;
1546 unsigned int int_crt_support:1;
1547 unsigned int lvds_use_ssc:1;
1548 unsigned int display_clock_mode:1;
1549 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001550 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001551 int lvds_ssc_freq;
1552 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1553
Pradeep Bhat83a72802014-03-28 10:14:57 +05301554 enum drrs_support_type drrs_type;
1555
Jani Nikula6aa23e62016-03-24 17:50:20 +02001556 struct {
1557 int rate;
1558 int lanes;
1559 int preemphasis;
1560 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001561 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001562 bool initialized;
1563 bool support;
1564 int bpp;
1565 struct edp_power_seq pps;
1566 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001567
Jani Nikulaf00076d2013-12-14 20:38:29 -02001568 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001569 bool full_link;
1570 bool require_aux_wakeup;
1571 int idle_frames;
1572 enum psr_lines_to_wait lines_to_wait;
1573 int tp1_wakeup_time;
1574 int tp2_tp3_wakeup_time;
1575 } psr;
1576
1577 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001578 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001579 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001580 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001581 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001582 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001583 } backlight;
1584
Shobhit Kumard17c5442013-08-27 15:12:25 +03001585 /* MIPI DSI */
1586 struct {
1587 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301588 struct mipi_config *config;
1589 struct mipi_pps_data *pps;
1590 u8 seq_version;
1591 u32 size;
1592 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001593 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001594 } dsi;
1595
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001596 int crt_ddc_pin;
1597
1598 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001599 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001600
1601 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001602 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001603};
1604
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001605enum intel_ddb_partitioning {
1606 INTEL_DDB_PART_1_2,
1607 INTEL_DDB_PART_5_6, /* IVB+ */
1608};
1609
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001610struct intel_wm_level {
1611 bool enable;
1612 uint32_t pri_val;
1613 uint32_t spr_val;
1614 uint32_t cur_val;
1615 uint32_t fbc_val;
1616};
1617
Imre Deak820c1982013-12-17 14:46:36 +02001618struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001619 uint32_t wm_pipe[3];
1620 uint32_t wm_lp[3];
1621 uint32_t wm_lp_spr[3];
1622 uint32_t wm_linetime[3];
1623 bool enable_fbc_wm;
1624 enum intel_ddb_partitioning partitioning;
1625};
1626
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001627struct vlv_pipe_wm {
1628 uint16_t primary;
1629 uint16_t sprite[2];
1630 uint8_t cursor;
1631};
1632
1633struct vlv_sr_wm {
1634 uint16_t plane;
1635 uint8_t cursor;
1636};
1637
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001638struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001639 struct vlv_pipe_wm pipe[3];
1640 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001641 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001642 uint8_t cursor;
1643 uint8_t sprite[2];
1644 uint8_t primary;
1645 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001646 uint8_t level;
1647 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001648};
1649
Damien Lespiauc1939242014-11-04 17:06:41 +00001650struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001651 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001652};
1653
1654static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1655{
Damien Lespiau16160e32014-11-04 17:06:53 +00001656 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001657}
1658
Damien Lespiau08db6652014-11-04 17:06:52 +00001659static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1660 const struct skl_ddb_entry *e2)
1661{
1662 if (e1->start == e2->start && e1->end == e2->end)
1663 return true;
1664
1665 return false;
1666}
1667
Damien Lespiauc1939242014-11-04 17:06:41 +00001668struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001669 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001670 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001671};
1672
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001673struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001674 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001675 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001676};
1677
1678struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001679 bool plane_en;
1680 uint16_t plane_res_b;
1681 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001682};
1683
Paulo Zanonic67a4702013-08-19 13:18:09 -03001684/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001685 * This struct helps tracking the state needed for runtime PM, which puts the
1686 * device in PCI D3 state. Notice that when this happens, nothing on the
1687 * graphics device works, even register access, so we don't get interrupts nor
1688 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001689 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001690 * Every piece of our code that needs to actually touch the hardware needs to
1691 * either call intel_runtime_pm_get or call intel_display_power_get with the
1692 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001693 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001694 * Our driver uses the autosuspend delay feature, which means we'll only really
1695 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001696 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001697 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001698 *
1699 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1700 * goes back to false exactly before we reenable the IRQs. We use this variable
1701 * to check if someone is trying to enable/disable IRQs while they're supposed
1702 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001703 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001704 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001705 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001706 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001707struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001708 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001709 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001710 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001711};
1712
Daniel Vetter926321d2013-10-16 13:30:34 +02001713enum intel_pipe_crc_source {
1714 INTEL_PIPE_CRC_SOURCE_NONE,
1715 INTEL_PIPE_CRC_SOURCE_PLANE1,
1716 INTEL_PIPE_CRC_SOURCE_PLANE2,
1717 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001718 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001719 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1720 INTEL_PIPE_CRC_SOURCE_TV,
1721 INTEL_PIPE_CRC_SOURCE_DP_B,
1722 INTEL_PIPE_CRC_SOURCE_DP_C,
1723 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001724 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001725 INTEL_PIPE_CRC_SOURCE_MAX,
1726};
1727
Shuang He8bf1e9f2013-10-15 18:55:27 +01001728struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001729 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001730 uint32_t crc[5];
1731};
1732
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001733#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001734struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001735 spinlock_t lock;
1736 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001737 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001738 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001739 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001740 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001741};
1742
Daniel Vetterf99d7062014-06-19 16:01:59 +02001743struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001744 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001745
1746 /*
1747 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1748 * scheduled flips.
1749 */
1750 unsigned busy_bits;
1751 unsigned flip_bits;
1752};
1753
Mika Kuoppala72253422014-10-07 17:21:26 +03001754struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001755 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001756 u32 value;
1757 /* bitmask representing WA bits */
1758 u32 mask;
1759};
1760
Arun Siluvery33136b02016-01-21 21:43:47 +00001761/*
1762 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1763 * allowing it for RCS as we don't foresee any requirement of having
1764 * a whitelist for other engines. When it is really required for
1765 * other engines then the limit need to be increased.
1766 */
1767#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001768
1769struct i915_workarounds {
1770 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1771 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001772 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001773};
1774
Yu Zhangcf9d2892015-02-10 19:05:47 +08001775struct i915_virtual_gpu {
1776 bool active;
1777};
1778
Matt Roperaa363132015-09-24 15:53:18 -07001779/* used in computing the new watermarks state */
1780struct intel_wm_config {
1781 unsigned int num_pipes_active;
1782 bool sprites_enabled;
1783 bool sprites_scaled;
1784};
1785
Jani Nikula77fec552014-03-31 14:27:22 +03001786struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001787 struct drm_device drm;
1788
Chris Wilsonefab6d82015-04-07 16:20:57 +01001789 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001790 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001791 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001792
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001793 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001794
1795 int relative_constants_mode;
1796
1797 void __iomem *regs;
1798
Chris Wilson907b28c2013-07-19 20:36:52 +01001799 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001800
Yu Zhangcf9d2892015-02-10 19:05:47 +08001801 struct i915_virtual_gpu vgpu;
1802
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001803 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001804
Alex Dai33a732f2015-08-12 15:43:36 +01001805 struct intel_guc guc;
1806
Daniel Vettereb805622015-05-04 14:58:44 +02001807 struct intel_csr csr;
1808
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001809 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001810
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001811 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1812 * controller on different i2c buses. */
1813 struct mutex gmbus_mutex;
1814
1815 /**
1816 * Base address of the gmbus and gpio block.
1817 */
1818 uint32_t gpio_mmio_base;
1819
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301820 /* MMIO base address for MIPI regs */
1821 uint32_t mipi_mmio_base;
1822
Ville Syrjälä443a3892015-11-11 20:34:15 +02001823 uint32_t psr_mmio_base;
1824
Imre Deak44cb7342016-08-10 14:07:29 +03001825 uint32_t pps_mmio_base;
1826
Daniel Vetter28c70f12012-12-01 13:53:45 +01001827 wait_queue_head_t gmbus_wait_queue;
1828
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001829 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001830 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301831 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001832 struct i915_vma *semaphore;
Chris Wilsonddf07be2016-08-02 22:50:39 +01001833 u32 next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001834
Daniel Vetterba8286f2014-09-11 07:43:25 +02001835 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001836 struct resource mch_res;
1837
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001838 /* protects the irq masks */
1839 spinlock_t irq_lock;
1840
Sourab Gupta84c33a62014-06-02 16:47:17 +05301841 /* protects the mmio flip data */
1842 spinlock_t mmio_flip_lock;
1843
Imre Deakf8b79e52014-03-04 19:23:07 +02001844 bool display_irqs_enabled;
1845
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001846 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1847 struct pm_qos_request pm_qos;
1848
Ville Syrjäläa5805162015-05-26 20:42:30 +03001849 /* Sideband mailbox protection */
1850 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001851
1852 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001853 union {
1854 u32 irq_mask;
1855 u32 de_irq_mask[I915_MAX_PIPES];
1856 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001857 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301858 u32 pm_imr;
1859 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301860 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301861 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001862 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001863
Jani Nikula5fcece82015-05-27 15:03:42 +03001864 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001865 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301866 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001867 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001868 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001869
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001870 bool preserve_bios_swizzle;
1871
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001872 /* overlay */
1873 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001874
Jani Nikula58c68772013-11-08 16:48:54 +02001875 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001876 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001877
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001878 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001879 bool no_aux_handshake;
1880
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001881 /* protects panel power sequencer state */
1882 struct mutex pps_mutex;
1883
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001884 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001885 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1886
1887 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001888 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001889 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001890 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001891 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001892 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001893 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001894
Ville Syrjälä63911d72016-05-13 23:41:32 +03001895 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001896 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001897 } cdclk_pll;
1898
Daniel Vetter645416f2013-09-02 16:22:25 +02001899 /**
1900 * wq - Driver workqueue for GEM.
1901 *
1902 * NOTE: Work items scheduled here are not allowed to grab any modeset
1903 * locks, for otherwise the flushing done in the pageflip code will
1904 * result in deadlocks.
1905 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001906 struct workqueue_struct *wq;
1907
1908 /* Display functions */
1909 struct drm_i915_display_funcs display;
1910
1911 /* PCH chipset type */
1912 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001913 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001914
1915 unsigned long quirks;
1916
Zhang Ruib8efb172013-02-05 15:41:53 +08001917 enum modeset_restore modeset_restore;
1918 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001919 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001920 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001921
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001922 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001923 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001924
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001925 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001926 DECLARE_HASHTABLE(mm_structs, 7);
1927 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001928
Chris Wilson5d1808e2016-04-28 09:56:51 +01001929 /* The hw wants to have a stable context identifier for the lifetime
1930 * of the context (for OA, PASID, faults, etc). This is limited
1931 * in execlists to 21 bits.
1932 */
1933 struct ida context_hw_ida;
1934#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1935
Daniel Vetter87813422012-05-02 11:49:32 +02001936 /* Kernel Modesetting */
1937
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001938 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1939 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001940 wait_queue_head_t pending_flip_queue;
1941
Daniel Vetterc4597872013-10-21 21:04:07 +02001942#ifdef CONFIG_DEBUG_FS
1943 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1944#endif
1945
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001946 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001947 int num_shared_dpll;
1948 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001949 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001950
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001951 /*
1952 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1953 * Must be global rather than per dpll, because on some platforms
1954 * plls share registers.
1955 */
1956 struct mutex dpll_lock;
1957
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001958 unsigned int active_crtcs;
1959 unsigned int min_pixclk[I915_MAX_PIPES];
1960
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001961 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001962
Mika Kuoppala72253422014-10-07 17:21:26 +03001963 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001964
Daniel Vetterf99d7062014-06-19 16:01:59 +02001965 struct i915_frontbuffer_tracking fb_tracking;
1966
Jesse Barnes652c3932009-08-17 13:31:43 -07001967 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001968
Zhenyu Wangc48044112009-12-17 14:48:43 +08001969 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001970
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001971 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001972
Ben Widawsky59124502013-07-04 11:02:05 -07001973 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001974 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001975
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001976 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001977 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001978
Daniel Vetter20e4d402012-08-08 23:35:39 +02001979 /* ilk-only ips/rps state. Everything in here is protected by the global
1980 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001981 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001982
Imre Deak83c00f52013-10-25 17:36:47 +03001983 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001984
Rodrigo Vivia031d702013-10-03 16:15:06 -03001985 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001986
Daniel Vetter99584db2012-11-14 17:14:04 +01001987 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001988
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001989 struct drm_i915_gem_object *vlv_pctx;
1990
Daniel Vetter06957262015-08-10 13:34:08 +02001991#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001992 /* list of fbdev register on this device */
1993 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001994 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001995#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001996
1997 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001998 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001999
Imre Deak58fddc22015-01-08 17:54:14 +02002000 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002001 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002002 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002003 /**
2004 * av_mutex - mutex for audio/video sync
2005 *
2006 */
2007 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002008
Ben Widawsky254f9652012-06-04 14:42:42 -07002009 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002010 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002011
Damien Lespiau3e683202012-12-11 18:48:29 +00002012 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002013
Ville Syrjäläc2317752016-03-15 16:39:56 +02002014 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002015 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002016 /*
2017 * Shadows for CHV DPLL_MD regs to keep the state
2018 * checker somewhat working in the presence hardware
2019 * crappiness (can't read out DPLL_MD for pipes B & C).
2020 */
2021 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002022 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002023
Daniel Vetter842f1c82014-03-10 10:01:44 +01002024 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002025 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002026 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002027 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002028
Lyude656d1b82016-08-17 15:55:54 -04002029 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002030 I915_SAGV_UNKNOWN = 0,
2031 I915_SAGV_DISABLED,
2032 I915_SAGV_ENABLED,
2033 I915_SAGV_NOT_CONTROLLED
2034 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002035
Ville Syrjälä53615a52013-08-01 16:18:50 +03002036 struct {
2037 /*
2038 * Raw watermark latency values:
2039 * in 0.1us units for WM0,
2040 * in 0.5us units for WM1+.
2041 */
2042 /* primary */
2043 uint16_t pri_latency[5];
2044 /* sprite */
2045 uint16_t spr_latency[5];
2046 /* cursor */
2047 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002048 /*
2049 * Raw watermark memory latency values
2050 * for SKL for all 8 levels
2051 * in 1us units.
2052 */
2053 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002054
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002055 /*
2056 * The skl_wm_values structure is a bit too big for stack
2057 * allocation, so we keep the staging struct where we store
2058 * intermediate results here instead.
2059 */
2060 struct skl_wm_values skl_results;
2061
Ville Syrjälä609cede2013-10-09 19:18:03 +03002062 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002063 union {
2064 struct ilk_wm_values hw;
2065 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002066 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002067 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002068
2069 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002070
2071 /*
2072 * Should be held around atomic WM register writing; also
2073 * protects * intel_crtc->wm.active and
2074 * cstate->wm.need_postvbl_update.
2075 */
2076 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002077
2078 /*
2079 * Set during HW readout of watermarks/DDB. Some platforms
2080 * need to know when we're still using BIOS-provided values
2081 * (which we don't fully trust).
2082 */
2083 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002084 } wm;
2085
Paulo Zanoni8a187452013-12-06 20:32:13 -02002086 struct i915_runtime_pm pm;
2087
Oscar Mateoa83014d2014-07-24 17:04:21 +01002088 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2089 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002090 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002091 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002092
2093 /**
2094 * Is the GPU currently considered idle, or busy executing
2095 * userspace requests? Whilst idle, we allow runtime power
2096 * management to power down the hardware and display clocks.
2097 * In order to reduce the effect on performance, there
2098 * is a slight delay before we do so.
2099 */
2100 unsigned int active_engines;
2101 bool awake;
2102
2103 /**
2104 * We leave the user IRQ off as much as possible,
2105 * but this means that requests will finish and never
2106 * be retired once the system goes idle. Set a timer to
2107 * fire periodically while the ring is running. When it
2108 * fires, go retire requests.
2109 */
2110 struct delayed_work retire_work;
2111
2112 /**
2113 * When we detect an idle GPU, we want to turn on
2114 * powersaving features. So once we see that there
2115 * are no more requests outstanding and no more
2116 * arrive within a small period of time, we fire
2117 * off the idle_work.
2118 */
2119 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002120
2121 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002122 } gt;
2123
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002124 /* perform PHY state sanity checks? */
2125 bool chv_phy_assert[2];
2126
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002127 /* Used to save the pipe-to-encoder mapping for audio */
2128 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002129
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002130 /*
2131 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2132 * will be rejected. Instead look for a better place.
2133 */
Jani Nikula77fec552014-03-31 14:27:22 +03002134};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Chris Wilson2c1792a2013-08-01 18:39:55 +01002136static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2137{
Chris Wilson091387c2016-06-24 14:00:21 +01002138 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002139}
2140
David Weinehallc49d13e2016-08-22 13:32:42 +03002141static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002142{
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002144}
2145
Alex Dai33a732f2015-08-12 15:43:36 +01002146static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2147{
2148 return container_of(guc, struct drm_i915_private, guc);
2149}
2150
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002151/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302152#define for_each_engine(engine__, dev_priv__, id__) \
2153 for ((id__) = 0; \
2154 (id__) < I915_NUM_ENGINES; \
2155 (id__)++) \
2156 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002157
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002158#define __mask_next_bit(mask) ({ \
2159 int __idx = ffs(mask) - 1; \
2160 mask &= ~BIT(__idx); \
2161 __idx; \
2162})
2163
Dave Gordonc3232b12016-03-23 18:19:53 +00002164/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002165#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2166 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302167 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002168
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002169enum hdmi_force_audio {
2170 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2171 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2172 HDMI_AUDIO_AUTO, /* trust EDID */
2173 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2174};
2175
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002176#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002177
Chris Wilson37e680a2012-06-07 15:38:42 +01002178struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002179 unsigned int flags;
2180#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182 /* Interface between the GEM object and its backing storage.
2183 * get_pages() is called once prior to the use of the associated set
2184 * of pages before to binding them into the GTT, and put_pages() is
2185 * called after we no longer need them. As we expect there to be
2186 * associated cost with migrating pages between the backing storage
2187 * and making them available for the GPU (e.g. clflush), we may hold
2188 * onto the pages after they are no longer referenced by the GPU
2189 * in case they may be used again shortly (for example migrating the
2190 * pages to a different memory domain within the GTT). put_pages()
2191 * will therefore most likely be called when the object itself is
2192 * being released or under memory pressure (where we attempt to
2193 * reap pages for the shrinker).
2194 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002195 struct sg_table *(*get_pages)(struct drm_i915_gem_object *);
2196 void (*put_pages)(struct drm_i915_gem_object *, struct sg_table *);
Chris Wilsonde472662016-01-22 18:32:31 +00002197
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002198 int (*dmabuf_export)(struct drm_i915_gem_object *);
2199 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002200};
2201
Daniel Vettera071fa02014-06-18 23:28:09 +02002202/*
2203 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302204 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002205 * doesn't mean that the hw necessarily already scans it out, but that any
2206 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2207 *
2208 * We have one bit per pipe and per scanout plane type.
2209 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302210#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2211#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002212#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2213 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2214#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302215 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2216#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2217 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002218#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302219 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002220#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302221 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002222
Eric Anholt673a3942008-07-30 12:06:12 -07002223struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002224 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002225
Chris Wilson37e680a2012-06-07 15:38:42 +01002226 const struct drm_i915_gem_object_ops *ops;
2227
Ben Widawsky2f633152013-07-17 12:19:03 -07002228 /** List of VMAs backed by this object */
2229 struct list_head vma_list;
2230
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002231 /** Stolen memory for this object, instead of being backed by shmem. */
2232 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002233 struct list_head global_list;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002234 union {
2235 struct rcu_head rcu;
2236 struct llist_node freed;
2237 };
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Chris Wilson275f0392016-10-24 13:42:14 +01002239 /**
2240 * Whether the object is currently in the GGTT mmap.
2241 */
2242 struct list_head userfault_link;
2243
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002244 /** Used in execbuf to temporarily hold a ref */
2245 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002246
Chris Wilson8d9d5742015-04-07 16:20:38 +01002247 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002248
Chris Wilson573adb32016-08-04 16:32:39 +01002249 unsigned long flags;
Eric Anholt673a3942008-07-30 12:06:12 -07002250
2251 /**
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002252 * Have we taken a reference for the object for incomplete GPU
2253 * activity?
2254 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01002255#define I915_BO_ACTIVE_REF 0
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002256
Chris Wilsoncaea7472010-11-12 13:53:37 +00002257 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302258 * Is the object to be mapped as read-only to the GPU
2259 * Only honoured if hardware has relevant pte bit
2260 */
2261 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002262 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002263 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002264
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002265 atomic_t frontbuffer_bits;
Chris Wilson50349242016-08-18 17:17:04 +01002266 unsigned int frontbuffer_ggtt_origin; /* write once */
Daniel Vettera071fa02014-06-18 23:28:09 +02002267
Chris Wilson9ad36762016-08-05 10:14:21 +01002268 /** Current tiling stride for the object, if it's tiled. */
Chris Wilson3e510a82016-08-05 10:14:23 +01002269 unsigned int tiling_and_stride;
2270#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2271#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2272#define STRIDE_MASK (~TILING_MASK)
Chris Wilson9ad36762016-08-05 10:14:21 +01002273
Chris Wilson15717de2016-08-04 07:52:26 +01002274 /** Count of VMA actually bound by this object */
2275 unsigned int bind_count;
Chris Wilsond07f0e52016-10-28 13:58:44 +01002276 unsigned int active_count;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002277 unsigned int pin_display;
2278
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002279 struct {
Chris Wilson1233e2d2016-10-28 13:58:37 +01002280 struct mutex lock; /* protects the pages and their use */
2281 atomic_t pages_pin_count;
Chris Wilson96d77632016-10-28 13:58:33 +01002282
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002283 struct sg_table *pages;
2284 void *mapping;
2285
2286 struct i915_gem_object_page_iter {
2287 struct scatterlist *sg_pos;
2288 unsigned int sg_idx; /* in pages, but 32bit eek! */
2289
2290 struct radix_tree_root radix;
2291 struct mutex lock; /* protects this cache */
2292 } get_page;
2293
2294 /**
2295 * Advice: are the backing pages purgeable?
2296 */
2297 unsigned int madv:2;
2298
2299 /**
2300 * This is set if the object has been written to since the
2301 * pages were last acquired.
2302 */
2303 bool dirty:1;
2304 } mm;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002305
Chris Wilsonb4716182015-04-27 13:41:17 +01002306 /** Breadcrumb of last rendering to the buffer.
2307 * There can only be one writer, but we allow for multiple readers.
2308 * If there is a writer that necessarily implies that all other
2309 * read requests are complete - but we may only be lazily clearing
2310 * the read requests. A read request is naturally the most recent
2311 * request on a ring, so we may have two different write and read
2312 * requests on one ring where the write request is older than the
2313 * read request. This allows for the CPU to read from an active
2314 * buffer by only waiting for the write to complete.
Chris Wilson381f3712016-08-04 07:52:29 +01002315 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01002316 struct reservation_object *resv;
Eric Anholt673a3942008-07-30 12:06:12 -07002317
Daniel Vetter80075d42013-10-09 21:23:52 +02002318 /** References from framebuffers, locks out tiling changes. */
2319 unsigned long framebuffer_references;
2320
Eric Anholt280b7132009-03-12 16:56:27 -07002321 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002322 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002323
Chris Wilson5f12b802016-10-03 13:45:15 +01002324 struct i915_gem_userptr {
2325 uintptr_t ptr;
2326 unsigned read_only :1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002327
Chris Wilson5f12b802016-10-03 13:45:15 +01002328 struct i915_mm_struct *mm;
2329 struct i915_mmu_object *mmu_object;
2330 struct work_struct *work;
2331 } userptr;
2332
2333 /** for phys allocated objects */
2334 struct drm_dma_handle *phys_handle;
Chris Wilsond07f0e52016-10-28 13:58:44 +01002335
2336 struct reservation_object __builtin_resv;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002337};
Chris Wilson03ac0642016-07-20 13:31:51 +01002338
2339static inline struct drm_i915_gem_object *
2340to_intel_bo(struct drm_gem_object *gem)
2341{
2342 /* Assert that to_intel_bo(NULL) == NULL */
2343 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2344
2345 return container_of(gem, struct drm_i915_gem_object, base);
2346}
2347
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002348/**
2349 * i915_gem_object_lookup_rcu - look up a temporary GEM object from its handle
2350 * @filp: DRM file private date
2351 * @handle: userspace handle
2352 *
2353 * Returns:
2354 *
2355 * A pointer to the object named by the handle if such exists on @filp, NULL
2356 * otherwise. This object is only valid whilst under the RCU read lock, and
2357 * note carefully the object may be in the process of being destroyed.
2358 */
2359static inline struct drm_i915_gem_object *
2360i915_gem_object_lookup_rcu(struct drm_file *file, u32 handle)
2361{
2362#ifdef CONFIG_LOCKDEP
2363 WARN_ON(debug_locks && !lock_is_held(&rcu_lock_map));
2364#endif
2365 return idr_find(&file->object_idr, handle);
2366}
2367
Chris Wilson03ac0642016-07-20 13:31:51 +01002368static inline struct drm_i915_gem_object *
2369i915_gem_object_lookup(struct drm_file *file, u32 handle)
2370{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002371 struct drm_i915_gem_object *obj;
2372
2373 rcu_read_lock();
2374 obj = i915_gem_object_lookup_rcu(file, handle);
2375 if (obj && !kref_get_unless_zero(&obj->base.refcount))
2376 obj = NULL;
2377 rcu_read_unlock();
2378
2379 return obj;
Chris Wilson03ac0642016-07-20 13:31:51 +01002380}
2381
2382__deprecated
2383extern struct drm_gem_object *
2384drm_gem_object_lookup(struct drm_file *file, u32 handle);
Daniel Vetter23010e42010-03-08 13:35:02 +01002385
Chris Wilson25dc5562016-07-20 13:31:52 +01002386__attribute__((nonnull))
2387static inline struct drm_i915_gem_object *
2388i915_gem_object_get(struct drm_i915_gem_object *obj)
2389{
2390 drm_gem_object_reference(&obj->base);
2391 return obj;
2392}
2393
2394__deprecated
2395extern void drm_gem_object_reference(struct drm_gem_object *);
2396
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002397__attribute__((nonnull))
2398static inline void
2399i915_gem_object_put(struct drm_i915_gem_object *obj)
2400{
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002401 __drm_gem_object_unreference(&obj->base);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002402}
2403
2404__deprecated
2405extern void drm_gem_object_unreference(struct drm_gem_object *);
2406
Chris Wilson34911fd2016-07-20 13:31:54 +01002407__deprecated
2408extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2409
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002410static inline bool
Chris Wilson03ac84f2016-10-28 13:58:36 +01002411i915_gem_object_is_dead(const struct drm_i915_gem_object *obj)
2412{
2413 return atomic_read(&obj->base.refcount.refcount) == 0;
2414}
2415
Chris Wilson03ac84f2016-10-28 13:58:36 +01002416static inline bool
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002417i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2418{
2419 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2420}
2421
Chris Wilson573adb32016-08-04 16:32:39 +01002422static inline bool
2423i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2424{
Chris Wilsond07f0e52016-10-28 13:58:44 +01002425 return obj->active_count;
Chris Wilson573adb32016-08-04 16:32:39 +01002426}
2427
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002428static inline bool
2429i915_gem_object_has_active_reference(const struct drm_i915_gem_object *obj)
2430{
2431 return test_bit(I915_BO_ACTIVE_REF, &obj->flags);
2432}
2433
2434static inline void
2435i915_gem_object_set_active_reference(struct drm_i915_gem_object *obj)
2436{
2437 lockdep_assert_held(&obj->base.dev->struct_mutex);
2438 __set_bit(I915_BO_ACTIVE_REF, &obj->flags);
2439}
2440
2441static inline void
2442i915_gem_object_clear_active_reference(struct drm_i915_gem_object *obj)
2443{
2444 lockdep_assert_held(&obj->base.dev->struct_mutex);
2445 __clear_bit(I915_BO_ACTIVE_REF, &obj->flags);
2446}
2447
2448void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj);
2449
Chris Wilson3e510a82016-08-05 10:14:23 +01002450static inline unsigned int
2451i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2452{
2453 return obj->tiling_and_stride & TILING_MASK;
2454}
2455
2456static inline bool
2457i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2458{
2459 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2460}
2461
2462static inline unsigned int
2463i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2464{
2465 return obj->tiling_and_stride & STRIDE_MASK;
2466}
2467
Chris Wilsond07f0e52016-10-28 13:58:44 +01002468static inline struct intel_engine_cs *
2469i915_gem_object_last_write_engine(struct drm_i915_gem_object *obj)
2470{
2471 struct intel_engine_cs *engine = NULL;
2472 struct dma_fence *fence;
2473
2474 rcu_read_lock();
2475 fence = reservation_object_get_excl_rcu(obj->resv);
2476 rcu_read_unlock();
2477
2478 if (fence && dma_fence_is_i915(fence) && !dma_fence_is_signaled(fence))
2479 engine = to_request(fence)->engine;
2480 dma_fence_put(fence);
2481
2482 return engine;
2483}
2484
Chris Wilson624192c2016-08-15 10:48:50 +01002485static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2486{
2487 i915_gem_object_get(vma->obj);
2488 return vma;
2489}
2490
2491static inline void i915_vma_put(struct i915_vma *vma)
2492{
Chris Wilson624192c2016-08-15 10:48:50 +01002493 i915_gem_object_put(vma->obj);
2494}
2495
Dave Gordon85d12252016-05-20 11:54:06 +01002496/*
2497 * Optimised SGL iterator for GEM objects
2498 */
2499static __always_inline struct sgt_iter {
2500 struct scatterlist *sgp;
2501 union {
2502 unsigned long pfn;
2503 dma_addr_t dma;
2504 };
2505 unsigned int curr;
2506 unsigned int max;
2507} __sgt_iter(struct scatterlist *sgl, bool dma) {
2508 struct sgt_iter s = { .sgp = sgl };
2509
2510 if (s.sgp) {
2511 s.max = s.curr = s.sgp->offset;
2512 s.max += s.sgp->length;
2513 if (dma)
2514 s.dma = sg_dma_address(s.sgp);
2515 else
2516 s.pfn = page_to_pfn(sg_page(s.sgp));
2517 }
2518
2519 return s;
2520}
2521
Chris Wilson96d77632016-10-28 13:58:33 +01002522static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2523{
2524 ++sg;
2525 if (unlikely(sg_is_chain(sg)))
2526 sg = sg_chain_ptr(sg);
2527 return sg;
2528}
2529
Dave Gordon85d12252016-05-20 11:54:06 +01002530/**
Dave Gordon63d15322016-05-20 11:54:07 +01002531 * __sg_next - return the next scatterlist entry in a list
2532 * @sg: The current sg entry
2533 *
2534 * Description:
2535 * If the entry is the last, return NULL; otherwise, step to the next
2536 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2537 * otherwise just return the pointer to the current element.
2538 **/
2539static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2540{
2541#ifdef CONFIG_DEBUG_SG
2542 BUG_ON(sg->sg_magic != SG_MAGIC);
2543#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002544 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002545}
2546
2547/**
Dave Gordon85d12252016-05-20 11:54:06 +01002548 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2549 * @__dmap: DMA address (output)
2550 * @__iter: 'struct sgt_iter' (iterator state, internal)
2551 * @__sgt: sg_table to iterate over (input)
2552 */
2553#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2554 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2555 ((__dmap) = (__iter).dma + (__iter).curr); \
2556 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002557 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002558
2559/**
2560 * for_each_sgt_page - iterate over the pages of the given sg_table
2561 * @__pp: page pointer (output)
2562 * @__iter: 'struct sgt_iter' (iterator state, internal)
2563 * @__sgt: sg_table to iterate over (input)
2564 */
2565#define for_each_sgt_page(__pp, __iter, __sgt) \
2566 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2567 ((__pp) = (__iter).pfn == 0 ? NULL : \
2568 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2569 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002570 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002571
Brad Volkin351e3db2014-02-18 10:15:46 -08002572/*
2573 * A command that requires special handling by the command parser.
2574 */
2575struct drm_i915_cmd_descriptor {
2576 /*
2577 * Flags describing how the command parser processes the command.
2578 *
2579 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2580 * a length mask if not set
2581 * CMD_DESC_SKIP: The command is allowed but does not follow the
2582 * standard length encoding for the opcode range in
2583 * which it falls
2584 * CMD_DESC_REJECT: The command is never allowed
2585 * CMD_DESC_REGISTER: The command should be checked against the
2586 * register whitelist for the appropriate ring
2587 * CMD_DESC_MASTER: The command is allowed if the submitting process
2588 * is the DRM master
2589 */
2590 u32 flags;
2591#define CMD_DESC_FIXED (1<<0)
2592#define CMD_DESC_SKIP (1<<1)
2593#define CMD_DESC_REJECT (1<<2)
2594#define CMD_DESC_REGISTER (1<<3)
2595#define CMD_DESC_BITMASK (1<<4)
2596#define CMD_DESC_MASTER (1<<5)
2597
2598 /*
2599 * The command's unique identification bits and the bitmask to get them.
2600 * This isn't strictly the opcode field as defined in the spec and may
2601 * also include type, subtype, and/or subop fields.
2602 */
2603 struct {
2604 u32 value;
2605 u32 mask;
2606 } cmd;
2607
2608 /*
2609 * The command's length. The command is either fixed length (i.e. does
2610 * not include a length field) or has a length field mask. The flag
2611 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2612 * a length mask. All command entries in a command table must include
2613 * length information.
2614 */
2615 union {
2616 u32 fixed;
2617 u32 mask;
2618 } length;
2619
2620 /*
2621 * Describes where to find a register address in the command to check
2622 * against the ring's register whitelist. Only valid if flags has the
2623 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002624 *
2625 * A non-zero step value implies that the command may access multiple
2626 * registers in sequence (e.g. LRI), in that case step gives the
2627 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002628 */
2629 struct {
2630 u32 offset;
2631 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002632 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002633 } reg;
2634
2635#define MAX_CMD_DESC_BITMASKS 3
2636 /*
2637 * Describes command checks where a particular dword is masked and
2638 * compared against an expected value. If the command does not match
2639 * the expected value, the parser rejects it. Only valid if flags has
2640 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2641 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002642 *
2643 * If the check specifies a non-zero condition_mask then the parser
2644 * only performs the check when the bits specified by condition_mask
2645 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002646 */
2647 struct {
2648 u32 offset;
2649 u32 mask;
2650 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002651 u32 condition_offset;
2652 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002653 } bits[MAX_CMD_DESC_BITMASKS];
2654};
2655
2656/*
2657 * A table of commands requiring special handling by the command parser.
2658 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002659 * Each engine has an array of tables. Each table consists of an array of
2660 * command descriptors, which must be sorted with command opcodes in
2661 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002662 */
2663struct drm_i915_cmd_table {
2664 const struct drm_i915_cmd_descriptor *table;
2665 int count;
2666};
2667
Chris Wilsondbbe9122014-08-09 19:18:43 +01002668/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002669#define __I915__(p) ({ \
2670 struct drm_i915_private *__p; \
2671 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2672 __p = (struct drm_i915_private *)p; \
2673 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2674 __p = to_i915((struct drm_device *)p); \
2675 else \
2676 BUILD_BUG(); \
2677 __p; \
2678})
David Weinehall351c3b52016-08-22 13:32:41 +03002679#define INTEL_INFO(p) (&__I915__(p)->info)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002680
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002681#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002682#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002683
Jani Nikulae87a0052015-10-20 15:22:02 +03002684#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002685#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002686
2687#define GEN_FOREVER (0)
2688/*
2689 * Returns true if Gen is in inclusive range [Start, End].
2690 *
2691 * Use GEN_FOREVER for unbound start and or end.
2692 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002693#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002694 unsigned int __s = (s), __e = (e); \
2695 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2696 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2697 if ((__s) != GEN_FOREVER) \
2698 __s = (s) - 1; \
2699 if ((__e) == GEN_FOREVER) \
2700 __e = BITS_PER_LONG - 1; \
2701 else \
2702 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002703 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002704})
2705
Jani Nikulae87a0052015-10-20 15:22:02 +03002706/*
2707 * Return true if revision is in range [since,until] inclusive.
2708 *
2709 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2710 */
2711#define IS_REVID(p, since, until) \
2712 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2713
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002714#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2715#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002716#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002717#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002718#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002719#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2720#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002721#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2722#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2723#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002724#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002725#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002726#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2727#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002728#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2729#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002730#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002731#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002732#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2733 INTEL_DEVID(dev_priv) == 0x0152 || \
2734 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002735#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002736#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002737#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002738#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002739#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002740#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002741#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002742#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002743#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2744 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2745#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2746 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2747 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2748 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002749/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002750#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2751 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2752#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2753 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2754#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2755 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2756#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2757 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002758/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002759#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2760 INTEL_DEVID(dev_priv) == 0x0A1E)
2761#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2762 INTEL_DEVID(dev_priv) == 0x1913 || \
2763 INTEL_DEVID(dev_priv) == 0x1916 || \
2764 INTEL_DEVID(dev_priv) == 0x1921 || \
2765 INTEL_DEVID(dev_priv) == 0x1926)
2766#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2767 INTEL_DEVID(dev_priv) == 0x1915 || \
2768 INTEL_DEVID(dev_priv) == 0x191E)
2769#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2770 INTEL_DEVID(dev_priv) == 0x5913 || \
2771 INTEL_DEVID(dev_priv) == 0x5916 || \
2772 INTEL_DEVID(dev_priv) == 0x5921 || \
2773 INTEL_DEVID(dev_priv) == 0x5926)
2774#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2775 INTEL_DEVID(dev_priv) == 0x5915 || \
2776 INTEL_DEVID(dev_priv) == 0x591E)
2777#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2778 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2779#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2780 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302781
Ben Widawskyb833d682013-08-23 16:00:07 -07002782#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002783
Jani Nikulaef712bb2015-10-20 15:22:00 +03002784#define SKL_REVID_A0 0x0
2785#define SKL_REVID_B0 0x1
2786#define SKL_REVID_C0 0x2
2787#define SKL_REVID_D0 0x3
2788#define SKL_REVID_E0 0x4
2789#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002790#define SKL_REVID_G0 0x6
2791#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002792
Jani Nikulae87a0052015-10-20 15:22:02 +03002793#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2794
Jani Nikulaef712bb2015-10-20 15:22:00 +03002795#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002796#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002797#define BXT_REVID_B0 0x3
2798#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002799
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002800#define IS_BXT_REVID(dev_priv, since, until) \
2801 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002802
Mika Kuoppalac033a372016-06-07 17:18:55 +03002803#define KBL_REVID_A0 0x0
2804#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002805#define KBL_REVID_C0 0x2
2806#define KBL_REVID_D0 0x3
2807#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002808
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002809#define IS_KBL_REVID(dev_priv, since, until) \
2810 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002811
Jesse Barnes85436692011-04-06 12:11:14 -07002812/*
2813 * The genX designation typically refers to the render engine, so render
2814 * capability related checks should use IS_GEN, while display and other checks
2815 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2816 * chips, etc.).
2817 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002818#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2819#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2820#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2821#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2822#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2823#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2824#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2825#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002826
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002827#define ENGINE_MASK(id) BIT(id)
2828#define RENDER_RING ENGINE_MASK(RCS)
2829#define BSD_RING ENGINE_MASK(VCS)
2830#define BLT_RING ENGINE_MASK(BCS)
2831#define VEBOX_RING ENGINE_MASK(VECS)
2832#define BSD2_RING ENGINE_MASK(VCS2)
2833#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002834
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002835#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002836 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002837
2838#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2839#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2840#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2841#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2842
Ben Widawsky63c42e52014-04-18 18:04:27 -03002843#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002844#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002845#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002846#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2847 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Carlos Santa31776592016-08-17 12:30:56 -07002848#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002849
Carlos Santae1a525362016-08-17 12:30:52 -07002850#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
Carlos Santa4586f1d2016-08-17 12:30:53 -07002851#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
Jesse Barnes692ef702014-08-05 07:51:18 -07002852#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002853#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2854#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002855
Chris Wilson05394f32010-11-08 19:18:58 +00002856#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002857#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2858
Daniel Vetterb45305f2012-12-17 16:21:27 +01002859/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002860#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002861
2862/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002863#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2864 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2865 IS_SKL_GT3(dev_priv) || \
2866 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002867
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002868/*
2869 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2870 * even when in MSI mode. This results in spurious interrupt warnings if the
2871 * legacy irq no. is shared with another device. The kernel then disables that
2872 * interrupt source and so prevents the other device from working properly.
2873 */
2874#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Carlos Santab355f102016-08-17 12:30:48 -07002875#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002876
Zou Nan haicae58522010-11-09 17:17:32 +08002877/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2878 * rows, which changed the alignment requirements and fence programming.
2879 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002880#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2881 !(IS_I915G(dev_priv) || \
2882 IS_I915GM(dev_priv)))
Zou Nan haicae58522010-11-09 17:17:32 +08002883#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2884#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002885
2886#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2887#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002888#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002889
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002890#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002891
Carlos Santa1d3fe532016-08-17 12:30:46 -07002892#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002893
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002894#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002895#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Carlos Santa6e3b84d2016-08-17 12:30:36 -07002896#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
Carlos Santa86f36242016-08-17 12:30:44 -07002897#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Carlos Santa33b5bf82016-08-17 12:30:45 -07002898#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002899
Carlos Santa3bacde12016-08-17 12:30:42 -07002900#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002901
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002902#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002903/*
2904 * For now, anything with a GuC requires uCode loading, and then supports
2905 * command submission once loaded. But these are logically independent
2906 * properties, so we have separate macros to test them.
2907 */
Carlos Santa3d810fb2016-08-17 12:30:57 -07002908#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002909#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2910#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002911
Carlos Santa53233f02016-08-17 12:30:43 -07002912#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002913
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002914#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2915
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002916#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2917#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2918#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2919#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2920#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2921#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302922#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2923#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002924#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002925#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002926#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002927#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002928
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002929#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2930#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2931#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2932#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002933#define HAS_PCH_LPT_LP(dev_priv) \
2934 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2935#define HAS_PCH_LPT_H(dev_priv) \
2936 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002937#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2938#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2939#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2940#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002941
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002942#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302943
Shashank Sharma6389dd82016-10-14 19:56:50 +05302944#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2945
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002946/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002947#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002948#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2949 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002950
Ben Widawskyc8735b02012-09-07 19:43:39 -07002951#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302952#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002953
Chris Wilson05394f32010-11-08 19:18:58 +00002954#include "i915_trace.h"
2955
Chris Wilson48f112f2016-06-24 14:07:14 +01002956static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2957{
2958#ifdef CONFIG_INTEL_IOMMU
2959 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2960 return true;
2961#endif
2962 return false;
2963}
2964
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002965extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2966extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002967
Chris Wilsonc0336662016-05-06 15:40:21 +01002968int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002969 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002970
Chris Wilson39df9192016-07-20 13:31:57 +01002971bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2972
Chris Wilson0673ad42016-06-24 14:00:22 +01002973/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002974void __printf(3, 4)
2975__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2976 const char *fmt, ...);
2977
2978#define i915_report_error(dev_priv, fmt, ...) \
2979 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2980
Ben Widawskyc43b5632012-04-16 14:07:40 -07002981#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002982extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2983 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002984#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002985extern const struct dev_pm_ops i915_pm_ops;
2986
2987extern int i915_driver_load(struct pci_dev *pdev,
2988 const struct pci_device_id *ent);
2989extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002990extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2991extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002992extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002993extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002994extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002995extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2996extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2997extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2998extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002999int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003000
Jani Nikula77913b32015-06-18 13:06:16 +03003001/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003002void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3003 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003004void intel_hpd_init(struct drm_i915_private *dev_priv);
3005void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3006void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003007bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003008bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3009void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003010
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003012static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3013{
3014 unsigned long delay;
3015
3016 if (unlikely(!i915.enable_hangcheck))
3017 return;
3018
3019 /* Don't continually defer the hangcheck so that it is always run at
3020 * least once after work has been scheduled on any ring. Otherwise,
3021 * we will ignore a hung ring if a second ring is kept busy.
3022 */
3023
3024 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3025 queue_delayed_work(system_long_wq,
3026 &dev_priv->gpu_error.hangcheck_work, delay);
3027}
3028
Mika Kuoppala58174462014-02-25 17:11:26 +02003029__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003030void i915_handle_error(struct drm_i915_private *dev_priv,
3031 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003032 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
Daniel Vetterb9632912014-09-30 10:56:44 +02003034extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003035int intel_irq_install(struct drm_i915_private *dev_priv);
3036void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003037
Chris Wilsondc979972016-05-10 14:10:04 +01003038extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3039extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003040 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003041extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003042extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003043extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003044extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3045extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3046 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003047const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003048void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003049 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003050void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003051 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003052/* Like above but the caller must manage the uncore.lock itself.
3053 * Must be used with I915_READ_FW and friends.
3054 */
3055void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3056 enum forcewake_domains domains);
3057void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3058 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003059u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3060
Mika Kuoppala59bad942015-01-16 11:34:40 +02003061void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003062
Chris Wilson1758b902016-06-30 15:32:44 +01003063int intel_wait_for_register(struct drm_i915_private *dev_priv,
3064 i915_reg_t reg,
3065 const u32 mask,
3066 const u32 value,
3067 const unsigned long timeout_ms);
3068int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3069 i915_reg_t reg,
3070 const u32 mask,
3071 const u32 value,
3072 const unsigned long timeout_ms);
3073
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003074static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3075{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003076 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003077}
3078
Chris Wilsonc0336662016-05-06 15:40:21 +01003079static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003080{
Chris Wilsonc0336662016-05-06 15:40:21 +01003081 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003082}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003083
Keith Packard7c463582008-11-04 02:03:27 -08003084void
Jani Nikula50227e12014-03-31 14:27:21 +03003085i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003086 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003087
3088void
Jani Nikula50227e12014-03-31 14:27:21 +03003089i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003090 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003091
Imre Deakf8b79e52014-03-04 19:23:07 +02003092void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3093void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003094void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3095 uint32_t mask,
3096 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003097void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3098 uint32_t interrupt_mask,
3099 uint32_t enabled_irq_mask);
3100static inline void
3101ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3102{
3103 ilk_update_display_irq(dev_priv, bits, bits);
3104}
3105static inline void
3106ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3107{
3108 ilk_update_display_irq(dev_priv, bits, 0);
3109}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003110void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3111 enum pipe pipe,
3112 uint32_t interrupt_mask,
3113 uint32_t enabled_irq_mask);
3114static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3115 enum pipe pipe, uint32_t bits)
3116{
3117 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3118}
3119static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3120 enum pipe pipe, uint32_t bits)
3121{
3122 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3123}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003124void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3125 uint32_t interrupt_mask,
3126 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003127static inline void
3128ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3129{
3130 ibx_display_interrupt_update(dev_priv, bits, bits);
3131}
3132static inline void
3133ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3134{
3135 ibx_display_interrupt_update(dev_priv, bits, 0);
3136}
3137
Eric Anholt673a3942008-07-30 12:06:12 -07003138/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003139int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file_priv);
3141int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file_priv);
3143int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3145int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003147int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003149int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
3151int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file_priv);
3153int i915_gem_execbuffer(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003155int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003157int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003159int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file);
3161int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003163int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3164 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003165int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003167int i915_gem_set_tiling(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
3169int i915_gem_get_tiling(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003171void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003172int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3173 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003174int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003176int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003178void i915_gem_load_init(struct drm_device *dev);
3179void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003180void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003181int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003182int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3183
Chris Wilson42dcedd2012-11-15 11:32:30 +00003184void *i915_gem_object_alloc(struct drm_device *dev);
3185void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003186void i915_gem_object_init(struct drm_i915_gem_object *obj,
3187 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003188struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003189 u64 size);
Dave Gordonea702992015-07-09 19:29:02 +01003190struct drm_i915_gem_object *i915_gem_object_create_from_data(
3191 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003192void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003193void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003194
Chris Wilson058d88c2016-08-15 10:49:06 +01003195struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003196i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3197 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003198 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003199 u64 alignment,
3200 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003201
3202int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3203 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003204void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003205int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003206void i915_vma_close(struct i915_vma *vma);
3207void i915_vma_destroy(struct i915_vma *vma);
Chris Wilsonaa653a62016-08-04 07:52:27 +01003208
3209int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003210void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003211
Chris Wilson7c108fd2016-10-24 13:42:18 +01003212void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3213
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003214static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003215{
Chris Wilsonee286372015-04-07 16:20:25 +01003216 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003217}
Chris Wilsonee286372015-04-07 16:20:25 +01003218
Chris Wilson96d77632016-10-28 13:58:33 +01003219struct scatterlist *
3220i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3221 unsigned int n, unsigned int *offset);
3222
Dave Gordon033908a2015-12-10 18:51:23 +00003223struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003224i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3225 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003226
Chris Wilson96d77632016-10-28 13:58:33 +01003227struct page *
3228i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3229 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303230
Chris Wilson96d77632016-10-28 13:58:33 +01003231dma_addr_t
3232i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3233 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003234
Chris Wilson03ac84f2016-10-28 13:58:36 +01003235void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3236 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003237int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3238
3239static inline int __must_check
3240i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003241{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003242 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003243
Chris Wilson1233e2d2016-10-28 13:58:37 +01003244 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003245 return 0;
3246
3247 return __i915_gem_object_get_pages(obj);
3248}
3249
3250static inline void
3251__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3252{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003253 GEM_BUG_ON(!obj->mm.pages);
3254
Chris Wilson1233e2d2016-10-28 13:58:37 +01003255 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003256}
3257
3258static inline bool
3259i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3260{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003261 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003262}
3263
3264static inline void
3265__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3266{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003267 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3268 GEM_BUG_ON(!obj->mm.pages);
3269
Chris Wilson1233e2d2016-10-28 13:58:37 +01003270 atomic_dec(&obj->mm.pages_pin_count);
3271 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003272}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003273
Chris Wilson1233e2d2016-10-28 13:58:37 +01003274static inline void
3275i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003276{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003277 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003278}
3279
Chris Wilson03ac84f2016-10-28 13:58:36 +01003280void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3281void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003282
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003283enum i915_map_type {
3284 I915_MAP_WB = 0,
3285 I915_MAP_WC,
3286};
3287
Chris Wilson0a798eb2016-04-08 12:11:11 +01003288/**
3289 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3290 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003291 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003292 *
3293 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3294 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003295 * the kernel address space. Based on the @type of mapping, the PTE will be
3296 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003297 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003298 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3299 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003300 *
Dave Gordon83052162016-04-12 14:46:16 +01003301 * Returns the pointer through which to access the mapped object, or an
3302 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003303 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003304void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3305 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003306
3307/**
3308 * i915_gem_object_unpin_map - releases an earlier mapping
3309 * @obj - the object to unmap
3310 *
3311 * After pinning the object and mapping its pages, once you are finished
3312 * with your access, call i915_gem_object_unpin_map() to release the pin
3313 * upon the mapping. Once the pin count reaches zero, that mapping may be
3314 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003315 */
3316static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3317{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003318 i915_gem_object_unpin_pages(obj);
3319}
3320
Chris Wilson43394c72016-08-18 17:16:47 +01003321int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3322 unsigned int *needs_clflush);
3323int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3324 unsigned int *needs_clflush);
3325#define CLFLUSH_BEFORE 0x1
3326#define CLFLUSH_AFTER 0x2
3327#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3328
3329static inline void
3330i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3331{
3332 i915_gem_object_unpin_pages(obj);
3333}
3334
Chris Wilson54cf91d2010-11-25 18:00:26 +00003335int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003336void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003337 struct drm_i915_gem_request *req,
3338 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003339int i915_gem_dumb_create(struct drm_file *file_priv,
3340 struct drm_device *dev,
3341 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003342int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3343 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003344int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003345
3346void i915_gem_track_fb(struct drm_i915_gem_object *old,
3347 struct drm_i915_gem_object *new,
3348 unsigned frontbuffer_bits);
3349
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003350int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003351
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003352struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003353i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003354
Chris Wilson67d97da2016-07-04 08:08:31 +01003355void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303356
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003357static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3358{
Chris Wilson8af29b02016-09-09 14:11:47 +01003359 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003360}
3361
3362static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3363{
Chris Wilson8af29b02016-09-09 14:11:47 +01003364 return unlikely(test_bit(I915_WEDGED, &error->flags));
3365}
3366
3367static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3368{
3369 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003370}
3371
3372static inline u32 i915_reset_count(struct i915_gpu_error *error)
3373{
Chris Wilson8af29b02016-09-09 14:11:47 +01003374 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003375}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003376
Chris Wilson821ed7d2016-09-09 14:11:53 +01003377void i915_gem_reset(struct drm_i915_private *dev_priv);
3378void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson000433b2013-08-08 14:41:09 +01003379bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003380int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003381int __must_check i915_gem_init_hw(struct drm_device *dev);
3382void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003383void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003384int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003385 unsigned int flags);
Chris Wilson45c5f202013-10-16 11:50:01 +01003386int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003387void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003388int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003389int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3390 unsigned int flags,
3391 long timeout,
3392 struct intel_rps_client *rps);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003393int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003394i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3395 bool write);
3396int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003397i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003398struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003399i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3400 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003401 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003402void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003403int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003404 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003405int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003406void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003407
Chris Wilsona9f14812016-08-04 16:32:28 +01003408u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3409 int tiling_mode);
3410u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003411 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003412
Chris Wilsone4ffd172011-04-04 09:44:39 +01003413int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3414 enum i915_cache_level cache_level);
3415
Daniel Vetter1286ff72012-05-10 15:25:09 +02003416struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3417 struct dma_buf *dma_buf);
3418
3419struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3420 struct drm_gem_object *gem_obj, int flags);
3421
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003422struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003423i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003424 struct i915_address_space *vm,
3425 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003426
Ben Widawskyaccfef22013-08-14 11:38:35 +02003427struct i915_vma *
3428i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003429 struct i915_address_space *vm,
3430 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003431
Daniel Vetter841cd772014-08-06 15:04:48 +02003432static inline struct i915_hw_ppgtt *
3433i915_vm_to_ppgtt(struct i915_address_space *vm)
3434{
Daniel Vetter841cd772014-08-06 15:04:48 +02003435 return container_of(vm, struct i915_hw_ppgtt, base);
3436}
3437
Chris Wilson058d88c2016-08-15 10:49:06 +01003438static inline struct i915_vma *
3439i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3440 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003441{
Chris Wilson058d88c2016-08-15 10:49:06 +01003442 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003443}
3444
Chris Wilson058d88c2016-08-15 10:49:06 +01003445static inline unsigned long
3446i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3447 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003448{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003449 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003450}
Daniel Vetterb2871102014-02-14 14:01:19 +01003451
Daniel Vetter41a36b72015-07-24 13:55:11 +02003452/* i915_gem_fence.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003453int __must_check i915_vma_get_fence(struct i915_vma *vma);
3454int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003455
Chris Wilson49ef5292016-08-18 17:17:00 +01003456/**
3457 * i915_vma_pin_fence - pin fencing state
3458 * @vma: vma to pin fencing for
3459 *
3460 * This pins the fencing state (whether tiled or untiled) to make sure the
3461 * vma (and its object) is ready to be used as a scanout target. Fencing
3462 * status must be synchronize first by calling i915_vma_get_fence():
3463 *
3464 * The resulting fence pin reference must be released again with
3465 * i915_vma_unpin_fence().
3466 *
3467 * Returns:
3468 *
3469 * True if the vma has a fence, false otherwise.
3470 */
3471static inline bool
3472i915_vma_pin_fence(struct i915_vma *vma)
3473{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003474 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003475 if (vma->fence) {
3476 vma->fence->pin_count++;
3477 return true;
3478 } else
3479 return false;
3480}
3481
3482/**
3483 * i915_vma_unpin_fence - unpin fencing state
3484 * @vma: vma to unpin fencing for
3485 *
3486 * This releases the fence pin reference acquired through
3487 * i915_vma_pin_fence. It will handle both objects with and without an
3488 * attached fence correctly, callers do not need to distinguish this.
3489 */
3490static inline void
3491i915_vma_unpin_fence(struct i915_vma *vma)
3492{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003493 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003494 if (vma->fence) {
3495 GEM_BUG_ON(vma->fence->pin_count <= 0);
3496 vma->fence->pin_count--;
3497 }
3498}
Daniel Vetter41a36b72015-07-24 13:55:11 +02003499
3500void i915_gem_restore_fences(struct drm_device *dev);
3501
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003502void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003503void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3504 struct sg_table *pages);
3505void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3506 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003507
Ben Widawsky254f9652012-06-04 14:42:42 -07003508/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003509int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003510void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003511void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003512int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003513void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003514int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003515int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003516void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003517struct drm_i915_gem_object *
3518i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003519struct i915_gem_context *
3520i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003521
3522static inline struct i915_gem_context *
3523i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3524{
3525 struct i915_gem_context *ctx;
3526
Chris Wilson091387c2016-06-24 14:00:21 +01003527 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003528
3529 ctx = idr_find(&file_priv->context_idr, id);
3530 if (!ctx)
3531 return ERR_PTR(-ENOENT);
3532
3533 return ctx;
3534}
3535
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003536static inline struct i915_gem_context *
3537i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003538{
Chris Wilson691e6412014-04-09 09:07:36 +01003539 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003540 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003541}
3542
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003543static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003544{
Chris Wilson091387c2016-06-24 14:00:21 +01003545 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003546 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003547}
3548
Chris Wilsone2efd132016-05-24 14:53:34 +01003549static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003550{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003551 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003552}
3553
Ben Widawsky84624812012-06-04 14:42:54 -07003554int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3555 struct drm_file *file);
3556int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3557 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003558int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3559 struct drm_file *file_priv);
3560int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3561 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003562int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3563 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003564
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003565/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003566int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003567 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003568 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003569 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003570 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003571int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003572int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003573
Ben Widawsky0260c422014-03-22 22:47:21 -07003574/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003575static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003576{
Chris Wilson600f4362016-08-18 17:16:40 +01003577 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003578 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003579 intel_gtt_chipset_flush();
3580}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003581
Chris Wilson9797fbf2012-04-24 15:47:39 +01003582/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003583int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3584 struct drm_mm_node *node, u64 size,
3585 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003586int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3587 struct drm_mm_node *node, u64 size,
3588 unsigned alignment, u64 start,
3589 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003590void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3591 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003592int i915_gem_init_stolen(struct drm_device *dev);
3593void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003594struct drm_i915_gem_object *
3595i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003596struct drm_i915_gem_object *
3597i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3598 u32 stolen_offset,
3599 u32 gtt_offset,
3600 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003601
Chris Wilson920cf412016-10-28 13:58:30 +01003602/* i915_gem_internal.c */
3603struct drm_i915_gem_object *
3604i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3605 unsigned int size);
3606
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003607/* i915_gem_shrinker.c */
3608unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003609 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003610 unsigned flags);
3611#define I915_SHRINK_PURGEABLE 0x1
3612#define I915_SHRINK_UNBOUND 0x2
3613#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003614#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003615#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003616unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3617void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003618void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003619
3620
Eric Anholt673a3942008-07-30 12:06:12 -07003621/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003622static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003623{
Chris Wilson091387c2016-06-24 14:00:21 +01003624 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003625
3626 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003627 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003628}
3629
Ben Gamari20172632009-02-17 20:08:50 -05003630/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003631#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003632int i915_debugfs_register(struct drm_i915_private *dev_priv);
3633void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003634int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003635void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003636#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003637static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3638static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003639static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3640{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003641static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003642#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003643
3644/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003645#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3646
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003647__printf(2, 3)
3648void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003649int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3650 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003651int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003652 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003653 size_t count, loff_t pos);
3654static inline void i915_error_state_buf_release(
3655 struct drm_i915_error_state_buf *eb)
3656{
3657 kfree(eb->buf);
3658}
Chris Wilsonc0336662016-05-06 15:40:21 +01003659void i915_capture_error_state(struct drm_i915_private *dev_priv,
3660 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003661 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003662void i915_error_state_get(struct drm_device *dev,
3663 struct i915_error_state_file_priv *error_priv);
3664void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3665void i915_destroy_error_state(struct drm_device *dev);
3666
Chris Wilson98a2f412016-10-12 10:05:18 +01003667#else
3668
3669static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3670 u32 engine_mask,
3671 const char *error_msg)
3672{
3673}
3674
3675static inline void i915_destroy_error_state(struct drm_device *dev)
3676{
3677}
3678
3679#endif
3680
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003681const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003682
Brad Volkin351e3db2014-02-18 10:15:46 -08003683/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003684int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003685void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003686void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3687bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3688int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3689 struct drm_i915_gem_object *batch_obj,
3690 struct drm_i915_gem_object *shadow_batch_obj,
3691 u32 batch_start_offset,
3692 u32 batch_len,
3693 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003694
Jesse Barnes317c35d2008-08-25 15:11:06 -07003695/* i915_suspend.c */
3696extern int i915_save_state(struct drm_device *dev);
3697extern int i915_restore_state(struct drm_device *dev);
3698
Ben Widawsky0136db52012-04-10 21:17:01 -07003699/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003700void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3701void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003702
Chris Wilsonf899fc62010-07-20 15:44:45 -07003703/* intel_i2c.c */
3704extern int intel_setup_gmbus(struct drm_device *dev);
3705extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003706extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3707 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003708
Jani Nikula0184df462015-03-27 00:20:20 +02003709extern struct i2c_adapter *
3710intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003711extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3712extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003713static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003714{
3715 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3716}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003717extern void intel_i2c_reset(struct drm_device *dev);
3718
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003719/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003720int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003721bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003722bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003723bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003724bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003725bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003726bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003727bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303728bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3729 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303730bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3731 enum port port);
3732
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003733
Chris Wilson3b617962010-08-24 09:02:58 +01003734/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003735#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003736extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003737extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3738extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003739extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003740extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3741 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003742extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003743 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003744extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003745#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003746static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003747static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3748static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003749static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3750{
3751}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003752static inline int
3753intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3754{
3755 return 0;
3756}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003757static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003758intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003759{
3760 return 0;
3761}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003762static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003763{
3764 return -ENODEV;
3765}
Len Brown65e082c2008-10-24 17:18:10 -04003766#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003767
Jesse Barnes723bfd72010-10-07 16:01:13 -07003768/* intel_acpi.c */
3769#ifdef CONFIG_ACPI
3770extern void intel_register_dsm_handler(void);
3771extern void intel_unregister_dsm_handler(void);
3772#else
3773static inline void intel_register_dsm_handler(void) { return; }
3774static inline void intel_unregister_dsm_handler(void) { return; }
3775#endif /* CONFIG_ACPI */
3776
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003777/* intel_device_info.c */
3778static inline struct intel_device_info *
3779mkwrite_device_info(struct drm_i915_private *dev_priv)
3780{
3781 return (struct intel_device_info *)&dev_priv->info;
3782}
3783
3784void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3785void intel_device_info_dump(struct drm_i915_private *dev_priv);
3786
Jesse Barnes79e53942008-11-07 14:24:08 -08003787/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003788extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003789extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003790extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003791extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003792extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003793extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003794extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003795extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003796extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003797extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003798extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003799extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003800extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003801extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3802 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003803
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003804int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3805 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003806
Chris Wilson6ef3d422010-08-04 20:26:07 +01003807/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003808extern struct intel_overlay_error_state *
3809intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003810extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3811 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003812
Chris Wilsonc0336662016-05-06 15:40:21 +01003813extern struct intel_display_error_state *
3814intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003815extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003816 struct drm_device *dev,
3817 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003818
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003819int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3820int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003821
3822/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303823u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3824void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003825u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003826u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3827void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003828u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3829void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3830u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3831void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003832u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3833void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003834u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3835void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003836u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3837 enum intel_sbi_destination destination);
3838void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3839 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303840u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3841void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003842
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003843/* intel_dpio_phy.c */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003844void bxt_port_to_phy_channel(enum port port,
3845 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003846void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3847 enum port port, u32 margin, u32 scale,
3848 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003849void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3850void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3851bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3852 enum dpio_phy phy);
3853bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3854 enum dpio_phy phy);
3855uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3856 uint8_t lane_count);
3857void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3858 uint8_t lane_lat_optim_mask);
3859uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3860
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003861void chv_set_phy_signal_level(struct intel_encoder *encoder,
3862 u32 deemph_reg_value, u32 margin_reg_value,
3863 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003864void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3865 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003866void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003867void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3868void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003869void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003870
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003871void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3872 u32 demph_reg_value, u32 preemph_reg_value,
3873 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003874void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003875void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003876void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003877
Ville Syrjälä616bc822015-01-23 21:04:25 +02003878int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3879int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303880
Ben Widawsky0b274482013-10-04 21:22:51 -07003881#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3882#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003883
Ben Widawsky0b274482013-10-04 21:22:51 -07003884#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3885#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3886#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3887#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003888
Ben Widawsky0b274482013-10-04 21:22:51 -07003889#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3890#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3891#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3892#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003893
Chris Wilson698b3132014-03-21 13:16:43 +00003894/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3895 * will be implemented using 2 32-bit writes in an arbitrary order with
3896 * an arbitrary delay between them. This can cause the hardware to
3897 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003898 * machine death. For this reason we do not support I915_WRITE64, or
3899 * dev_priv->uncore.funcs.mmio_writeq.
3900 *
3901 * When reading a 64-bit value as two 32-bit values, the delay may cause
3902 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3903 * occasionally a 64-bit register does not actualy support a full readq
3904 * and must be read using two 32-bit reads.
3905 *
3906 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003907 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003908#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003909
Chris Wilson50877442014-03-21 12:41:53 +00003910#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003911 u32 upper, lower, old_upper, loop = 0; \
3912 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003913 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003914 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003915 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003916 upper = I915_READ(upper_reg); \
3917 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003918 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003919
Zou Nan haicae58522010-11-09 17:17:32 +08003920#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3921#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3922
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003923#define __raw_read(x, s) \
3924static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003925 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003926{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003927 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003928}
3929
3930#define __raw_write(x, s) \
3931static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003932 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003933{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003934 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003935}
3936__raw_read(8, b)
3937__raw_read(16, w)
3938__raw_read(32, l)
3939__raw_read(64, q)
3940
3941__raw_write(8, b)
3942__raw_write(16, w)
3943__raw_write(32, l)
3944__raw_write(64, q)
3945
3946#undef __raw_read
3947#undef __raw_write
3948
Chris Wilsona6111f72015-04-07 16:21:02 +01003949/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003950 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003951 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003952 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003953 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003954 *
3955 * As an example, these accessors can possibly be used between:
3956 *
3957 * spin_lock_irq(&dev_priv->uncore.lock);
3958 * intel_uncore_forcewake_get__locked();
3959 *
3960 * and
3961 *
3962 * intel_uncore_forcewake_put__locked();
3963 * spin_unlock_irq(&dev_priv->uncore.lock);
3964 *
3965 *
3966 * Note: some registers may not need forcewake held, so
3967 * intel_uncore_forcewake_{get,put} can be omitted, see
3968 * intel_uncore_forcewake_for_reg().
3969 *
3970 * Certain architectures will die if the same cacheline is concurrently accessed
3971 * by different clients (e.g. on Ivybridge). Access to registers should
3972 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3973 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003974 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003975#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3976#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003977#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003978#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3979
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003980/* "Broadcast RGB" property */
3981#define INTEL_BROADCAST_RGB_AUTO 0
3982#define INTEL_BROADCAST_RGB_FULL 1
3983#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003984
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003985static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003986{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003987 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003988 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003989 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303990 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003991 else
3992 return VGACNTRL;
3993}
3994
Imre Deakdf977292013-05-21 20:03:17 +03003995static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3996{
3997 unsigned long j = msecs_to_jiffies(m);
3998
3999 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4000}
4001
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004002static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4003{
4004 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4005}
4006
Imre Deakdf977292013-05-21 20:03:17 +03004007static inline unsigned long
4008timespec_to_jiffies_timeout(const struct timespec *value)
4009{
4010 unsigned long j = timespec_to_jiffies(value);
4011
4012 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4013}
4014
Paulo Zanonidce56b32013-12-19 14:29:40 -02004015/*
4016 * If you need to wait X milliseconds between events A and B, but event B
4017 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4018 * when event A happened, then just before event B you call this function and
4019 * pass the timestamp as the first argument, and X as the second argument.
4020 */
4021static inline void
4022wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4023{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004024 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004025
4026 /*
4027 * Don't re-read the value of "jiffies" every time since it may change
4028 * behind our back and break the math.
4029 */
4030 tmp_jiffies = jiffies;
4031 target_jiffies = timestamp_jiffies +
4032 msecs_to_jiffies_timeout(to_wait_ms);
4033
4034 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004035 remaining_jiffies = target_jiffies - tmp_jiffies;
4036 while (remaining_jiffies)
4037 remaining_jiffies =
4038 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004039 }
4040}
Chris Wilson221fe792016-09-09 14:11:51 +01004041
4042static inline bool
4043__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004044{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004045 struct intel_engine_cs *engine = req->engine;
4046
Chris Wilson7ec2c732016-07-01 17:23:22 +01004047 /* Before we do the heavier coherent read of the seqno,
4048 * check the value (hopefully) in the CPU cacheline.
4049 */
4050 if (i915_gem_request_completed(req))
4051 return true;
4052
Chris Wilson688e6c72016-07-01 17:23:15 +01004053 /* Ensure our read of the seqno is coherent so that we
4054 * do not "miss an interrupt" (i.e. if this is the last
4055 * request and the seqno write from the GPU is not visible
4056 * by the time the interrupt fires, we will see that the
4057 * request is incomplete and go back to sleep awaiting
4058 * another interrupt that will never come.)
4059 *
4060 * Strictly, we only need to do this once after an interrupt,
4061 * but it is easier and safer to do it every time the waiter
4062 * is woken.
4063 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004064 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004065 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01004066 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004067 struct task_struct *tsk;
4068
Chris Wilson3d5564e2016-07-01 17:23:23 +01004069 /* The ordering of irq_posted versus applying the barrier
4070 * is crucial. The clearing of the current irq_posted must
4071 * be visible before we perform the barrier operation,
4072 * such that if a subsequent interrupt arrives, irq_posted
4073 * is reasserted and our task rewoken (which causes us to
4074 * do another __i915_request_irq_complete() immediately
4075 * and reapply the barrier). Conversely, if the clear
4076 * occurs after the barrier, then an interrupt that arrived
4077 * whilst we waited on the barrier would not trigger a
4078 * barrier on the next pass, and the read may not see the
4079 * seqno update.
4080 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004081 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004082
4083 /* If we consume the irq, but we are no longer the bottom-half,
4084 * the real bottom-half may not have serialised their own
4085 * seqno check with the irq-barrier (i.e. may have inspected
4086 * the seqno before we believe it coherent since they see
4087 * irq_posted == false but we are still running).
4088 */
4089 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004090 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004091 if (tsk && tsk != current)
4092 /* Note that if the bottom-half is changed as we
4093 * are sending the wake-up, the new bottom-half will
4094 * be woken by whomever made the change. We only have
4095 * to worry about when we steal the irq-posted for
4096 * ourself.
4097 */
4098 wake_up_process(tsk);
4099 rcu_read_unlock();
4100
Chris Wilson7ec2c732016-07-01 17:23:22 +01004101 if (i915_gem_request_completed(req))
4102 return true;
4103 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004104
Chris Wilson688e6c72016-07-01 17:23:15 +01004105 return false;
4106}
4107
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004108void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4109bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4110
Chris Wilsonc58305a2016-08-19 16:54:28 +01004111/* i915_mm.c */
4112int remap_io_mapping(struct vm_area_struct *vma,
4113 unsigned long addr, unsigned long pfn, unsigned long size,
4114 struct io_mapping *iomap);
4115
Chris Wilson4b30cb22016-08-18 17:16:42 +01004116#define ptr_mask_bits(ptr) ({ \
4117 unsigned long __v = (unsigned long)(ptr); \
4118 (typeof(ptr))(__v & PAGE_MASK); \
4119})
4120
Chris Wilsond31d7cb2016-08-12 12:39:58 +01004121#define ptr_unpack_bits(ptr, bits) ({ \
4122 unsigned long __v = (unsigned long)(ptr); \
4123 (bits) = __v & ~PAGE_MASK; \
4124 (typeof(ptr))(__v & PAGE_MASK); \
4125})
4126
4127#define ptr_pack_bits(ptr, bits) \
4128 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4129
Chris Wilson78ef2d92016-08-15 10:48:49 +01004130#define fetch_and_zero(ptr) ({ \
4131 typeof(*ptr) __T = *(ptr); \
4132 *(ptr) = (typeof(*ptr))0; \
4133 __T; \
4134})
4135
Linus Torvalds1da177e2005-04-16 15:20:36 -07004136#endif