Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
Tvrtko Ursulin | 93b81f5 | 2015-02-10 17:16:05 +0000 | [diff] [blame] | 34 | #include <uapi/drm/drm_fourcc.h> |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 35 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 36 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 37 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 38 | #include <linux/i2c-algo-bit.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 39 | #include <linux/backlight.h> |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 40 | #include <linux/hashtable.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 41 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 42 | #include <linux/kref.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 43 | #include <linux/pm_qos.h> |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 44 | #include <linux/reservation.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 45 | #include <linux/shmem_fs.h> |
| 46 | |
| 47 | #include <drm/drmP.h> |
| 48 | #include <drm/intel-gtt.h> |
| 49 | #include <drm/drm_legacy.h> /* for struct drm_dma_handle */ |
| 50 | #include <drm/drm_gem.h> |
Daniel Vetter | 3b96a0b | 2016-06-21 10:54:22 +0200 | [diff] [blame] | 51 | #include <drm/drm_auth.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 52 | |
| 53 | #include "i915_params.h" |
| 54 | #include "i915_reg.h" |
| 55 | |
| 56 | #include "intel_bios.h" |
Ander Conselvan de Oliveira | ac7f11c | 2016-03-08 17:46:19 +0200 | [diff] [blame] | 57 | #include "intel_dpll_mgr.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 58 | #include "intel_guc.h" |
| 59 | #include "intel_lrc.h" |
| 60 | #include "intel_ringbuffer.h" |
| 61 | |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 62 | #include "i915_gem.h" |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 63 | #include "i915_gem_fence_reg.h" |
| 64 | #include "i915_gem_object.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 65 | #include "i915_gem_gtt.h" |
| 66 | #include "i915_gem_render_state.h" |
Chris Wilson | 05235c5 | 2016-07-20 09:21:08 +0100 | [diff] [blame] | 67 | #include "i915_gem_request.h" |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 68 | #include "i915_gem_timeline.h" |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 69 | |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 70 | #include "i915_vma.h" |
| 71 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 72 | #include "intel_gvt.h" |
| 73 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | /* General customization: |
| 75 | */ |
| 76 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | #define DRIVER_NAME "i915" |
| 78 | #define DRIVER_DESC "Intel Graphics" |
Daniel Vetter | e9cbc4b | 2016-11-21 09:45:03 +0100 | [diff] [blame] | 79 | #define DRIVER_DATE "20161121" |
| 80 | #define DRIVER_TIMESTAMP 1479717903 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 82 | #undef WARN_ON |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 83 | /* Many gcc seem to no see through this and fall over :( */ |
| 84 | #if 0 |
| 85 | #define WARN_ON(x) ({ \ |
| 86 | bool __i915_warn_cond = (x); \ |
| 87 | if (__builtin_constant_p(__i915_warn_cond)) \ |
| 88 | BUILD_BUG_ON(__i915_warn_cond); \ |
| 89 | WARN(__i915_warn_cond, "WARN_ON(" #x ")"); }) |
| 90 | #else |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 91 | #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")") |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 92 | #endif |
| 93 | |
Jani Nikula | cd9bfac | 2015-03-12 13:01:12 +0200 | [diff] [blame] | 94 | #undef WARN_ON_ONCE |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 95 | #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")") |
Jani Nikula | cd9bfac | 2015-03-12 13:01:12 +0200 | [diff] [blame] | 96 | |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 97 | #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \ |
| 98 | (long) (x), __func__); |
Mika Kuoppala | c883ef1 | 2014-10-28 17:32:30 +0200 | [diff] [blame] | 99 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 100 | /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and |
| 101 | * WARN_ON()) for hw state sanity checks to check for unexpected conditions |
| 102 | * which may not necessarily be a user visible problem. This will either |
| 103 | * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to |
| 104 | * enable distros and users to tailor their preferred amount of i915 abrt |
| 105 | * spam. |
| 106 | */ |
| 107 | #define I915_STATE_WARN(condition, format...) ({ \ |
| 108 | int __ret_warn_on = !!(condition); \ |
Joonas Lahtinen | 32753cb | 2015-12-18 14:27:26 +0200 | [diff] [blame] | 109 | if (unlikely(__ret_warn_on)) \ |
| 110 | if (!WARN(i915.verbose_state_checks, format)) \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 111 | DRM_ERROR(format); \ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 112 | unlikely(__ret_warn_on); \ |
| 113 | }) |
| 114 | |
Joonas Lahtinen | 152b226 | 2015-12-18 14:27:27 +0200 | [diff] [blame] | 115 | #define I915_STATE_WARN_ON(x) \ |
| 116 | I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")") |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 117 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 118 | bool __i915_inject_load_failure(const char *func, int line); |
| 119 | #define i915_inject_load_failure() \ |
| 120 | __i915_inject_load_failure(__func__, __LINE__) |
| 121 | |
Jani Nikula | 42a8ca4 | 2015-08-27 16:23:30 +0300 | [diff] [blame] | 122 | static inline const char *yesno(bool v) |
| 123 | { |
| 124 | return v ? "yes" : "no"; |
| 125 | } |
| 126 | |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 127 | static inline const char *onoff(bool v) |
| 128 | { |
| 129 | return v ? "on" : "off"; |
| 130 | } |
| 131 | |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 132 | static inline const char *enableddisabled(bool v) |
| 133 | { |
| 134 | return v ? "enabled" : "disabled"; |
| 135 | } |
| 136 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | enum pipe { |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 138 | INVALID_PIPE = -1, |
| 139 | PIPE_A = 0, |
| 140 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 141 | PIPE_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 142 | _PIPE_EDP, |
| 143 | I915_MAX_PIPES = _PIPE_EDP |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 144 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 145 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 146 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 147 | enum transcoder { |
| 148 | TRANSCODER_A = 0, |
| 149 | TRANSCODER_B, |
| 150 | TRANSCODER_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 151 | TRANSCODER_EDP, |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 152 | TRANSCODER_DSI_A, |
| 153 | TRANSCODER_DSI_C, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 154 | I915_MAX_TRANSCODERS |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 155 | }; |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 156 | |
| 157 | static inline const char *transcoder_name(enum transcoder transcoder) |
| 158 | { |
| 159 | switch (transcoder) { |
| 160 | case TRANSCODER_A: |
| 161 | return "A"; |
| 162 | case TRANSCODER_B: |
| 163 | return "B"; |
| 164 | case TRANSCODER_C: |
| 165 | return "C"; |
| 166 | case TRANSCODER_EDP: |
| 167 | return "EDP"; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 168 | case TRANSCODER_DSI_A: |
| 169 | return "DSI A"; |
| 170 | case TRANSCODER_DSI_C: |
| 171 | return "DSI C"; |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 172 | default: |
| 173 | return "<invalid>"; |
| 174 | } |
| 175 | } |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 176 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 177 | static inline bool transcoder_is_dsi(enum transcoder transcoder) |
| 178 | { |
| 179 | return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C; |
| 180 | } |
| 181 | |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 182 | /* |
Matt Roper | 31409e9 | 2015-09-24 15:53:09 -0700 | [diff] [blame] | 183 | * I915_MAX_PLANES in the enum below is the maximum (across all platforms) |
| 184 | * number of planes per CRTC. Not all platforms really have this many planes, |
| 185 | * which means some arrays of size I915_MAX_PLANES may have unused entries |
| 186 | * between the topmost sprite plane and the cursor plane. |
Damien Lespiau | 84139d1 | 2014-03-28 00:18:32 +0530 | [diff] [blame] | 187 | */ |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 188 | enum plane { |
| 189 | PLANE_A = 0, |
| 190 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 191 | PLANE_C, |
Matt Roper | 31409e9 | 2015-09-24 15:53:09 -0700 | [diff] [blame] | 192 | PLANE_CURSOR, |
| 193 | I915_MAX_PLANES, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 194 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 195 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 196 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 197 | #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A') |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 198 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 199 | enum port { |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 200 | PORT_NONE = -1, |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 201 | PORT_A = 0, |
| 202 | PORT_B, |
| 203 | PORT_C, |
| 204 | PORT_D, |
| 205 | PORT_E, |
| 206 | I915_MAX_PORTS |
| 207 | }; |
| 208 | #define port_name(p) ((p) + 'A') |
| 209 | |
Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 210 | #define I915_NUM_PHYS_VLV 2 |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 211 | |
| 212 | enum dpio_channel { |
| 213 | DPIO_CH0, |
| 214 | DPIO_CH1 |
| 215 | }; |
| 216 | |
| 217 | enum dpio_phy { |
| 218 | DPIO_PHY0, |
| 219 | DPIO_PHY1 |
| 220 | }; |
| 221 | |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 222 | enum intel_display_power_domain { |
| 223 | POWER_DOMAIN_PIPE_A, |
| 224 | POWER_DOMAIN_PIPE_B, |
| 225 | POWER_DOMAIN_PIPE_C, |
| 226 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, |
| 227 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, |
| 228 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, |
| 229 | POWER_DOMAIN_TRANSCODER_A, |
| 230 | POWER_DOMAIN_TRANSCODER_B, |
| 231 | POWER_DOMAIN_TRANSCODER_C, |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 232 | POWER_DOMAIN_TRANSCODER_EDP, |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 233 | POWER_DOMAIN_TRANSCODER_DSI_A, |
| 234 | POWER_DOMAIN_TRANSCODER_DSI_C, |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 235 | POWER_DOMAIN_PORT_DDI_A_LANES, |
| 236 | POWER_DOMAIN_PORT_DDI_B_LANES, |
| 237 | POWER_DOMAIN_PORT_DDI_C_LANES, |
| 238 | POWER_DOMAIN_PORT_DDI_D_LANES, |
| 239 | POWER_DOMAIN_PORT_DDI_E_LANES, |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 240 | POWER_DOMAIN_PORT_DSI, |
| 241 | POWER_DOMAIN_PORT_CRT, |
| 242 | POWER_DOMAIN_PORT_OTHER, |
Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 243 | POWER_DOMAIN_VGA, |
Imre Deak | fbeeaa2 | 2013-11-25 17:15:28 +0200 | [diff] [blame] | 244 | POWER_DOMAIN_AUDIO, |
Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 245 | POWER_DOMAIN_PLLS, |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 246 | POWER_DOMAIN_AUX_A, |
| 247 | POWER_DOMAIN_AUX_B, |
| 248 | POWER_DOMAIN_AUX_C, |
| 249 | POWER_DOMAIN_AUX_D, |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 250 | POWER_DOMAIN_GMBUS, |
Patrik Jakobsson | dfa5762 | 2015-11-09 16:48:22 +0100 | [diff] [blame] | 251 | POWER_DOMAIN_MODESET, |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 252 | POWER_DOMAIN_INIT, |
Imre Deak | bddc764 | 2013-10-16 17:25:49 +0300 | [diff] [blame] | 253 | |
| 254 | POWER_DOMAIN_NUM, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 255 | }; |
| 256 | |
| 257 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) |
| 258 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ |
| 259 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) |
Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 260 | #define POWER_DOMAIN_TRANSCODER(tran) \ |
| 261 | ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ |
| 262 | (tran) + POWER_DOMAIN_TRANSCODER_A) |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 263 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 264 | enum hpd_pin { |
| 265 | HPD_NONE = 0, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 266 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 267 | HPD_CRT, |
| 268 | HPD_SDVO_B, |
| 269 | HPD_SDVO_C, |
Imre Deak | cc24fcd | 2015-07-21 15:32:45 -0700 | [diff] [blame] | 270 | HPD_PORT_A, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 271 | HPD_PORT_B, |
| 272 | HPD_PORT_C, |
| 273 | HPD_PORT_D, |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 274 | HPD_PORT_E, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 275 | HPD_NUM_PINS |
| 276 | }; |
| 277 | |
Jani Nikula | c91711f | 2015-05-28 15:43:48 +0300 | [diff] [blame] | 278 | #define for_each_hpd_pin(__pin) \ |
| 279 | for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++) |
| 280 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 281 | struct i915_hotplug { |
| 282 | struct work_struct hotplug_work; |
| 283 | |
| 284 | struct { |
| 285 | unsigned long last_jiffies; |
| 286 | int count; |
| 287 | enum { |
| 288 | HPD_ENABLED = 0, |
| 289 | HPD_DISABLED = 1, |
| 290 | HPD_MARK_DISABLED = 2 |
| 291 | } state; |
| 292 | } stats[HPD_NUM_PINS]; |
| 293 | u32 event_bits; |
| 294 | struct delayed_work reenable_work; |
| 295 | |
| 296 | struct intel_digital_port *irq_port[I915_MAX_PORTS]; |
| 297 | u32 long_port_mask; |
| 298 | u32 short_port_mask; |
| 299 | struct work_struct dig_port_work; |
| 300 | |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 301 | struct work_struct poll_init_work; |
| 302 | bool poll_enabled; |
| 303 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 304 | /* |
| 305 | * if we get a HPD irq from DP and a HPD irq from non-DP |
| 306 | * the non-DP HPD could block the workqueue on a mode config |
| 307 | * mutex getting, that userspace may have taken. However |
| 308 | * userspace is waiting on the DP workqueue to run which is |
| 309 | * blocked behind the non-DP one. |
| 310 | */ |
| 311 | struct workqueue_struct *dp_wq; |
| 312 | }; |
| 313 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 314 | #define I915_GEM_GPU_DOMAINS \ |
| 315 | (I915_GEM_DOMAIN_RENDER | \ |
| 316 | I915_GEM_DOMAIN_SAMPLER | \ |
| 317 | I915_GEM_DOMAIN_COMMAND | \ |
| 318 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 319 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 320 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 321 | #define for_each_pipe(__dev_priv, __p) \ |
| 322 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) |
Ville Syrjälä | 6831f3e | 2016-02-19 20:47:31 +0200 | [diff] [blame] | 323 | #define for_each_pipe_masked(__dev_priv, __p, __mask) \ |
| 324 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \ |
| 325 | for_each_if ((__mask) & (1 << (__p))) |
Matt Roper | 8b364b4 | 2016-10-26 15:51:28 -0700 | [diff] [blame] | 326 | #define for_each_universal_plane(__dev_priv, __pipe, __p) \ |
Damien Lespiau | dd74078 | 2015-02-28 14:54:08 +0000 | [diff] [blame] | 327 | for ((__p) = 0; \ |
| 328 | (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \ |
| 329 | (__p)++) |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 330 | #define for_each_sprite(__dev_priv, __p, __s) \ |
| 331 | for ((__s) = 0; \ |
| 332 | (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \ |
| 333 | (__s)++) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 334 | |
Jani Nikula | c3aeadc8 | 2016-03-15 21:51:09 +0200 | [diff] [blame] | 335 | #define for_each_port_masked(__port, __ports_mask) \ |
| 336 | for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \ |
| 337 | for_each_if ((__ports_mask) & (1 << (__port))) |
| 338 | |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 339 | #define for_each_crtc(dev, crtc) \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 340 | list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head) |
Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 341 | |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 342 | #define for_each_intel_plane(dev, intel_plane) \ |
| 343 | list_for_each_entry(intel_plane, \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 344 | &(dev)->mode_config.plane_list, \ |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 345 | base.head) |
| 346 | |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 347 | #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 348 | list_for_each_entry(intel_plane, \ |
| 349 | &(dev)->mode_config.plane_list, \ |
Matt Roper | c107acf | 2016-05-12 07:06:01 -0700 | [diff] [blame] | 350 | base.head) \ |
| 351 | for_each_if ((plane_mask) & \ |
| 352 | (1 << drm_plane_index(&intel_plane->base))) |
| 353 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 354 | #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \ |
| 355 | list_for_each_entry(intel_plane, \ |
| 356 | &(dev)->mode_config.plane_list, \ |
| 357 | base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 358 | for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 359 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 360 | #define for_each_intel_crtc(dev, intel_crtc) \ |
| 361 | list_for_each_entry(intel_crtc, \ |
| 362 | &(dev)->mode_config.crtc_list, \ |
| 363 | base.head) |
Damien Lespiau | d063ae4 | 2014-05-13 23:32:21 +0100 | [diff] [blame] | 364 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 365 | #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \ |
| 366 | list_for_each_entry(intel_crtc, \ |
| 367 | &(dev)->mode_config.crtc_list, \ |
| 368 | base.head) \ |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 369 | for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base))) |
| 370 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 371 | #define for_each_intel_encoder(dev, intel_encoder) \ |
| 372 | list_for_each_entry(intel_encoder, \ |
| 373 | &(dev)->mode_config.encoder_list, \ |
| 374 | base.head) |
| 375 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 376 | #define for_each_intel_connector(dev, intel_connector) \ |
| 377 | list_for_each_entry(intel_connector, \ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 378 | &(dev)->mode_config.connector_list, \ |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 379 | base.head) |
| 380 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 381 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 382 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 383 | for_each_if ((intel_encoder)->base.crtc == (__crtc)) |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 384 | |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 385 | #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ |
| 386 | list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 387 | for_each_if ((intel_connector)->base.encoder == (__encoder)) |
Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 388 | |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 389 | #define for_each_power_domain(domain, mask) \ |
| 390 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 391 | for_each_if ((1 << (domain)) & (mask)) |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 392 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 393 | struct drm_i915_private; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 394 | struct i915_mm_struct; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 395 | struct i915_mmu_object; |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 396 | |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 397 | struct drm_i915_file_private { |
| 398 | struct drm_i915_private *dev_priv; |
| 399 | struct drm_file *file; |
| 400 | |
| 401 | struct { |
| 402 | spinlock_t lock; |
| 403 | struct list_head request_list; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 404 | /* 20ms is a fairly arbitrary limit (greater than the average frame time) |
| 405 | * chosen to prevent the CPU getting more than a frame ahead of the GPU |
| 406 | * (when using lax throttling for the frontbuffer). We also use it to |
| 407 | * offer free GPU waitboosts for severely congested workloads. |
| 408 | */ |
| 409 | #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20) |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 410 | } mm; |
| 411 | struct idr context_idr; |
| 412 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 413 | struct intel_rps_client { |
| 414 | struct list_head link; |
| 415 | unsigned boosts; |
| 416 | } rps; |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 417 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 418 | unsigned int bsd_engine; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 419 | |
| 420 | /* Client can have a maximum of 3 contexts banned before |
| 421 | * it is denied of creating new contexts. As one context |
| 422 | * ban needs 4 consecutive hangs, and more if there is |
| 423 | * progress in between, this is a last resort stop gap measure |
| 424 | * to limit the badly behaving clients access to gpu. |
| 425 | */ |
| 426 | #define I915_MAX_CLIENT_CONTEXT_BANS 3 |
| 427 | int context_bans; |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 428 | }; |
| 429 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 430 | /* Used by dp and fdi links */ |
| 431 | struct intel_link_m_n { |
| 432 | uint32_t tu; |
| 433 | uint32_t gmch_m; |
| 434 | uint32_t gmch_n; |
| 435 | uint32_t link_m; |
| 436 | uint32_t link_n; |
| 437 | }; |
| 438 | |
| 439 | void intel_link_compute_m_n(int bpp, int nlanes, |
| 440 | int pixel_clock, int link_clock, |
| 441 | struct intel_link_m_n *m_n); |
| 442 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | /* Interface history: |
| 444 | * |
| 445 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 446 | * 1.2: Add Power Management |
| 447 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 448 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 449 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 450 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 451 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | */ |
| 453 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 454 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | #define DRIVER_PATCHLEVEL 0 |
| 456 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 457 | struct opregion_header; |
| 458 | struct opregion_acpi; |
| 459 | struct opregion_swsci; |
| 460 | struct opregion_asle; |
| 461 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 462 | struct intel_opregion { |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 463 | struct opregion_header *header; |
| 464 | struct opregion_acpi *acpi; |
| 465 | struct opregion_swsci *swsci; |
Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 466 | u32 swsci_gbda_sub_functions; |
| 467 | u32 swsci_sbcb_sub_functions; |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 468 | struct opregion_asle *asle; |
Jani Nikula | 04ebaad | 2015-12-15 13:18:00 +0200 | [diff] [blame] | 469 | void *rvda; |
Jani Nikula | 8273038 | 2015-12-14 12:50:52 +0200 | [diff] [blame] | 470 | const void *vbt; |
Jani Nikula | ada8f95 | 2015-12-15 13:17:12 +0200 | [diff] [blame] | 471 | u32 vbt_size; |
Williams, Dan J | 115719f | 2015-10-12 21:12:57 +0000 | [diff] [blame] | 472 | u32 *lid_state; |
Jani Nikula | 91a60f2 | 2013-10-31 18:55:48 +0200 | [diff] [blame] | 473 | struct work_struct asle_work; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 474 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 475 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 476 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 477 | struct intel_overlay; |
| 478 | struct intel_overlay_error_state; |
| 479 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 480 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 481 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 482 | u8 dvo_port; |
| 483 | u8 slave_addr; |
| 484 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 485 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 486 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 487 | }; |
| 488 | |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 489 | struct intel_connector; |
Jani Nikula | 820d2d7 | 2014-10-27 16:26:47 +0200 | [diff] [blame] | 490 | struct intel_encoder; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 491 | struct intel_atomic_state; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 492 | struct intel_crtc_state; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 493 | struct intel_initial_plane_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 494 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 495 | struct intel_limit; |
| 496 | struct dpll; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 497 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 498 | struct drm_i915_display_funcs { |
Ville Syrjälä | 1353c4f | 2016-10-31 22:37:13 +0200 | [diff] [blame] | 499 | int (*get_display_clock_speed)(struct drm_i915_private *dev_priv); |
Ville Syrjälä | ef0f5e9 | 2016-10-31 22:37:17 +0200 | [diff] [blame] | 500 | int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane); |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 501 | int (*compute_pipe_wm)(struct intel_crtc_state *cstate); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 502 | int (*compute_intermediate_wm)(struct drm_device *dev, |
| 503 | struct intel_crtc *intel_crtc, |
| 504 | struct intel_crtc_state *newstate); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 505 | void (*initial_watermarks)(struct intel_atomic_state *state, |
| 506 | struct intel_crtc_state *cstate); |
| 507 | void (*atomic_update_watermarks)(struct intel_atomic_state *state, |
| 508 | struct intel_crtc_state *cstate); |
| 509 | void (*optimize_watermarks)(struct intel_atomic_state *state, |
| 510 | struct intel_crtc_state *cstate); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 511 | int (*compute_global_watermarks)(struct drm_atomic_state *state); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 512 | void (*update_wm)(struct intel_crtc *crtc); |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 513 | int (*modeset_calc_cdclk)(struct drm_atomic_state *state); |
| 514 | void (*modeset_commit_cdclk)(struct drm_atomic_state *state); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 515 | /* Returns the active state of the crtc, and if the crtc is active, |
| 516 | * fills out the pipe-config with the hw state. */ |
| 517 | bool (*get_pipe_config)(struct intel_crtc *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 518 | struct intel_crtc_state *); |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 519 | void (*get_initial_plane_config)(struct intel_crtc *, |
| 520 | struct intel_initial_plane_config *); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 521 | int (*crtc_compute_clock)(struct intel_crtc *crtc, |
| 522 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 523 | void (*crtc_enable)(struct intel_crtc_state *pipe_config, |
| 524 | struct drm_atomic_state *old_state); |
| 525 | void (*crtc_disable)(struct intel_crtc_state *old_crtc_state, |
| 526 | struct drm_atomic_state *old_state); |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 527 | void (*update_crtcs)(struct drm_atomic_state *state, |
| 528 | unsigned int *crtc_vblank_mask); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 529 | void (*audio_codec_enable)(struct drm_connector *connector, |
| 530 | struct intel_encoder *encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 531 | const struct drm_display_mode *adjusted_mode); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 532 | void (*audio_codec_disable)(struct intel_encoder *encoder); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 533 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 534 | void (*init_clock_gating)(struct drm_i915_private *dev_priv); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 535 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 536 | struct drm_framebuffer *fb, |
| 537 | struct drm_i915_gem_object *obj, |
| 538 | struct drm_i915_gem_request *req, |
| 539 | uint32_t flags); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 540 | void (*hpd_irq_setup)(struct drm_i915_private *dev_priv); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 541 | /* clock updates for mode set */ |
| 542 | /* cursor updates */ |
| 543 | /* render clock increase/decrease */ |
| 544 | /* display clock increase/decrease */ |
| 545 | /* pll clock increase/decrease */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 546 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 547 | void (*load_csc_matrix)(struct drm_crtc_state *crtc_state); |
| 548 | void (*load_luts)(struct drm_crtc_state *crtc_state); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 549 | }; |
| 550 | |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 551 | enum forcewake_domain_id { |
| 552 | FW_DOMAIN_ID_RENDER = 0, |
| 553 | FW_DOMAIN_ID_BLITTER, |
| 554 | FW_DOMAIN_ID_MEDIA, |
| 555 | |
| 556 | FW_DOMAIN_ID_COUNT |
| 557 | }; |
| 558 | |
| 559 | enum forcewake_domains { |
| 560 | FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER), |
| 561 | FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER), |
| 562 | FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA), |
| 563 | FORCEWAKE_ALL = (FORCEWAKE_RENDER | |
| 564 | FORCEWAKE_BLITTER | |
| 565 | FORCEWAKE_MEDIA) |
| 566 | }; |
| 567 | |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 568 | #define FW_REG_READ (1) |
| 569 | #define FW_REG_WRITE (2) |
| 570 | |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 571 | enum decoupled_power_domain { |
| 572 | GEN9_DECOUPLED_PD_BLITTER = 0, |
| 573 | GEN9_DECOUPLED_PD_RENDER, |
| 574 | GEN9_DECOUPLED_PD_MEDIA, |
| 575 | GEN9_DECOUPLED_PD_ALL |
| 576 | }; |
| 577 | |
| 578 | enum decoupled_ops { |
| 579 | GEN9_DECOUPLED_OP_WRITE = 0, |
| 580 | GEN9_DECOUPLED_OP_READ |
| 581 | }; |
| 582 | |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 583 | enum forcewake_domains |
| 584 | intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv, |
| 585 | i915_reg_t reg, unsigned int op); |
| 586 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 587 | struct intel_uncore_funcs { |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 588 | void (*force_wake_get)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 589 | enum forcewake_domains domains); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 590 | void (*force_wake_put)(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 591 | enum forcewake_domains domains); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 592 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 593 | uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 594 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 595 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
| 596 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 597 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 598 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 599 | uint8_t val, bool trace); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 600 | void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 601 | uint16_t val, bool trace); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 602 | void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r, |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 603 | uint32_t val, bool trace); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 604 | }; |
| 605 | |
Tvrtko Ursulin | 1515797 | 2016-10-04 09:29:23 +0100 | [diff] [blame] | 606 | struct intel_forcewake_range { |
| 607 | u32 start; |
| 608 | u32 end; |
| 609 | |
| 610 | enum forcewake_domains domains; |
| 611 | }; |
| 612 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 613 | struct intel_uncore { |
| 614 | spinlock_t lock; /** lock is also taken in irq contexts. */ |
| 615 | |
Tvrtko Ursulin | 1515797 | 2016-10-04 09:29:23 +0100 | [diff] [blame] | 616 | const struct intel_forcewake_range *fw_domains_table; |
| 617 | unsigned int fw_domains_table_entries; |
| 618 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 619 | struct intel_uncore_funcs funcs; |
| 620 | |
| 621 | unsigned fifo_count; |
Tvrtko Ursulin | 003342a | 2016-10-04 09:29:17 +0100 | [diff] [blame] | 622 | |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 623 | enum forcewake_domains fw_domains; |
Tvrtko Ursulin | 003342a | 2016-10-04 09:29:17 +0100 | [diff] [blame] | 624 | enum forcewake_domains fw_domains_active; |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 625 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 626 | struct intel_uncore_forcewake_domain { |
| 627 | struct drm_i915_private *i915; |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 628 | enum forcewake_domain_id id; |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 629 | enum forcewake_domains mask; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 630 | unsigned wake_count; |
Tvrtko Ursulin | a57a4a6 | 2016-04-07 17:04:32 +0100 | [diff] [blame] | 631 | struct hrtimer timer; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 632 | i915_reg_t reg_set; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame] | 633 | u32 val_set; |
| 634 | u32 val_clear; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 635 | i915_reg_t reg_ack; |
| 636 | i915_reg_t reg_post; |
Mika Kuoppala | 05a2fb1 | 2015-01-19 16:20:43 +0200 | [diff] [blame] | 637 | u32 val_reset; |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 638 | } fw_domain[FW_DOMAIN_ID_COUNT]; |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 639 | |
| 640 | int unclaimed_mmio_check; |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 641 | }; |
| 642 | |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 643 | /* Iterate over initialised fw domains */ |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 644 | #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \ |
| 645 | for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \ |
| 646 | (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \ |
| 647 | (domain__)++) \ |
| 648 | for_each_if ((mask__) & (domain__)->mask) |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 649 | |
Tvrtko Ursulin | 33c582c | 2016-04-07 17:04:33 +0100 | [diff] [blame] | 650 | #define for_each_fw_domain(domain__, dev_priv__) \ |
| 651 | for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__) |
Chris Wilson | b2cff0d | 2015-01-16 11:34:37 +0200 | [diff] [blame] | 652 | |
Damien Lespiau | b6e7d89 | 2015-10-27 14:46:59 +0200 | [diff] [blame] | 653 | #define CSR_VERSION(major, minor) ((major) << 16 | (minor)) |
| 654 | #define CSR_VERSION_MAJOR(version) ((version) >> 16) |
| 655 | #define CSR_VERSION_MINOR(version) ((version) & 0xffff) |
| 656 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 657 | struct intel_csr { |
Daniel Vetter | 8144ac5 | 2015-10-28 23:59:04 +0200 | [diff] [blame] | 658 | struct work_struct work; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 659 | const char *fw_path; |
Animesh Manna | a7f749f | 2015-08-03 21:55:32 +0530 | [diff] [blame] | 660 | uint32_t *dmc_payload; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 661 | uint32_t dmc_fw_size; |
Damien Lespiau | b6e7d89 | 2015-10-27 14:46:59 +0200 | [diff] [blame] | 662 | uint32_t version; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 663 | uint32_t mmio_count; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 664 | i915_reg_t mmioaddr[8]; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 665 | uint32_t mmiodata[8]; |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 666 | uint32_t dc_state; |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 667 | uint32_t allowed_dc_mask; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 668 | }; |
| 669 | |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 670 | #define DEV_INFO_FOR_EACH_FLAG(func) \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 671 | /* Keep is_* in chronological order */ \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 672 | func(is_mobile); \ |
| 673 | func(is_i85x); \ |
| 674 | func(is_i915g); \ |
| 675 | func(is_i945gm); \ |
| 676 | func(is_g33); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 677 | func(is_g4x); \ |
| 678 | func(is_pineview); \ |
| 679 | func(is_broadwater); \ |
| 680 | func(is_crestline); \ |
| 681 | func(is_ivybridge); \ |
| 682 | func(is_valleyview); \ |
| 683 | func(is_cherryview); \ |
| 684 | func(is_haswell); \ |
| 685 | func(is_broadwell); \ |
| 686 | func(is_skylake); \ |
| 687 | func(is_broxton); \ |
| 688 | func(is_kabylake); \ |
Jani Nikula | c007fb4 | 2016-10-31 12:18:28 +0200 | [diff] [blame] | 689 | func(is_alpha_support); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 690 | /* Keep has_* in alphabetical order */ \ |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 691 | func(has_64bit_reloc); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 692 | func(has_csr); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 693 | func(has_ddi); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 694 | func(has_dp_mst); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 695 | func(has_fbc); \ |
| 696 | func(has_fpga_dbg); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 697 | func(has_gmbus_irq); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 698 | func(has_gmch_display); \ |
| 699 | func(has_guc); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 700 | func(has_hotplug); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 701 | func(has_hw_contexts); \ |
| 702 | func(has_l3_dpf); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 703 | func(has_llc); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 704 | func(has_logical_ring_contexts); \ |
| 705 | func(has_overlay); \ |
| 706 | func(has_pipe_cxsr); \ |
| 707 | func(has_pooled_eu); \ |
| 708 | func(has_psr); \ |
| 709 | func(has_rc6); \ |
| 710 | func(has_rc6p); \ |
| 711 | func(has_resource_streamer); \ |
| 712 | func(has_runtime_pm); \ |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 713 | func(has_snoop); \ |
Joonas Lahtinen | 566c56a | 2016-10-05 13:50:17 +0300 | [diff] [blame] | 714 | func(cursor_needs_physical); \ |
| 715 | func(hws_needs_physical); \ |
| 716 | func(overlay_needs_physical); \ |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 717 | func(supports_tv); \ |
| 718 | func(has_decoupled_mmio) |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 719 | |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 720 | struct sseu_dev_info { |
Imre Deak | f08a0c9 | 2016-08-31 19:13:04 +0300 | [diff] [blame] | 721 | u8 slice_mask; |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 722 | u8 subslice_mask; |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 723 | u8 eu_total; |
| 724 | u8 eu_per_subslice; |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 725 | u8 min_eu_in_pool; |
| 726 | /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */ |
| 727 | u8 subslice_7eu[3]; |
| 728 | u8 has_slice_pg:1; |
| 729 | u8 has_subslice_pg:1; |
| 730 | u8 has_eu_pg:1; |
Imre Deak | 915490d | 2016-08-31 19:13:01 +0300 | [diff] [blame] | 731 | }; |
| 732 | |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 733 | static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu) |
| 734 | { |
| 735 | return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask); |
| 736 | } |
| 737 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 738 | struct intel_device_info { |
Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 739 | u32 display_mmio_offset; |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 740 | u16 device_id; |
Tvrtko Ursulin | ac208a8 | 2016-05-10 10:57:07 +0100 | [diff] [blame] | 741 | u8 num_pipes; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 742 | u8 num_sprites[I915_MAX_PIPES]; |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 743 | u8 gen; |
Tvrtko Ursulin | ae5702d | 2016-05-10 10:57:04 +0100 | [diff] [blame] | 744 | u16 gen_mask; |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 745 | u8 ring_mask; /* Rings supported by the HW */ |
Tvrtko Ursulin | c1bb114 | 2016-08-10 16:22:10 +0100 | [diff] [blame] | 746 | u8 num_rings; |
Joonas Lahtinen | 604db65 | 2016-10-05 13:50:16 +0300 | [diff] [blame] | 747 | #define DEFINE_FLAG(name) u8 name:1 |
| 748 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG); |
| 749 | #undef DEFINE_FLAG |
Deepak M | 6f3fff6 | 2016-09-15 15:01:10 +0530 | [diff] [blame] | 750 | u16 ddb_size; /* in blocks */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 751 | /* Register offsets for the various display pipes and transcoders */ |
| 752 | int pipe_offsets[I915_MAX_TRANSCODERS]; |
| 753 | int trans_offsets[I915_MAX_TRANSCODERS]; |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 754 | int palette_offsets[I915_MAX_PIPES]; |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 755 | int cursor_offsets[I915_MAX_PIPES]; |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 756 | |
| 757 | /* Slice/subslice/EU info */ |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 758 | struct sseu_dev_info sseu; |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 759 | |
| 760 | struct color_luts { |
| 761 | u16 degamma_lut_size; |
| 762 | u16 gamma_lut_size; |
| 763 | } color; |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 764 | }; |
| 765 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 766 | struct intel_display_error_state; |
| 767 | |
| 768 | struct drm_i915_error_state { |
| 769 | struct kref ref; |
| 770 | struct timeval time; |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 771 | struct timeval boottime; |
| 772 | struct timeval uptime; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 773 | |
Chris Wilson | 9f267eb | 2016-10-12 10:05:19 +0100 | [diff] [blame] | 774 | struct drm_i915_private *i915; |
| 775 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 776 | char error_msg[128]; |
| 777 | bool simulated; |
| 778 | int iommu; |
| 779 | u32 reset_count; |
| 780 | u32 suspend_count; |
| 781 | struct intel_device_info device_info; |
| 782 | |
| 783 | /* Generic register state */ |
| 784 | u32 eir; |
| 785 | u32 pgtbl_er; |
| 786 | u32 ier; |
| 787 | u32 gtier[4]; |
| 788 | u32 ccid; |
| 789 | u32 derrmr; |
| 790 | u32 forcewake; |
| 791 | u32 error; /* gen6+ */ |
| 792 | u32 err_int; /* gen7 */ |
| 793 | u32 fault_data0; /* gen8, gen9 */ |
| 794 | u32 fault_data1; /* gen8, gen9 */ |
| 795 | u32 done_reg; |
| 796 | u32 gac_eco; |
| 797 | u32 gam_ecochk; |
| 798 | u32 gab_ctl; |
| 799 | u32 gfx_mode; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 800 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 801 | u64 fence[I915_MAX_NUM_FENCES]; |
| 802 | struct intel_overlay_error_state *overlay; |
| 803 | struct intel_display_error_state *display; |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 804 | struct drm_i915_error_object *semaphore; |
Akash Goel | 27b85be | 2016-10-12 21:54:39 +0530 | [diff] [blame] | 805 | struct drm_i915_error_object *guc_log; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 806 | |
| 807 | struct drm_i915_error_engine { |
| 808 | int engine_id; |
| 809 | /* Software tracked state */ |
| 810 | bool waiting; |
| 811 | int num_waiters; |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 812 | unsigned long hangcheck_timestamp; |
| 813 | bool hangcheck_stalled; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 814 | enum intel_engine_hangcheck_action hangcheck_action; |
| 815 | struct i915_address_space *vm; |
| 816 | int num_requests; |
| 817 | |
Chris Wilson | cdb324b | 2016-10-04 21:11:30 +0100 | [diff] [blame] | 818 | /* position of active request inside the ring */ |
| 819 | u32 rq_head, rq_post, rq_tail; |
| 820 | |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 821 | /* our own tracking of ring head and tail */ |
| 822 | u32 cpu_ring_head; |
| 823 | u32 cpu_ring_tail; |
| 824 | |
| 825 | u32 last_seqno; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 826 | |
| 827 | /* Register state */ |
| 828 | u32 start; |
| 829 | u32 tail; |
| 830 | u32 head; |
| 831 | u32 ctl; |
Chris Wilson | 21a2c58 | 2016-08-15 10:49:11 +0100 | [diff] [blame] | 832 | u32 mode; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 833 | u32 hws; |
| 834 | u32 ipeir; |
| 835 | u32 ipehr; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 836 | u32 bbstate; |
| 837 | u32 instpm; |
| 838 | u32 instps; |
| 839 | u32 seqno; |
| 840 | u64 bbaddr; |
| 841 | u64 acthd; |
| 842 | u32 fault_reg; |
| 843 | u64 faddr; |
| 844 | u32 rc_psmi; /* sleep state */ |
| 845 | u32 semaphore_mboxes[I915_NUM_ENGINES - 1]; |
Ben Widawsky | d636951 | 2016-09-20 16:54:32 +0300 | [diff] [blame] | 846 | struct intel_instdone instdone; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 847 | |
| 848 | struct drm_i915_error_object { |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 849 | u64 gtt_offset; |
Chris Wilson | 03382df | 2016-08-15 10:49:09 +0100 | [diff] [blame] | 850 | u64 gtt_size; |
Chris Wilson | 0a97015 | 2016-10-12 10:05:22 +0100 | [diff] [blame] | 851 | int page_count; |
| 852 | int unused; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 853 | u32 *pages[0]; |
| 854 | } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page; |
| 855 | |
| 856 | struct drm_i915_error_object *wa_ctx; |
| 857 | |
| 858 | struct drm_i915_error_request { |
| 859 | long jiffies; |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 860 | pid_t pid; |
Chris Wilson | 35ca039 | 2016-10-13 11:18:14 +0100 | [diff] [blame] | 861 | u32 context; |
Mika Kuoppala | 8410217 | 2016-11-16 17:20:32 +0200 | [diff] [blame] | 862 | int ban_score; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 863 | u32 seqno; |
| 864 | u32 head; |
| 865 | u32 tail; |
Chris Wilson | 35ca039 | 2016-10-13 11:18:14 +0100 | [diff] [blame] | 866 | } *requests, execlist[2]; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 867 | |
| 868 | struct drm_i915_error_waiter { |
| 869 | char comm[TASK_COMM_LEN]; |
| 870 | pid_t pid; |
| 871 | u32 seqno; |
| 872 | } *waiters; |
| 873 | |
| 874 | struct { |
| 875 | u32 gfx_mode; |
| 876 | union { |
| 877 | u64 pdp[4]; |
| 878 | u32 pp_dir_base; |
| 879 | }; |
| 880 | } vm_info; |
| 881 | |
| 882 | pid_t pid; |
| 883 | char comm[TASK_COMM_LEN]; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 884 | int context_bans; |
Chris Wilson | 2bd160a | 2016-08-15 10:48:45 +0100 | [diff] [blame] | 885 | } engine[I915_NUM_ENGINES]; |
| 886 | |
| 887 | struct drm_i915_error_buffer { |
| 888 | u32 size; |
| 889 | u32 name; |
| 890 | u32 rseqno[I915_NUM_ENGINES], wseqno; |
| 891 | u64 gtt_offset; |
| 892 | u32 read_domains; |
| 893 | u32 write_domain; |
| 894 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
| 895 | u32 tiling:2; |
| 896 | u32 dirty:1; |
| 897 | u32 purgeable:1; |
| 898 | u32 userptr:1; |
| 899 | s32 engine:4; |
| 900 | u32 cache_level:3; |
| 901 | } *active_bo[I915_NUM_ENGINES], *pinned_bo; |
| 902 | u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count; |
| 903 | struct i915_address_space *active_vm[I915_NUM_ENGINES]; |
| 904 | }; |
| 905 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 906 | enum i915_cache_level { |
| 907 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 908 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 909 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 910 | caches, eg sampler/render caches, and the |
| 911 | large Last-Level-Cache. LLC is coherent with |
| 912 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 913 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 914 | }; |
| 915 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 916 | #define DEFAULT_CONTEXT_HANDLE 0 |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 917 | |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 918 | /** |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 919 | * struct i915_gem_context - as the name implies, represents a context. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 920 | * @ref: reference count. |
| 921 | * @user_handle: userspace tracking identity for this context. |
| 922 | * @remap_slice: l3 row remapping information. |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 923 | * @flags: context specific flags: |
| 924 | * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 925 | * @file_priv: filp associated with this context (NULL for global default |
| 926 | * context). |
| 927 | * @hang_stats: information about the role of this context in possible GPU |
| 928 | * hangs. |
Tvrtko Ursulin | 7df113e | 2015-04-17 12:49:07 +0100 | [diff] [blame] | 929 | * @ppgtt: virtual memory space used by this context. |
Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 930 | * @legacy_hw_ctx: render context backing object and whether it is correctly |
| 931 | * initialized (legacy ring submission mechanism only). |
| 932 | * @link: link in the global list of contexts. |
| 933 | * |
| 934 | * Contexts are memory images used by the hardware to store copies of their |
| 935 | * internal state. |
| 936 | */ |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 937 | struct i915_gem_context { |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 938 | struct kref ref; |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 939 | struct drm_i915_private *i915; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 940 | struct drm_i915_file_private *file_priv; |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 941 | struct i915_hw_ppgtt *ppgtt; |
Chris Wilson | c84455b | 2016-08-15 10:49:08 +0100 | [diff] [blame] | 942 | struct pid *pid; |
Chris Wilson | 562f5d4 | 2016-10-28 13:58:54 +0100 | [diff] [blame] | 943 | const char *name; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 944 | |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 945 | unsigned long flags; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 946 | #define CONTEXT_NO_ZEROMAP BIT(0) |
| 947 | #define CONTEXT_NO_ERROR_CAPTURE BIT(1) |
Dave Gordon | 0be8115 | 2016-08-19 15:23:42 +0100 | [diff] [blame] | 948 | |
| 949 | /* Unique identifier for this context, used by the hw for tracking */ |
| 950 | unsigned int hw_id; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 951 | u32 user_handle; |
Chris Wilson | 9f792eb | 2016-11-14 20:41:04 +0000 | [diff] [blame] | 952 | int priority; /* greater priorities are serviced first */ |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 953 | |
Chris Wilson | 0cb26a8 | 2016-06-24 14:55:53 +0100 | [diff] [blame] | 954 | u32 ggtt_alignment; |
| 955 | |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 956 | struct intel_context { |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 957 | struct i915_vma *state; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 958 | struct intel_ring *ring; |
Tvrtko Ursulin | 82352e9 | 2016-01-15 17:12:45 +0000 | [diff] [blame] | 959 | uint32_t *lrc_reg_state; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 960 | u64 lrc_desc; |
| 961 | int pin_count; |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 962 | bool initialised; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 963 | } engine[I915_NUM_ENGINES]; |
Zhi Wang | bcd794c | 2016-06-16 08:07:01 -0400 | [diff] [blame] | 964 | u32 ring_size; |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 965 | u32 desc_template; |
Zhi Wang | 3c7ba63 | 2016-06-16 08:07:03 -0400 | [diff] [blame] | 966 | struct atomic_notifier_head status_notifier; |
Zhi Wang | 80a9a8d | 2016-06-16 08:07:04 -0400 | [diff] [blame] | 967 | bool execlists_force_single_submission; |
Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 968 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 969 | struct list_head link; |
Chris Wilson | 8d59bc6 | 2016-05-24 14:53:42 +0100 | [diff] [blame] | 970 | |
| 971 | u8 remap_slice; |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 972 | bool closed:1; |
Mika Kuoppala | bc1d53c | 2016-11-16 17:20:34 +0200 | [diff] [blame] | 973 | bool bannable:1; |
| 974 | bool banned:1; |
| 975 | |
| 976 | unsigned int guilty_count; /* guilty of a hang */ |
| 977 | unsigned int active_count; /* active during hang */ |
| 978 | |
| 979 | #define CONTEXT_SCORE_GUILTY 10 |
| 980 | #define CONTEXT_SCORE_BAN_THRESHOLD 40 |
| 981 | /* Accumulated score of hangs caused by this context */ |
| 982 | int ban_score; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 983 | }; |
| 984 | |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 985 | enum fb_op_origin { |
| 986 | ORIGIN_GTT, |
| 987 | ORIGIN_CPU, |
| 988 | ORIGIN_CS, |
| 989 | ORIGIN_FLIP, |
Paulo Zanoni | 74b4ea1 | 2015-07-14 16:29:14 -0300 | [diff] [blame] | 990 | ORIGIN_DIRTYFB, |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 991 | }; |
| 992 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 993 | struct intel_fbc { |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 994 | /* This is always the inner lock when overlapping with struct_mutex and |
| 995 | * it's the outer lock when overlapping with stolen_lock. */ |
| 996 | struct mutex lock; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 997 | unsigned threshold; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 998 | unsigned int possible_framebuffer_bits; |
| 999 | unsigned int busy_bits; |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1000 | unsigned int visible_pipes_mask; |
Paulo Zanoni | e35fef2 | 2015-02-09 14:46:29 -0200 | [diff] [blame] | 1001 | struct intel_crtc *crtc; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1002 | |
Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 1003 | struct drm_mm_node compressed_fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1004 | struct drm_mm_node *compressed_llb; |
| 1005 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 1006 | bool false_color; |
| 1007 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1008 | bool enabled; |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1009 | bool active; |
Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 1010 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 1011 | bool underrun_detected; |
| 1012 | struct work_struct underrun_work; |
| 1013 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 1014 | struct intel_fbc_state_cache { |
| 1015 | struct { |
| 1016 | unsigned int mode_flags; |
| 1017 | uint32_t hsw_bdw_pixel_rate; |
| 1018 | } crtc; |
| 1019 | |
| 1020 | struct { |
| 1021 | unsigned int rotation; |
| 1022 | int src_w; |
| 1023 | int src_h; |
| 1024 | bool visible; |
| 1025 | } plane; |
| 1026 | |
| 1027 | struct { |
| 1028 | u64 ilk_ggtt_offset; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 1029 | uint32_t pixel_format; |
| 1030 | unsigned int stride; |
| 1031 | int fence_reg; |
| 1032 | unsigned int tiling_mode; |
| 1033 | } fb; |
| 1034 | } state_cache; |
| 1035 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 1036 | struct intel_fbc_reg_params { |
| 1037 | struct { |
| 1038 | enum pipe pipe; |
| 1039 | enum plane plane; |
| 1040 | unsigned int fence_y_offset; |
| 1041 | } crtc; |
| 1042 | |
| 1043 | struct { |
| 1044 | u64 ggtt_offset; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 1045 | uint32_t pixel_format; |
| 1046 | unsigned int stride; |
| 1047 | int fence_reg; |
| 1048 | } fb; |
| 1049 | |
| 1050 | int cfb_size; |
| 1051 | } params; |
| 1052 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1053 | struct intel_fbc_work { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1054 | bool scheduled; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 1055 | u32 scheduled_vblank; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1056 | struct work_struct work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 1057 | } work; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1058 | |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 1059 | const char *no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1060 | }; |
| 1061 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1062 | /** |
| 1063 | * HIGH_RR is the highest eDP panel refresh rate read from EDID |
| 1064 | * LOW_RR is the lowest eDP panel refresh rate found from EDID |
| 1065 | * parsing for same resolution. |
| 1066 | */ |
| 1067 | enum drrs_refresh_rate_type { |
| 1068 | DRRS_HIGH_RR, |
| 1069 | DRRS_LOW_RR, |
| 1070 | DRRS_MAX_RR, /* RR count */ |
| 1071 | }; |
| 1072 | |
| 1073 | enum drrs_support_type { |
| 1074 | DRRS_NOT_SUPPORTED = 0, |
| 1075 | STATIC_DRRS_SUPPORT = 1, |
| 1076 | SEAMLESS_DRRS_SUPPORT = 2 |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1077 | }; |
| 1078 | |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 1079 | struct intel_dp; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1080 | struct i915_drrs { |
| 1081 | struct mutex mutex; |
| 1082 | struct delayed_work work; |
| 1083 | struct intel_dp *dp; |
| 1084 | unsigned busy_frontbuffer_bits; |
| 1085 | enum drrs_refresh_rate_type refresh_rate_type; |
| 1086 | enum drrs_support_type type; |
| 1087 | }; |
| 1088 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1089 | struct i915_psr { |
Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 1090 | struct mutex lock; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1091 | bool sink_support; |
| 1092 | bool source_ok; |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 1093 | struct intel_dp *enabled; |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 1094 | bool active; |
| 1095 | struct delayed_work work; |
Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 1096 | unsigned busy_frontbuffer_bits; |
Sonika Jindal | 474d1ec | 2015-04-02 11:02:44 +0530 | [diff] [blame] | 1097 | bool psr2_support; |
| 1098 | bool aux_frame_sync; |
Rodrigo Vivi | 60e5ffe | 2016-02-01 12:02:07 -0800 | [diff] [blame] | 1099 | bool link_standby; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1100 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1101 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1102 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 1103 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1104 | PCH_IBX, /* Ibexpeak PCH */ |
| 1105 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 1106 | PCH_LPT, /* Lynxpoint PCH */ |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 1107 | PCH_SPT, /* Sunrisepoint PCH */ |
Rodrigo Vivi | 22dea0b | 2016-07-01 17:07:12 -0700 | [diff] [blame] | 1108 | PCH_KBP, /* Kabypoint PCH */ |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 1109 | PCH_NOP, |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 1110 | }; |
| 1111 | |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 1112 | enum intel_sbi_destination { |
| 1113 | SBI_ICLK, |
| 1114 | SBI_MPHY, |
| 1115 | }; |
| 1116 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 1117 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 1118 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 1119 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 1120 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1121 | #define QUIRK_PIPEB_FORCE (1<<4) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 1122 | #define QUIRK_PIN_SWIZZLED_PAGES (1<<5) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 1123 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1124 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 1125 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1126 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1127 | struct intel_gmbus { |
| 1128 | struct i2c_adapter adapter; |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 1129 | #define GMBUS_FORCE_BIT_RETRY (1U << 31) |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 1130 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1131 | u32 reg0; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1132 | i915_reg_t gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 1133 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 1134 | struct drm_i915_private *dev_priv; |
| 1135 | }; |
| 1136 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1137 | struct i915_suspend_saved_registers { |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 1138 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1139 | u32 saveFBC_CONTROL; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 1140 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 1141 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1142 | u32 saveSWF0[16]; |
| 1143 | u32 saveSWF1[16]; |
Ville Syrjälä | 85fa792 | 2015-09-18 20:03:43 +0300 | [diff] [blame] | 1144 | u32 saveSWF3[3]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 1145 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 1146 | u32 savePCH_PORT_HOTPLUG; |
Jesse Barnes | 9f49c37 | 2014-12-10 12:16:05 -0800 | [diff] [blame] | 1147 | u16 saveGCDGMBUS; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1148 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1149 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1150 | struct vlv_s0ix_state { |
| 1151 | /* GAM */ |
| 1152 | u32 wr_watermark; |
| 1153 | u32 gfx_prio_ctrl; |
| 1154 | u32 arb_mode; |
| 1155 | u32 gfx_pend_tlb0; |
| 1156 | u32 gfx_pend_tlb1; |
| 1157 | u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM]; |
| 1158 | u32 media_max_req_count; |
| 1159 | u32 gfx_max_req_count; |
| 1160 | u32 render_hwsp; |
| 1161 | u32 ecochk; |
| 1162 | u32 bsd_hwsp; |
| 1163 | u32 blt_hwsp; |
| 1164 | u32 tlb_rd_addr; |
| 1165 | |
| 1166 | /* MBC */ |
| 1167 | u32 g3dctl; |
| 1168 | u32 gsckgctl; |
| 1169 | u32 mbctl; |
| 1170 | |
| 1171 | /* GCP */ |
| 1172 | u32 ucgctl1; |
| 1173 | u32 ucgctl3; |
| 1174 | u32 rcgctl1; |
| 1175 | u32 rcgctl2; |
| 1176 | u32 rstctl; |
| 1177 | u32 misccpctl; |
| 1178 | |
| 1179 | /* GPM */ |
| 1180 | u32 gfxpause; |
| 1181 | u32 rpdeuhwtc; |
| 1182 | u32 rpdeuc; |
| 1183 | u32 ecobus; |
| 1184 | u32 pwrdwnupctl; |
| 1185 | u32 rp_down_timeout; |
| 1186 | u32 rp_deucsw; |
| 1187 | u32 rcubmabdtmr; |
| 1188 | u32 rcedata; |
| 1189 | u32 spare2gh; |
| 1190 | |
| 1191 | /* Display 1 CZ domain */ |
| 1192 | u32 gt_imr; |
| 1193 | u32 gt_ier; |
| 1194 | u32 pm_imr; |
| 1195 | u32 pm_ier; |
| 1196 | u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM]; |
| 1197 | |
| 1198 | /* GT SA CZ domain */ |
| 1199 | u32 tilectl; |
| 1200 | u32 gt_fifoctl; |
| 1201 | u32 gtlc_wake_ctrl; |
| 1202 | u32 gtlc_survive; |
| 1203 | u32 pmwgicz; |
| 1204 | |
| 1205 | /* Display 2 CZ domain */ |
| 1206 | u32 gu_ctl0; |
| 1207 | u32 gu_ctl1; |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 1208 | u32 pcbr; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1209 | u32 clock_gate_dis2; |
| 1210 | }; |
| 1211 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1212 | struct intel_rps_ei { |
| 1213 | u32 cz_clock; |
| 1214 | u32 render_c0; |
| 1215 | u32 media_c0; |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1216 | }; |
| 1217 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1218 | struct intel_gen6_power_mgmt { |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1219 | /* |
| 1220 | * work, interrupts_enabled and pm_iir are protected by |
| 1221 | * dev_priv->irq_lock |
| 1222 | */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1223 | struct work_struct work; |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 1224 | bool interrupts_enabled; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1225 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1226 | |
Dave Gordon | b20e3cf | 2016-09-12 21:19:35 +0100 | [diff] [blame] | 1227 | /* PM interrupt bits that should never be masked */ |
Sagar Arun Kamble | 1800ad2 | 2016-05-31 13:58:27 +0530 | [diff] [blame] | 1228 | u32 pm_intr_keep; |
| 1229 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1230 | /* Frequencies are stored in potentially platform dependent multiples. |
| 1231 | * In other words, *_freq needs to be multiplied by X to be interesting. |
| 1232 | * Soft limits are those which are used for the dynamic reclocking done |
| 1233 | * by the driver (raise frequencies under heavy loads, and lower for |
| 1234 | * lighter loads). Hard limits are those imposed by the hardware. |
| 1235 | * |
| 1236 | * A distinction is made for overclocking, which is never enabled by |
| 1237 | * default, and is considered to be above the hard limit if it's |
| 1238 | * possible at all. |
| 1239 | */ |
| 1240 | u8 cur_freq; /* Current frequency (cached, may not == HW) */ |
| 1241 | u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */ |
| 1242 | u8 max_freq_softlimit; /* Max frequency permitted by the driver */ |
| 1243 | u8 max_freq; /* Maximum frequency, RP0 if not overclocking */ |
| 1244 | u8 min_freq; /* AKA RPn. Minimum frequency */ |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 1245 | u8 boost_freq; /* Frequency to request when wait boosting */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 1246 | u8 idle_freq; /* Frequency to request when we are idle */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 1247 | u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */ |
| 1248 | u8 rp1_freq; /* "less than" RP0 power/freqency */ |
| 1249 | u8 rp0_freq; /* Non-overclocked max frequency. */ |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 1250 | u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */ |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 1251 | |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 1252 | u8 up_threshold; /* Current %busy required to uplock */ |
| 1253 | u8 down_threshold; /* Current %busy required to downclock */ |
| 1254 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 1255 | int last_adj; |
| 1256 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; |
| 1257 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 1258 | spinlock_t client_lock; |
| 1259 | struct list_head clients; |
| 1260 | bool client_boost; |
| 1261 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 1262 | bool enabled; |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 1263 | struct delayed_work autoenable_work; |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 1264 | unsigned boosts; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1265 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 1266 | /* manual wa residency calculations */ |
| 1267 | struct intel_rps_ei up_ei, down_ei; |
| 1268 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1269 | /* |
| 1270 | * Protects RPS/RC6 register access and PCU communication. |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 1271 | * Must be taken after struct_mutex if nested. Note that |
| 1272 | * this lock may be held for long periods of time when |
| 1273 | * talking to hw - so only take it when talking to hw! |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 1274 | */ |
| 1275 | struct mutex hw_lock; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1276 | }; |
| 1277 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1278 | /* defined intel_pm.c */ |
| 1279 | extern spinlock_t mchdev_lock; |
| 1280 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1281 | struct intel_ilk_power_mgmt { |
| 1282 | u8 cur_delay; |
| 1283 | u8 min_delay; |
| 1284 | u8 max_delay; |
| 1285 | u8 fmax; |
| 1286 | u8 fstart; |
| 1287 | |
| 1288 | u64 last_count1; |
| 1289 | unsigned long last_time1; |
| 1290 | unsigned long chipset_power; |
| 1291 | u64 last_count2; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1292 | u64 last_time2; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1293 | unsigned long gfx_power; |
| 1294 | u8 corr; |
| 1295 | |
| 1296 | int c_m; |
| 1297 | int r_t; |
| 1298 | }; |
| 1299 | |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1300 | struct drm_i915_private; |
| 1301 | struct i915_power_well; |
| 1302 | |
| 1303 | struct i915_power_well_ops { |
| 1304 | /* |
| 1305 | * Synchronize the well's hw state to match the current sw state, for |
| 1306 | * example enable/disable it based on the current refcount. Called |
| 1307 | * during driver init and resume time, possibly after first calling |
| 1308 | * the enable/disable handlers. |
| 1309 | */ |
| 1310 | void (*sync_hw)(struct drm_i915_private *dev_priv, |
| 1311 | struct i915_power_well *power_well); |
| 1312 | /* |
| 1313 | * Enable the well and resources that depend on it (for example |
| 1314 | * interrupts located on the well). Called after the 0->1 refcount |
| 1315 | * transition. |
| 1316 | */ |
| 1317 | void (*enable)(struct drm_i915_private *dev_priv, |
| 1318 | struct i915_power_well *power_well); |
| 1319 | /* |
| 1320 | * Disable the well and resources that depend on it. Called after |
| 1321 | * the 1->0 refcount transition. |
| 1322 | */ |
| 1323 | void (*disable)(struct drm_i915_private *dev_priv, |
| 1324 | struct i915_power_well *power_well); |
| 1325 | /* Returns the hw enabled state. */ |
| 1326 | bool (*is_enabled)(struct drm_i915_private *dev_priv, |
| 1327 | struct i915_power_well *power_well); |
| 1328 | }; |
| 1329 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1330 | /* Power well structure for haswell */ |
| 1331 | struct i915_power_well { |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1332 | const char *name; |
Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 1333 | bool always_on; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1334 | /* power well enable/disable usage count */ |
| 1335 | int count; |
Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 1336 | /* cached hw enabled state */ |
| 1337 | bool hw_enabled; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1338 | unsigned long domains; |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame] | 1339 | /* unique identifier for this power well */ |
| 1340 | unsigned long id; |
Ander Conselvan de Oliveira | 362624c | 2016-10-06 19:22:15 +0300 | [diff] [blame] | 1341 | /* |
| 1342 | * Arbitraty data associated with this power well. Platform and power |
| 1343 | * well specific. |
| 1344 | */ |
| 1345 | unsigned long data; |
Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1346 | const struct i915_power_well_ops *ops; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1347 | }; |
| 1348 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1349 | struct i915_power_domains { |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1350 | /* |
| 1351 | * Power wells needed for initialization at driver init and suspend |
| 1352 | * time are on. They are kept on until after the first modeset. |
| 1353 | */ |
| 1354 | bool init_power_on; |
Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 1355 | bool initializing; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1356 | int power_well_count; |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1357 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1358 | struct mutex lock; |
Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 1359 | int domain_use_count[POWER_DOMAIN_NUM]; |
Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1360 | struct i915_power_well *power_wells; |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1361 | }; |
| 1362 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1363 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1364 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1365 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1366 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1367 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1368 | }; |
| 1369 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1370 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1371 | /** Memory allocator for GTT stolen memory */ |
| 1372 | struct drm_mm stolen; |
Paulo Zanoni | 92e97d2 | 2015-07-02 19:25:09 -0300 | [diff] [blame] | 1373 | /** Protects the usage of the GTT stolen memory allocator. This is |
| 1374 | * always the inner lock when overlapping with struct_mutex. */ |
| 1375 | struct mutex stolen_lock; |
| 1376 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1377 | /** List of all objects in gtt_space. Used to restore gtt |
| 1378 | * mappings on resume */ |
| 1379 | struct list_head bound_list; |
| 1380 | /** |
| 1381 | * List of objects which are not bound to the GTT (thus |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 1382 | * are idle and not used by the GPU). These objects may or may |
| 1383 | * not actually have any pages attached. |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1384 | */ |
| 1385 | struct list_head unbound_list; |
| 1386 | |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1387 | /** List of all objects in gtt_space, currently mmaped by userspace. |
| 1388 | * All objects within this list must also be on bound_list. |
| 1389 | */ |
| 1390 | struct list_head userfault_list; |
| 1391 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 1392 | /** |
| 1393 | * List of objects which are pending destruction. |
| 1394 | */ |
| 1395 | struct llist_head free_list; |
| 1396 | struct work_struct free_work; |
| 1397 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1398 | /** Usable portion of the GTT for GEM */ |
| 1399 | unsigned long stolen_base; /* limited to low memory (32-bit) */ |
| 1400 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1401 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 1402 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 1403 | |
Chris Wilson | 2cfcd32 | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 1404 | struct notifier_block oom_notifier; |
Chris Wilson | e87666b | 2016-04-04 14:46:43 +0100 | [diff] [blame] | 1405 | struct notifier_block vmap_notifier; |
Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 1406 | struct shrinker shrinker; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1407 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1408 | /** LRU list of objects with fence regs on them. */ |
| 1409 | struct list_head fence_list; |
| 1410 | |
| 1411 | /** |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1412 | * Are we in a non-interruptible section of code like |
| 1413 | * modesetting? |
| 1414 | */ |
| 1415 | bool interruptible; |
| 1416 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1417 | /* the indicator for dispatch video commands on two BSD rings */ |
Joonas Lahtinen | 6f63340 | 2016-09-01 14:58:21 +0300 | [diff] [blame] | 1418 | atomic_t bsd_engine_dispatch_index; |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1419 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1420 | /** Bit 6 swizzling required for X tiling */ |
| 1421 | uint32_t bit_6_swizzle_x; |
| 1422 | /** Bit 6 swizzling required for Y tiling */ |
| 1423 | uint32_t bit_6_swizzle_y; |
| 1424 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1425 | /* accounting, useful for userland debugging */ |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 1426 | spinlock_t object_stat_lock; |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 1427 | u64 object_memory; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1428 | u32 object_count; |
| 1429 | }; |
| 1430 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1431 | struct drm_i915_error_state_buf { |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 1432 | struct drm_i915_private *i915; |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1433 | unsigned bytes; |
| 1434 | unsigned size; |
| 1435 | int err; |
| 1436 | u8 *buf; |
| 1437 | loff_t start; |
| 1438 | loff_t pos; |
| 1439 | }; |
| 1440 | |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1441 | struct i915_error_state_file_priv { |
| 1442 | struct drm_device *dev; |
| 1443 | struct drm_i915_error_state *error; |
| 1444 | }; |
| 1445 | |
Chris Wilson | b52992c | 2016-10-28 13:58:24 +0100 | [diff] [blame] | 1446 | #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */ |
| 1447 | #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */ |
| 1448 | |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 1449 | #define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */ |
| 1450 | #define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */ |
| 1451 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1452 | struct i915_gpu_error { |
| 1453 | /* For hangcheck timer */ |
| 1454 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
| 1455 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1456 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 1457 | struct delayed_work hangcheck_work; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1458 | |
| 1459 | /* For reset and error_state handling. */ |
| 1460 | spinlock_t lock; |
| 1461 | /* Protected by the above dev->gpu_error.lock. */ |
| 1462 | struct drm_i915_error_state *first_error; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1463 | |
| 1464 | unsigned long missed_irq_rings; |
| 1465 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1466 | /** |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1467 | * State variable controlling the reset flow and count |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1468 | * |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1469 | * This is a counter which gets incremented when reset is triggered, |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1470 | * |
| 1471 | * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set |
| 1472 | * meaning that any waiters holding onto the struct_mutex should |
| 1473 | * relinquish the lock immediately in order for the reset to start. |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1474 | * |
| 1475 | * If reset is not completed succesfully, the I915_WEDGE bit is |
| 1476 | * set meaning that hardware is terminally sour and there is no |
| 1477 | * recovery. All waiters on the reset_queue will be woken when |
| 1478 | * that happens. |
| 1479 | * |
| 1480 | * This counter is used by the wait_seqno code to notice that reset |
| 1481 | * event happened and it needs to restart the entire ioctl (since most |
| 1482 | * likely the seqno it waited for won't ever signal anytime soon). |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1483 | * |
| 1484 | * This is important for lock-free wait paths, where no contended lock |
| 1485 | * naturally enforces the correct ordering between the bail-out of the |
| 1486 | * waiter and the gpu reset work code. |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1487 | */ |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1488 | unsigned long reset_count; |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1489 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 1490 | unsigned long flags; |
| 1491 | #define I915_RESET_IN_PROGRESS 0 |
| 1492 | #define I915_WEDGED (BITS_PER_LONG - 1) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1493 | |
| 1494 | /** |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 1495 | * Waitqueue to signal when a hang is detected. Used to for waiters |
| 1496 | * to release the struct_mutex for the reset to procede. |
| 1497 | */ |
| 1498 | wait_queue_head_t wait_queue; |
| 1499 | |
| 1500 | /** |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1501 | * Waitqueue to signal when the reset has completed. Used by clients |
| 1502 | * that wait for dev_priv->mm.wedged to settle. |
| 1503 | */ |
| 1504 | wait_queue_head_t reset_queue; |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1505 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1506 | /* For missed irq/seqno simulation. */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1507 | unsigned long test_irq_rings; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1508 | }; |
| 1509 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1510 | enum modeset_restore { |
| 1511 | MODESET_ON_LID_OPEN, |
| 1512 | MODESET_DONE, |
| 1513 | MODESET_SUSPENDED, |
| 1514 | }; |
| 1515 | |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 1516 | #define DP_AUX_A 0x40 |
| 1517 | #define DP_AUX_B 0x10 |
| 1518 | #define DP_AUX_C 0x20 |
| 1519 | #define DP_AUX_D 0x30 |
| 1520 | |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1521 | #define DDC_PIN_B 0x05 |
| 1522 | #define DDC_PIN_C 0x04 |
| 1523 | #define DDC_PIN_D 0x06 |
| 1524 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1525 | struct ddi_vbt_port_info { |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1526 | /* |
| 1527 | * This is an index in the HDMI/DVI DDI buffer translation table. |
| 1528 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't |
| 1529 | * populate this field. |
| 1530 | */ |
| 1531 | #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1532 | uint8_t hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1533 | |
| 1534 | uint8_t supports_dvi:1; |
| 1535 | uint8_t supports_hdmi:1; |
| 1536 | uint8_t supports_dp:1; |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 1537 | |
| 1538 | uint8_t alternate_aux_channel; |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1539 | uint8_t alternate_ddc_pin; |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1540 | |
| 1541 | uint8_t dp_boost_level; |
| 1542 | uint8_t hdmi_boost_level; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1543 | }; |
| 1544 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1545 | enum psr_lines_to_wait { |
| 1546 | PSR_0_LINES_TO_WAIT = 0, |
| 1547 | PSR_1_LINE_TO_WAIT, |
| 1548 | PSR_4_LINES_TO_WAIT, |
| 1549 | PSR_8_LINES_TO_WAIT |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1550 | }; |
| 1551 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1552 | struct intel_vbt_data { |
| 1553 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 1554 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 1555 | |
| 1556 | /* Feature bits */ |
| 1557 | unsigned int int_tv_support:1; |
| 1558 | unsigned int lvds_dither:1; |
| 1559 | unsigned int lvds_vbt:1; |
| 1560 | unsigned int int_crt_support:1; |
| 1561 | unsigned int lvds_use_ssc:1; |
| 1562 | unsigned int display_clock_mode:1; |
| 1563 | unsigned int fdi_rx_polarity_inverted:1; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 1564 | unsigned int panel_type:4; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1565 | int lvds_ssc_freq; |
| 1566 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 1567 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1568 | enum drrs_support_type drrs_type; |
| 1569 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1570 | struct { |
| 1571 | int rate; |
| 1572 | int lanes; |
| 1573 | int preemphasis; |
| 1574 | int vswing; |
Jani Nikula | 06411f0 | 2016-03-24 17:50:21 +0200 | [diff] [blame] | 1575 | bool low_vswing; |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 1576 | bool initialized; |
| 1577 | bool support; |
| 1578 | int bpp; |
| 1579 | struct edp_power_seq pps; |
| 1580 | } edp; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1581 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1582 | struct { |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 1583 | bool full_link; |
| 1584 | bool require_aux_wakeup; |
| 1585 | int idle_frames; |
| 1586 | enum psr_lines_to_wait lines_to_wait; |
| 1587 | int tp1_wakeup_time; |
| 1588 | int tp2_tp3_wakeup_time; |
| 1589 | } psr; |
| 1590 | |
| 1591 | struct { |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1592 | u16 pwm_freq_hz; |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 1593 | bool present; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1594 | bool active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 1595 | u8 min_brightness; /* min_brightness/255 of max */ |
Deepak M | 9a41e17 | 2016-04-26 16:14:24 +0300 | [diff] [blame] | 1596 | enum intel_backlight_type type; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1597 | } backlight; |
| 1598 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1599 | /* MIPI DSI */ |
| 1600 | struct { |
| 1601 | u16 panel_id; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1602 | struct mipi_config *config; |
| 1603 | struct mipi_pps_data *pps; |
| 1604 | u8 seq_version; |
| 1605 | u32 size; |
| 1606 | u8 *data; |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 1607 | const u8 *sequence[MIPI_SEQ_MAX]; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1608 | } dsi; |
| 1609 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1610 | int crt_ddc_pin; |
| 1611 | |
| 1612 | int child_dev_num; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1613 | union child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1614 | |
| 1615 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 1616 | struct sdvo_device_mapping sdvo_mappings[2]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1617 | }; |
| 1618 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1619 | enum intel_ddb_partitioning { |
| 1620 | INTEL_DDB_PART_1_2, |
| 1621 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 1622 | }; |
| 1623 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1624 | struct intel_wm_level { |
| 1625 | bool enable; |
| 1626 | uint32_t pri_val; |
| 1627 | uint32_t spr_val; |
| 1628 | uint32_t cur_val; |
| 1629 | uint32_t fbc_val; |
| 1630 | }; |
| 1631 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1632 | struct ilk_wm_values { |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1633 | uint32_t wm_pipe[3]; |
| 1634 | uint32_t wm_lp[3]; |
| 1635 | uint32_t wm_lp_spr[3]; |
| 1636 | uint32_t wm_linetime[3]; |
| 1637 | bool enable_fbc_wm; |
| 1638 | enum intel_ddb_partitioning partitioning; |
| 1639 | }; |
| 1640 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1641 | struct vlv_pipe_wm { |
| 1642 | uint16_t primary; |
| 1643 | uint16_t sprite[2]; |
| 1644 | uint8_t cursor; |
| 1645 | }; |
| 1646 | |
| 1647 | struct vlv_sr_wm { |
| 1648 | uint16_t plane; |
| 1649 | uint8_t cursor; |
| 1650 | }; |
| 1651 | |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1652 | struct vlv_wm_values { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1653 | struct vlv_pipe_wm pipe[3]; |
| 1654 | struct vlv_sr_wm sr; |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1655 | struct { |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1656 | uint8_t cursor; |
| 1657 | uint8_t sprite[2]; |
| 1658 | uint8_t primary; |
| 1659 | } ddl[3]; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 1660 | uint8_t level; |
| 1661 | bool cxsr; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1662 | }; |
| 1663 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1664 | struct skl_ddb_entry { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1665 | uint16_t start, end; /* in number of blocks, 'end' is exclusive */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1666 | }; |
| 1667 | |
| 1668 | static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry) |
| 1669 | { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 1670 | return entry->end - entry->start; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1671 | } |
| 1672 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1673 | static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1, |
| 1674 | const struct skl_ddb_entry *e2) |
| 1675 | { |
| 1676 | if (e1->start == e2->start && e1->end == e2->end) |
| 1677 | return true; |
| 1678 | |
| 1679 | return false; |
| 1680 | } |
| 1681 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1682 | struct skl_ddb_allocation { |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 1683 | struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */ |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 1684 | struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1685 | }; |
| 1686 | |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1687 | struct skl_wm_values { |
Matt Roper | 2b4b9f3 | 2016-05-12 07:06:07 -0700 | [diff] [blame] | 1688 | unsigned dirty_pipes; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 1689 | struct skl_ddb_allocation ddb; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1690 | }; |
| 1691 | |
| 1692 | struct skl_wm_level { |
Lyude | a62163e | 2016-10-04 14:28:20 -0400 | [diff] [blame] | 1693 | bool plane_en; |
| 1694 | uint16_t plane_res_b; |
| 1695 | uint8_t plane_res_l; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 1696 | }; |
| 1697 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1698 | /* |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1699 | * This struct helps tracking the state needed for runtime PM, which puts the |
| 1700 | * device in PCI D3 state. Notice that when this happens, nothing on the |
| 1701 | * graphics device works, even register access, so we don't get interrupts nor |
| 1702 | * anything else. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1703 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1704 | * Every piece of our code that needs to actually touch the hardware needs to |
| 1705 | * either call intel_runtime_pm_get or call intel_display_power_get with the |
| 1706 | * appropriate power domain. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1707 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1708 | * Our driver uses the autosuspend delay feature, which means we'll only really |
| 1709 | * suspend if we stay with zero refcount for a certain amount of time. The |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1710 | * default value is currently very conservative (see intel_runtime_pm_enable), but |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1711 | * it can be changed with the standard runtime PM files from sysfs. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1712 | * |
| 1713 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and |
| 1714 | * goes back to false exactly before we reenable the IRQs. We use this variable |
| 1715 | * to check if someone is trying to enable/disable IRQs while they're supposed |
| 1716 | * to be disabled. This shouldn't happen and we'll print some error messages in |
Paulo Zanoni | 730488b | 2014-03-07 20:12:32 -0300 | [diff] [blame] | 1717 | * case it happens. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1718 | * |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1719 | * For more, read the Documentation/power/runtime_pm.txt. |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1720 | */ |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1721 | struct i915_runtime_pm { |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1722 | atomic_t wakeref_count; |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1723 | bool suspended; |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 1724 | bool irqs_enabled; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1725 | }; |
| 1726 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1727 | enum intel_pipe_crc_source { |
| 1728 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 1729 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 1730 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
| 1731 | INTEL_PIPE_CRC_SOURCE_PF, |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 1732 | INTEL_PIPE_CRC_SOURCE_PIPE, |
Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 1733 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ |
| 1734 | INTEL_PIPE_CRC_SOURCE_TV, |
| 1735 | INTEL_PIPE_CRC_SOURCE_DP_B, |
| 1736 | INTEL_PIPE_CRC_SOURCE_DP_C, |
| 1737 | INTEL_PIPE_CRC_SOURCE_DP_D, |
Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 1738 | INTEL_PIPE_CRC_SOURCE_AUTO, |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1739 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 1740 | }; |
| 1741 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1742 | struct intel_pipe_crc_entry { |
Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1743 | uint32_t frame; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1744 | uint32_t crc[5]; |
| 1745 | }; |
| 1746 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1747 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1748 | struct intel_pipe_crc { |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1749 | spinlock_t lock; |
| 1750 | bool opened; /* exclusive access to the result file */ |
Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1751 | struct intel_pipe_crc_entry *entries; |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1752 | enum intel_pipe_crc_source source; |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1753 | int head, tail; |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1754 | wait_queue_head_t wq; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1755 | }; |
| 1756 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1757 | struct i915_frontbuffer_tracking { |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 1758 | spinlock_t lock; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1759 | |
| 1760 | /* |
| 1761 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or |
| 1762 | * scheduled flips. |
| 1763 | */ |
| 1764 | unsigned busy_bits; |
| 1765 | unsigned flip_bits; |
| 1766 | }; |
| 1767 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1768 | struct i915_wa_reg { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1769 | i915_reg_t addr; |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1770 | u32 value; |
| 1771 | /* bitmask representing WA bits */ |
| 1772 | u32 mask; |
| 1773 | }; |
| 1774 | |
Arun Siluvery | 33136b0 | 2016-01-21 21:43:47 +0000 | [diff] [blame] | 1775 | /* |
| 1776 | * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only |
| 1777 | * allowing it for RCS as we don't foresee any requirement of having |
| 1778 | * a whitelist for other engines. When it is really required for |
| 1779 | * other engines then the limit need to be increased. |
| 1780 | */ |
| 1781 | #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS) |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1782 | |
| 1783 | struct i915_workarounds { |
| 1784 | struct i915_wa_reg reg[I915_MAX_WA_REGS]; |
| 1785 | u32 count; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1786 | u32 hw_whitelist_count[I915_NUM_ENGINES]; |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 1787 | }; |
| 1788 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 1789 | struct i915_virtual_gpu { |
| 1790 | bool active; |
| 1791 | }; |
| 1792 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 1793 | /* used in computing the new watermarks state */ |
| 1794 | struct intel_wm_config { |
| 1795 | unsigned int num_pipes_active; |
| 1796 | bool sprites_enabled; |
| 1797 | bool sprites_scaled; |
| 1798 | }; |
| 1799 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame^] | 1800 | struct i915_perf_stream; |
| 1801 | |
| 1802 | struct i915_perf_stream_ops { |
| 1803 | /* Enables the collection of HW samples, either in response to |
| 1804 | * I915_PERF_IOCTL_ENABLE or implicitly called when stream is |
| 1805 | * opened without I915_PERF_FLAG_DISABLED. |
| 1806 | */ |
| 1807 | void (*enable)(struct i915_perf_stream *stream); |
| 1808 | |
| 1809 | /* Disables the collection of HW samples, either in response to |
| 1810 | * I915_PERF_IOCTL_DISABLE or implicitly called before |
| 1811 | * destroying the stream. |
| 1812 | */ |
| 1813 | void (*disable)(struct i915_perf_stream *stream); |
| 1814 | |
| 1815 | /* Return: true if any i915 perf records are ready to read() |
| 1816 | * for this stream. |
| 1817 | */ |
| 1818 | bool (*can_read)(struct i915_perf_stream *stream); |
| 1819 | |
| 1820 | /* Call poll_wait, passing a wait queue that will be woken |
| 1821 | * once there is something ready to read() for the stream |
| 1822 | */ |
| 1823 | void (*poll_wait)(struct i915_perf_stream *stream, |
| 1824 | struct file *file, |
| 1825 | poll_table *wait); |
| 1826 | |
| 1827 | /* For handling a blocking read, wait until there is something |
| 1828 | * to ready to read() for the stream. E.g. wait on the same |
| 1829 | * wait queue that would be passed to poll_wait() until |
| 1830 | * ->can_read() returns true (if its safe to call ->can_read() |
| 1831 | * without the i915 perf lock held). |
| 1832 | */ |
| 1833 | int (*wait_unlocked)(struct i915_perf_stream *stream); |
| 1834 | |
| 1835 | /* read - Copy buffered metrics as records to userspace |
| 1836 | * @buf: the userspace, destination buffer |
| 1837 | * @count: the number of bytes to copy, requested by userspace |
| 1838 | * @offset: zero at the start of the read, updated as the read |
| 1839 | * proceeds, it represents how many bytes have been |
| 1840 | * copied so far and the buffer offset for copying the |
| 1841 | * next record. |
| 1842 | * |
| 1843 | * Copy as many buffered i915 perf samples and records for |
| 1844 | * this stream to userspace as will fit in the given buffer. |
| 1845 | * |
| 1846 | * Only write complete records; returning -ENOSPC if there |
| 1847 | * isn't room for a complete record. |
| 1848 | * |
| 1849 | * Return any error condition that results in a short read |
| 1850 | * such as -ENOSPC or -EFAULT, even though these may be |
| 1851 | * squashed before returning to userspace. |
| 1852 | */ |
| 1853 | int (*read)(struct i915_perf_stream *stream, |
| 1854 | char __user *buf, |
| 1855 | size_t count, |
| 1856 | size_t *offset); |
| 1857 | |
| 1858 | /* Cleanup any stream specific resources. |
| 1859 | * |
| 1860 | * The stream will always be disabled before this is called. |
| 1861 | */ |
| 1862 | void (*destroy)(struct i915_perf_stream *stream); |
| 1863 | }; |
| 1864 | |
| 1865 | struct i915_perf_stream { |
| 1866 | struct drm_i915_private *dev_priv; |
| 1867 | |
| 1868 | struct list_head link; |
| 1869 | |
| 1870 | u32 sample_flags; |
| 1871 | |
| 1872 | struct i915_gem_context *ctx; |
| 1873 | bool enabled; |
| 1874 | |
| 1875 | struct i915_perf_stream_ops *ops; |
| 1876 | }; |
| 1877 | |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1878 | struct drm_i915_private { |
Chris Wilson | 8f460e2 | 2016-06-24 14:00:18 +0100 | [diff] [blame] | 1879 | struct drm_device drm; |
| 1880 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 1881 | struct kmem_cache *objects; |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 1882 | struct kmem_cache *vmas; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 1883 | struct kmem_cache *requests; |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 1884 | struct kmem_cache *dependencies; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1885 | |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 1886 | const struct intel_device_info info; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1887 | |
| 1888 | int relative_constants_mode; |
| 1889 | |
| 1890 | void __iomem *regs; |
| 1891 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1892 | struct intel_uncore uncore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1893 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 1894 | struct i915_virtual_gpu vgpu; |
| 1895 | |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 1896 | struct intel_gvt *gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 1897 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 1898 | struct intel_guc guc; |
| 1899 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1900 | struct intel_csr csr; |
| 1901 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 1902 | struct intel_gmbus gmbus[GMBUS_NUM_PINS]; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1903 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1904 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1905 | * controller on different i2c buses. */ |
| 1906 | struct mutex gmbus_mutex; |
| 1907 | |
| 1908 | /** |
| 1909 | * Base address of the gmbus and gpio block. |
| 1910 | */ |
| 1911 | uint32_t gpio_mmio_base; |
| 1912 | |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1913 | /* MMIO base address for MIPI regs */ |
| 1914 | uint32_t mipi_mmio_base; |
| 1915 | |
Ville Syrjälä | 443a389 | 2015-11-11 20:34:15 +0200 | [diff] [blame] | 1916 | uint32_t psr_mmio_base; |
| 1917 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1918 | uint32_t pps_mmio_base; |
| 1919 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1920 | wait_queue_head_t gmbus_wait_queue; |
| 1921 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1922 | struct pci_dev *bridge_dev; |
Chris Wilson | 0ca5fa3 | 2016-05-24 14:53:40 +0100 | [diff] [blame] | 1923 | struct i915_gem_context *kernel_context; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1924 | struct intel_engine_cs *engine[I915_NUM_ENGINES]; |
Chris Wilson | 51d545d | 2016-08-15 10:49:02 +0100 | [diff] [blame] | 1925 | struct i915_vma *semaphore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1926 | |
Daniel Vetter | ba8286f | 2014-09-11 07:43:25 +0200 | [diff] [blame] | 1927 | struct drm_dma_handle *status_page_dmah; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1928 | struct resource mch_res; |
| 1929 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1930 | /* protects the irq masks */ |
| 1931 | spinlock_t irq_lock; |
| 1932 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1933 | /* protects the mmio flip data */ |
| 1934 | spinlock_t mmio_flip_lock; |
| 1935 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1936 | bool display_irqs_enabled; |
| 1937 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1938 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1939 | struct pm_qos_request pm_qos; |
| 1940 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1941 | /* Sideband mailbox protection */ |
| 1942 | struct mutex sb_lock; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1943 | |
| 1944 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1945 | union { |
| 1946 | u32 irq_mask; |
| 1947 | u32 de_irq_mask[I915_MAX_PIPES]; |
| 1948 | }; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1949 | u32 gt_irq_mask; |
Akash Goel | f4e9af4 | 2016-10-12 21:54:30 +0530 | [diff] [blame] | 1950 | u32 pm_imr; |
| 1951 | u32 pm_ier; |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1952 | u32 pm_rps_events; |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1953 | u32 pm_guc_events; |
Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1954 | u32 pipestat_irq_mask[I915_MAX_PIPES]; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1955 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 1956 | struct i915_hotplug hotplug; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1957 | struct intel_fbc fbc; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1958 | struct i915_drrs drrs; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1959 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1960 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1961 | |
Jesse Barnes | d9ceb81 | 2014-10-09 12:57:43 -0700 | [diff] [blame] | 1962 | bool preserve_bios_swizzle; |
| 1963 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1964 | /* overlay */ |
| 1965 | struct intel_overlay *overlay; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1966 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 1967 | /* backlight registers and fields in struct intel_panel */ |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 1968 | struct mutex backlight_lock; |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1969 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1970 | /* LVDS info */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1971 | bool no_aux_handshake; |
| 1972 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1973 | /* protects panel power sequencer state */ |
| 1974 | struct mutex pps_mutex; |
| 1975 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1976 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1977 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 1978 | |
| 1979 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 1980 | unsigned int skl_preferred_vco_freq; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 1981 | unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq; |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 1982 | unsigned int max_dotclk_freq; |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 1983 | unsigned int rawclk_freq; |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 1984 | unsigned int hpll_freq; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 1985 | unsigned int czclk_freq; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1986 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1987 | struct { |
Ville Syrjälä | 709e05c | 2016-05-13 23:41:33 +0300 | [diff] [blame] | 1988 | unsigned int vco, ref; |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1989 | } cdclk_pll; |
| 1990 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1991 | /** |
| 1992 | * wq - Driver workqueue for GEM. |
| 1993 | * |
| 1994 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 1995 | * locks, for otherwise the flushing done in the pageflip code will |
| 1996 | * result in deadlocks. |
| 1997 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1998 | struct workqueue_struct *wq; |
| 1999 | |
| 2000 | /* Display functions */ |
| 2001 | struct drm_i915_display_funcs display; |
| 2002 | |
| 2003 | /* PCH chipset type */ |
| 2004 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2005 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2006 | |
| 2007 | unsigned long quirks; |
| 2008 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 2009 | enum modeset_restore modeset_restore; |
| 2010 | struct mutex modeset_restore_lock; |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 2011 | struct drm_atomic_state *modeset_restore_state; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 2012 | struct drm_modeset_acquire_ctx reset_ctx; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2013 | |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 2014 | struct list_head vm_list; /* Global list of all address spaces */ |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 2015 | struct i915_ggtt ggtt; /* VM representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 2016 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 2017 | struct i915_gem_mm mm; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 2018 | DECLARE_HASHTABLE(mm_structs, 7); |
| 2019 | struct mutex mm_lock; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 2020 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 2021 | /* The hw wants to have a stable context identifier for the lifetime |
| 2022 | * of the context (for OA, PASID, faults, etc). This is limited |
| 2023 | * in execlists to 21 bits. |
| 2024 | */ |
| 2025 | struct ida context_hw_ida; |
| 2026 | #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */ |
| 2027 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 2028 | /* Kernel Modesetting */ |
| 2029 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 2030 | struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; |
| 2031 | struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2032 | wait_queue_head_t pending_flip_queue; |
| 2033 | |
Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 2034 | #ifdef CONFIG_DEBUG_FS |
| 2035 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 2036 | #endif |
| 2037 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2038 | /* dpll and cdclk state is protected by connection_mutex */ |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 2039 | int num_shared_dpll; |
| 2040 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Ander Conselvan de Oliveira | f9476a6 | 2016-03-08 17:46:22 +0200 | [diff] [blame] | 2041 | const struct intel_dpll_mgr *dpll_mgr; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2042 | |
Maarten Lankhorst | fbf6d87 | 2016-03-23 14:51:12 +0100 | [diff] [blame] | 2043 | /* |
| 2044 | * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll. |
| 2045 | * Must be global rather than per dpll, because on some platforms |
| 2046 | * plls share registers. |
| 2047 | */ |
| 2048 | struct mutex dpll_lock; |
| 2049 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 2050 | unsigned int active_crtcs; |
| 2051 | unsigned int min_pixclk[I915_MAX_PIPES]; |
| 2052 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2053 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 2054 | |
Mika Kuoppala | 7225342 | 2014-10-07 17:21:26 +0300 | [diff] [blame] | 2055 | struct i915_workarounds workarounds; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 2056 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 2057 | struct i915_frontbuffer_tracking fb_tracking; |
| 2058 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 2059 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2060 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 2061 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2062 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 2063 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2064 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 2065 | /* Cannot be determined by PCIID. You must always read a register. */ |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 2066 | u32 edram_cap; |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 2067 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2068 | /* gen6+ rps state */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 2069 | struct intel_gen6_power_mgmt rps; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2070 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 2071 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 2072 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 2073 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 2074 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 2075 | struct i915_power_domains power_domains; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 2076 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 2077 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 2078 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2079 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 2080 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 2081 | struct drm_i915_gem_object *vlv_pctx; |
| 2082 | |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 2083 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 2084 | /* list of fbdev register on this device */ |
| 2085 | struct intel_fbdev *fbdev; |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 2086 | struct work_struct fbdev_suspend_work; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 2087 | #endif |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2088 | |
| 2089 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2090 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 2091 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2092 | /* hda/i915 audio component */ |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 2093 | struct i915_audio_component *audio_component; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2094 | bool audio_component_registered; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 2095 | /** |
| 2096 | * av_mutex - mutex for audio/video sync |
| 2097 | * |
| 2098 | */ |
| 2099 | struct mutex av_mutex; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 2100 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2101 | uint32_t hw_context_size; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 2102 | struct list_head context_list; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2103 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 2104 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 2105 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 2106 | /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */ |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2107 | u32 chv_phy_control; |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 2108 | /* |
| 2109 | * Shadows for CHV DPLL_MD regs to keep the state |
| 2110 | * checker somewhat working in the presence hardware |
| 2111 | * crappiness (can't read out DPLL_MD for pipes B & C). |
| 2112 | */ |
| 2113 | u32 chv_dpll_md[I915_MAX_PIPES]; |
Imre Deak | adc7f04 | 2016-04-04 17:27:10 +0300 | [diff] [blame] | 2114 | u32 bxt_phy_grc; |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2115 | |
Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 2116 | u32 suspend_count; |
Imre Deak | bc87229 | 2015-11-18 17:32:30 +0200 | [diff] [blame] | 2117 | bool suspended_to_idle; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 2118 | struct i915_suspend_saved_registers regfile; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 2119 | struct vlv_s0ix_state vlv_s0ix_state; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 2120 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2121 | enum { |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 2122 | I915_SAGV_UNKNOWN = 0, |
| 2123 | I915_SAGV_DISABLED, |
| 2124 | I915_SAGV_ENABLED, |
| 2125 | I915_SAGV_NOT_CONTROLLED |
| 2126 | } sagv_status; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 2127 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2128 | struct { |
| 2129 | /* |
| 2130 | * Raw watermark latency values: |
| 2131 | * in 0.1us units for WM0, |
| 2132 | * in 0.5us units for WM1+. |
| 2133 | */ |
| 2134 | /* primary */ |
| 2135 | uint16_t pri_latency[5]; |
| 2136 | /* sprite */ |
| 2137 | uint16_t spr_latency[5]; |
| 2138 | /* cursor */ |
| 2139 | uint16_t cur_latency[5]; |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2140 | /* |
| 2141 | * Raw watermark memory latency values |
| 2142 | * for SKL for all 8 levels |
| 2143 | * in 1us units. |
| 2144 | */ |
| 2145 | uint16_t skl_latency[8]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2146 | |
| 2147 | /* current hardware state */ |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 2148 | union { |
| 2149 | struct ilk_wm_values hw; |
| 2150 | struct skl_wm_values skl_hw; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 2151 | struct vlv_wm_values vlv; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 2152 | }; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 2153 | |
| 2154 | uint8_t max_level; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 2155 | |
| 2156 | /* |
| 2157 | * Should be held around atomic WM register writing; also |
| 2158 | * protects * intel_crtc->wm.active and |
| 2159 | * cstate->wm.need_postvbl_update. |
| 2160 | */ |
| 2161 | struct mutex wm_mutex; |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 2162 | |
| 2163 | /* |
| 2164 | * Set during HW readout of watermarks/DDB. Some platforms |
| 2165 | * need to know when we're still using BIOS-provided values |
| 2166 | * (which we don't fully trust). |
| 2167 | */ |
| 2168 | bool distrust_bios_wm; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2169 | } wm; |
| 2170 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 2171 | struct i915_runtime_pm pm; |
| 2172 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame^] | 2173 | struct { |
| 2174 | bool initialized; |
| 2175 | struct mutex lock; |
| 2176 | struct list_head streams; |
| 2177 | } perf; |
| 2178 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2179 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ |
| 2180 | struct { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2181 | void (*resume)(struct drm_i915_private *); |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 2182 | void (*cleanup_engine)(struct intel_engine_cs *engine); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2183 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2184 | struct list_head timelines; |
| 2185 | struct i915_gem_timeline global_timeline; |
Chris Wilson | 28176ef | 2016-10-28 13:58:56 +0100 | [diff] [blame] | 2186 | u32 active_requests; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2187 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2188 | /** |
| 2189 | * Is the GPU currently considered idle, or busy executing |
| 2190 | * userspace requests? Whilst idle, we allow runtime power |
| 2191 | * management to power down the hardware and display clocks. |
| 2192 | * In order to reduce the effect on performance, there |
| 2193 | * is a slight delay before we do so. |
| 2194 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2195 | bool awake; |
| 2196 | |
| 2197 | /** |
| 2198 | * We leave the user IRQ off as much as possible, |
| 2199 | * but this means that requests will finish and never |
| 2200 | * be retired once the system goes idle. Set a timer to |
| 2201 | * fire periodically while the ring is running. When it |
| 2202 | * fires, go retire requests. |
| 2203 | */ |
| 2204 | struct delayed_work retire_work; |
| 2205 | |
| 2206 | /** |
| 2207 | * When we detect an idle GPU, we want to turn on |
| 2208 | * powersaving features. So once we see that there |
| 2209 | * are no more requests outstanding and no more |
| 2210 | * arrive within a small period of time, we fire |
| 2211 | * off the idle_work. |
| 2212 | */ |
| 2213 | struct delayed_work idle_work; |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 2214 | |
| 2215 | ktime_t last_init_time; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2216 | } gt; |
| 2217 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2218 | /* perform PHY state sanity checks? */ |
| 2219 | bool chv_phy_assert[2]; |
| 2220 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 2221 | /* Used to save the pipe-to-encoder mapping for audio */ |
| 2222 | struct intel_encoder *av_enc_map[I915_MAX_PIPES]; |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 2223 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 2224 | /* |
| 2225 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch |
| 2226 | * will be rejected. Instead look for a better place. |
| 2227 | */ |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 2228 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2229 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2230 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 2231 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 2232 | return container_of(dev, struct drm_i915_private, drm); |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2233 | } |
| 2234 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2235 | static inline struct drm_i915_private *kdev_to_i915(struct device *kdev) |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 2236 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2237 | return to_i915(dev_get_drvdata(kdev)); |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 2238 | } |
| 2239 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 2240 | static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc) |
| 2241 | { |
| 2242 | return container_of(guc, struct drm_i915_private, guc); |
| 2243 | } |
| 2244 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2245 | /* Simple iterator over all initialised engines */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 2246 | #define for_each_engine(engine__, dev_priv__, id__) \ |
| 2247 | for ((id__) = 0; \ |
| 2248 | (id__) < I915_NUM_ENGINES; \ |
| 2249 | (id__)++) \ |
| 2250 | for_each_if ((engine__) = (dev_priv__)->engine[(id__)]) |
Dave Gordon | c3232b1 | 2016-03-23 18:19:53 +0000 | [diff] [blame] | 2251 | |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 2252 | #define __mask_next_bit(mask) ({ \ |
| 2253 | int __idx = ffs(mask) - 1; \ |
| 2254 | mask &= ~BIT(__idx); \ |
| 2255 | __idx; \ |
| 2256 | }) |
| 2257 | |
Dave Gordon | c3232b1 | 2016-03-23 18:19:53 +0000 | [diff] [blame] | 2258 | /* Iterator over subset of engines selected by mask */ |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 2259 | #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \ |
| 2260 | for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 2261 | tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; ) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 2262 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 2263 | enum hdmi_force_audio { |
| 2264 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 2265 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 2266 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 2267 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 2268 | }; |
| 2269 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 2270 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2271 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2272 | /* |
| 2273 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2274 | * considered to be the frontbuffer for the given plane interface-wise. This |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2275 | * doesn't mean that the hw necessarily already scans it out, but that any |
| 2276 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. |
| 2277 | * |
| 2278 | * We have one bit per pipe and per scanout plane type. |
| 2279 | */ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2280 | #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5 |
| 2281 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8 |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2282 | #define INTEL_FRONTBUFFER_PRIMARY(pipe) \ |
| 2283 | (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
| 2284 | #define INTEL_FRONTBUFFER_CURSOR(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2285 | (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
| 2286 | #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \ |
| 2287 | (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2288 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2289 | (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) |
Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 2290 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 2291 | (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2292 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2293 | /* |
| 2294 | * Optimised SGL iterator for GEM objects |
| 2295 | */ |
| 2296 | static __always_inline struct sgt_iter { |
| 2297 | struct scatterlist *sgp; |
| 2298 | union { |
| 2299 | unsigned long pfn; |
| 2300 | dma_addr_t dma; |
| 2301 | }; |
| 2302 | unsigned int curr; |
| 2303 | unsigned int max; |
| 2304 | } __sgt_iter(struct scatterlist *sgl, bool dma) { |
| 2305 | struct sgt_iter s = { .sgp = sgl }; |
| 2306 | |
| 2307 | if (s.sgp) { |
| 2308 | s.max = s.curr = s.sgp->offset; |
| 2309 | s.max += s.sgp->length; |
| 2310 | if (dma) |
| 2311 | s.dma = sg_dma_address(s.sgp); |
| 2312 | else |
| 2313 | s.pfn = page_to_pfn(sg_page(s.sgp)); |
| 2314 | } |
| 2315 | |
| 2316 | return s; |
| 2317 | } |
| 2318 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2319 | static inline struct scatterlist *____sg_next(struct scatterlist *sg) |
| 2320 | { |
| 2321 | ++sg; |
| 2322 | if (unlikely(sg_is_chain(sg))) |
| 2323 | sg = sg_chain_ptr(sg); |
| 2324 | return sg; |
| 2325 | } |
| 2326 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2327 | /** |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2328 | * __sg_next - return the next scatterlist entry in a list |
| 2329 | * @sg: The current sg entry |
| 2330 | * |
| 2331 | * Description: |
| 2332 | * If the entry is the last, return NULL; otherwise, step to the next |
| 2333 | * element in the array (@sg@+1). If that's a chain pointer, follow it; |
| 2334 | * otherwise just return the pointer to the current element. |
| 2335 | **/ |
| 2336 | static inline struct scatterlist *__sg_next(struct scatterlist *sg) |
| 2337 | { |
| 2338 | #ifdef CONFIG_DEBUG_SG |
| 2339 | BUG_ON(sg->sg_magic != SG_MAGIC); |
| 2340 | #endif |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2341 | return sg_is_last(sg) ? NULL : ____sg_next(sg); |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2342 | } |
| 2343 | |
| 2344 | /** |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2345 | * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table |
| 2346 | * @__dmap: DMA address (output) |
| 2347 | * @__iter: 'struct sgt_iter' (iterator state, internal) |
| 2348 | * @__sgt: sg_table to iterate over (input) |
| 2349 | */ |
| 2350 | #define for_each_sgt_dma(__dmap, __iter, __sgt) \ |
| 2351 | for ((__iter) = __sgt_iter((__sgt)->sgl, true); \ |
| 2352 | ((__dmap) = (__iter).dma + (__iter).curr); \ |
| 2353 | (((__iter).curr += PAGE_SIZE) < (__iter).max) || \ |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2354 | ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0)) |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2355 | |
| 2356 | /** |
| 2357 | * for_each_sgt_page - iterate over the pages of the given sg_table |
| 2358 | * @__pp: page pointer (output) |
| 2359 | * @__iter: 'struct sgt_iter' (iterator state, internal) |
| 2360 | * @__sgt: sg_table to iterate over (input) |
| 2361 | */ |
| 2362 | #define for_each_sgt_page(__pp, __iter, __sgt) \ |
| 2363 | for ((__iter) = __sgt_iter((__sgt)->sgl, false); \ |
| 2364 | ((__pp) = (__iter).pfn == 0 ? NULL : \ |
| 2365 | pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \ |
| 2366 | (((__iter).curr += PAGE_SIZE) < (__iter).max) || \ |
Dave Gordon | 63d1532 | 2016-05-20 11:54:07 +0100 | [diff] [blame] | 2367 | ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0)) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2368 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2369 | /* |
| 2370 | * A command that requires special handling by the command parser. |
| 2371 | */ |
| 2372 | struct drm_i915_cmd_descriptor { |
| 2373 | /* |
| 2374 | * Flags describing how the command parser processes the command. |
| 2375 | * |
| 2376 | * CMD_DESC_FIXED: The command has a fixed length if this is set, |
| 2377 | * a length mask if not set |
| 2378 | * CMD_DESC_SKIP: The command is allowed but does not follow the |
| 2379 | * standard length encoding for the opcode range in |
| 2380 | * which it falls |
| 2381 | * CMD_DESC_REJECT: The command is never allowed |
| 2382 | * CMD_DESC_REGISTER: The command should be checked against the |
| 2383 | * register whitelist for the appropriate ring |
| 2384 | * CMD_DESC_MASTER: The command is allowed if the submitting process |
| 2385 | * is the DRM master |
| 2386 | */ |
| 2387 | u32 flags; |
| 2388 | #define CMD_DESC_FIXED (1<<0) |
| 2389 | #define CMD_DESC_SKIP (1<<1) |
| 2390 | #define CMD_DESC_REJECT (1<<2) |
| 2391 | #define CMD_DESC_REGISTER (1<<3) |
| 2392 | #define CMD_DESC_BITMASK (1<<4) |
| 2393 | #define CMD_DESC_MASTER (1<<5) |
| 2394 | |
| 2395 | /* |
| 2396 | * The command's unique identification bits and the bitmask to get them. |
| 2397 | * This isn't strictly the opcode field as defined in the spec and may |
| 2398 | * also include type, subtype, and/or subop fields. |
| 2399 | */ |
| 2400 | struct { |
| 2401 | u32 value; |
| 2402 | u32 mask; |
| 2403 | } cmd; |
| 2404 | |
| 2405 | /* |
| 2406 | * The command's length. The command is either fixed length (i.e. does |
| 2407 | * not include a length field) or has a length field mask. The flag |
| 2408 | * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has |
| 2409 | * a length mask. All command entries in a command table must include |
| 2410 | * length information. |
| 2411 | */ |
| 2412 | union { |
| 2413 | u32 fixed; |
| 2414 | u32 mask; |
| 2415 | } length; |
| 2416 | |
| 2417 | /* |
| 2418 | * Describes where to find a register address in the command to check |
| 2419 | * against the ring's register whitelist. Only valid if flags has the |
| 2420 | * CMD_DESC_REGISTER bit set. |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 2421 | * |
| 2422 | * A non-zero step value implies that the command may access multiple |
| 2423 | * registers in sequence (e.g. LRI), in that case step gives the |
| 2424 | * distance in dwords between individual offset fields. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2425 | */ |
| 2426 | struct { |
| 2427 | u32 offset; |
| 2428 | u32 mask; |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 2429 | u32 step; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2430 | } reg; |
| 2431 | |
| 2432 | #define MAX_CMD_DESC_BITMASKS 3 |
| 2433 | /* |
| 2434 | * Describes command checks where a particular dword is masked and |
| 2435 | * compared against an expected value. If the command does not match |
| 2436 | * the expected value, the parser rejects it. Only valid if flags has |
| 2437 | * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero |
| 2438 | * are valid. |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2439 | * |
| 2440 | * If the check specifies a non-zero condition_mask then the parser |
| 2441 | * only performs the check when the bits specified by condition_mask |
| 2442 | * are non-zero. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2443 | */ |
| 2444 | struct { |
| 2445 | u32 offset; |
| 2446 | u32 mask; |
| 2447 | u32 expected; |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2448 | u32 condition_offset; |
| 2449 | u32 condition_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2450 | } bits[MAX_CMD_DESC_BITMASKS]; |
| 2451 | }; |
| 2452 | |
| 2453 | /* |
| 2454 | * A table of commands requiring special handling by the command parser. |
| 2455 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 2456 | * Each engine has an array of tables. Each table consists of an array of |
| 2457 | * command descriptors, which must be sorted with command opcodes in |
| 2458 | * ascending order. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2459 | */ |
| 2460 | struct drm_i915_cmd_table { |
| 2461 | const struct drm_i915_cmd_descriptor *table; |
| 2462 | int count; |
| 2463 | }; |
| 2464 | |
Tvrtko Ursulin | 5ca43ef | 2016-11-16 08:55:45 +0000 | [diff] [blame] | 2465 | static inline const struct intel_device_info * |
| 2466 | intel_info(const struct drm_i915_private *dev_priv) |
| 2467 | { |
| 2468 | return &dev_priv->info; |
| 2469 | } |
| 2470 | |
| 2471 | #define INTEL_INFO(dev_priv) intel_info((dev_priv)) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2472 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 2473 | #define INTEL_GEN(dev_priv) ((dev_priv)->info.gen) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2474 | #define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2475 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2476 | #define REVID_FOREVER 0xff |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2477 | #define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision) |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2478 | |
| 2479 | #define GEN_FOREVER (0) |
| 2480 | /* |
| 2481 | * Returns true if Gen is in inclusive range [Start, End]. |
| 2482 | * |
| 2483 | * Use GEN_FOREVER for unbound start and or end. |
| 2484 | */ |
Tvrtko Ursulin | c1812bd | 2016-10-13 11:02:57 +0100 | [diff] [blame] | 2485 | #define IS_GEN(dev_priv, s, e) ({ \ |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2486 | unsigned int __s = (s), __e = (e); \ |
| 2487 | BUILD_BUG_ON(!__builtin_constant_p(s)); \ |
| 2488 | BUILD_BUG_ON(!__builtin_constant_p(e)); \ |
| 2489 | if ((__s) != GEN_FOREVER) \ |
| 2490 | __s = (s) - 1; \ |
| 2491 | if ((__e) == GEN_FOREVER) \ |
| 2492 | __e = BITS_PER_LONG - 1; \ |
| 2493 | else \ |
| 2494 | __e = (e) - 1; \ |
Tvrtko Ursulin | c1812bd | 2016-10-13 11:02:57 +0100 | [diff] [blame] | 2495 | !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \ |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 2496 | }) |
| 2497 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2498 | /* |
| 2499 | * Return true if revision is in range [since,until] inclusive. |
| 2500 | * |
| 2501 | * Use 0 for open-ended since, and REVID_FOREVER for open-ended until. |
| 2502 | */ |
| 2503 | #define IS_REVID(p, since, until) \ |
| 2504 | (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until)) |
| 2505 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2506 | #define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577) |
| 2507 | #define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2508 | #define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2509 | #define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2510 | #define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2511 | #define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592) |
| 2512 | #define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2513 | #define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm) |
Ville Syrjälä | a26e523 | 2016-10-31 22:37:19 +0200 | [diff] [blame] | 2514 | #define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater) |
| 2515 | #define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2516 | #define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42) |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 2517 | #define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2518 | #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001) |
| 2519 | #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011) |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 2520 | #define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview) |
Ville Syrjälä | a9097be | 2016-10-31 22:37:20 +0200 | [diff] [blame] | 2521 | #define IS_G33(dev_priv) ((dev_priv)->info.is_g33) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2522 | #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046) |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 2523 | #define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2524 | #define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \ |
| 2525 | INTEL_DEVID(dev_priv) == 0x0152 || \ |
| 2526 | INTEL_DEVID(dev_priv) == 0x015a) |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 2527 | #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview) |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2528 | #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview) |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 2529 | #define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell) |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2530 | #define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell) |
Tvrtko Ursulin | d9486e6 | 2016-10-13 11:03:03 +0100 | [diff] [blame] | 2531 | #define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake) |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2532 | #define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton) |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2533 | #define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake) |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 2534 | #define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2535 | #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2536 | (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00) |
| 2537 | #define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2538 | ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \ |
| 2539 | (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \ |
| 2540 | (INTEL_DEVID(dev_priv) & 0xf) == 0xe)) |
Ville Syrjälä | ebb72aa | 2015-06-03 15:45:12 +0300 | [diff] [blame] | 2541 | /* ULX machines are also considered ULT. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2542 | #define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2543 | (INTEL_DEVID(dev_priv) & 0xf) == 0xe) |
| 2544 | #define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \ |
| 2545 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
| 2546 | #define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2547 | (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00) |
| 2548 | #define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 2549 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 2550 | /* ULX machines are also considered ULT. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2551 | #define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \ |
| 2552 | INTEL_DEVID(dev_priv) == 0x0A1E) |
| 2553 | #define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \ |
| 2554 | INTEL_DEVID(dev_priv) == 0x1913 || \ |
| 2555 | INTEL_DEVID(dev_priv) == 0x1916 || \ |
| 2556 | INTEL_DEVID(dev_priv) == 0x1921 || \ |
| 2557 | INTEL_DEVID(dev_priv) == 0x1926) |
| 2558 | #define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \ |
| 2559 | INTEL_DEVID(dev_priv) == 0x1915 || \ |
| 2560 | INTEL_DEVID(dev_priv) == 0x191E) |
| 2561 | #define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \ |
| 2562 | INTEL_DEVID(dev_priv) == 0x5913 || \ |
| 2563 | INTEL_DEVID(dev_priv) == 0x5916 || \ |
| 2564 | INTEL_DEVID(dev_priv) == 0x5921 || \ |
| 2565 | INTEL_DEVID(dev_priv) == 0x5926) |
| 2566 | #define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \ |
| 2567 | INTEL_DEVID(dev_priv) == 0x5915 || \ |
| 2568 | INTEL_DEVID(dev_priv) == 0x591E) |
| 2569 | #define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
| 2570 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020) |
| 2571 | #define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
| 2572 | (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030) |
Sagar Arun Kamble | 7a58bad | 2015-09-12 10:17:50 +0530 | [diff] [blame] | 2573 | |
Jani Nikula | c007fb4 | 2016-10-31 12:18:28 +0200 | [diff] [blame] | 2574 | #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2575 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2576 | #define SKL_REVID_A0 0x0 |
| 2577 | #define SKL_REVID_B0 0x1 |
| 2578 | #define SKL_REVID_C0 0x2 |
| 2579 | #define SKL_REVID_D0 0x3 |
| 2580 | #define SKL_REVID_E0 0x4 |
| 2581 | #define SKL_REVID_F0 0x5 |
Mika Kuoppala | 4ba9c1f | 2016-07-20 14:26:12 +0300 | [diff] [blame] | 2582 | #define SKL_REVID_G0 0x6 |
| 2583 | #define SKL_REVID_H0 0x7 |
Hoath, Nicholas | e90a21d | 2015-02-05 10:47:17 +0000 | [diff] [blame] | 2584 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2585 | #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until)) |
| 2586 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2587 | #define BXT_REVID_A0 0x0 |
Jani Nikula | fffda3f | 2015-10-20 15:22:01 +0300 | [diff] [blame] | 2588 | #define BXT_REVID_A1 0x1 |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2589 | #define BXT_REVID_B0 0x3 |
| 2590 | #define BXT_REVID_C0 0x9 |
Nick Hoath | 6c74c87 | 2015-03-20 09:03:52 +0000 | [diff] [blame] | 2591 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2592 | #define IS_BXT_REVID(dev_priv, since, until) \ |
| 2593 | (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until)) |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2594 | |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2595 | #define KBL_REVID_A0 0x0 |
| 2596 | #define KBL_REVID_B0 0x1 |
Mika Kuoppala | fe90581 | 2016-06-07 17:19:03 +0300 | [diff] [blame] | 2597 | #define KBL_REVID_C0 0x2 |
| 2598 | #define KBL_REVID_D0 0x3 |
| 2599 | #define KBL_REVID_E0 0x4 |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2600 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2601 | #define IS_KBL_REVID(dev_priv, since, until) \ |
| 2602 | (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until)) |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2603 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2604 | /* |
| 2605 | * The genX designation typically refers to the render engine, so render |
| 2606 | * capability related checks should use IS_GEN, while display and other checks |
| 2607 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 2608 | * chips, etc.). |
| 2609 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 2610 | #define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1))) |
| 2611 | #define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2))) |
| 2612 | #define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3))) |
| 2613 | #define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4))) |
| 2614 | #define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5))) |
| 2615 | #define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6))) |
| 2616 | #define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7))) |
| 2617 | #define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8))) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2618 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2619 | #define ENGINE_MASK(id) BIT(id) |
| 2620 | #define RENDER_RING ENGINE_MASK(RCS) |
| 2621 | #define BSD_RING ENGINE_MASK(VCS) |
| 2622 | #define BLT_RING ENGINE_MASK(BCS) |
| 2623 | #define VEBOX_RING ENGINE_MASK(VECS) |
| 2624 | #define BSD2_RING ENGINE_MASK(VCS2) |
| 2625 | #define ALL_ENGINES (~0) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 2626 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2627 | #define HAS_ENGINE(dev_priv, id) \ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2628 | (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id))) |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2629 | |
| 2630 | #define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS) |
| 2631 | #define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2) |
| 2632 | #define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS) |
| 2633 | #define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS) |
| 2634 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2635 | #define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc) |
| 2636 | #define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop) |
| 2637 | #define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED)) |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2638 | #define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \ |
| 2639 | IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2640 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2641 | #define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2642 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2643 | #define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts) |
| 2644 | #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \ |
| 2645 | ((dev_priv)->info.has_logical_ring_contexts) |
| 2646 | #define USES_PPGTT(dev_priv) (i915.enable_ppgtt) |
| 2647 | #define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2) |
| 2648 | #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3) |
| 2649 | |
| 2650 | #define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay) |
| 2651 | #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \ |
| 2652 | ((dev_priv)->info.overlay_needs_physical) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2653 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2654 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2655 | #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv)) |
Mika Kuoppala | 06e668a | 2015-12-16 19:18:37 +0200 | [diff] [blame] | 2656 | |
| 2657 | /* WaRsDisableCoarsePowerGating:skl,bxt */ |
Tvrtko Ursulin | 6125151 | 2016-06-21 15:07:14 +0100 | [diff] [blame] | 2658 | #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \ |
| 2659 | (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \ |
| 2660 | IS_SKL_GT3(dev_priv) || \ |
| 2661 | IS_SKL_GT4(dev_priv)) |
Mika Kuoppala | 185c66e | 2016-04-05 15:56:16 +0300 | [diff] [blame] | 2662 | |
Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 2663 | /* |
| 2664 | * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts |
| 2665 | * even when in MSI mode. This results in spurious interrupt warnings if the |
| 2666 | * legacy irq no. is shared with another device. The kernel then disables that |
| 2667 | * interrupt source and so prevents the other device from working properly. |
| 2668 | */ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2669 | #define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5) |
| 2670 | #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2671 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2672 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 2673 | * rows, which changed the alignment requirements and fence programming. |
| 2674 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2675 | #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \ |
| 2676 | !(IS_I915G(dev_priv) || \ |
| 2677 | IS_I915GM(dev_priv))) |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2678 | #define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv) |
| 2679 | #define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2680 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2681 | #define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2) |
| 2682 | #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr) |
| 2683 | #define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2684 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2685 | #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv)) |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2686 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2687 | #define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst) |
Jani Nikula | 0c9b371 | 2015-05-18 17:10:01 +0300 | [diff] [blame] | 2688 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2689 | #define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi) |
| 2690 | #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg) |
| 2691 | #define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr) |
| 2692 | #define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6) |
| 2693 | #define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p) |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2694 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2695 | #define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr) |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 2696 | |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 2697 | #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm) |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 2698 | #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc) |
| 2699 | |
Dave Gordon | 1a3d189 | 2016-05-13 15:36:30 +0100 | [diff] [blame] | 2700 | /* |
| 2701 | * For now, anything with a GuC requires uCode loading, and then supports |
| 2702 | * command submission once loaded. But these are logically independent |
| 2703 | * properties, so we have separate macros to test them. |
| 2704 | */ |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2705 | #define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc) |
| 2706 | #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv)) |
| 2707 | #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv)) |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 2708 | |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2709 | #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer) |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 2710 | |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 2711 | #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu) |
arun.siluvery@linux.intel.com | 33e141e | 2016-06-03 06:34:33 +0100 | [diff] [blame] | 2712 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2713 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
| 2714 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
| 2715 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
| 2716 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
| 2717 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
| 2718 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 2719 | #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100 |
| 2720 | #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00 |
Rodrigo Vivi | 22dea0b | 2016-07-01 17:07:12 -0700 | [diff] [blame] | 2721 | #define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200 |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame] | 2722 | #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100 |
Jesse Barnes | 1844a66 | 2016-03-16 13:31:30 -0700 | [diff] [blame] | 2723 | #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000 |
Gerd Hoffmann | 39bfcd52 | 2015-11-26 12:03:51 +0100 | [diff] [blame] | 2724 | #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */ |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2725 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2726 | #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type) |
| 2727 | #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP) |
| 2728 | #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT) |
| 2729 | #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT) |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 2730 | #define HAS_PCH_LPT_LP(dev_priv) \ |
| 2731 | ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) |
| 2732 | #define HAS_PCH_LPT_H(dev_priv) \ |
| 2733 | ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2734 | #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT) |
| 2735 | #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX) |
| 2736 | #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP) |
| 2737 | #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2738 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 2739 | #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display) |
Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2740 | |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2741 | #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv)) |
| 2742 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2743 | /* DPF == dynamic parity feature */ |
Tvrtko Ursulin | 3c9192b | 2016-10-13 11:03:05 +0100 | [diff] [blame] | 2744 | #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2745 | #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \ |
| 2746 | 2 : HAS_L3_DPF(dev_priv)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2747 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2748 | #define GT_FREQUENCY_MULTIPLIER 50 |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 2749 | #define GEN9_FREQ_SCALER 3 |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2750 | |
Praveen Paneri | 85ee17e | 2016-11-15 22:49:20 +0530 | [diff] [blame] | 2751 | #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio) |
| 2752 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2753 | #include "i915_trace.h" |
| 2754 | |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2755 | static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv) |
| 2756 | { |
| 2757 | #ifdef CONFIG_INTEL_IOMMU |
| 2758 | if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped) |
| 2759 | return true; |
| 2760 | #endif |
| 2761 | return false; |
| 2762 | } |
| 2763 | |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 2764 | extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state); |
| 2765 | extern int i915_resume_switcheroo(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 2766 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2767 | int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv, |
David Weinehall | 351c3b5 | 2016-08-22 13:32:41 +0300 | [diff] [blame] | 2768 | int enable_ppgtt); |
Chris Wilson | 0e4ca10 | 2016-04-29 13:18:22 +0100 | [diff] [blame] | 2769 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 2770 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value); |
| 2771 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2772 | /* i915_drv.c */ |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 2773 | void __printf(3, 4) |
| 2774 | __i915_printk(struct drm_i915_private *dev_priv, const char *level, |
| 2775 | const char *fmt, ...); |
| 2776 | |
| 2777 | #define i915_report_error(dev_priv, fmt, ...) \ |
| 2778 | __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__) |
| 2779 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2780 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 2781 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 2782 | unsigned long arg); |
Jani Nikula | 55edf41 | 2016-11-01 17:40:44 +0200 | [diff] [blame] | 2783 | #else |
| 2784 | #define i915_compat_ioctl NULL |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2785 | #endif |
Jani Nikula | efab069 | 2016-09-15 16:28:54 +0300 | [diff] [blame] | 2786 | extern const struct dev_pm_ops i915_pm_ops; |
| 2787 | |
| 2788 | extern int i915_driver_load(struct pci_dev *pdev, |
| 2789 | const struct pci_device_id *ent); |
| 2790 | extern void i915_driver_unload(struct drm_device *dev); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2791 | extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask); |
| 2792 | extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv); |
Chris Wilson | 780f262 | 2016-09-09 14:11:52 +0100 | [diff] [blame] | 2793 | extern void i915_reset(struct drm_i915_private *dev_priv); |
Arun Siluvery | 6b332fa | 2016-04-04 18:50:56 +0100 | [diff] [blame] | 2794 | extern int intel_guc_reset(struct drm_i915_private *dev_priv); |
Tomas Elf | fc0768c | 2016-03-21 16:26:59 +0000 | [diff] [blame] | 2795 | extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine); |
Mika Kuoppala | 3ac168a | 2016-11-01 18:43:03 +0200 | [diff] [blame] | 2796 | extern void intel_hangcheck_init(struct drm_i915_private *dev_priv); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2797 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 2798 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 2799 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 2800 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2801 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2802 | |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2803 | /* intel_hotplug.c */ |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 2804 | void intel_hpd_irq_handler(struct drm_i915_private *dev_priv, |
| 2805 | u32 pin_mask, u32 long_mask); |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2806 | void intel_hpd_init(struct drm_i915_private *dev_priv); |
| 2807 | void intel_hpd_init_work(struct drm_i915_private *dev_priv); |
| 2808 | void intel_hpd_cancel_work(struct drm_i915_private *dev_priv); |
Imre Deak | cc24fcd | 2015-07-21 15:32:45 -0700 | [diff] [blame] | 2809 | bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port); |
Lyude | b236d7c8 | 2016-06-21 17:03:43 -0400 | [diff] [blame] | 2810 | bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin); |
| 2811 | void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin); |
Jani Nikula | 77913b3 | 2015-06-18 13:06:16 +0300 | [diff] [blame] | 2812 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2813 | /* i915_irq.c */ |
Chris Wilson | 26a02b8 | 2016-07-01 17:23:13 +0100 | [diff] [blame] | 2814 | static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv) |
| 2815 | { |
| 2816 | unsigned long delay; |
| 2817 | |
| 2818 | if (unlikely(!i915.enable_hangcheck)) |
| 2819 | return; |
| 2820 | |
| 2821 | /* Don't continually defer the hangcheck so that it is always run at |
| 2822 | * least once after work has been scheduled on any ring. Otherwise, |
| 2823 | * we will ignore a hung ring if a second ring is kept busy. |
| 2824 | */ |
| 2825 | |
| 2826 | delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES); |
| 2827 | queue_delayed_work(system_long_wq, |
| 2828 | &dev_priv->gpu_error.hangcheck_work, delay); |
| 2829 | } |
| 2830 | |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2831 | __printf(3, 4) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2832 | void i915_handle_error(struct drm_i915_private *dev_priv, |
| 2833 | u32 engine_mask, |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2834 | const char *fmt, ...); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2835 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 2836 | extern void intel_irq_init(struct drm_i915_private *dev_priv); |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 2837 | int intel_irq_install(struct drm_i915_private *dev_priv); |
| 2838 | void intel_irq_uninstall(struct drm_i915_private *dev_priv); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2839 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2840 | extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv); |
| 2841 | extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv, |
Imre Deak | 1001860 | 2014-06-06 12:59:39 +0300 | [diff] [blame] | 2842 | bool restore_forcewake); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2843 | extern void intel_uncore_init(struct drm_i915_private *dev_priv); |
Mika Kuoppala | fc97618 | 2015-12-15 16:25:07 +0200 | [diff] [blame] | 2844 | extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv); |
Mika Kuoppala | bc3b934 | 2016-01-08 15:51:20 +0200 | [diff] [blame] | 2845 | extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 2846 | extern void intel_uncore_fini(struct drm_i915_private *dev_priv); |
| 2847 | extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv, |
| 2848 | bool restore); |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2849 | const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2850 | void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2851 | enum forcewake_domains domains); |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2852 | void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv, |
Mika Kuoppala | 48c1026 | 2015-01-16 11:34:41 +0200 | [diff] [blame] | 2853 | enum forcewake_domains domains); |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2854 | /* Like above but the caller must manage the uncore.lock itself. |
| 2855 | * Must be used with I915_READ_FW and friends. |
| 2856 | */ |
| 2857 | void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv, |
| 2858 | enum forcewake_domains domains); |
| 2859 | void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv, |
| 2860 | enum forcewake_domains domains); |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 2861 | u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv); |
| 2862 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 2863 | void assert_forcewakes_inactive(struct drm_i915_private *dev_priv); |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2864 | |
Chris Wilson | 1758b90 | 2016-06-30 15:32:44 +0100 | [diff] [blame] | 2865 | int intel_wait_for_register(struct drm_i915_private *dev_priv, |
| 2866 | i915_reg_t reg, |
| 2867 | const u32 mask, |
| 2868 | const u32 value, |
| 2869 | const unsigned long timeout_ms); |
| 2870 | int intel_wait_for_register_fw(struct drm_i915_private *dev_priv, |
| 2871 | i915_reg_t reg, |
| 2872 | const u32 mask, |
| 2873 | const u32 value, |
| 2874 | const unsigned long timeout_ms); |
| 2875 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2876 | static inline bool intel_gvt_active(struct drm_i915_private *dev_priv) |
| 2877 | { |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 2878 | return dev_priv->gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2879 | } |
| 2880 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2881 | static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv) |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2882 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2883 | return dev_priv->vgpu.active; |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2884 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2885 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2886 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2887 | i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2888 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2889 | |
| 2890 | void |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2891 | i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2892 | u32 status_mask); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2893 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2894 | void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv); |
| 2895 | void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv); |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 2896 | void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, |
| 2897 | uint32_t mask, |
| 2898 | uint32_t bits); |
Ville Syrjälä | fbdedaea | 2015-11-23 18:06:16 +0200 | [diff] [blame] | 2899 | void ilk_update_display_irq(struct drm_i915_private *dev_priv, |
| 2900 | uint32_t interrupt_mask, |
| 2901 | uint32_t enabled_irq_mask); |
| 2902 | static inline void |
| 2903 | ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2904 | { |
| 2905 | ilk_update_display_irq(dev_priv, bits, bits); |
| 2906 | } |
| 2907 | static inline void |
| 2908 | ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2909 | { |
| 2910 | ilk_update_display_irq(dev_priv, bits, 0); |
| 2911 | } |
Ville Syrjälä | 013d375 | 2015-11-23 18:06:17 +0200 | [diff] [blame] | 2912 | void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, |
| 2913 | enum pipe pipe, |
| 2914 | uint32_t interrupt_mask, |
| 2915 | uint32_t enabled_irq_mask); |
| 2916 | static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv, |
| 2917 | enum pipe pipe, uint32_t bits) |
| 2918 | { |
| 2919 | bdw_update_pipe_irq(dev_priv, pipe, bits, bits); |
| 2920 | } |
| 2921 | static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv, |
| 2922 | enum pipe pipe, uint32_t bits) |
| 2923 | { |
| 2924 | bdw_update_pipe_irq(dev_priv, pipe, bits, 0); |
| 2925 | } |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 2926 | void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, |
| 2927 | uint32_t interrupt_mask, |
| 2928 | uint32_t enabled_irq_mask); |
Ville Syrjälä | 1444326 | 2015-11-23 18:06:15 +0200 | [diff] [blame] | 2929 | static inline void |
| 2930 | ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2931 | { |
| 2932 | ibx_display_interrupt_update(dev_priv, bits, bits); |
| 2933 | } |
| 2934 | static inline void |
| 2935 | ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits) |
| 2936 | { |
| 2937 | ibx_display_interrupt_update(dev_priv, bits, 0); |
| 2938 | } |
| 2939 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2940 | /* i915_gem.c */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2941 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 2942 | struct drm_file *file_priv); |
| 2943 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 2944 | struct drm_file *file_priv); |
| 2945 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 2946 | struct drm_file *file_priv); |
| 2947 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 2948 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2949 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2950 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2951 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 2952 | struct drm_file *file_priv); |
| 2953 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 2954 | struct drm_file *file_priv); |
| 2955 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 2956 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 2957 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 2958 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2959 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 2960 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 2961 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 2962 | struct drm_file *file); |
| 2963 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 2964 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2965 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 2966 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2967 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 2968 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2969 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 2970 | struct drm_file *file_priv); |
| 2971 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 2972 | struct drm_file *file_priv); |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 2973 | void i915_gem_init_userptr(struct drm_i915_private *dev_priv); |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2974 | int i915_gem_userptr_ioctl(struct drm_device *dev, void *data, |
| 2975 | struct drm_file *file); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 2976 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 2977 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2978 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 2979 | struct drm_file *file_priv); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2980 | int i915_gem_load_init(struct drm_device *dev); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 2981 | void i915_gem_load_cleanup(struct drm_device *dev); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 2982 | void i915_gem_load_init_fences(struct drm_i915_private *dev_priv); |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 2983 | int i915_gem_freeze(struct drm_i915_private *dev_priv); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 2984 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv); |
| 2985 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2986 | void *i915_gem_object_alloc(struct drm_device *dev); |
| 2987 | void i915_gem_object_free(struct drm_i915_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2988 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 2989 | const struct drm_i915_gem_object_ops *ops); |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 2990 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 2991 | u64 size); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 2992 | struct drm_i915_gem_object *i915_gem_object_create_from_data( |
| 2993 | struct drm_device *dev, const void *data, size_t size); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2994 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2995 | void i915_gem_free_object(struct drm_gem_object *obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2996 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2997 | struct i915_vma * __must_check |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2998 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 2999 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3000 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3001 | u64 alignment, |
| 3002 | u64 flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3003 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3004 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3005 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3006 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 3007 | void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv); |
| 3008 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3009 | static inline int __sg_page_count(const struct scatterlist *sg) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3010 | { |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3011 | return sg->length >> PAGE_SHIFT; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3012 | } |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3013 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3014 | struct scatterlist * |
| 3015 | i915_gem_object_get_sg(struct drm_i915_gem_object *obj, |
| 3016 | unsigned int n, unsigned int *offset); |
| 3017 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 3018 | struct page * |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3019 | i915_gem_object_get_page(struct drm_i915_gem_object *obj, |
| 3020 | unsigned int n); |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 3021 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3022 | struct page * |
| 3023 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, |
| 3024 | unsigned int n); |
Chris Wilson | 341be1c | 2016-06-10 14:23:00 +0530 | [diff] [blame] | 3025 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 3026 | dma_addr_t |
| 3027 | i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, |
| 3028 | unsigned long n); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 3029 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3030 | void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj, |
| 3031 | struct sg_table *pages); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3032 | int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
| 3033 | |
| 3034 | static inline int __must_check |
| 3035 | i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3036 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3037 | might_lock(&obj->mm.lock); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3038 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3039 | if (atomic_inc_not_zero(&obj->mm.pages_pin_count)) |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3040 | return 0; |
| 3041 | |
| 3042 | return __i915_gem_object_get_pages(obj); |
| 3043 | } |
| 3044 | |
| 3045 | static inline void |
| 3046 | __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 3047 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3048 | GEM_BUG_ON(!obj->mm.pages); |
| 3049 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3050 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3051 | } |
| 3052 | |
| 3053 | static inline bool |
| 3054 | i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj) |
| 3055 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3056 | return atomic_read(&obj->mm.pages_pin_count); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3057 | } |
| 3058 | |
| 3059 | static inline void |
| 3060 | __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 3061 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3062 | GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj)); |
| 3063 | GEM_BUG_ON(!obj->mm.pages); |
| 3064 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3065 | atomic_dec(&obj->mm.pages_pin_count); |
| 3066 | GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count); |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3067 | } |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3068 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3069 | static inline void |
| 3070 | i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3071 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3072 | __i915_gem_object_unpin_pages(obj); |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3073 | } |
| 3074 | |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 3075 | enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */ |
| 3076 | I915_MM_NORMAL = 0, |
| 3077 | I915_MM_SHRINKER |
| 3078 | }; |
| 3079 | |
| 3080 | void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj, |
| 3081 | enum i915_mm_subclass subclass); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3082 | void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3083 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3084 | enum i915_map_type { |
| 3085 | I915_MAP_WB = 0, |
| 3086 | I915_MAP_WC, |
| 3087 | }; |
| 3088 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3089 | /** |
| 3090 | * i915_gem_object_pin_map - return a contiguous mapping of the entire object |
| 3091 | * @obj - the object to map into kernel address space |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3092 | * @type - the type of mapping, used to select pgprot_t |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3093 | * |
| 3094 | * Calls i915_gem_object_pin_pages() to prevent reaping of the object's |
| 3095 | * pages and then returns a contiguous mapping of the backing storage into |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3096 | * the kernel address space. Based on the @type of mapping, the PTE will be |
| 3097 | * set to either WriteBack or WriteCombine (via pgprot_t). |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3098 | * |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 3099 | * The caller is responsible for calling i915_gem_object_unpin_map() when the |
| 3100 | * mapping is no longer required. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3101 | * |
Dave Gordon | 8305216 | 2016-04-12 14:46:16 +0100 | [diff] [blame] | 3102 | * Returns the pointer through which to access the mapped object, or an |
| 3103 | * ERR_PTR() on error. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3104 | */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3105 | void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 3106 | enum i915_map_type type); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3107 | |
| 3108 | /** |
| 3109 | * i915_gem_object_unpin_map - releases an earlier mapping |
| 3110 | * @obj - the object to unmap |
| 3111 | * |
| 3112 | * After pinning the object and mapping its pages, once you are finished |
| 3113 | * with your access, call i915_gem_object_unpin_map() to release the pin |
| 3114 | * upon the mapping. Once the pin count reaches zero, that mapping may be |
| 3115 | * removed. |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3116 | */ |
| 3117 | static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj) |
| 3118 | { |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 3119 | i915_gem_object_unpin_pages(obj); |
| 3120 | } |
| 3121 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 3122 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 3123 | unsigned int *needs_clflush); |
| 3124 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 3125 | unsigned int *needs_clflush); |
| 3126 | #define CLFLUSH_BEFORE 0x1 |
| 3127 | #define CLFLUSH_AFTER 0x2 |
| 3128 | #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER) |
| 3129 | |
| 3130 | static inline void |
| 3131 | i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj) |
| 3132 | { |
| 3133 | i915_gem_object_unpin_pages(obj); |
| 3134 | } |
| 3135 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 3136 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 3137 | void i915_vma_move_to_active(struct i915_vma *vma, |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 3138 | struct drm_i915_gem_request *req, |
| 3139 | unsigned int flags); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 3140 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 3141 | struct drm_device *dev, |
| 3142 | struct drm_mode_create_dumb *args); |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 3143 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 3144 | uint32_t handle, uint64_t *offset); |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 3145 | int i915_gem_mmap_gtt_version(void); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 3146 | |
| 3147 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 3148 | struct drm_i915_gem_object *new, |
| 3149 | unsigned frontbuffer_bits); |
| 3150 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3151 | int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 3152 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 3153 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3154 | i915_gem_find_active_request(struct intel_engine_cs *engine); |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 3155 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3156 | void i915_gem_retire_requests(struct drm_i915_private *dev_priv); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 3157 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3158 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
| 3159 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3160 | return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags)); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3161 | } |
| 3162 | |
| 3163 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) |
| 3164 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3165 | return unlikely(test_bit(I915_WEDGED, &error->flags)); |
| 3166 | } |
| 3167 | |
| 3168 | static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error) |
| 3169 | { |
| 3170 | return i915_reset_in_progress(error) | i915_terminally_wedged(error); |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 3171 | } |
| 3172 | |
| 3173 | static inline u32 i915_reset_count(struct i915_gpu_error *error) |
| 3174 | { |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3175 | return READ_ONCE(error->reset_count); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 3176 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 3177 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3178 | void i915_gem_reset(struct drm_i915_private *dev_priv); |
| 3179 | void i915_gem_set_wedged(struct drm_i915_private *dev_priv); |
Chris Wilson | d0da48c | 2016-11-06 12:59:59 +0000 | [diff] [blame] | 3180 | void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 3181 | int __must_check i915_gem_init(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3182 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 3183 | void i915_gem_init_swizzling(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 3184 | void i915_gem_cleanup_engines(struct drm_device *dev); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 3185 | int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
Chris Wilson | ea746f3 | 2016-09-09 14:11:49 +0100 | [diff] [blame] | 3186 | unsigned int flags); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 3187 | int __must_check i915_gem_suspend(struct drm_device *dev); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 3188 | void i915_gem_resume(struct drm_device *dev); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3189 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3190 | int i915_gem_object_wait(struct drm_i915_gem_object *obj, |
| 3191 | unsigned int flags, |
| 3192 | long timeout, |
| 3193 | struct intel_rps_client *rps); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 3194 | int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj, |
| 3195 | unsigned int flags, |
| 3196 | int priority); |
| 3197 | #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX |
| 3198 | |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3199 | int __must_check |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3200 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 3201 | bool write); |
| 3202 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3203 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3204 | struct i915_vma * __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3205 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3206 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3207 | const struct i915_ggtt_view *view); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3208 | void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 3209 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 3210 | int align); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3211 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3212 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3213 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3214 | u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size, |
| 3215 | int tiling_mode); |
| 3216 | u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3217 | int tiling_mode, bool fenced); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 3218 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3219 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3220 | enum i915_cache_level cache_level); |
| 3221 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 3222 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 3223 | struct dma_buf *dma_buf); |
| 3224 | |
| 3225 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 3226 | struct drm_gem_object *gem_obj, int flags); |
| 3227 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3228 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3229 | i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3230 | struct i915_address_space *vm, |
| 3231 | const struct i915_ggtt_view *view); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3232 | |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 3233 | struct i915_vma * |
| 3234 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3235 | struct i915_address_space *vm, |
| 3236 | const struct i915_ggtt_view *view); |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 3237 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 3238 | static inline struct i915_hw_ppgtt * |
| 3239 | i915_vm_to_ppgtt(struct i915_address_space *vm) |
| 3240 | { |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 3241 | return container_of(vm, struct i915_hw_ppgtt, base); |
| 3242 | } |
| 3243 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3244 | static inline struct i915_vma * |
| 3245 | i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj, |
| 3246 | const struct i915_ggtt_view *view) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 3247 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3248 | return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 3249 | } |
| 3250 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3251 | static inline unsigned long |
| 3252 | i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o, |
| 3253 | const struct i915_ggtt_view *view) |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3254 | { |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 3255 | return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view)); |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3256 | } |
Daniel Vetter | b287110 | 2014-02-14 14:01:19 +0100 | [diff] [blame] | 3257 | |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 3258 | /* i915_gem_fence_reg.c */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 3259 | int __must_check i915_vma_get_fence(struct i915_vma *vma); |
| 3260 | int __must_check i915_vma_put_fence(struct i915_vma *vma); |
Daniel Vetter | 41a36b7 | 2015-07-24 13:55:11 +0200 | [diff] [blame] | 3261 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 3262 | void i915_gem_restore_fences(struct drm_i915_private *dev_priv); |
Daniel Vetter | 41a36b7 | 2015-07-24 13:55:11 +0200 | [diff] [blame] | 3263 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 3264 | void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 3265 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj, |
| 3266 | struct sg_table *pages); |
| 3267 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj, |
| 3268 | struct sg_table *pages); |
Daniel Vetter | 7f96eca | 2015-07-24 17:40:14 +0200 | [diff] [blame] | 3269 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3270 | /* i915_gem_context.c */ |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 3271 | int __must_check i915_gem_context_init(struct drm_device *dev); |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 3272 | void i915_gem_context_lost(struct drm_i915_private *dev_priv); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3273 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 3274 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3275 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 3276 | int i915_switch_context(struct drm_i915_gem_request *req); |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 3277 | int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv); |
Chris Wilson | 07c9a21 | 2016-10-30 13:28:20 +0000 | [diff] [blame] | 3278 | struct i915_vma * |
| 3279 | i915_gem_context_pin_legacy(struct i915_gem_context *ctx, |
| 3280 | unsigned int flags); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3281 | void i915_gem_context_free(struct kref *ctx_ref); |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 3282 | struct drm_i915_gem_object * |
| 3283 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size); |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 3284 | struct i915_gem_context * |
| 3285 | i915_gem_context_create_gvt(struct drm_device *dev); |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 3286 | |
| 3287 | static inline struct i915_gem_context * |
| 3288 | i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id) |
| 3289 | { |
| 3290 | struct i915_gem_context *ctx; |
| 3291 | |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3292 | lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex); |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 3293 | |
| 3294 | ctx = idr_find(&file_priv->context_idr, id); |
| 3295 | if (!ctx) |
| 3296 | return ERR_PTR(-ENOENT); |
| 3297 | |
| 3298 | return ctx; |
| 3299 | } |
| 3300 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3301 | static inline struct i915_gem_context * |
| 3302 | i915_gem_context_get(struct i915_gem_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3303 | { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 3304 | kref_get(&ctx->ref); |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3305 | return ctx; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3306 | } |
| 3307 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 3308 | static inline void i915_gem_context_put(struct i915_gem_context *ctx) |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3309 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3310 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 3311 | kref_put(&ctx->ref, i915_gem_context_free); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 3312 | } |
| 3313 | |
Chris Wilson | 80b204b | 2016-10-28 13:58:58 +0100 | [diff] [blame] | 3314 | static inline struct intel_timeline * |
| 3315 | i915_gem_context_lookup_timeline(struct i915_gem_context *ctx, |
| 3316 | struct intel_engine_cs *engine) |
| 3317 | { |
| 3318 | struct i915_address_space *vm; |
| 3319 | |
| 3320 | vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base; |
| 3321 | return &vm->timeline.engine[engine->id]; |
| 3322 | } |
| 3323 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 3324 | static inline bool i915_gem_context_is_default(const struct i915_gem_context *c) |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 3325 | { |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 3326 | return c->user_handle == DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 3327 | } |
| 3328 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 3329 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 3330 | struct drm_file *file); |
| 3331 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 3332 | struct drm_file *file); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 3333 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 3334 | struct drm_file *file_priv); |
| 3335 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 3336 | struct drm_file *file_priv); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 3337 | int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data, |
| 3338 | struct drm_file *file); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 3339 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame^] | 3340 | int i915_perf_open_ioctl(struct drm_device *dev, void *data, |
| 3341 | struct drm_file *file); |
| 3342 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3343 | /* i915_gem_evict.c */ |
Chris Wilson | e522ac23 | 2016-08-04 16:32:18 +0100 | [diff] [blame] | 3344 | int __must_check i915_gem_evict_something(struct i915_address_space *vm, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3345 | u64 min_size, u64 alignment, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3346 | unsigned cache_level, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3347 | u64 start, u64 end, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3348 | unsigned flags); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3349 | int __must_check i915_gem_evict_for_vma(struct i915_vma *target); |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 3350 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 3351 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 3352 | /* belongs in i915_gem_gtt.h */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3353 | static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3354 | { |
Chris Wilson | 600f436 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 3355 | wmb(); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3356 | if (INTEL_GEN(dev_priv) < 6) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3357 | intel_gtt_chipset_flush(); |
| 3358 | } |
Ben Widawsky | 246cbfb | 2013-12-06 14:11:14 -0800 | [diff] [blame] | 3359 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3360 | /* i915_gem_stolen.c */ |
Paulo Zanoni | d713fd4 | 2015-07-02 19:25:07 -0300 | [diff] [blame] | 3361 | int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv, |
| 3362 | struct drm_mm_node *node, u64 size, |
| 3363 | unsigned alignment); |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 3364 | int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv, |
| 3365 | struct drm_mm_node *node, u64 size, |
| 3366 | unsigned alignment, u64 start, |
| 3367 | u64 end); |
Paulo Zanoni | d713fd4 | 2015-07-02 19:25:07 -0300 | [diff] [blame] | 3368 | void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv, |
| 3369 | struct drm_mm_node *node); |
Tvrtko Ursulin | 7ace3d3 | 2016-11-16 08:55:35 +0000 | [diff] [blame] | 3370 | int i915_gem_init_stolen(struct drm_i915_private *dev_priv); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3371 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 3372 | struct drm_i915_gem_object * |
| 3373 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); |
Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 3374 | struct drm_i915_gem_object * |
| 3375 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, |
| 3376 | u32 stolen_offset, |
| 3377 | u32 gtt_offset, |
| 3378 | u32 size); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 3379 | |
Chris Wilson | 920cf41 | 2016-10-28 13:58:30 +0100 | [diff] [blame] | 3380 | /* i915_gem_internal.c */ |
| 3381 | struct drm_i915_gem_object * |
| 3382 | i915_gem_object_create_internal(struct drm_i915_private *dev_priv, |
| 3383 | unsigned int size); |
| 3384 | |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3385 | /* i915_gem_shrinker.c */ |
| 3386 | unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv, |
Chris Wilson | 1438754 | 2015-10-01 12:18:25 +0100 | [diff] [blame] | 3387 | unsigned long target, |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3388 | unsigned flags); |
| 3389 | #define I915_SHRINK_PURGEABLE 0x1 |
| 3390 | #define I915_SHRINK_UNBOUND 0x2 |
| 3391 | #define I915_SHRINK_BOUND 0x4 |
Chris Wilson | 5763ff0 | 2015-10-01 12:18:29 +0100 | [diff] [blame] | 3392 | #define I915_SHRINK_ACTIVE 0x8 |
Chris Wilson | eae2c43 | 2016-04-08 12:11:12 +0100 | [diff] [blame] | 3393 | #define I915_SHRINK_VMAPS 0x10 |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3394 | unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv); |
| 3395 | void i915_gem_shrinker_init(struct drm_i915_private *dev_priv); |
Imre Deak | a8a4058 | 2016-01-19 15:26:28 +0200 | [diff] [blame] | 3396 | void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv); |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3397 | |
| 3398 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3399 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 3400 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3401 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 3402 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3403 | |
| 3404 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3405 | i915_gem_object_is_tiled(obj); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 3406 | } |
| 3407 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3408 | /* i915_debugfs.c */ |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 3409 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 1dac891 | 2016-06-24 14:00:17 +0100 | [diff] [blame] | 3410 | int i915_debugfs_register(struct drm_i915_private *dev_priv); |
| 3411 | void i915_debugfs_unregister(struct drm_i915_private *dev_priv); |
Jani Nikula | 249e87d | 2015-04-10 16:59:32 +0300 | [diff] [blame] | 3412 | int i915_debugfs_connector_add(struct drm_connector *connector); |
David Weinehall | 36cdd01 | 2016-08-22 13:59:31 +0300 | [diff] [blame] | 3413 | void intel_display_crc_init(struct drm_i915_private *dev_priv); |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3414 | #else |
Chris Wilson | 8d35acb | 2016-07-12 12:55:29 +0100 | [diff] [blame] | 3415 | static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;} |
| 3416 | static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {} |
Daniel Vetter | 101057f | 2015-07-13 09:23:19 +0200 | [diff] [blame] | 3417 | static inline int i915_debugfs_connector_add(struct drm_connector *connector) |
| 3418 | { return 0; } |
Maarten Lankhorst | ce5e2ac | 2016-08-25 11:07:01 +0200 | [diff] [blame] | 3419 | static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {} |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 3420 | #endif |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3421 | |
| 3422 | /* i915_gpu_error.c */ |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 3423 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 3424 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3425 | __printf(2, 3) |
| 3426 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 3427 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
| 3428 | const struct i915_error_state_file_priv *error); |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3429 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3430 | struct drm_i915_private *i915, |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 3431 | size_t count, loff_t pos); |
| 3432 | static inline void i915_error_state_buf_release( |
| 3433 | struct drm_i915_error_state_buf *eb) |
| 3434 | { |
| 3435 | kfree(eb->buf); |
| 3436 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3437 | void i915_capture_error_state(struct drm_i915_private *dev_priv, |
| 3438 | u32 engine_mask, |
Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 3439 | const char *error_msg); |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 3440 | void i915_error_state_get(struct drm_device *dev, |
| 3441 | struct i915_error_state_file_priv *error_priv); |
| 3442 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); |
| 3443 | void i915_destroy_error_state(struct drm_device *dev); |
| 3444 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 3445 | #else |
| 3446 | |
| 3447 | static inline void i915_capture_error_state(struct drm_i915_private *dev_priv, |
| 3448 | u32 engine_mask, |
| 3449 | const char *error_msg) |
| 3450 | { |
| 3451 | } |
| 3452 | |
| 3453 | static inline void i915_destroy_error_state(struct drm_device *dev) |
| 3454 | { |
| 3455 | } |
| 3456 | |
| 3457 | #endif |
| 3458 | |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 3459 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 3460 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3461 | /* i915_cmd_parser.c */ |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 3462 | int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 3463 | void intel_engine_init_cmd_parser(struct intel_engine_cs *engine); |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 3464 | void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine); |
| 3465 | bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine); |
| 3466 | int intel_engine_cmd_parser(struct intel_engine_cs *engine, |
| 3467 | struct drm_i915_gem_object *batch_obj, |
| 3468 | struct drm_i915_gem_object *shadow_batch_obj, |
| 3469 | u32 batch_start_offset, |
| 3470 | u32 batch_len, |
| 3471 | bool is_master); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 3472 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame^] | 3473 | /* i915_perf.c */ |
| 3474 | extern void i915_perf_init(struct drm_i915_private *dev_priv); |
| 3475 | extern void i915_perf_fini(struct drm_i915_private *dev_priv); |
| 3476 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 3477 | /* i915_suspend.c */ |
| 3478 | extern int i915_save_state(struct drm_device *dev); |
| 3479 | extern int i915_restore_state(struct drm_device *dev); |
| 3480 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3481 | /* i915_sysfs.c */ |
David Weinehall | 694c282 | 2016-08-22 13:32:43 +0300 | [diff] [blame] | 3482 | void i915_setup_sysfs(struct drm_i915_private *dev_priv); |
| 3483 | void i915_teardown_sysfs(struct drm_i915_private *dev_priv); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 3484 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3485 | /* intel_i2c.c */ |
| 3486 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 3487 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 3488 | extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv, |
| 3489 | unsigned int pin); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 3490 | |
Jani Nikula | 0184df46 | 2015-03-27 00:20:20 +0200 | [diff] [blame] | 3491 | extern struct i2c_adapter * |
| 3492 | intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 3493 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 3494 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 3495 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 3496 | { |
| 3497 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 3498 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3499 | extern void intel_i2c_reset(struct drm_device *dev); |
| 3500 | |
Jani Nikula | 8b8e1a8 | 2015-12-14 12:50:49 +0200 | [diff] [blame] | 3501 | /* intel_bios.c */ |
Jani Nikula | 98f3a1d | 2015-12-16 15:04:20 +0200 | [diff] [blame] | 3502 | int intel_bios_init(struct drm_i915_private *dev_priv); |
Jani Nikula | f0067a3 | 2015-12-15 13:16:15 +0200 | [diff] [blame] | 3503 | bool intel_bios_is_valid_vbt(const void *buf, size_t size); |
Jani Nikula | 3bdd14d | 2016-03-16 12:43:29 +0200 | [diff] [blame] | 3504 | bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv); |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 3505 | bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 3506 | bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port); |
Jani Nikula | 951d9ef | 2016-03-16 12:43:31 +0200 | [diff] [blame] | 3507 | bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port); |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 3508 | bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port); |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 3509 | bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port); |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 3510 | bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv, |
| 3511 | enum port port); |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 3512 | bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv, |
| 3513 | enum port port); |
| 3514 | |
Jani Nikula | 8b8e1a8 | 2015-12-14 12:50:49 +0200 | [diff] [blame] | 3515 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 3516 | /* intel_opregion.c */ |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 3517 | #ifdef CONFIG_ACPI |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3518 | extern int intel_opregion_setup(struct drm_i915_private *dev_priv); |
Chris Wilson | 03d92e4 | 2016-05-23 15:08:10 +0100 | [diff] [blame] | 3519 | extern void intel_opregion_register(struct drm_i915_private *dev_priv); |
| 3520 | extern void intel_opregion_unregister(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3521 | extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv); |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3522 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
| 3523 | bool enable); |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3524 | extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv, |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3525 | pci_power_t state); |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3526 | extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3527 | #else |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3528 | static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; } |
Randy Dunlap | bdaa2df | 2016-06-27 14:53:19 +0300 | [diff] [blame] | 3529 | static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { } |
| 3530 | static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { } |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3531 | static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv) |
| 3532 | { |
| 3533 | } |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 3534 | static inline int |
| 3535 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) |
| 3536 | { |
| 3537 | return 0; |
| 3538 | } |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3539 | static inline int |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3540 | intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state) |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 3541 | { |
| 3542 | return 0; |
| 3543 | } |
Chris Wilson | 6f9f4b7 | 2016-05-23 15:08:09 +0100 | [diff] [blame] | 3544 | static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev) |
Ville Syrjälä | a056281 | 2016-04-11 10:23:51 +0300 | [diff] [blame] | 3545 | { |
| 3546 | return -ENODEV; |
| 3547 | } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 3548 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 3549 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 3550 | /* intel_acpi.c */ |
| 3551 | #ifdef CONFIG_ACPI |
| 3552 | extern void intel_register_dsm_handler(void); |
| 3553 | extern void intel_unregister_dsm_handler(void); |
| 3554 | #else |
| 3555 | static inline void intel_register_dsm_handler(void) { return; } |
| 3556 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 3557 | #endif /* CONFIG_ACPI */ |
| 3558 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 3559 | /* intel_device_info.c */ |
| 3560 | static inline struct intel_device_info * |
| 3561 | mkwrite_device_info(struct drm_i915_private *dev_priv) |
| 3562 | { |
| 3563 | return (struct intel_device_info *)&dev_priv->info; |
| 3564 | } |
| 3565 | |
| 3566 | void intel_device_info_runtime_init(struct drm_i915_private *dev_priv); |
| 3567 | void intel_device_info_dump(struct drm_i915_private *dev_priv); |
| 3568 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3569 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 3570 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 3571 | extern int intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 3572 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3573 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 3574 | extern int intel_connector_register(struct drm_connector *); |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 3575 | extern void intel_connector_unregister(struct drm_connector *); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3576 | extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, |
| 3577 | bool state); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 3578 | extern void intel_display_resume(struct drm_device *dev); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 3579 | extern void i915_redisable_vga(struct drm_i915_private *dev_priv); |
| 3580 | extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 3581 | extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 3582 | extern void intel_init_pch_refclk(struct drm_device *dev); |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 3583 | extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 3584 | extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, |
| 3585 | bool enable); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 3586 | |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 3587 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 3588 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 3589 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3590 | /* overlay */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3591 | extern struct intel_overlay_error_state * |
| 3592 | intel_overlay_capture_error_state(struct drm_i915_private *dev_priv); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3593 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
| 3594 | struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3595 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3596 | extern struct intel_display_error_state * |
| 3597 | intel_display_capture_error_state(struct drm_i915_private *dev_priv); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 3598 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 3599 | struct drm_i915_private *dev_priv, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 3600 | struct intel_display_error_state *error); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 3601 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 3602 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val); |
| 3603 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3604 | |
| 3605 | /* intel_sideband.c */ |
Deepak S | 707b6e3 | 2015-01-16 20:42:17 +0530 | [diff] [blame] | 3606 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr); |
| 3607 | void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 3608 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 3609 | u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg); |
| 3610 | void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 3611 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3612 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 3613 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3614 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 3615 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3616 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3617 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
| 3618 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 3619 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 3620 | enum intel_sbi_destination destination); |
| 3621 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 3622 | enum intel_sbi_destination destination); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 3623 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg); |
| 3624 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3625 | |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3626 | /* intel_dpio_phy.c */ |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 3627 | void bxt_port_to_phy_channel(enum port port, |
| 3628 | enum dpio_phy *phy, enum dpio_channel *ch); |
Ander Conselvan de Oliveira | b6e0820 | 2016-10-06 19:22:19 +0300 | [diff] [blame] | 3629 | void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv, |
| 3630 | enum port port, u32 margin, u32 scale, |
| 3631 | u32 enable, u32 deemphasis); |
Ander Conselvan de Oliveira | 47a6bc6 | 2016-10-06 19:22:17 +0300 | [diff] [blame] | 3632 | void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy); |
| 3633 | void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy); |
| 3634 | bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv, |
| 3635 | enum dpio_phy phy); |
| 3636 | bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv, |
| 3637 | enum dpio_phy phy); |
| 3638 | uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder, |
| 3639 | uint8_t lane_count); |
| 3640 | void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder, |
| 3641 | uint8_t lane_lat_optim_mask); |
| 3642 | uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder); |
| 3643 | |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3644 | void chv_set_phy_signal_level(struct intel_encoder *encoder, |
| 3645 | u32 deemph_reg_value, u32 margin_reg_value, |
| 3646 | bool uniq_trans_scale); |
Ander Conselvan de Oliveira | 844b2f9 | 2016-04-27 15:44:18 +0300 | [diff] [blame] | 3647 | void chv_data_lane_soft_reset(struct intel_encoder *encoder, |
| 3648 | bool reset); |
Ander Conselvan de Oliveira | 419b1b7 | 2016-04-27 15:44:19 +0300 | [diff] [blame] | 3649 | void chv_phy_pre_pll_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 3650 | void chv_phy_pre_encoder_enable(struct intel_encoder *encoder); |
| 3651 | void chv_phy_release_cl2_override(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 204970b | 2016-04-27 15:44:21 +0300 | [diff] [blame] | 3652 | void chv_phy_post_pll_disable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 3653 | |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3654 | void vlv_set_phy_signal_level(struct intel_encoder *encoder, |
| 3655 | u32 demph_reg_value, u32 preemph_reg_value, |
| 3656 | u32 uniqtranscale_reg_value, u32 tx3_demph); |
Ander Conselvan de Oliveira | 6da2e61 | 2016-04-27 15:44:23 +0300 | [diff] [blame] | 3657 | void vlv_phy_pre_pll_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 5f68c27 | 2016-04-27 15:44:24 +0300 | [diff] [blame] | 3658 | void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 0f572eb | 2016-04-27 15:44:25 +0300 | [diff] [blame] | 3659 | void vlv_phy_reset_lanes(struct intel_encoder *encoder); |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 3660 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 3661 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val); |
| 3662 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val); |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3663 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3664 | #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) |
| 3665 | #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3666 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3667 | #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) |
| 3668 | #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) |
| 3669 | #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) |
| 3670 | #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3671 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3672 | #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) |
| 3673 | #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) |
| 3674 | #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) |
| 3675 | #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 3676 | |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3677 | /* Be very careful with read/write 64-bit values. On 32-bit machines, they |
| 3678 | * will be implemented using 2 32-bit writes in an arbitrary order with |
| 3679 | * an arbitrary delay between them. This can cause the hardware to |
| 3680 | * act upon the intermediate value, possibly leading to corruption and |
Chris Wilson | b18c1bb | 2016-09-06 15:45:38 +0100 | [diff] [blame] | 3681 | * machine death. For this reason we do not support I915_WRITE64, or |
| 3682 | * dev_priv->uncore.funcs.mmio_writeq. |
| 3683 | * |
| 3684 | * When reading a 64-bit value as two 32-bit values, the delay may cause |
| 3685 | * the two reads to mismatch, e.g. a timestamp overflowing. Also note that |
| 3686 | * occasionally a 64-bit register does not actualy support a full readq |
| 3687 | * and must be read using two 32-bit reads. |
| 3688 | * |
| 3689 | * You have been warned. |
Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 3690 | */ |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 3691 | #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3692 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3693 | #define I915_READ64_2x32(lower_reg, upper_reg) ({ \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3694 | u32 upper, lower, old_upper, loop = 0; \ |
| 3695 | upper = I915_READ(upper_reg); \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3696 | do { \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3697 | old_upper = upper; \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3698 | lower = I915_READ(lower_reg); \ |
Chris Wilson | acd29f7 | 2015-09-08 14:17:13 +0100 | [diff] [blame] | 3699 | upper = I915_READ(upper_reg); \ |
| 3700 | } while (upper != old_upper && loop++ < 2); \ |
Chris Wilson | ee0a227 | 2015-07-15 09:50:42 +0100 | [diff] [blame] | 3701 | (u64)upper << 32 | lower; }) |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 3702 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 3703 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 3704 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 3705 | |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3706 | #define __raw_read(x, s) \ |
| 3707 | static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3708 | i915_reg_t reg) \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3709 | { \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3710 | return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3711 | } |
| 3712 | |
| 3713 | #define __raw_write(x, s) \ |
| 3714 | static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3715 | i915_reg_t reg, uint##x##_t val) \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3716 | { \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3717 | write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3718 | } |
| 3719 | __raw_read(8, b) |
| 3720 | __raw_read(16, w) |
| 3721 | __raw_read(32, l) |
| 3722 | __raw_read(64, q) |
| 3723 | |
| 3724 | __raw_write(8, b) |
| 3725 | __raw_write(16, w) |
| 3726 | __raw_write(32, l) |
| 3727 | __raw_write(64, q) |
| 3728 | |
| 3729 | #undef __raw_read |
| 3730 | #undef __raw_write |
| 3731 | |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3732 | /* These are untraced mmio-accessors that are only valid to be used inside |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3733 | * critical sections, such as inside IRQ handlers, where forcewake is explicitly |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3734 | * controlled. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3735 | * |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3736 | * Think twice, and think again, before using these. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 3737 | * |
| 3738 | * As an example, these accessors can possibly be used between: |
| 3739 | * |
| 3740 | * spin_lock_irq(&dev_priv->uncore.lock); |
| 3741 | * intel_uncore_forcewake_get__locked(); |
| 3742 | * |
| 3743 | * and |
| 3744 | * |
| 3745 | * intel_uncore_forcewake_put__locked(); |
| 3746 | * spin_unlock_irq(&dev_priv->uncore.lock); |
| 3747 | * |
| 3748 | * |
| 3749 | * Note: some registers may not need forcewake held, so |
| 3750 | * intel_uncore_forcewake_{get,put} can be omitted, see |
| 3751 | * intel_uncore_forcewake_for_reg(). |
| 3752 | * |
| 3753 | * Certain architectures will die if the same cacheline is concurrently accessed |
| 3754 | * by different clients (e.g. on Ivybridge). Access to registers should |
| 3755 | * therefore generally be serialised, by either the dev_priv->uncore.lock or |
| 3756 | * a more localised lock guarding all access to that bank of registers. |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3757 | */ |
Ville Syrjälä | 75aa3f6 | 2015-10-22 15:34:56 +0300 | [diff] [blame] | 3758 | #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__)) |
| 3759 | #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__)) |
Chris Wilson | 76f8421 | 2016-06-30 15:33:45 +0100 | [diff] [blame] | 3760 | #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__)) |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 3761 | #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__) |
| 3762 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 3763 | /* "Broadcast RGB" property */ |
| 3764 | #define INTEL_BROADCAST_RGB_AUTO 0 |
| 3765 | #define INTEL_BROADCAST_RGB_FULL 1 |
| 3766 | #define INTEL_BROADCAST_RGB_LIMITED 2 |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 3767 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3768 | static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3769 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3770 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3771 | return VLV_VGACNTRL; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 3772 | else if (INTEL_GEN(dev_priv) >= 5) |
Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 3773 | return CPU_VGACNTRL; |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 3774 | else |
| 3775 | return VGACNTRL; |
| 3776 | } |
| 3777 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3778 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
| 3779 | { |
| 3780 | unsigned long j = msecs_to_jiffies(m); |
| 3781 | |
| 3782 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3783 | } |
| 3784 | |
Daniel Vetter | 7bd0e22 | 2014-12-04 11:12:54 +0100 | [diff] [blame] | 3785 | static inline unsigned long nsecs_to_jiffies_timeout(const u64 n) |
| 3786 | { |
| 3787 | return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1); |
| 3788 | } |
| 3789 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 3790 | static inline unsigned long |
| 3791 | timespec_to_jiffies_timeout(const struct timespec *value) |
| 3792 | { |
| 3793 | unsigned long j = timespec_to_jiffies(value); |
| 3794 | |
| 3795 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 3796 | } |
| 3797 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3798 | /* |
| 3799 | * If you need to wait X milliseconds between events A and B, but event B |
| 3800 | * doesn't happen exactly after event A, you record the timestamp (jiffies) of |
| 3801 | * when event A happened, then just before event B you call this function and |
| 3802 | * pass the timestamp as the first argument, and X as the second argument. |
| 3803 | */ |
| 3804 | static inline void |
| 3805 | wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms) |
| 3806 | { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3807 | unsigned long target_jiffies, tmp_jiffies, remaining_jiffies; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3808 | |
| 3809 | /* |
| 3810 | * Don't re-read the value of "jiffies" every time since it may change |
| 3811 | * behind our back and break the math. |
| 3812 | */ |
| 3813 | tmp_jiffies = jiffies; |
| 3814 | target_jiffies = timestamp_jiffies + |
| 3815 | msecs_to_jiffies_timeout(to_wait_ms); |
| 3816 | |
| 3817 | if (time_after(target_jiffies, tmp_jiffies)) { |
Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 3818 | remaining_jiffies = target_jiffies - tmp_jiffies; |
| 3819 | while (remaining_jiffies) |
| 3820 | remaining_jiffies = |
| 3821 | schedule_timeout_uninterruptible(remaining_jiffies); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 3822 | } |
| 3823 | } |
Chris Wilson | 221fe79 | 2016-09-09 14:11:51 +0100 | [diff] [blame] | 3824 | |
| 3825 | static inline bool |
| 3826 | __i915_request_irq_complete(struct drm_i915_gem_request *req) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3827 | { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3828 | struct intel_engine_cs *engine = req->engine; |
| 3829 | |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3830 | /* Before we do the heavier coherent read of the seqno, |
| 3831 | * check the value (hopefully) in the CPU cacheline. |
| 3832 | */ |
Chris Wilson | 65e4760 | 2016-10-28 13:58:49 +0100 | [diff] [blame] | 3833 | if (__i915_gem_request_completed(req)) |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3834 | return true; |
| 3835 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3836 | /* Ensure our read of the seqno is coherent so that we |
| 3837 | * do not "miss an interrupt" (i.e. if this is the last |
| 3838 | * request and the seqno write from the GPU is not visible |
| 3839 | * by the time the interrupt fires, we will see that the |
| 3840 | * request is incomplete and go back to sleep awaiting |
| 3841 | * another interrupt that will never come.) |
| 3842 | * |
| 3843 | * Strictly, we only need to do this once after an interrupt, |
| 3844 | * but it is easier and safer to do it every time the waiter |
| 3845 | * is woken. |
| 3846 | */ |
Chris Wilson | 3d5564e | 2016-07-01 17:23:23 +0100 | [diff] [blame] | 3847 | if (engine->irq_seqno_barrier && |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 3848 | rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current && |
Chris Wilson | aca34b6 | 2016-07-06 12:39:02 +0100 | [diff] [blame] | 3849 | cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) { |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3850 | struct task_struct *tsk; |
| 3851 | |
Chris Wilson | 3d5564e | 2016-07-01 17:23:23 +0100 | [diff] [blame] | 3852 | /* The ordering of irq_posted versus applying the barrier |
| 3853 | * is crucial. The clearing of the current irq_posted must |
| 3854 | * be visible before we perform the barrier operation, |
| 3855 | * such that if a subsequent interrupt arrives, irq_posted |
| 3856 | * is reasserted and our task rewoken (which causes us to |
| 3857 | * do another __i915_request_irq_complete() immediately |
| 3858 | * and reapply the barrier). Conversely, if the clear |
| 3859 | * occurs after the barrier, then an interrupt that arrived |
| 3860 | * whilst we waited on the barrier would not trigger a |
| 3861 | * barrier on the next pass, and the read may not see the |
| 3862 | * seqno update. |
| 3863 | */ |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3864 | engine->irq_seqno_barrier(engine); |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3865 | |
| 3866 | /* If we consume the irq, but we are no longer the bottom-half, |
| 3867 | * the real bottom-half may not have serialised their own |
| 3868 | * seqno check with the irq-barrier (i.e. may have inspected |
| 3869 | * the seqno before we believe it coherent since they see |
| 3870 | * irq_posted == false but we are still running). |
| 3871 | */ |
| 3872 | rcu_read_lock(); |
Chris Wilson | dbd6ef2 | 2016-08-09 17:47:52 +0100 | [diff] [blame] | 3873 | tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh); |
Chris Wilson | 99fe4a5 | 2016-07-06 12:39:01 +0100 | [diff] [blame] | 3874 | if (tsk && tsk != current) |
| 3875 | /* Note that if the bottom-half is changed as we |
| 3876 | * are sending the wake-up, the new bottom-half will |
| 3877 | * be woken by whomever made the change. We only have |
| 3878 | * to worry about when we steal the irq-posted for |
| 3879 | * ourself. |
| 3880 | */ |
| 3881 | wake_up_process(tsk); |
| 3882 | rcu_read_unlock(); |
| 3883 | |
Chris Wilson | 65e4760 | 2016-10-28 13:58:49 +0100 | [diff] [blame] | 3884 | if (__i915_gem_request_completed(req)) |
Chris Wilson | 7ec2c73 | 2016-07-01 17:23:22 +0100 | [diff] [blame] | 3885 | return true; |
| 3886 | } |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3887 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 3888 | return false; |
| 3889 | } |
| 3890 | |
Chris Wilson | 0b1de5d | 2016-08-12 12:39:59 +0100 | [diff] [blame] | 3891 | void i915_memcpy_init_early(struct drm_i915_private *dev_priv); |
| 3892 | bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len); |
| 3893 | |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 3894 | /* i915_mm.c */ |
| 3895 | int remap_io_mapping(struct vm_area_struct *vma, |
| 3896 | unsigned long addr, unsigned long pfn, unsigned long size, |
| 3897 | struct io_mapping *iomap); |
| 3898 | |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 3899 | #define ptr_mask_bits(ptr) ({ \ |
| 3900 | unsigned long __v = (unsigned long)(ptr); \ |
| 3901 | (typeof(ptr))(__v & PAGE_MASK); \ |
| 3902 | }) |
| 3903 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 3904 | #define ptr_unpack_bits(ptr, bits) ({ \ |
| 3905 | unsigned long __v = (unsigned long)(ptr); \ |
| 3906 | (bits) = __v & ~PAGE_MASK; \ |
| 3907 | (typeof(ptr))(__v & PAGE_MASK); \ |
| 3908 | }) |
| 3909 | |
| 3910 | #define ptr_pack_bits(ptr, bits) \ |
| 3911 | ((typeof(ptr))((unsigned long)(ptr) | (bits))) |
| 3912 | |
Chris Wilson | 78ef2d9 | 2016-08-15 10:48:49 +0100 | [diff] [blame] | 3913 | #define fetch_and_zero(ptr) ({ \ |
| 3914 | typeof(*ptr) __T = *(ptr); \ |
| 3915 | *(ptr) = (typeof(*ptr))0; \ |
| 3916 | __T; \ |
| 3917 | }) |
| 3918 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3919 | #endif |