blob: f763b30f98d9643ff8f3531ec6e783b7132f01fa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
48
49#include <drm/drmP.h>
50#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020055#include <drm/drm_util.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010056
Jani Nikula2d332ee2018-11-16 14:07:25 +020057#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058#include "i915_params.h"
59#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000060#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061
62#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000063#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000064#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000065#include "intel_dpll_mgr.h"
66#include "intel_lrc.h"
67#include "intel_opregion.h"
68#include "intel_ringbuffer.h"
69#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070070#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000071#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010072
Chris Wilsond501b1d2016-04-13 17:35:02 +010073#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000074#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020075#include "i915_gem_fence_reg.h"
76#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010077#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000078#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000079#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010080#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010081#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020082#include "i915_vma.h"
83
Zhi Wang0ad35fe2016-06-16 08:07:00 -040084#include "intel_gvt.h"
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/* General customization:
87 */
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define DRIVER_NAME "i915"
90#define DRIVER_DESC "Intel Graphics"
Jani Nikula835cb5c2018-11-22 16:03:03 +020091#define DRIVER_DATE "20181122"
Jani Nikulab4bf44d2018-11-22 16:49:47 +020092#define DRIVER_TIMESTAMP 1542898187
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Rob Clarke2c719b2014-12-15 13:56:32 -050094/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
95 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
96 * which may not necessarily be a user visible problem. This will either
97 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
98 * enable distros and users to tailor their preferred amount of i915 abrt
99 * spam.
100 */
101#define I915_STATE_WARN(condition, format...) ({ \
102 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200103 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000104 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500105 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500106 unlikely(__ret_warn_on); \
107})
108
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200109#define I915_STATE_WARN_ON(x) \
110 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200111
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100113
Imre Deak4fec15d2016-03-16 13:39:08 +0200114bool __i915_inject_load_failure(const char *func, int line);
115#define i915_inject_load_failure() \
116 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100117
118bool i915_error_injected(void);
119
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100121
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100123#define i915_error_injected() false
124
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000125#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200126
Chris Wilson51c18bf2018-06-09 12:10:58 +0100127#define i915_load_error(i915, fmt, ...) \
128 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
129 fmt, ##__VA_ARGS__)
130
Egbert Eich1d843f92013-02-25 12:06:49 -0500131enum hpd_pin {
132 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500133 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
134 HPD_CRT,
135 HPD_SDVO_B,
136 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700137 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500138 HPD_PORT_B,
139 HPD_PORT_C,
140 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800141 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700142 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500143 HPD_NUM_PINS
144};
145
Jani Nikulac91711f2015-05-28 15:43:48 +0300146#define for_each_hpd_pin(__pin) \
147 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
148
Lyude Paul9a64c652018-11-06 16:30:16 -0500149/* Threshold == 5 for long IRQs, 50 for short */
150#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500151
Jani Nikula5fcece82015-05-27 15:03:42 +0300152struct i915_hotplug {
153 struct work_struct hotplug_work;
154
155 struct {
156 unsigned long last_jiffies;
157 int count;
158 enum {
159 HPD_ENABLED = 0,
160 HPD_DISABLED = 1,
161 HPD_MARK_DISABLED = 2
162 } state;
163 } stats[HPD_NUM_PINS];
164 u32 event_bits;
165 struct delayed_work reenable_work;
166
Jani Nikula5fcece82015-05-27 15:03:42 +0300167 u32 long_port_mask;
168 u32 short_port_mask;
169 struct work_struct dig_port_work;
170
Lyude19625e82016-06-21 17:03:44 -0400171 struct work_struct poll_init_work;
172 bool poll_enabled;
173
Lyude317eaa92017-02-03 21:18:25 -0500174 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500175 /* Whether or not to count short HPD IRQs in HPD storms */
176 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500177
Jani Nikula5fcece82015-05-27 15:03:42 +0300178 /*
179 * if we get a HPD irq from DP and a HPD irq from non-DP
180 * the non-DP HPD could block the workqueue on a mode config
181 * mutex getting, that userspace may have taken. However
182 * userspace is waiting on the DP workqueue to run which is
183 * blocked behind the non-DP one.
184 */
185 struct workqueue_struct *dp_wq;
186};
187
Chris Wilson2a2d5482012-12-03 11:49:06 +0000188#define I915_GEM_GPU_DOMAINS \
189 (I915_GEM_DOMAIN_RENDER | \
190 I915_GEM_DOMAIN_SAMPLER | \
191 I915_GEM_DOMAIN_COMMAND | \
192 I915_GEM_DOMAIN_INSTRUCTION | \
193 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700194
Daniel Vettere7b903d2013-06-05 13:34:14 +0200195struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100196struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100197struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200198
Chris Wilsona6f766f2015-04-27 13:41:20 +0100199struct drm_i915_file_private {
200 struct drm_i915_private *dev_priv;
201 struct drm_file *file;
202
203 struct {
204 spinlock_t lock;
205 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100206/* 20ms is a fairly arbitrary limit (greater than the average frame time)
207 * chosen to prevent the CPU getting more than a frame ahead of the GPU
208 * (when using lax throttling for the frontbuffer). We also use it to
209 * offer free GPU waitboosts for severely congested workloads.
210 */
211#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100212 } mm;
213 struct idr context_idr;
214
Chris Wilson2e1b8732015-04-27 13:41:22 +0100215 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100216 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100217 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100218
Chris Wilsonc80ff162016-07-27 09:07:27 +0100219 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200220
Mika Kuoppala14921f32018-06-15 13:44:29 +0300221/*
222 * Every context ban increments per client ban score. Also
223 * hangs in short succession increments ban score. If ban threshold
224 * is reached, client is considered banned and submitting more work
225 * will fail. This is a stop gap measure to limit the badly behaving
226 * clients access to gpu. Note that unbannable contexts never increment
227 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200228 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300229#define I915_CLIENT_SCORE_HANG_FAST 1
230#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
231#define I915_CLIENT_SCORE_CONTEXT_BAN 3
232#define I915_CLIENT_SCORE_BANNED 9
233 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
234 atomic_t ban_score;
235 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100236};
237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238/* Interface history:
239 *
240 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100241 * 1.2: Add Power Management
242 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100243 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000244 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000245 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
246 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 */
248#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000249#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250#define DRIVER_PATCHLEVEL 0
251
Chris Wilson6ef3d422010-08-04 20:26:07 +0100252struct intel_overlay;
253struct intel_overlay_error_state;
254
yakui_zhao9b9d1722009-05-31 17:17:17 +0800255struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100256 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100260 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400261 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262};
263
Jani Nikula7bd688c2013-11-08 16:48:56 +0200264struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200265struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100266struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200267struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000268struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100269struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200270struct intel_limit;
271struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200272struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100273
Jesse Barnese70236a2009-09-21 10:42:27 -0700274struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200275 void (*get_cdclk)(struct drm_i915_private *dev_priv,
276 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200277 void (*set_cdclk)(struct drm_i915_private *dev_priv,
278 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200279 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
280 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100281 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800282 int (*compute_intermediate_wm)(struct drm_device *dev,
283 struct intel_crtc *intel_crtc,
284 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100285 void (*initial_watermarks)(struct intel_atomic_state *state,
286 struct intel_crtc_state *cstate);
287 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
288 struct intel_crtc_state *cstate);
289 void (*optimize_watermarks)(struct intel_atomic_state *state,
290 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700291 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200292 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200293 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100294 /* Returns the active state of the crtc, and if the crtc is active,
295 * fills out the pipe-config with the hw state. */
296 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200297 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000298 void (*get_initial_plane_config)(struct intel_crtc *,
299 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200300 int (*crtc_compute_clock)(struct intel_crtc *crtc,
301 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200302 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
303 struct drm_atomic_state *old_state);
304 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
305 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200306 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200307 void (*audio_codec_enable)(struct intel_encoder *encoder,
308 const struct intel_crtc_state *crtc_state,
309 const struct drm_connector_state *conn_state);
310 void (*audio_codec_disable)(struct intel_encoder *encoder,
311 const struct intel_crtc_state *old_crtc_state,
312 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200313 void (*fdi_link_train)(struct intel_crtc *crtc,
314 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200315 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100316 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700317 /* clock updates for mode set */
318 /* cursor updates */
319 /* render clock increase/decrease */
320 /* display clock increase/decrease */
321 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000322
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200323 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
324 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700325};
326
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200327#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
328#define CSR_VERSION_MAJOR(version) ((version) >> 16)
329#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
330
Daniel Vettereb805622015-05-04 14:58:44 +0200331struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200332 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200333 const char *fw_path;
Jani Nikula180e9d22018-09-26 16:34:12 +0300334 uint32_t required_version;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300335 uint32_t max_fw_size; /* bytes */
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530336 uint32_t *dmc_payload;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300337 uint32_t dmc_fw_size; /* dwords */
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200338 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200339 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200340 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200341 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200342 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200343 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200344};
345
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800346enum i915_cache_level {
347 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100348 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
349 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
350 caches, eg sampler/render caches, and the
351 large Last-Level-Cache. LLC is coherent with
352 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100353 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800354};
355
Chris Wilson85fd4f52016-12-05 14:29:36 +0000356#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
357
Paulo Zanonia4001f12015-02-13 17:23:44 -0200358enum fb_op_origin {
359 ORIGIN_GTT,
360 ORIGIN_CPU,
361 ORIGIN_CS,
362 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300363 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200364};
365
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200366struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300367 /* This is always the inner lock when overlapping with struct_mutex and
368 * it's the outer lock when overlapping with stolen_lock. */
369 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700370 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200371 unsigned int possible_framebuffer_bits;
372 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200373 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200374 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700375
Ben Widawskyc4213882014-06-19 12:06:10 -0700376 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700377 struct drm_mm_node *compressed_llb;
378
Rodrigo Vivida46f932014-08-01 02:04:45 -0700379 bool false_color;
380
Paulo Zanonid029bca2015-10-15 10:44:46 -0300381 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300382 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200383 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300384
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300385 bool underrun_detected;
386 struct work_struct underrun_work;
387
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300388 /*
389 * Due to the atomic rules we can't access some structures without the
390 * appropriate locking, so we cache information here in order to avoid
391 * these problems.
392 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200393 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000394 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000395 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000396
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200397 struct {
398 unsigned int mode_flags;
399 uint32_t hsw_bdw_pixel_rate;
400 } crtc;
401
402 struct {
403 unsigned int rotation;
404 int src_w;
405 int src_h;
406 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300407 /*
408 * Display surface base address adjustement for
409 * pageflips. Note that on gen4+ this only adjusts up
410 * to a tile, offsets within a tile are handled in
411 * the hw itself (with the TILEOFF register).
412 */
413 int adjusted_x;
414 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300415
416 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200417
418 uint16_t pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200419 } plane;
420
421 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200422 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200423 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200424 } fb;
425 } state_cache;
426
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300427 /*
428 * This structure contains everything that's relevant to program the
429 * hardware registers. When we want to figure out if we need to disable
430 * and re-enable FBC for a new configuration we just check if there's
431 * something different in the struct. The genx_fbc_activate functions
432 * are supposed to read from it in order to program the registers.
433 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200434 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000435 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000436 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000437
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200438 struct {
439 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200440 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200441 unsigned int fence_y_offset;
442 } crtc;
443
444 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200445 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200446 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200447 } fb;
448
449 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530450 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200451 } params;
452
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200453 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800454};
455
Chris Wilsonfe88d122016-12-31 11:20:12 +0000456/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530457 * HIGH_RR is the highest eDP panel refresh rate read from EDID
458 * LOW_RR is the lowest eDP panel refresh rate found from EDID
459 * parsing for same resolution.
460 */
461enum drrs_refresh_rate_type {
462 DRRS_HIGH_RR,
463 DRRS_LOW_RR,
464 DRRS_MAX_RR, /* RR count */
465};
466
467enum drrs_support_type {
468 DRRS_NOT_SUPPORTED = 0,
469 STATIC_DRRS_SUPPORT = 1,
470 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530471};
472
Daniel Vetter2807cf62014-07-11 10:30:11 -0700473struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530474struct i915_drrs {
475 struct mutex mutex;
476 struct delayed_work work;
477 struct intel_dp *dp;
478 unsigned busy_frontbuffer_bits;
479 enum drrs_refresh_rate_type refresh_rate_type;
480 enum drrs_support_type type;
481};
482
Rodrigo Vivia031d702013-10-03 16:15:06 -0300483struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700484 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200485
486#define I915_PSR_DEBUG_MODE_MASK 0x0f
487#define I915_PSR_DEBUG_DEFAULT 0x00
488#define I915_PSR_DEBUG_DISABLE 0x01
489#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200490#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200491#define I915_PSR_DEBUG_IRQ 0x10
492
493 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300494 bool sink_support;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200495 bool prepared, enabled;
496 struct intel_dp *dp;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700497 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700498 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700499 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700500 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800501 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530502 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700503 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700504 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700505 ktime_t last_entry_attempt;
506 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800507 bool sink_not_reliable;
José Roberto de Souza183b8e62018-11-21 14:54:39 -0800508 bool irq_aux_error;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300509};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700510
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800511enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300512 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800513 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300514 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
515 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530516 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700517 PCH_KBP, /* Kaby Lake PCH */
518 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200519 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300520 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800521};
522
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200523enum intel_sbi_destination {
524 SBI_ICLK,
525 SBI_MPHY,
526};
527
Keith Packard435793d2011-07-12 14:56:22 -0700528#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100529#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000530#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100531#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700532#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700533#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700534
Dave Airlie8be48d92010-03-30 05:34:14 +0000535struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100536struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000537
Daniel Vetterc2b91522012-02-14 22:37:19 +0100538struct intel_gmbus {
539 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200540#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000541 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100542 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100544 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100545 struct drm_i915_private *dev_priv;
546};
547
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100548struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000549 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000550 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800551 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800552 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000553 u32 saveSWF0[16];
554 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300555 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200556 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400557 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800558 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100559};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100560
Imre Deakddeea5b2014-05-05 15:19:56 +0300561struct vlv_s0ix_state {
562 /* GAM */
563 u32 wr_watermark;
564 u32 gfx_prio_ctrl;
565 u32 arb_mode;
566 u32 gfx_pend_tlb0;
567 u32 gfx_pend_tlb1;
568 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
569 u32 media_max_req_count;
570 u32 gfx_max_req_count;
571 u32 render_hwsp;
572 u32 ecochk;
573 u32 bsd_hwsp;
574 u32 blt_hwsp;
575 u32 tlb_rd_addr;
576
577 /* MBC */
578 u32 g3dctl;
579 u32 gsckgctl;
580 u32 mbctl;
581
582 /* GCP */
583 u32 ucgctl1;
584 u32 ucgctl3;
585 u32 rcgctl1;
586 u32 rcgctl2;
587 u32 rstctl;
588 u32 misccpctl;
589
590 /* GPM */
591 u32 gfxpause;
592 u32 rpdeuhwtc;
593 u32 rpdeuc;
594 u32 ecobus;
595 u32 pwrdwnupctl;
596 u32 rp_down_timeout;
597 u32 rp_deucsw;
598 u32 rcubmabdtmr;
599 u32 rcedata;
600 u32 spare2gh;
601
602 /* Display 1 CZ domain */
603 u32 gt_imr;
604 u32 gt_ier;
605 u32 pm_imr;
606 u32 pm_ier;
607 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
608
609 /* GT SA CZ domain */
610 u32 tilectl;
611 u32 gt_fifoctl;
612 u32 gtlc_wake_ctrl;
613 u32 gtlc_survive;
614 u32 pmwgicz;
615
616 /* Display 2 CZ domain */
617 u32 gu_ctl0;
618 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700619 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300620 u32 clock_gate_dis2;
621};
622
Chris Wilsonbf225f22014-07-10 20:31:18 +0100623struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200624 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100625 u32 render_c0;
626 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400627};
628
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100629struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200630 /*
631 * work, interrupts_enabled and pm_iir are protected by
632 * dev_priv->irq_lock
633 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100634 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200635 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100636 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200637
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100638 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530639 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530640
Ben Widawskyb39fb292014-03-19 18:31:11 -0700641 /* Frequencies are stored in potentially platform dependent multiples.
642 * In other words, *_freq needs to be multiplied by X to be interesting.
643 * Soft limits are those which are used for the dynamic reclocking done
644 * by the driver (raise frequencies under heavy loads, and lower for
645 * lighter loads). Hard limits are those imposed by the hardware.
646 *
647 * A distinction is made for overclocking, which is never enabled by
648 * default, and is considered to be above the hard limit if it's
649 * possible at all.
650 */
651 u8 cur_freq; /* Current frequency (cached, may not == HW) */
652 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
653 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
654 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
655 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100656 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000657 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700658 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
659 u8 rp1_freq; /* "less than" RP0 power/freqency */
660 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200661 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700662
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100663 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100664
665 struct {
666 struct mutex mutex;
667
668 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
669 unsigned int interactive;
670
671 u8 up_threshold; /* Current %busy required to uplock */
672 u8 down_threshold; /* Current %busy required to downclock */
673 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100674
Chris Wilsonc0951f02013-10-10 21:58:50 +0100675 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100676 atomic_t num_waiters;
677 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700678
Chris Wilsonbf225f22014-07-10 20:31:18 +0100679 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000680 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100681};
682
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100683struct intel_rc6 {
684 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000685 u64 prev_hw_residency[4];
686 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100687};
688
689struct intel_llc_pstate {
690 bool enabled;
691};
692
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100693struct intel_gen6_power_mgmt {
694 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100695 struct intel_rc6 rc6;
696 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100697};
698
Daniel Vetter1a240d42012-11-29 22:18:51 +0100699/* defined intel_pm.c */
700extern spinlock_t mchdev_lock;
701
Daniel Vetterc85aa882012-11-02 19:55:03 +0100702struct intel_ilk_power_mgmt {
703 u8 cur_delay;
704 u8 min_delay;
705 u8 max_delay;
706 u8 fmax;
707 u8 fstart;
708
709 u64 last_count1;
710 unsigned long last_time1;
711 unsigned long chipset_power;
712 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000713 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100714 unsigned long gfx_power;
715 u8 corr;
716
717 int c_m;
718 int r_t;
719};
720
Imre Deakc6cb5822014-03-04 19:22:55 +0200721struct drm_i915_private;
722struct i915_power_well;
723
724struct i915_power_well_ops {
725 /*
726 * Synchronize the well's hw state to match the current sw state, for
727 * example enable/disable it based on the current refcount. Called
728 * during driver init and resume time, possibly after first calling
729 * the enable/disable handlers.
730 */
731 void (*sync_hw)(struct drm_i915_private *dev_priv,
732 struct i915_power_well *power_well);
733 /*
734 * Enable the well and resources that depend on it (for example
735 * interrupts located on the well). Called after the 0->1 refcount
736 * transition.
737 */
738 void (*enable)(struct drm_i915_private *dev_priv,
739 struct i915_power_well *power_well);
740 /*
741 * Disable the well and resources that depend on it. Called after
742 * the 1->0 refcount transition.
743 */
744 void (*disable)(struct drm_i915_private *dev_priv,
745 struct i915_power_well *power_well);
746 /* Returns the hw enabled state. */
747 bool (*is_enabled)(struct drm_i915_private *dev_priv,
748 struct i915_power_well *power_well);
749};
750
Imre Deak75e39682018-08-06 12:58:39 +0300751struct i915_power_well_regs {
752 i915_reg_t bios;
753 i915_reg_t driver;
754 i915_reg_t kvmr;
755 i915_reg_t debug;
756};
757
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800758/* Power well structure for haswell */
Imre Deakf28ec6f2018-08-06 12:58:37 +0300759struct i915_power_well_desc {
Imre Deakc1ca7272013-11-25 17:15:29 +0200760 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200761 bool always_on;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200762 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300763 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300764 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300765 /*
766 * Arbitraty data associated with this power well. Platform and power
767 * well specific.
768 */
Imre Deakb5565a22017-07-06 17:40:29 +0300769 union {
770 struct {
Imre Deakd13dd052018-08-06 12:58:38 +0300771 /*
772 * request/status flag index in the PUNIT power well
773 * control/status registers.
774 */
775 u8 idx;
776 } vlv;
777 struct {
Imre Deakb5565a22017-07-06 17:40:29 +0300778 enum dpio_phy phy;
779 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300780 struct {
Imre Deak75e39682018-08-06 12:58:39 +0300781 const struct i915_power_well_regs *regs;
782 /*
783 * request/status flag index in the power well
784 * constrol/status registers.
785 */
786 u8 idx;
Imre Deak001bd2c2017-07-12 18:54:13 +0300787 /* Mask of pipes whose IRQ logic is backed by the pw */
788 u8 irq_pipe_mask;
789 /* The pw is backing the VGA functionality */
790 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300791 bool has_fuses:1;
Imre Deakc7375d92018-11-01 16:04:26 +0200792 /*
793 * The pw is for an ICL+ TypeC PHY port in
794 * Thunderbolt mode.
795 */
796 bool is_tc_tbt:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300797 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300798 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200799 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800800};
801
Imre Deakf28ec6f2018-08-06 12:58:37 +0300802struct i915_power_well {
803 const struct i915_power_well_desc *desc;
804 /* power well enable/disable usage count */
805 int count;
806 /* cached hw enabled state */
807 bool hw_enabled;
808};
809
Imre Deak83c00f52013-10-25 17:36:47 +0300810struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300811 /*
812 * Power wells needed for initialization at driver init and suspend
813 * time are on. They are kept on until after the first modeset.
814 */
Imre Deak0d116a22014-04-25 13:19:05 +0300815 bool initializing;
Imre Deak2cd9a682018-08-16 15:37:57 +0300816 bool display_core_suspended;
Imre Deakc1ca7272013-11-25 17:15:29 +0200817 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300818
Imre Deak83c00f52013-10-25 17:36:47 +0300819 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200820 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200821 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300822};
823
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700824#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100825struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700826 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100827 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700828 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100829};
830
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100831struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100832 /** Memory allocator for GTT stolen memory */
833 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300834 /** Protects the usage of the GTT stolen memory allocator. This is
835 * always the inner lock when overlapping with struct_mutex. */
836 struct mutex stolen_lock;
837
Chris Wilsonf2123812017-10-16 12:40:37 +0100838 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
839 spinlock_t obj_lock;
840
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100841 /** List of all objects in gtt_space. Used to restore gtt
842 * mappings on resume */
843 struct list_head bound_list;
844 /**
845 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100846 * are idle and not used by the GPU). These objects may or may
847 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100848 */
849 struct list_head unbound_list;
850
Chris Wilson275f0392016-10-24 13:42:14 +0100851 /** List of all objects in gtt_space, currently mmaped by userspace.
852 * All objects within this list must also be on bound_list.
853 */
854 struct list_head userfault_list;
855
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100856 /**
857 * List of objects which are pending destruction.
858 */
859 struct llist_head free_list;
860 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100861 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000862 /**
863 * Count of objects pending destructions. Used to skip needlessly
864 * waiting on an RCU barrier if no objects are waiting to be freed.
865 */
866 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100867
Chris Wilson66df1012017-08-22 18:38:28 +0100868 /**
869 * Small stash of WC pages
870 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100871 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100872
Matthew Auld465c4032017-10-06 23:18:14 +0100873 /**
874 * tmpfs instance used for shmem backed objects
875 */
876 struct vfsmount *gemfs;
877
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100878 /** PPGTT used for aliasing the PPGTT with the GTT */
879 struct i915_hw_ppgtt *aliasing_ppgtt;
880
Chris Wilson2cfcd322014-05-20 08:28:43 +0100881 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100882 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000883 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100884
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100885 /** LRU list of objects with fence regs on them. */
886 struct list_head fence_list;
887
Chris Wilson8a2421b2017-06-16 15:05:22 +0100888 /**
889 * Workqueue to fault in userptr pages, flushed by the execbuf
890 * when required but otherwise left to userspace to try again
891 * on EAGAIN.
892 */
893 struct workqueue_struct *userptr_wq;
894
Chris Wilson94312822017-05-03 10:39:18 +0100895 u64 unordered_timeline;
896
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200897 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300898 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200899
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100900 /** Bit 6 swizzling required for X tiling */
901 uint32_t bit_6_swizzle_x;
902 /** Bit 6 swizzling required for Y tiling */
903 uint32_t bit_6_swizzle_y;
904
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100905 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200906 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100907 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100908 u32 object_count;
909};
910
Chris Wilsonee42c002017-12-11 19:41:34 +0000911#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
912
Chris Wilsonb52992c2016-10-28 13:58:24 +0100913#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
914#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
915
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200916#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
917#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
918
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100919#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
920
Paulo Zanoni6acab152013-09-12 17:06:24 -0300921struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +0200922 int max_tmds_clock;
923
Damien Lespiauce4dd492014-08-01 11:07:54 +0100924 /*
925 * This is an index in the HDMI/DVI DDI buffer translation table.
926 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
927 * populate this field.
928 */
929#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -0300930 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300931
932 uint8_t supports_dvi:1;
933 uint8_t supports_hdmi:1;
934 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +0200935 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700936
937 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +0800938 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300939
940 uint8_t dp_boost_level;
941 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200942 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300943};
944
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800945enum psr_lines_to_wait {
946 PSR_0_LINES_TO_WAIT = 0,
947 PSR_1_LINE_TO_WAIT,
948 PSR_4_LINES_TO_WAIT,
949 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530950};
951
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300952struct intel_vbt_data {
953 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
954 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
955
956 /* Feature bits */
957 unsigned int int_tv_support:1;
958 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300959 unsigned int int_crt_support:1;
960 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300961 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300962 unsigned int display_clock_mode:1;
963 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300964 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300965 int lvds_ssc_freq;
966 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300967 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300968
Pradeep Bhat83a72802014-03-28 10:14:57 +0530969 enum drrs_support_type drrs_type;
970
Jani Nikula6aa23e62016-03-24 17:50:20 +0200971 struct {
972 int rate;
973 int lanes;
974 int preemphasis;
975 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200976 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200977 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200978 int bpp;
979 struct edp_power_seq pps;
980 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300981
Jani Nikulaf00076d2013-12-14 20:38:29 -0200982 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700983 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800984 bool full_link;
985 bool require_aux_wakeup;
986 int idle_frames;
987 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530988 int tp1_wakeup_time_us;
989 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800990 } psr;
991
992 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -0200993 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +0300994 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200995 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +0300996 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +0200997 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +0300998 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200999 } backlight;
1000
Shobhit Kumard17c5442013-08-27 15:12:25 +03001001 /* MIPI DSI */
1002 struct {
1003 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301004 struct mipi_config *config;
1005 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301006 u16 bl_ports;
1007 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301008 u8 seq_version;
1009 u32 size;
1010 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001011 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001012 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +03001013 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001014 } dsi;
1015
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001016 int crt_ddc_pin;
1017
1018 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001019 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001020
1021 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001022 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001023};
1024
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001025enum intel_ddb_partitioning {
1026 INTEL_DDB_PART_1_2,
1027 INTEL_DDB_PART_5_6, /* IVB+ */
1028};
1029
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001030struct intel_wm_level {
1031 bool enable;
1032 uint32_t pri_val;
1033 uint32_t spr_val;
1034 uint32_t cur_val;
1035 uint32_t fbc_val;
1036};
1037
Imre Deak820c1982013-12-17 14:46:36 +02001038struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001039 uint32_t wm_pipe[3];
1040 uint32_t wm_lp[3];
1041 uint32_t wm_lp_spr[3];
1042 uint32_t wm_linetime[3];
1043 bool enable_fbc_wm;
1044 enum intel_ddb_partitioning partitioning;
1045};
1046
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001047struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001048 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001049 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001050};
1051
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001052struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001053 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001054 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001055 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001056};
1057
1058struct vlv_wm_ddl_values {
1059 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001060};
1061
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001062struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001063 struct g4x_pipe_wm pipe[3];
1064 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001065 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001066 uint8_t level;
1067 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001068};
1069
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001070struct g4x_wm_values {
1071 struct g4x_pipe_wm pipe[2];
1072 struct g4x_sr_wm sr;
1073 struct g4x_sr_wm hpll;
1074 bool cxsr;
1075 bool hpll_en;
1076 bool fbc_en;
1077};
1078
Damien Lespiauc1939242014-11-04 17:06:41 +00001079struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001080 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001081};
1082
1083static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1084{
Damien Lespiau16160e32014-11-04 17:06:53 +00001085 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001086}
1087
Damien Lespiau08db6652014-11-04 17:06:52 +00001088static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1089 const struct skl_ddb_entry *e2)
1090{
1091 if (e1->start == e2->start && e1->end == e2->end)
1092 return true;
1093
1094 return false;
1095}
1096
Damien Lespiauc1939242014-11-04 17:06:41 +00001097struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301098 /* packed/y */
1099 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1100 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301101 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001102};
1103
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301104struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001105 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001106 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001107};
1108
1109struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001110 uint16_t plane_res_b;
1111 uint8_t plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -07001112 bool plane_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001113};
1114
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301115/* Stores plane specific WM parameters */
1116struct skl_wm_params {
1117 bool x_tiled, y_tiled;
1118 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301119 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301120 uint32_t width;
1121 uint8_t cpp;
1122 uint32_t plane_pixel_rate;
1123 uint32_t y_min_scanlines;
1124 uint32_t plane_bytes_per_line;
1125 uint_fixed_16_16_t plane_blocks_per_line;
1126 uint_fixed_16_16_t y_tile_minimum;
1127 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001128 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301129};
1130
Paulo Zanonic67a4702013-08-19 13:18:09 -03001131/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001132 * This struct helps tracking the state needed for runtime PM, which puts the
1133 * device in PCI D3 state. Notice that when this happens, nothing on the
1134 * graphics device works, even register access, so we don't get interrupts nor
1135 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001136 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001137 * Every piece of our code that needs to actually touch the hardware needs to
1138 * either call intel_runtime_pm_get or call intel_display_power_get with the
1139 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001140 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001141 * Our driver uses the autosuspend delay feature, which means we'll only really
1142 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001143 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001144 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001145 *
1146 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1147 * goes back to false exactly before we reenable the IRQs. We use this variable
1148 * to check if someone is trying to enable/disable IRQs while they're supposed
1149 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001150 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001151 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001152 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001153 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001154struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001155 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001156 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001157 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001158};
1159
Daniel Vetter926321d2013-10-16 13:30:34 +02001160enum intel_pipe_crc_source {
1161 INTEL_PIPE_CRC_SOURCE_NONE,
1162 INTEL_PIPE_CRC_SOURCE_PLANE1,
1163 INTEL_PIPE_CRC_SOURCE_PLANE2,
1164 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001165 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001166 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1167 INTEL_PIPE_CRC_SOURCE_TV,
1168 INTEL_PIPE_CRC_SOURCE_DP_B,
1169 INTEL_PIPE_CRC_SOURCE_DP_C,
1170 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001171 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001172 INTEL_PIPE_CRC_SOURCE_MAX,
1173};
1174
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001175#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001176struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001177 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001178 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +02001179 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001180};
1181
Daniel Vetterf99d7062014-06-19 16:01:59 +02001182struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001183 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001184
1185 /*
1186 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1187 * scheduled flips.
1188 */
1189 unsigned busy_bits;
1190 unsigned flip_bits;
1191};
1192
Mika Kuoppala72253422014-10-07 17:21:26 +03001193struct i915_wa_reg {
Chris Wilson548764b2018-06-15 13:02:07 +01001194 u32 addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001195 u32 value;
1196 /* bitmask representing WA bits */
1197 u32 mask;
1198};
1199
Oscar Mateod6242ae2017-10-17 13:27:51 -07001200#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001201
1202struct i915_workarounds {
1203 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1204 u32 count;
1205};
1206
Yu Zhangcf9d2892015-02-10 19:05:47 +08001207struct i915_virtual_gpu {
1208 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001209 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001210};
1211
Matt Roperaa363132015-09-24 15:53:18 -07001212/* used in computing the new watermarks state */
1213struct intel_wm_config {
1214 unsigned int num_pipes_active;
1215 bool sprites_enabled;
1216 bool sprites_scaled;
1217};
1218
Robert Braggd7965152016-11-07 19:49:52 +00001219struct i915_oa_format {
1220 u32 format;
1221 int size;
1222};
1223
Robert Bragg8a3003d2016-11-07 19:49:51 +00001224struct i915_oa_reg {
1225 i915_reg_t addr;
1226 u32 value;
1227};
1228
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001229struct i915_oa_config {
1230 char uuid[UUID_STRING_LEN + 1];
1231 int id;
1232
1233 const struct i915_oa_reg *mux_regs;
1234 u32 mux_regs_len;
1235 const struct i915_oa_reg *b_counter_regs;
1236 u32 b_counter_regs_len;
1237 const struct i915_oa_reg *flex_regs;
1238 u32 flex_regs_len;
1239
1240 struct attribute_group sysfs_metric;
1241 struct attribute *attrs[2];
1242 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001243
1244 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001245};
1246
Robert Braggeec688e2016-11-07 19:49:47 +00001247struct i915_perf_stream;
1248
Robert Bragg16d98b32016-12-07 21:40:33 +00001249/**
1250 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1251 */
Robert Braggeec688e2016-11-07 19:49:47 +00001252struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001253 /**
1254 * @enable: Enables the collection of HW samples, either in response to
1255 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1256 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001257 */
1258 void (*enable)(struct i915_perf_stream *stream);
1259
Robert Bragg16d98b32016-12-07 21:40:33 +00001260 /**
1261 * @disable: Disables the collection of HW samples, either in response
1262 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1263 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001264 */
1265 void (*disable)(struct i915_perf_stream *stream);
1266
Robert Bragg16d98b32016-12-07 21:40:33 +00001267 /**
1268 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001269 * once there is something ready to read() for the stream
1270 */
1271 void (*poll_wait)(struct i915_perf_stream *stream,
1272 struct file *file,
1273 poll_table *wait);
1274
Robert Bragg16d98b32016-12-07 21:40:33 +00001275 /**
1276 * @wait_unlocked: For handling a blocking read, wait until there is
1277 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001278 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001279 */
1280 int (*wait_unlocked)(struct i915_perf_stream *stream);
1281
Robert Bragg16d98b32016-12-07 21:40:33 +00001282 /**
1283 * @read: Copy buffered metrics as records to userspace
1284 * **buf**: the userspace, destination buffer
1285 * **count**: the number of bytes to copy, requested by userspace
1286 * **offset**: zero at the start of the read, updated as the read
1287 * proceeds, it represents how many bytes have been copied so far and
1288 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001289 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001290 * Copy as many buffered i915 perf samples and records for this stream
1291 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001292 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001293 * Only write complete records; returning -%ENOSPC if there isn't room
1294 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001295 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001296 * Return any error condition that results in a short read such as
1297 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1298 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001299 */
1300 int (*read)(struct i915_perf_stream *stream,
1301 char __user *buf,
1302 size_t count,
1303 size_t *offset);
1304
Robert Bragg16d98b32016-12-07 21:40:33 +00001305 /**
1306 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001307 *
1308 * The stream will always be disabled before this is called.
1309 */
1310 void (*destroy)(struct i915_perf_stream *stream);
1311};
1312
Robert Bragg16d98b32016-12-07 21:40:33 +00001313/**
1314 * struct i915_perf_stream - state for a single open stream FD
1315 */
Robert Braggeec688e2016-11-07 19:49:47 +00001316struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001317 /**
1318 * @dev_priv: i915 drm device
1319 */
Robert Braggeec688e2016-11-07 19:49:47 +00001320 struct drm_i915_private *dev_priv;
1321
Robert Bragg16d98b32016-12-07 21:40:33 +00001322 /**
1323 * @link: Links the stream into ``&drm_i915_private->streams``
1324 */
Robert Braggeec688e2016-11-07 19:49:47 +00001325 struct list_head link;
1326
Robert Bragg16d98b32016-12-07 21:40:33 +00001327 /**
1328 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1329 * properties given when opening a stream, representing the contents
1330 * of a single sample as read() by userspace.
1331 */
Robert Braggeec688e2016-11-07 19:49:47 +00001332 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001333
1334 /**
1335 * @sample_size: Considering the configured contents of a sample
1336 * combined with the required header size, this is the total size
1337 * of a single sample record.
1338 */
Robert Braggd7965152016-11-07 19:49:52 +00001339 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001340
Robert Bragg16d98b32016-12-07 21:40:33 +00001341 /**
1342 * @ctx: %NULL if measuring system-wide across all contexts or a
1343 * specific context that is being monitored.
1344 */
Robert Braggeec688e2016-11-07 19:49:47 +00001345 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001346
1347 /**
1348 * @enabled: Whether the stream is currently enabled, considering
1349 * whether the stream was opened in a disabled state and based
1350 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1351 */
Robert Braggeec688e2016-11-07 19:49:47 +00001352 bool enabled;
1353
Robert Bragg16d98b32016-12-07 21:40:33 +00001354 /**
1355 * @ops: The callbacks providing the implementation of this specific
1356 * type of configured stream.
1357 */
Robert Braggd7965152016-11-07 19:49:52 +00001358 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001359
1360 /**
1361 * @oa_config: The OA configuration used by the stream.
1362 */
1363 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001364};
1365
Robert Bragg16d98b32016-12-07 21:40:33 +00001366/**
1367 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1368 */
Robert Braggd7965152016-11-07 19:49:52 +00001369struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001370 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001371 * @is_valid_b_counter_reg: Validates register's address for
1372 * programming boolean counters for a particular platform.
1373 */
1374 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1375 u32 addr);
1376
1377 /**
1378 * @is_valid_mux_reg: Validates register's address for programming mux
1379 * for a particular platform.
1380 */
1381 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1382
1383 /**
1384 * @is_valid_flex_reg: Validates register's address for programming
1385 * flex EU filtering for a particular platform.
1386 */
1387 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1388
1389 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001390 * @enable_metric_set: Selects and applies any MUX configuration to set
1391 * up the Boolean and Custom (B/C) counters that are part of the
1392 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001393 * disabling EU clock gating as required.
1394 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001395 int (*enable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001396
1397 /**
1398 * @disable_metric_set: Remove system constraints associated with using
1399 * the OA unit.
1400 */
Robert Braggd7965152016-11-07 19:49:52 +00001401 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001402
1403 /**
1404 * @oa_enable: Enable periodic sampling
1405 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001406 void (*oa_enable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001407
1408 /**
1409 * @oa_disable: Disable periodic sampling
1410 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001411 void (*oa_disable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001412
1413 /**
1414 * @read: Copy data from the circular OA buffer into a given userspace
1415 * buffer.
1416 */
Robert Braggd7965152016-11-07 19:49:52 +00001417 int (*read)(struct i915_perf_stream *stream,
1418 char __user *buf,
1419 size_t count,
1420 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001421
1422 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001423 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001424 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001425 * In particular this enables us to share all the fiddly code for
1426 * handling the OA unit tail pointer race that affects multiple
1427 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001428 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001429 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001430};
1431
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001432struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001433 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001434 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001435};
1436
Jani Nikula77fec552014-03-31 14:27:22 +03001437struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001438 struct drm_device drm;
1439
Chris Wilsonefab6d82015-04-07 16:20:57 +01001440 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001441 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001442 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001443 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001444 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001445 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001447 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001448 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001449
Matthew Auld77894222017-12-11 15:18:18 +00001450 /**
1451 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1452 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001453 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001454 * exactly how much of this we are actually allowed to use, given that
1455 * some portion of it is in fact reserved for use by hardware functions.
1456 */
1457 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001458 /**
1459 * Reseved portion of Data Stolen Memory
1460 */
1461 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001462
Matthew Auldb1ace602017-12-11 15:18:21 +00001463 /*
1464 * Stolen memory is segmented in hardware with different portions
1465 * offlimits to certain functions.
1466 *
1467 * The drm_mm is initialised to the total accessible range, as found
1468 * from the PCI config. On Broadwell+, this is further restricted to
1469 * avoid the first page! The upper end of stolen memory is reserved for
1470 * hardware functions and similarly removed from the accessible range.
1471 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001472 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001473
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001474 void __iomem *regs;
1475
Chris Wilson907b28c2013-07-19 20:36:52 +01001476 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001477
Yu Zhangcf9d2892015-02-10 19:05:47 +08001478 struct i915_virtual_gpu vgpu;
1479
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001480 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001481
Jackie Li6b0478f2018-03-13 17:32:50 -07001482 struct intel_wopcm wopcm;
1483
Anusha Srivatsabd132852017-01-18 08:05:53 -08001484 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001485 struct intel_guc guc;
1486
Daniel Vettereb805622015-05-04 14:58:44 +02001487 struct intel_csr csr;
1488
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001489 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001490
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001491 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1492 * controller on different i2c buses. */
1493 struct mutex gmbus_mutex;
1494
1495 /**
Lucas De Marchidce88872018-07-27 12:36:47 -07001496 * Base address of where the gmbus and gpio blocks are located (either
1497 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001498 */
1499 uint32_t gpio_mmio_base;
1500
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301501 /* MMIO base address for MIPI regs */
1502 uint32_t mipi_mmio_base;
1503
Ville Syrjälä443a3892015-11-11 20:34:15 +02001504 uint32_t psr_mmio_base;
1505
Imre Deak44cb7342016-08-10 14:07:29 +03001506 uint32_t pps_mmio_base;
1507
Daniel Vetter28c70f12012-12-01 13:53:45 +01001508 wait_queue_head_t gmbus_wait_queue;
1509
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001510 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301511 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001512 /* Context used internally to idle the GPU and setup initial state */
1513 struct i915_gem_context *kernel_context;
1514 /* Context only to be used for injecting preemption commands */
1515 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001516 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1517 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001518
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001519 struct resource mch_res;
1520
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001521 /* protects the irq masks */
1522 spinlock_t irq_lock;
1523
Imre Deakf8b79e52014-03-04 19:23:07 +02001524 bool display_irqs_enabled;
1525
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001526 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1527 struct pm_qos_request pm_qos;
1528
Ville Syrjäläa5805162015-05-26 20:42:30 +03001529 /* Sideband mailbox protection */
1530 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001531
1532 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001533 union {
1534 u32 irq_mask;
1535 u32 de_irq_mask[I915_MAX_PIPES];
1536 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001537 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301538 u32 pm_imr;
1539 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301540 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301541 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001542 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001543
Jani Nikula5fcece82015-05-27 15:03:42 +03001544 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001545 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301546 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001547 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001548 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001549
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001550 bool preserve_bios_swizzle;
1551
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001552 /* overlay */
1553 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001554
Jani Nikula58c68772013-11-08 16:48:54 +02001555 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001556 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001557
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001558 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001559 bool no_aux_handshake;
1560
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001561 /* protects panel power sequencer state */
1562 struct mutex pps_mutex;
1563
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001565 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1566
1567 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001568 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001569 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001570
Mika Kaholaadafdc62015-08-18 14:36:59 +03001571 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001572 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001573 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001574 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001575 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576
Ville Syrjälä63911d72016-05-13 23:41:32 +03001577 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001578 /*
1579 * The current logical cdclk state.
1580 * See intel_atomic_state.cdclk.logical
1581 *
1582 * For reading holding any crtc lock is sufficient,
1583 * for writing must hold all of them.
1584 */
1585 struct intel_cdclk_state logical;
1586 /*
1587 * The current actual cdclk state.
1588 * See intel_atomic_state.cdclk.actual
1589 */
1590 struct intel_cdclk_state actual;
1591 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001592 struct intel_cdclk_state hw;
1593 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001594
Daniel Vetter645416f2013-09-02 16:22:25 +02001595 /**
1596 * wq - Driver workqueue for GEM.
1597 *
1598 * NOTE: Work items scheduled here are not allowed to grab any modeset
1599 * locks, for otherwise the flushing done in the pageflip code will
1600 * result in deadlocks.
1601 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001602 struct workqueue_struct *wq;
1603
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001604 /* ordered wq for modesets */
1605 struct workqueue_struct *modeset_wq;
1606
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001607 /* Display functions */
1608 struct drm_i915_display_funcs display;
1609
1610 /* PCH chipset type */
1611 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001612 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613
1614 unsigned long quirks;
1615
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001616 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001617 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001618
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001619 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001620
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001621 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001622 DECLARE_HASHTABLE(mm_structs, 7);
1623 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001624
Zhi Wang43958902017-09-14 20:39:40 +08001625 struct intel_ppat ppat;
1626
Daniel Vetter87813422012-05-02 11:49:32 +02001627 /* Kernel Modesetting */
1628
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001629 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1630 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001631
Daniel Vetterc4597872013-10-21 21:04:07 +02001632#ifdef CONFIG_DEBUG_FS
1633 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1634#endif
1635
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001636 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001637 int num_shared_dpll;
1638 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001639 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001640
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001641 /*
1642 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1643 * Must be global rather than per dpll, because on some platforms
1644 * plls share registers.
1645 */
1646 struct mutex dpll_lock;
1647
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001648 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001649 /* minimum acceptable cdclk for each pipe */
1650 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001651 /* minimum acceptable voltage level for each pipe */
1652 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001653
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001654 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655
Mika Kuoppala72253422014-10-07 17:21:26 +03001656 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001657
Daniel Vetterf99d7062014-06-19 16:01:59 +02001658 struct i915_frontbuffer_tracking fb_tracking;
1659
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001660 struct intel_atomic_helper {
1661 struct llist_head free_list;
1662 struct work_struct free_work;
1663 } atomic_helper;
1664
Jesse Barnes652c3932009-08-17 13:31:43 -07001665 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001666
Zhenyu Wangc48044112009-12-17 14:48:43 +08001667 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001668
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001669 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001670
Ben Widawsky59124502013-07-04 11:02:05 -07001671 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001672 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001673
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001674 /*
1675 * Protects RPS/RC6 register access and PCU communication.
1676 * Must be taken after struct_mutex if nested. Note that
1677 * this lock may be held for long periods of time when
1678 * talking to hw - so only take it when talking to hw!
1679 */
1680 struct mutex pcu_lock;
1681
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001682 /* gen6+ GT PM state */
1683 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001684
Daniel Vetter20e4d402012-08-08 23:35:39 +02001685 /* ilk-only ips/rps state. Everything in here is protected by the global
1686 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001687 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001688
Imre Deak83c00f52013-10-25 17:36:47 +03001689 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001690
Rodrigo Vivia031d702013-10-03 16:15:06 -03001691 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001692
Daniel Vetter99584db2012-11-14 17:14:04 +01001693 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001694
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001695 struct drm_i915_gem_object *vlv_pctx;
1696
Dave Airlie8be48d92010-03-30 05:34:14 +00001697 /* list of fbdev register on this device */
1698 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001699 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001700
1701 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001702 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001703
Imre Deak58fddc22015-01-08 17:54:14 +02001704 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001705 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001706 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001707 /**
1708 * av_mutex - mutex for audio/video sync
1709 *
1710 */
1711 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001712
Chris Wilson829a0af2017-06-20 12:05:45 +01001713 struct {
Chris Wilson288f1ce2018-09-04 16:31:17 +01001714 struct mutex mutex;
Chris Wilson829a0af2017-06-20 12:05:45 +01001715 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001716 struct llist_head free_list;
1717 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001718
1719 /* The hw wants to have a stable context identifier for the
1720 * lifetime of the context (for OA, PASID, faults, etc).
1721 * This is limited in execlists to 21 bits.
1722 */
1723 struct ida hw_ida;
1724#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001725#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001726#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson288f1ce2018-09-04 16:31:17 +01001727 struct list_head hw_id_list;
Chris Wilson829a0af2017-06-20 12:05:45 +01001728 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729
Damien Lespiau3e683202012-12-11 18:48:29 +00001730 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001731
Ville Syrjäläc2317752016-03-15 16:39:56 +02001732 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001733 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001734 /*
1735 * Shadows for CHV DPLL_MD regs to keep the state
1736 * checker somewhat working in the presence hardware
1737 * crappiness (can't read out DPLL_MD for pipes B & C).
1738 */
1739 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001740 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001741
Daniel Vetter842f1c82014-03-10 10:01:44 +01001742 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001743 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001745 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001746
Lyude656d1b82016-08-17 15:55:54 -04001747 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001748 I915_SAGV_UNKNOWN = 0,
1749 I915_SAGV_DISABLED,
1750 I915_SAGV_ENABLED,
1751 I915_SAGV_NOT_CONTROLLED
1752 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001753
Ville Syrjälä53615a52013-08-01 16:18:50 +03001754 struct {
1755 /*
1756 * Raw watermark latency values:
1757 * in 0.1us units for WM0,
1758 * in 0.5us units for WM1+.
1759 */
1760 /* primary */
1761 uint16_t pri_latency[5];
1762 /* sprite */
1763 uint16_t spr_latency[5];
1764 /* cursor */
1765 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001766 /*
1767 * Raw watermark memory latency values
1768 * for SKL for all 8 levels
1769 * in 1us units.
1770 */
1771 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001772
1773 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001774 union {
1775 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301776 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001777 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001778 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001779 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001780
1781 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001782
1783 /*
1784 * Should be held around atomic WM register writing; also
1785 * protects * intel_crtc->wm.active and
1786 * cstate->wm.need_postvbl_update.
1787 */
1788 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001789
1790 /*
1791 * Set during HW readout of watermarks/DDB. Some platforms
1792 * need to know when we're still using BIOS-provided values
1793 * (which we don't fully trust).
1794 */
1795 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001796 } wm;
1797
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301798 struct dram_info {
1799 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301800 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301801 u8 num_channels;
1802 enum dram_rank {
1803 I915_DRAM_RANK_INVALID = 0,
1804 I915_DRAM_RANK_SINGLE,
1805 I915_DRAM_RANK_DUAL
1806 } rank;
1807 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301808 bool symmetric_memory;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301809 } dram_info;
1810
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001811 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001812
Robert Braggeec688e2016-11-07 19:49:47 +00001813 struct {
1814 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001815
Robert Bragg442b8c02016-11-07 19:49:53 +00001816 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001817 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001818
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001819 /*
1820 * Lock associated with adding/modifying/removing OA configs
1821 * in dev_priv->perf.metrics_idr.
1822 */
1823 struct mutex metrics_lock;
1824
1825 /*
1826 * List of dynamic configurations, you need to hold
1827 * dev_priv->perf.metrics_lock to access it.
1828 */
1829 struct idr metrics_idr;
1830
1831 /*
1832 * Lock associated with anything below within this structure
1833 * except exclusive_stream.
1834 */
Robert Braggeec688e2016-11-07 19:49:47 +00001835 struct mutex lock;
1836 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001837
1838 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001839 /*
1840 * The stream currently using the OA unit. If accessed
1841 * outside a syscall associated to its file
1842 * descriptor, you need to hold
1843 * dev_priv->drm.struct_mutex.
1844 */
Robert Braggd7965152016-11-07 19:49:52 +00001845 struct i915_perf_stream *exclusive_stream;
1846
Chris Wilson1fc44d92018-05-17 22:26:32 +01001847 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001848 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001849 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001850
1851 struct hrtimer poll_check_timer;
1852 wait_queue_head_t poll_wq;
1853 bool pollin;
1854
Robert Bragg712122e2017-05-11 16:43:31 +01001855 /**
1856 * For rate limiting any notifications of spurious
1857 * invalid OA reports
1858 */
1859 struct ratelimit_state spurious_report_rs;
1860
Robert Braggd7965152016-11-07 19:49:52 +00001861 bool periodic;
1862 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001863
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001864 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001865
1866 struct {
1867 struct i915_vma *vma;
1868 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001869 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001870 int format;
1871 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001872
1873 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001874 * Locks reads and writes to all head/tail state
1875 *
1876 * Consider: the head and tail pointer state
1877 * needs to be read consistently from a hrtimer
1878 * callback (atomic context) and read() fop
1879 * (user context) with tail pointer updates
1880 * happening in atomic context and head updates
1881 * in user context and the (unlikely)
1882 * possibility of read() errors needing to
1883 * reset all head/tail state.
1884 *
1885 * Note: Contention or performance aren't
1886 * currently a significant concern here
1887 * considering the relatively low frequency of
1888 * hrtimer callbacks (5ms period) and that
1889 * reads typically only happen in response to a
1890 * hrtimer event and likely complete before the
1891 * next callback.
1892 *
1893 * Note: This lock is not held *while* reading
1894 * and copying data to userspace so the value
1895 * of head observed in htrimer callbacks won't
1896 * represent any partial consumption of data.
1897 */
1898 spinlock_t ptr_lock;
1899
1900 /**
1901 * One 'aging' tail pointer and one 'aged'
1902 * tail pointer ready to used for reading.
1903 *
1904 * Initial values of 0xffffffff are invalid
1905 * and imply that an update is required
1906 * (and should be ignored by an attempted
1907 * read)
1908 */
1909 struct {
1910 u32 offset;
1911 } tails[2];
1912
1913 /**
1914 * Index for the aged tail ready to read()
1915 * data up to.
1916 */
1917 unsigned int aged_tail_idx;
1918
1919 /**
1920 * A monotonic timestamp for when the current
1921 * aging tail pointer was read; used to
1922 * determine when it is old enough to trust.
1923 */
1924 u64 aging_timestamp;
1925
1926 /**
Robert Braggf2790202017-05-11 16:43:26 +01001927 * Although we can always read back the head
1928 * pointer register, we prefer to avoid
1929 * trusting the HW state, just to avoid any
1930 * risk that some hardware condition could
1931 * somehow bump the head pointer unpredictably
1932 * and cause us to forward the wrong OA buffer
1933 * data to userspace.
1934 */
1935 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00001936 } oa_buffer;
1937
1938 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01001939 u32 ctx_oactxctrl_offset;
1940 u32 ctx_flexeu0_offset;
1941
1942 /**
1943 * The RPT_ID/reason field for Gen8+ includes a bit
1944 * to determine if the CTX ID in the report is valid
1945 * but the specific bit differs between Gen 8 and 9
1946 */
1947 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00001948
1949 struct i915_oa_ops ops;
1950 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001951 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00001952 } perf;
1953
Oscar Mateoa83014d2014-07-24 17:04:21 +01001954 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1955 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01001956 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001957 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01001958
Chris Wilsonb887d612018-04-30 14:15:02 +01001959 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01001960
1961 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01001962 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01001963 u32 active_requests;
Chris Wilson52d7f162018-04-30 14:15:00 +01001964 u32 request_serial;
Chris Wilson73cb9702016-10-28 13:58:46 +01001965
Chris Wilson67d97da2016-07-04 08:08:31 +01001966 /**
1967 * Is the GPU currently considered idle, or busy executing
1968 * userspace requests? Whilst idle, we allow runtime power
1969 * management to power down the hardware and display clocks.
1970 * In order to reduce the effect on performance, there
1971 * is a slight delay before we do so.
1972 */
Chris Wilson67d97da2016-07-04 08:08:31 +01001973 bool awake;
1974
1975 /**
Chris Wilson6f561032018-01-24 11:36:07 +00001976 * The number of times we have woken up.
1977 */
1978 unsigned int epoch;
1979#define I915_EPOCH_INVALID 0
1980
1981 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01001982 * We leave the user IRQ off as much as possible,
1983 * but this means that requests will finish and never
1984 * be retired once the system goes idle. Set a timer to
1985 * fire periodically while the ring is running. When it
1986 * fires, go retire requests.
1987 */
1988 struct delayed_work retire_work;
1989
1990 /**
1991 * When we detect an idle GPU, we want to turn on
1992 * powersaving features. So once we see that there
1993 * are no more requests outstanding and no more
1994 * arrive within a small period of time, we fire
1995 * off the idle_work.
1996 */
1997 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01001998
1999 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002000 } gt;
2001
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002002 /* perform PHY state sanity checks? */
2003 bool chv_phy_assert[2];
2004
Mahesh Kumara3a89862016-12-01 21:19:34 +05302005 bool ipc_enabled;
2006
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002007 /* Used to save the pipe-to-encoder mapping for audio */
2008 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002009
Jerome Anandeef57322017-01-25 04:27:49 +05302010 /* necessary resource sharing with HDMI LPE audio driver. */
2011 struct {
2012 struct platform_device *platdev;
2013 int irq;
2014 } lpe_audio;
2015
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002016 struct i915_pmu pmu;
2017
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002018 /*
2019 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2020 * will be rejected. Instead look for a better place.
2021 */
Jani Nikula77fec552014-03-31 14:27:22 +03002022};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302024struct dram_channel_info {
2025 struct info {
2026 u8 size, width;
2027 enum dram_rank rank;
2028 } l_info, s_info;
2029 enum dram_rank rank;
Mahesh Kumar86b59282018-08-31 16:39:42 +05302030 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302031};
2032
Chris Wilson2c1792a2013-08-01 18:39:55 +01002033static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2034{
Chris Wilson091387c2016-06-24 14:00:21 +01002035 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002036}
2037
David Weinehallc49d13e2016-08-22 13:32:42 +03002038static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002039{
David Weinehallc49d13e2016-08-22 13:32:42 +03002040 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002041}
2042
Jackie Li6b0478f2018-03-13 17:32:50 -07002043static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2044{
2045 return container_of(wopcm, struct drm_i915_private, wopcm);
2046}
2047
Alex Dai33a732f2015-08-12 15:43:36 +01002048static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2049{
2050 return container_of(guc, struct drm_i915_private, guc);
2051}
2052
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002053static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2054{
2055 return container_of(huc, struct drm_i915_private, huc);
2056}
2057
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002058/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302059#define for_each_engine(engine__, dev_priv__, id__) \
2060 for ((id__) = 0; \
2061 (id__) < I915_NUM_ENGINES; \
2062 (id__)++) \
2063 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002064
2065/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002066#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002067 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2068 (tmp__) ? \
2069 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2070 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002071
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002072enum hdmi_force_audio {
2073 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2074 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2075 HDMI_AUDIO_AUTO, /* trust EDID */
2076 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2077};
2078
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002079#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002080
Daniel Vettera071fa02014-06-18 23:28:09 +02002081/*
2082 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302083 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002084 * doesn't mean that the hw necessarily already scans it out, but that any
2085 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2086 *
2087 * We have one bit per pipe and per scanout plane type.
2088 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302089#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002090#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2091 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2092 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2093 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2094})
Daniel Vettera071fa02014-06-18 23:28:09 +02002095#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002096 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002097#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002098 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2099 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002100
Dave Gordon85d12252016-05-20 11:54:06 +01002101/*
2102 * Optimised SGL iterator for GEM objects
2103 */
2104static __always_inline struct sgt_iter {
2105 struct scatterlist *sgp;
2106 union {
2107 unsigned long pfn;
2108 dma_addr_t dma;
2109 };
2110 unsigned int curr;
2111 unsigned int max;
2112} __sgt_iter(struct scatterlist *sgl, bool dma) {
2113 struct sgt_iter s = { .sgp = sgl };
2114
2115 if (s.sgp) {
2116 s.max = s.curr = s.sgp->offset;
2117 s.max += s.sgp->length;
2118 if (dma)
2119 s.dma = sg_dma_address(s.sgp);
2120 else
2121 s.pfn = page_to_pfn(sg_page(s.sgp));
2122 }
2123
2124 return s;
2125}
2126
Chris Wilson96d77632016-10-28 13:58:33 +01002127static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2128{
2129 ++sg;
2130 if (unlikely(sg_is_chain(sg)))
2131 sg = sg_chain_ptr(sg);
2132 return sg;
2133}
2134
Dave Gordon85d12252016-05-20 11:54:06 +01002135/**
Dave Gordon63d15322016-05-20 11:54:07 +01002136 * __sg_next - return the next scatterlist entry in a list
2137 * @sg: The current sg entry
2138 *
2139 * Description:
2140 * If the entry is the last, return NULL; otherwise, step to the next
2141 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2142 * otherwise just return the pointer to the current element.
2143 **/
2144static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2145{
Chris Wilson96d77632016-10-28 13:58:33 +01002146 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002147}
2148
2149/**
Dave Gordon85d12252016-05-20 11:54:06 +01002150 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2151 * @__dmap: DMA address (output)
2152 * @__iter: 'struct sgt_iter' (iterator state, internal)
2153 * @__sgt: sg_table to iterate over (input)
2154 */
2155#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2156 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2157 ((__dmap) = (__iter).dma + (__iter).curr); \
Ville Syrjäläf6e35cd2018-09-13 18:04:05 +03002158 (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ? \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002159 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002160
2161/**
2162 * for_each_sgt_page - iterate over the pages of the given sg_table
2163 * @__pp: page pointer (output)
2164 * @__iter: 'struct sgt_iter' (iterator state, internal)
2165 * @__sgt: sg_table to iterate over (input)
2166 */
2167#define for_each_sgt_page(__pp, __iter, __sgt) \
2168 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2169 ((__pp) = (__iter).pfn == 0 ? NULL : \
2170 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002171 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2172 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002173
Tvrtko Ursulinf8e57862018-09-26 09:03:53 +01002174bool i915_sg_trim(struct sg_table *orig_st);
2175
Matthew Aulda5c081662017-10-06 23:18:18 +01002176static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2177{
2178 unsigned int page_sizes;
2179
2180 page_sizes = 0;
2181 while (sg) {
2182 GEM_BUG_ON(sg->offset);
2183 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2184 page_sizes |= sg->length;
2185 sg = __sg_next(sg);
2186 }
2187
2188 return page_sizes;
2189}
2190
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002191static inline unsigned int i915_sg_segment_size(void)
2192{
2193 unsigned int size = swiotlb_max_segment();
2194
2195 if (size == 0)
2196 return SCATTERLIST_MAX_SEGMENT;
2197
2198 size = rounddown(size, PAGE_SIZE);
2199 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2200 if (size < PAGE_SIZE)
2201 size = PAGE_SIZE;
2202
2203 return size;
2204}
2205
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002206static inline const struct intel_device_info *
2207intel_info(const struct drm_i915_private *dev_priv)
2208{
2209 return &dev_priv->info;
2210}
2211
2212#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Chris Wilson481827b2018-07-06 11:14:41 +01002213#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002214
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002215#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002216#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002217
Jani Nikulae87a0052015-10-20 15:22:02 +03002218#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002219#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002220
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002221#define INTEL_GEN_MASK(s, e) ( \
2222 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2223 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002224 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002225
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002226/* Returns true if Gen is in inclusive range [Start, End] */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002227#define IS_GEN(dev_priv, s, e) \
2228 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002229
Jani Nikulae87a0052015-10-20 15:22:02 +03002230/*
2231 * Return true if revision is in range [since,until] inclusive.
2232 *
2233 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2234 */
2235#define IS_REVID(p, since, until) \
2236 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2237
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002238#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002239
2240#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2241#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2242#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2243#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2244#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2245#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2246#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2247#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2248#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2249#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2250#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2251#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002252#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002253#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2254#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002255#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2256#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002257#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002258#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002259#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2260 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002261#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2262#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2263#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2264#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2265#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2266#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2267#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2268#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2269#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2270#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002271#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002272#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002273#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2274 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2275#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2276 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2277 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2278 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002279/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002280#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2281 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2282#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002283 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002284#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2285 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2286#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002287 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002288/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002289#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2290 INTEL_DEVID(dev_priv) == 0x0A1E)
2291#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2292 INTEL_DEVID(dev_priv) == 0x1913 || \
2293 INTEL_DEVID(dev_priv) == 0x1916 || \
2294 INTEL_DEVID(dev_priv) == 0x1921 || \
2295 INTEL_DEVID(dev_priv) == 0x1926)
2296#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2297 INTEL_DEVID(dev_priv) == 0x1915 || \
2298 INTEL_DEVID(dev_priv) == 0x191E)
2299#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2300 INTEL_DEVID(dev_priv) == 0x5913 || \
2301 INTEL_DEVID(dev_priv) == 0x5916 || \
2302 INTEL_DEVID(dev_priv) == 0x5921 || \
2303 INTEL_DEVID(dev_priv) == 0x5926)
2304#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2305 INTEL_DEVID(dev_priv) == 0x5915 || \
2306 INTEL_DEVID(dev_priv) == 0x591E)
Lee, Shawn Cab2da3f82018-09-27 00:48:18 -07002307#define IS_AML_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x591C || \
2308 INTEL_DEVID(dev_priv) == 0x87C0)
Robert Bragg19f81df2017-06-13 12:23:03 +01002309#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002310 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002311#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002312 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002313#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002314 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002315#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002316 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002317#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002318 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002319#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2320 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002321#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2322 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002323#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2324 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002325#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2326 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302327
Jani Nikulac007fb42016-10-31 12:18:28 +02002328#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002329
Jani Nikulaef712bb2015-10-20 15:22:00 +03002330#define SKL_REVID_A0 0x0
2331#define SKL_REVID_B0 0x1
2332#define SKL_REVID_C0 0x2
2333#define SKL_REVID_D0 0x3
2334#define SKL_REVID_E0 0x4
2335#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002336#define SKL_REVID_G0 0x6
2337#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002338
Jani Nikulae87a0052015-10-20 15:22:02 +03002339#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2340
Jani Nikulaef712bb2015-10-20 15:22:00 +03002341#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002342#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002343#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002344#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002345#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002346
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002347#define IS_BXT_REVID(dev_priv, since, until) \
2348 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002349
Mika Kuoppalac033a372016-06-07 17:18:55 +03002350#define KBL_REVID_A0 0x0
2351#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002352#define KBL_REVID_C0 0x2
2353#define KBL_REVID_D0 0x3
2354#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002355
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002356#define IS_KBL_REVID(dev_priv, since, until) \
2357 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002358
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002359#define GLK_REVID_A0 0x0
2360#define GLK_REVID_A1 0x1
2361
2362#define IS_GLK_REVID(dev_priv, since, until) \
2363 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2364
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002365#define CNL_REVID_A0 0x0
2366#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002367#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002368
2369#define IS_CNL_REVID(p, since, until) \
2370 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2371
Oscar Mateocc38cae2018-05-08 14:29:23 -07002372#define ICL_REVID_A0 0x0
2373#define ICL_REVID_A2 0x1
2374#define ICL_REVID_B0 0x3
2375#define ICL_REVID_B2 0x4
2376#define ICL_REVID_C0 0x5
2377
2378#define IS_ICL_REVID(p, since, until) \
2379 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2380
Jesse Barnes85436692011-04-06 12:11:14 -07002381/*
2382 * The genX designation typically refers to the render engine, so render
2383 * capability related checks should use IS_GEN, while display and other checks
2384 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2385 * chips, etc.).
2386 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002387#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2388#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2389#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2390#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2391#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2392#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2393#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2394#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002395#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002396#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002397
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002398#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002399#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2400#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002401
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002402#define ENGINE_MASK(id) BIT(id)
2403#define RENDER_RING ENGINE_MASK(RCS)
2404#define BSD_RING ENGINE_MASK(VCS)
2405#define BLT_RING ENGINE_MASK(BCS)
2406#define VEBOX_RING ENGINE_MASK(VECS)
2407#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002408#define BSD3_RING ENGINE_MASK(VCS3)
2409#define BSD4_RING ENGINE_MASK(VCS4)
2410#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002411#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002412
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002413#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002414 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002415
2416#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2417#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2418#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2419#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2420
Chris Wilson93c6e962017-11-20 20:55:04 +00002421#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2422
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002423#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2424#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2425#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002426#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2427 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002428
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002429#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002430
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002431#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2432 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002433#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2434 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002435#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2436 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002437
2438#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2439
Chris Wilson4bdafb92018-09-26 21:12:22 +01002440#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
2441#define HAS_PPGTT(dev_priv) \
2442 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2443#define HAS_FULL_PPGTT(dev_priv) \
2444 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2445#define HAS_FULL_48BIT_PPGTT(dev_priv) \
2446 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)
2447
Matthew Aulda5c081662017-10-06 23:18:18 +01002448#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2449 GEM_BUG_ON((sizes) == 0); \
2450 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2451})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002452
2453#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2454#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2455 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002456
Daniel Vetterb45305f2012-12-17 16:21:27 +01002457/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002458#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002459
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002460/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002461#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002462 (IS_CANNONLAKE(dev_priv) || \
2463 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002464
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002465#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302466#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2467 IS_GEMINILAKE(dev_priv) || \
2468 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002469
Zou Nan haicae58522010-11-09 17:17:32 +08002470/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2471 * rows, which changed the alignment requirements and fence programming.
2472 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002473#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2474 !(IS_I915G(dev_priv) || \
2475 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002476#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2477#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002478
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002479#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002480#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002481#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002482
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002483#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002484
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002485#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002486
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002487#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2488#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2489#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002490
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002491#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2492#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002493#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002494
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002495#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002496
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002497#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002498#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2499
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302500#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2501
Dave Gordon1a3d1892016-05-13 15:36:30 +01002502/*
2503 * For now, anything with a GuC requires uCode loading, and then supports
2504 * command submission once loaded. But these are logically independent
2505 * properties, so we have separate macros to test them.
2506 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002507#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002508#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002509#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2510#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002511
2512/* For now, anything with a GuC has also HuC */
2513#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002514#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002515
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002516/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002517#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2518#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2519#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002520
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002521#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002522
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002523#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002524#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2525#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2526#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2527#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2528#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002529#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2530#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302531#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2532#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002533#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002534#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002535#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002536#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002537#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002538#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002539#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002540
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002541#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002542#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002543#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002544#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002545#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002546 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002547#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2548#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2549#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002550#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002551 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2552 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002553#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002554 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2555 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002556#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2557#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2558#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2559#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002560
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002561#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302562
Rodrigo Viviff159472017-06-09 15:26:14 -07002563#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302564
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002565/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002566#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002567#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2568 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002569
Ben Widawskyc8735b02012-09-07 19:43:39 -07002570#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302571#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002572
Chris Wilson05394f32010-11-08 19:18:58 +00002573#include "i915_trace.h"
2574
Chris Wilson80debff2017-05-25 13:16:12 +01002575static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002576{
2577#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002578 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002579 return true;
2580#endif
2581 return false;
2582}
2583
Chris Wilson80debff2017-05-25 13:16:12 +01002584static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2585{
2586 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2587}
2588
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002589static inline bool
2590intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2591{
Chris Wilson80debff2017-05-25 13:16:12 +01002592 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002593}
2594
Chris Wilson0673ad42016-06-24 14:00:22 +01002595/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002596void __printf(3, 4)
2597__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2598 const char *fmt, ...);
2599
2600#define i915_report_error(dev_priv, fmt, ...) \
2601 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2602
Ben Widawskyc43b5632012-04-16 14:07:40 -07002603#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002604extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2605 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002606#else
2607#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002608#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002609extern const struct dev_pm_ops i915_pm_ops;
2610
2611extern int i915_driver_load(struct pci_dev *pdev,
2612 const struct pci_device_id *ent);
2613extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002614extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2615extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002616
Chris Wilsond0667e92018-04-06 23:03:54 +01002617extern void i915_reset(struct drm_i915_private *i915,
2618 unsigned int stalled_mask,
2619 const char *reason);
2620extern int i915_reset_engine(struct intel_engine_cs *engine,
2621 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002622
Michel Thierry142bc7d2017-06-20 10:57:46 +01002623extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002624extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002625extern int intel_guc_reset_engine(struct intel_guc *guc,
2626 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002627extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002628extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002629extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2630extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2631extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2632extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002633int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002634
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002635int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002636int intel_engines_init(struct drm_i915_private *dev_priv);
2637
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002638u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2639
Jani Nikula77913b32015-06-18 13:06:16 +03002640/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002641void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2642 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002643void intel_hpd_init(struct drm_i915_private *dev_priv);
2644void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2645void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002646enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2647 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002648bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2649void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002650
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002652static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2653{
2654 unsigned long delay;
2655
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002656 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002657 return;
2658
2659 /* Don't continually defer the hangcheck so that it is always run at
2660 * least once after work has been scheduled on any ring. Otherwise,
2661 * we will ignore a hung ring if a second ring is kept busy.
2662 */
2663
2664 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2665 queue_delayed_work(system_long_wq,
2666 &dev_priv->gpu_error.hangcheck_work, delay);
2667}
2668
Chris Wilsonce800752018-03-20 10:04:49 +00002669__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002670void i915_handle_error(struct drm_i915_private *dev_priv,
2671 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002672 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002673 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002674#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
Daniel Vetterb9632912014-09-30 10:56:44 +02002676extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002677extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002678int intel_irq_install(struct drm_i915_private *dev_priv);
2679void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002680
Lionel Landwerlin09605542018-08-30 14:24:24 +01002681void i915_clear_error_registers(struct drm_i915_private *dev_priv);
2682
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002683static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2684{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002685 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002686}
2687
Chris Wilsonc0336662016-05-06 15:40:21 +01002688static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002689{
Chris Wilsonc0336662016-05-06 15:40:21 +01002690 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002691}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002692
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002693u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2694 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002695void
Jani Nikula50227e12014-03-31 14:27:21 +03002696i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002697 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002698
2699void
Jani Nikula50227e12014-03-31 14:27:21 +03002700i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002701 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002702
Imre Deakf8b79e52014-03-04 19:23:07 +02002703void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2704void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002705void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2706 uint32_t mask,
2707 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002708void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2709 uint32_t interrupt_mask,
2710 uint32_t enabled_irq_mask);
2711static inline void
2712ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2713{
2714 ilk_update_display_irq(dev_priv, bits, bits);
2715}
2716static inline void
2717ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2718{
2719 ilk_update_display_irq(dev_priv, bits, 0);
2720}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002721void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2722 enum pipe pipe,
2723 uint32_t interrupt_mask,
2724 uint32_t enabled_irq_mask);
2725static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2726 enum pipe pipe, uint32_t bits)
2727{
2728 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2729}
2730static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2731 enum pipe pipe, uint32_t bits)
2732{
2733 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2734}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002735void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2736 uint32_t interrupt_mask,
2737 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002738static inline void
2739ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2740{
2741 ibx_display_interrupt_update(dev_priv, bits, bits);
2742}
2743static inline void
2744ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2745{
2746 ibx_display_interrupt_update(dev_priv, bits, 0);
2747}
2748
Eric Anholt673a3942008-07-30 12:06:12 -07002749/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002750int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2751 struct drm_file *file_priv);
2752int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2753 struct drm_file *file_priv);
2754int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file_priv);
2756int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2757 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002758int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002760int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002764int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
2766int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002768int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2769 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002770int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2771 struct drm_file *file);
2772int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2773 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002774int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2775 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002776int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2777 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002778int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
2780int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2781 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002782int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2783void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002784int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002786int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002788int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002790void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002791int i915_gem_init_early(struct drm_i915_private *dev_priv);
2792void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002793void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002794int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002795int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2796
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002797void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002798void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002799void i915_gem_object_init(struct drm_i915_gem_object *obj,
2800 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002801struct drm_i915_gem_object *
2802i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2803struct drm_i915_gem_object *
2804i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2805 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002806void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002807void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002808
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002809static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2810{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002811 if (!atomic_read(&i915->mm.free_count))
2812 return;
2813
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002814 /* A single pass should suffice to release all the freed objects (along
2815 * most call paths) , but be a little more paranoid in that freeing
2816 * the objects does take a little amount of time, during which the rcu
2817 * callbacks could have added new objects into the freed list, and
2818 * armed the work again.
2819 */
2820 do {
2821 rcu_barrier();
2822 } while (flush_work(&i915->mm.free_work));
2823}
2824
Chris Wilson3b19f162017-07-18 14:41:24 +01002825static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2826{
2827 /*
2828 * Similar to objects above (see i915_gem_drain_freed-objects), in
2829 * general we have workers that are armed by RCU and then rearm
2830 * themselves in their callbacks. To be paranoid, we need to
2831 * drain the workqueue a second time after waiting for the RCU
2832 * grace period so that we catch work queued via RCU from the first
2833 * pass. As neither drain_workqueue() nor flush_workqueue() report
2834 * a result, we make an assumption that we only don't require more
2835 * than 2 passes to catch all recursive RCU delayed work.
2836 *
2837 */
2838 int pass = 2;
2839 do {
2840 rcu_barrier();
2841 drain_workqueue(i915->wq);
2842 } while (--pass);
2843}
2844
Chris Wilson058d88c2016-08-15 10:49:06 +01002845struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002846i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2847 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002848 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002849 u64 alignment,
2850 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002851
Chris Wilsonaa653a62016-08-04 07:52:27 +01002852int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002853void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002854
Chris Wilson7c108fd2016-10-24 13:42:18 +01002855void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2856
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002857static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002858{
Chris Wilsonee286372015-04-07 16:20:25 +01002859 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002860}
Chris Wilsonee286372015-04-07 16:20:25 +01002861
Chris Wilson96d77632016-10-28 13:58:33 +01002862struct scatterlist *
2863i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2864 unsigned int n, unsigned int *offset);
2865
Dave Gordon033908a2015-12-10 18:51:23 +00002866struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002867i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2868 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002869
Chris Wilson96d77632016-10-28 13:58:33 +01002870struct page *
2871i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2872 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302873
Chris Wilson96d77632016-10-28 13:58:33 +01002874dma_addr_t
2875i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2876 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002877
Chris Wilson03ac84f2016-10-28 13:58:36 +01002878void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002879 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002880 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002881int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2882
2883static inline int __must_check
2884i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002885{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002886 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002887
Chris Wilson1233e2d2016-10-28 13:58:37 +01002888 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002889 return 0;
2890
2891 return __i915_gem_object_get_pages(obj);
2892}
2893
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002894static inline bool
2895i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2896{
2897 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2898}
2899
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002900static inline void
2901__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2902{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002903 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002904
Chris Wilson1233e2d2016-10-28 13:58:37 +01002905 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002906}
2907
2908static inline bool
2909i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2910{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002911 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002912}
2913
2914static inline void
2915__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2916{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002917 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002918 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002919
Chris Wilson1233e2d2016-10-28 13:58:37 +01002920 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002921}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002922
Chris Wilson1233e2d2016-10-28 13:58:37 +01002923static inline void
2924i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002925{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002926 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01002927}
2928
Chris Wilson548625e2016-11-01 12:11:34 +00002929enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2930 I915_MM_NORMAL = 0,
2931 I915_MM_SHRINKER
2932};
2933
2934void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2935 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002936void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002937
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002938enum i915_map_type {
2939 I915_MAP_WB = 0,
2940 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01002941#define I915_MAP_OVERRIDE BIT(31)
2942 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
2943 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002944};
2945
Chris Wilson666424a2018-09-14 13:35:04 +01002946static inline enum i915_map_type
2947i915_coherent_map_type(struct drm_i915_private *i915)
2948{
2949 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2950}
2951
Chris Wilson0a798eb2016-04-08 12:11:11 +01002952/**
2953 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00002954 * @obj: the object to map into kernel address space
2955 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01002956 *
2957 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
2958 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002959 * the kernel address space. Based on the @type of mapping, the PTE will be
2960 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01002961 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01002962 * The caller is responsible for calling i915_gem_object_unpin_map() when the
2963 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002964 *
Dave Gordon83052162016-04-12 14:46:16 +01002965 * Returns the pointer through which to access the mapped object, or an
2966 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002967 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002968void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2969 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002970
2971/**
2972 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00002973 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01002974 *
2975 * After pinning the object and mapping its pages, once you are finished
2976 * with your access, call i915_gem_object_unpin_map() to release the pin
2977 * upon the mapping. Once the pin count reaches zero, that mapping may be
2978 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002979 */
2980static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
2981{
Chris Wilson0a798eb2016-04-08 12:11:11 +01002982 i915_gem_object_unpin_pages(obj);
2983}
2984
Chris Wilson43394c72016-08-18 17:16:47 +01002985int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2986 unsigned int *needs_clflush);
2987int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
2988 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00002989#define CLFLUSH_BEFORE BIT(0)
2990#define CLFLUSH_AFTER BIT(1)
2991#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01002992
2993static inline void
2994i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
2995{
2996 i915_gem_object_unpin_pages(obj);
2997}
2998
Chris Wilson54cf91d2010-11-25 18:00:26 +00002999int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Dave Airlieff72145b2011-02-07 12:16:14 +10003000int i915_gem_dumb_create(struct drm_file *file_priv,
3001 struct drm_device *dev,
3002 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003003int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3004 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003005int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003006
3007void i915_gem_track_fb(struct drm_i915_gem_object *old,
3008 struct drm_i915_gem_object *new,
3009 unsigned frontbuffer_bits);
3010
Chris Wilson73cb9702016-10-28 13:58:46 +01003011int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003012
Chris Wilsone61e0f52018-02-21 09:56:36 +00003013struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003014i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003015
Chris Wilson8c185ec2017-03-16 17:13:02 +00003016static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003017{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003018 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3019}
3020
3021static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3022{
3023 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003024}
3025
3026static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3027{
Chris Wilson8af29b02016-09-09 14:11:47 +01003028 return unlikely(test_bit(I915_WEDGED, &error->flags));
3029}
3030
Chris Wilson8c185ec2017-03-16 17:13:02 +00003031static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003032{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003033 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003034}
3035
3036static inline u32 i915_reset_count(struct i915_gpu_error *error)
3037{
Chris Wilson8af29b02016-09-09 14:11:47 +01003038 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003039}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003040
Michel Thierry702c8f82017-06-20 10:57:48 +01003041static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3042 struct intel_engine_cs *engine)
3043{
3044 return READ_ONCE(error->reset_engine_count[engine->id]);
3045}
3046
Chris Wilsone61e0f52018-02-21 09:56:36 +00003047struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003048i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003049int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003050void i915_gem_reset(struct drm_i915_private *dev_priv,
3051 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003052void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003053void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003054void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003055bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003056void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003057 struct i915_request *request,
3058 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003059
Chris Wilson24145512017-01-24 11:01:35 +00003060void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003061int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3062int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003063void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003064void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003065void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003066int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01003067 unsigned int flags, long timeout);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003068int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003069void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003070void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003071vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003072int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3073 unsigned int flags,
3074 long timeout,
3075 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003076int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3077 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003078 const struct i915_sched_attr *attr);
Chris Wilson7651a442018-10-01 13:32:03 +01003079#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003080
Chris Wilson2e2f3512015-04-27 13:41:14 +01003081int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003082i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3083int __must_check
3084i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003085int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003086i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003087struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003088i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3089 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003090 const struct i915_ggtt_view *view,
3091 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003092void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003093int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003094 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003095int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003096void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003097
Chris Wilsone4ffd172011-04-04 09:44:39 +01003098int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3099 enum i915_cache_level cache_level);
3100
Daniel Vetter1286ff72012-05-10 15:25:09 +02003101struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3102 struct dma_buf *dma_buf);
3103
3104struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3105 struct drm_gem_object *gem_obj, int flags);
3106
Daniel Vetter841cd772014-08-06 15:04:48 +02003107static inline struct i915_hw_ppgtt *
3108i915_vm_to_ppgtt(struct i915_address_space *vm)
3109{
Chris Wilson82ad6442018-06-05 16:37:58 +01003110 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003111}
3112
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003113/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003114struct drm_i915_fence_reg *
3115i915_reserve_fence(struct drm_i915_private *dev_priv);
3116void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003117
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003118void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003119void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003120
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003121void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003122void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3123 struct sg_table *pages);
3124void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3125 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003126
Chris Wilsonca585b52016-05-24 14:53:36 +01003127static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003128__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3129{
3130 return idr_find(&file_priv->context_idr, id);
3131}
3132
3133static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003134i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3135{
3136 struct i915_gem_context *ctx;
3137
Chris Wilson1acfc102017-06-20 12:05:47 +01003138 rcu_read_lock();
3139 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3140 if (ctx && !kref_get_unless_zero(&ctx->ref))
3141 ctx = NULL;
3142 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003143
3144 return ctx;
3145}
3146
Robert Braggeec688e2016-11-07 19:49:47 +00003147int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003149int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file);
3151int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003153void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3154 struct i915_gem_context *ctx,
3155 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003156
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003157/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003158int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003159 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003160 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003161 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003162 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003163int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3164 struct drm_mm_node *node,
3165 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003166int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003167
Chris Wilson7125397b2017-12-06 12:49:14 +00003168void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3169
Ben Widawsky0260c422014-03-22 22:47:21 -07003170/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003171static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003172{
Chris Wilson600f4362016-08-18 17:16:40 +01003173 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003174 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003175 intel_gtt_chipset_flush();
3176}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003177
Chris Wilson9797fbf2012-04-24 15:47:39 +01003178/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003179int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3180 struct drm_mm_node *node, u64 size,
3181 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003182int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3183 struct drm_mm_node *node, u64 size,
3184 unsigned alignment, u64 start,
3185 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003186void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3187 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003188int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Matthew Auld8c019032018-09-20 15:27:07 +01003189void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003190struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003191i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3192 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003193struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003194i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003195 resource_size_t stolen_offset,
3196 resource_size_t gtt_offset,
3197 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003198
Chris Wilson920cf412016-10-28 13:58:30 +01003199/* i915_gem_internal.c */
3200struct drm_i915_gem_object *
3201i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003202 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003203
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003204/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003205unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003206 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003207 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003208 unsigned flags);
3209#define I915_SHRINK_PURGEABLE 0x1
3210#define I915_SHRINK_UNBOUND 0x2
3211#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003212#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003213#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003214unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3215void i915_gem_shrinker_register(struct drm_i915_private *i915);
3216void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Chris Wilson19bb33c2018-07-11 08:36:02 +01003217void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003218
Eric Anholt673a3942008-07-30 12:06:12 -07003219/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003220static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003221{
Chris Wilson091387c2016-06-24 14:00:21 +01003222 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003223
3224 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003225 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003226}
3227
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003228u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3229 unsigned int tiling, unsigned int stride);
3230u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3231 unsigned int tiling, unsigned int stride);
3232
Ben Gamari20172632009-02-17 20:08:50 -05003233/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003234#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003235int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003236int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003237void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003238#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003239static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003240static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3241{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003242static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003243#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003244
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003245const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003246
Brad Volkin351e3db2014-02-18 10:15:46 -08003247/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003248int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003249void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003250void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003251int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3252 struct drm_i915_gem_object *batch_obj,
3253 struct drm_i915_gem_object *shadow_batch_obj,
3254 u32 batch_start_offset,
3255 u32 batch_len,
3256 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003257
Robert Braggeec688e2016-11-07 19:49:47 +00003258/* i915_perf.c */
3259extern void i915_perf_init(struct drm_i915_private *dev_priv);
3260extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003261extern void i915_perf_register(struct drm_i915_private *dev_priv);
3262extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003263
Jesse Barnes317c35d2008-08-25 15:11:06 -07003264/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003265extern int i915_save_state(struct drm_i915_private *dev_priv);
3266extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003267
Ben Widawsky0136db52012-04-10 21:17:01 -07003268/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003269void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3270void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003271
Jerome Anandeef57322017-01-25 04:27:49 +05303272/* intel_lpe_audio.c */
3273int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3274void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3275void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303276void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003277 enum pipe pipe, enum port port,
3278 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303279
Chris Wilsonf899fc62010-07-20 15:44:45 -07003280/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003281extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3282extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003283extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3284 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003285extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003286
Jani Nikula0184df462015-03-27 00:20:20 +02003287extern struct i2c_adapter *
3288intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003289extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3290extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003291static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003292{
3293 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3294}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003295extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003296
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003297/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003298void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003299void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003300bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003301bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003302bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003303bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003304bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003305bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003306bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303307bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3308 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303309bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3310 enum port port);
Jani Nikula39053082018-11-15 12:52:35 +02003311enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303312
Jesse Barnes723bfd72010-10-07 16:01:13 -07003313/* intel_acpi.c */
3314#ifdef CONFIG_ACPI
3315extern void intel_register_dsm_handler(void);
3316extern void intel_unregister_dsm_handler(void);
3317#else
3318static inline void intel_register_dsm_handler(void) { return; }
3319static inline void intel_unregister_dsm_handler(void) { return; }
3320#endif /* CONFIG_ACPI */
3321
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003322/* intel_device_info.c */
3323static inline struct intel_device_info *
3324mkwrite_device_info(struct drm_i915_private *dev_priv)
3325{
3326 return (struct intel_device_info *)&dev_priv->info;
3327}
3328
Jesse Barnes79e53942008-11-07 14:24:08 -08003329/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003330extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003331extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003332extern void intel_modeset_cleanup(struct drm_device *dev);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003333extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3334 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003335extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003336extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3337extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003338extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003339extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003340extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Chris Wilson60548c52018-07-31 14:26:29 +01003341extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3342 bool interactive);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003343extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003344 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003345
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003346int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3347 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003348
Chris Wilson6ef3d422010-08-04 20:26:07 +01003349/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003350extern struct intel_overlay_error_state *
3351intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003352extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3353 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003354
Chris Wilsonc0336662016-05-06 15:40:21 +01003355extern struct intel_display_error_state *
3356intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003357extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003358 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003359
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003360int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003361int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003362 u32 val, int fast_timeout_us,
3363 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003364#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003365 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003366
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003367int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3368 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003369
3370/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303371u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003372int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003373u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003374u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3375void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003376u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3377void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3378u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3379void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003380u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3381void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003382u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3383void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003384u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3385 enum intel_sbi_destination destination);
3386void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3387 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303388u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3389void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003390
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003391/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003392void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003393 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003394void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3395 enum port port, u32 margin, u32 scale,
3396 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003397void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3398void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3399bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3400 enum dpio_phy phy);
3401bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3402 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003403uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003404void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3405 uint8_t lane_lat_optim_mask);
3406uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3407
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003408void chv_set_phy_signal_level(struct intel_encoder *encoder,
3409 u32 deemph_reg_value, u32 margin_reg_value,
3410 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003411void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003412 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003413 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003414void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3415 const struct intel_crtc_state *crtc_state);
3416void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3417 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003418void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003419void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3420 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003421
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003422void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3423 u32 demph_reg_value, u32 preemph_reg_value,
3424 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003425void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3426 const struct intel_crtc_state *crtc_state);
3427void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3428 const struct intel_crtc_state *crtc_state);
3429void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3430 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003431
Imre Deakc45198b2018-11-06 18:06:18 +02003432/* intel_combo_phy.c */
3433void icl_combo_phys_init(struct drm_i915_private *dev_priv);
3434void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3435void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
3436void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3437
Ville Syrjälä616bc822015-01-23 21:04:25 +02003438int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3439int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003440u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003441 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303442
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003443u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3444
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003445static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3446 const i915_reg_t reg)
3447{
3448 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3449}
3450
Ben Widawsky0b274482013-10-04 21:22:51 -07003451#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3452#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003453
Ben Widawsky0b274482013-10-04 21:22:51 -07003454#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3455#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3456#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3457#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003458
Ben Widawsky0b274482013-10-04 21:22:51 -07003459#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3460#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3461#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3462#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003463
Chris Wilson698b3132014-03-21 13:16:43 +00003464/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3465 * will be implemented using 2 32-bit writes in an arbitrary order with
3466 * an arbitrary delay between them. This can cause the hardware to
3467 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003468 * machine death. For this reason we do not support I915_WRITE64, or
3469 * dev_priv->uncore.funcs.mmio_writeq.
3470 *
3471 * When reading a 64-bit value as two 32-bit values, the delay may cause
3472 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3473 * occasionally a 64-bit register does not actualy support a full readq
3474 * and must be read using two 32-bit reads.
3475 *
3476 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003477 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003478#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003479
Chris Wilson50877442014-03-21 12:41:53 +00003480#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003481 u32 upper, lower, old_upper, loop = 0; \
3482 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003483 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003484 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003485 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003486 upper = I915_READ(upper_reg); \
3487 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003488 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003489
Zou Nan haicae58522010-11-09 17:17:32 +08003490#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3491#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3492
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003493#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003494static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003495 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003496{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003498}
3499
3500#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003501static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003502 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003503{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003504 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003505}
3506__raw_read(8, b)
3507__raw_read(16, w)
3508__raw_read(32, l)
3509__raw_read(64, q)
3510
3511__raw_write(8, b)
3512__raw_write(16, w)
3513__raw_write(32, l)
3514__raw_write(64, q)
3515
3516#undef __raw_read
3517#undef __raw_write
3518
Chris Wilsona6111f72015-04-07 16:21:02 +01003519/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003520 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003521 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003522 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003523 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003524 *
3525 * As an example, these accessors can possibly be used between:
3526 *
3527 * spin_lock_irq(&dev_priv->uncore.lock);
3528 * intel_uncore_forcewake_get__locked();
3529 *
3530 * and
3531 *
3532 * intel_uncore_forcewake_put__locked();
3533 * spin_unlock_irq(&dev_priv->uncore.lock);
3534 *
3535 *
3536 * Note: some registers may not need forcewake held, so
3537 * intel_uncore_forcewake_{get,put} can be omitted, see
3538 * intel_uncore_forcewake_for_reg().
3539 *
3540 * Certain architectures will die if the same cacheline is concurrently accessed
3541 * by different clients (e.g. on Ivybridge). Access to registers should
3542 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3543 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003544 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003545#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3546#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003547#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003548#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3549
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003550/* "Broadcast RGB" property */
3551#define INTEL_BROADCAST_RGB_AUTO 0
3552#define INTEL_BROADCAST_RGB_FULL 1
3553#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003554
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003555static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003556{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003557 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003558 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003559 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303560 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003561 else
3562 return VGACNTRL;
3563}
3564
Imre Deakdf977292013-05-21 20:03:17 +03003565static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3566{
3567 unsigned long j = msecs_to_jiffies(m);
3568
3569 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3570}
3571
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003572static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3573{
Chris Wilsonb8050142017-08-11 11:57:31 +01003574 /* nsecs_to_jiffies64() does not guard against overflow */
3575 if (NSEC_PER_SEC % HZ &&
3576 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3577 return MAX_JIFFY_OFFSET;
3578
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003579 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3580}
3581
Paulo Zanonidce56b32013-12-19 14:29:40 -02003582/*
3583 * If you need to wait X milliseconds between events A and B, but event B
3584 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3585 * when event A happened, then just before event B you call this function and
3586 * pass the timestamp as the first argument, and X as the second argument.
3587 */
3588static inline void
3589wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3590{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003591 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003592
3593 /*
3594 * Don't re-read the value of "jiffies" every time since it may change
3595 * behind our back and break the math.
3596 */
3597 tmp_jiffies = jiffies;
3598 target_jiffies = timestamp_jiffies +
3599 msecs_to_jiffies_timeout(to_wait_ms);
3600
3601 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003602 remaining_jiffies = target_jiffies - tmp_jiffies;
3603 while (remaining_jiffies)
3604 remaining_jiffies =
3605 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003606 }
3607}
Chris Wilson221fe792016-09-09 14:11:51 +01003608
3609static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003610__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003611{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003612 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003613 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003614
Chris Wilson309663a2017-02-23 07:44:07 +00003615 /* Note that the engine may have wrapped around the seqno, and
3616 * so our request->global_seqno will be ahead of the hardware,
3617 * even though it completed the request before wrapping. We catch
3618 * this by kicking all the waiters before resetting the seqno
3619 * in hardware, and also signal the fence.
3620 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003621 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003622 return true;
3623
Chris Wilson754c9fd2017-02-23 07:44:14 +00003624 /* The request was dequeued before we were awoken. We check after
3625 * inspecting the hw to confirm that this was the same request
3626 * that generated the HWS update. The memory barriers within
3627 * the request execution are sufficient to ensure that a check
3628 * after reading the value from hw matches this request.
3629 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003630 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003631 if (!seqno)
3632 return false;
3633
Chris Wilson7ec2c732016-07-01 17:23:22 +01003634 /* Before we do the heavier coherent read of the seqno,
3635 * check the value (hopefully) in the CPU cacheline.
3636 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003637 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003638 return true;
3639
Chris Wilson688e6c72016-07-01 17:23:15 +01003640 /* Ensure our read of the seqno is coherent so that we
3641 * do not "miss an interrupt" (i.e. if this is the last
3642 * request and the seqno write from the GPU is not visible
3643 * by the time the interrupt fires, we will see that the
3644 * request is incomplete and go back to sleep awaiting
3645 * another interrupt that will never come.)
3646 *
3647 * Strictly, we only need to do this once after an interrupt,
3648 * but it is easier and safer to do it every time the waiter
3649 * is woken.
3650 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003651 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003652 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003653 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003654
Chris Wilson3d5564e2016-07-01 17:23:23 +01003655 /* The ordering of irq_posted versus applying the barrier
3656 * is crucial. The clearing of the current irq_posted must
3657 * be visible before we perform the barrier operation,
3658 * such that if a subsequent interrupt arrives, irq_posted
3659 * is reasserted and our task rewoken (which causes us to
3660 * do another __i915_request_irq_complete() immediately
3661 * and reapply the barrier). Conversely, if the clear
3662 * occurs after the barrier, then an interrupt that arrived
3663 * whilst we waited on the barrier would not trigger a
3664 * barrier on the next pass, and the read may not see the
3665 * seqno update.
3666 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003667 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003668
3669 /* If we consume the irq, but we are no longer the bottom-half,
3670 * the real bottom-half may not have serialised their own
3671 * seqno check with the irq-barrier (i.e. may have inspected
3672 * the seqno before we believe it coherent since they see
3673 * irq_posted == false but we are still running).
3674 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003675 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003676 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003677 /* Note that if the bottom-half is changed as we
3678 * are sending the wake-up, the new bottom-half will
3679 * be woken by whomever made the change. We only have
3680 * to worry about when we steal the irq-posted for
3681 * ourself.
3682 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003683 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003684 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003685
Chris Wilsone61e0f52018-02-21 09:56:36 +00003686 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003687 return true;
3688 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003689
Chris Wilson688e6c72016-07-01 17:23:15 +01003690 return false;
3691}
3692
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003693void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3694bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3695
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003696/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3697 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3698 * perform the operation. To check beforehand, pass in the parameters to
3699 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3700 * you only need to pass in the minor offsets, page-aligned pointers are
3701 * always valid.
3702 *
3703 * For just checking for SSE4.1, in the foreknowledge that the future use
3704 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3705 */
3706#define i915_can_memcpy_from_wc(dst, src, len) \
3707 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3708
3709#define i915_has_memcpy_from_wc() \
3710 i915_memcpy_from_wc(NULL, NULL, 0)
3711
Chris Wilsonc58305a2016-08-19 16:54:28 +01003712/* i915_mm.c */
3713int remap_io_mapping(struct vm_area_struct *vma,
3714 unsigned long addr, unsigned long pfn, unsigned long size,
3715 struct io_mapping *iomap);
3716
Chris Wilson767a9832017-09-13 09:56:05 +01003717static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3718{
3719 if (INTEL_GEN(i915) >= 10)
3720 return CNL_HWS_CSB_WRITE_INDEX;
3721 else
3722 return I915_HWS_CSB_WRITE_INDEX;
3723}
3724
Linus Torvalds1da177e2005-04-16 15:20:36 -07003725#endif