Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
Tvrtko Ursulin | 93b81f5 | 2015-02-10 17:16:05 +0000 | [diff] [blame] | 34 | #include <uapi/drm/drm_fourcc.h> |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 35 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 36 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 37 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 38 | #include <linux/i2c-algo-bit.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 39 | #include <linux/backlight.h> |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 40 | #include <linux/hash.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 41 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 42 | #include <linux/kref.h> |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 43 | #include <linux/mm_types.h> |
Tvrtko Ursulin | b46a33e | 2017-11-21 18:18:45 +0000 | [diff] [blame] | 44 | #include <linux/perf_event.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 45 | #include <linux/pm_qos.h> |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 46 | #include <linux/reservation.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 47 | #include <linux/shmem_fs.h> |
Chris Wilson | bd780f3 | 2019-01-14 14:21:09 +0000 | [diff] [blame] | 48 | #include <linux/stackdepot.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 49 | |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 50 | #include <drm/intel-gtt.h> |
| 51 | #include <drm/drm_legacy.h> /* for struct drm_dma_handle */ |
| 52 | #include <drm/drm_gem.h> |
Daniel Vetter | 3b96a0b | 2016-06-21 10:54:22 +0200 | [diff] [blame] | 53 | #include <drm/drm_auth.h> |
Gabriel Krisman Bertazi | f9a87bd | 2017-01-09 19:56:49 -0200 | [diff] [blame] | 54 | #include <drm/drm_cache.h> |
Daniel Vetter | d78aa65 | 2018-09-05 15:57:05 +0200 | [diff] [blame] | 55 | #include <drm/drm_util.h> |
Manasi Navare | 7b610f1 | 2018-11-28 12:26:12 -0800 | [diff] [blame] | 56 | #include <drm/drm_dsc.h> |
Ville Syrjälä | c457d9c | 2019-05-24 18:36:14 +0300 | [diff] [blame] | 57 | #include <drm/drm_atomic.h> |
Jani Nikula | 2f80d7b | 2019-01-08 10:27:09 +0200 | [diff] [blame] | 58 | #include <drm/drm_connector.h> |
Ramalingam C | 9055aac | 2019-02-16 23:06:51 +0530 | [diff] [blame] | 59 | #include <drm/i915_mei_hdcp_interface.h> |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 60 | |
Jani Nikula | 2d332ee | 2018-11-16 14:07:25 +0200 | [diff] [blame] | 61 | #include "i915_fixed.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 62 | #include "i915_params.h" |
| 63 | #include "i915_reg.h" |
Chris Wilson | 40b326e | 2017-01-05 15:30:22 +0000 | [diff] [blame] | 64 | #include "i915_utils.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 65 | |
Jani Nikula | df0566a | 2019-06-13 11:44:16 +0300 | [diff] [blame] | 66 | #include "display/intel_bios.h" |
| 67 | #include "display/intel_display.h" |
| 68 | #include "display/intel_display_power.h" |
| 69 | #include "display/intel_dpll_mgr.h" |
| 70 | #include "display/intel_frontbuffer.h" |
Daniele Ceraolo Spurio | 4e3f12d | 2019-08-15 18:23:40 -0700 | [diff] [blame] | 71 | #include "display/intel_gmbus.h" |
Jani Nikula | df0566a | 2019-06-13 11:44:16 +0300 | [diff] [blame] | 72 | #include "display/intel_opregion.h" |
| 73 | |
Jani Nikula | 6401faf | 2019-08-08 16:42:48 +0300 | [diff] [blame] | 74 | #include "gem/i915_gem_context_types.h" |
Jani Nikula | be80bc3 | 2019-08-08 16:42:49 +0300 | [diff] [blame] | 75 | #include "gem/i915_gem_shrinker.h" |
Jani Nikula | 6401faf | 2019-08-08 16:42:48 +0300 | [diff] [blame] | 76 | #include "gem/i915_gem_stolen.h" |
| 77 | |
Chris Wilson | 112ed2d | 2019-04-24 18:48:39 +0100 | [diff] [blame] | 78 | #include "gt/intel_lrc.h" |
| 79 | #include "gt/intel_engine.h" |
Tvrtko Ursulin | e5be5c7 | 2019-06-21 08:07:40 +0100 | [diff] [blame] | 80 | #include "gt/intel_gt_types.h" |
Chris Wilson | 112ed2d | 2019-04-24 18:48:39 +0100 | [diff] [blame] | 81 | #include "gt/intel_workarounds.h" |
Daniele Ceraolo Spurio | 0f261b2 | 2019-07-13 11:00:11 +0100 | [diff] [blame] | 82 | #include "gt/uc/intel_uc.h" |
Chris Wilson | 112ed2d | 2019-04-24 18:48:39 +0100 | [diff] [blame] | 83 | |
Michal Wajdeczko | b978520 | 2017-12-21 21:57:32 +0000 | [diff] [blame] | 84 | #include "intel_device_info.h" |
Jani Nikula | 707d26d | 2019-08-07 15:04:15 +0300 | [diff] [blame] | 85 | #include "intel_pch.h" |
Jani Nikula | 0d5adc5 | 2019-04-29 15:29:36 +0300 | [diff] [blame] | 86 | #include "intel_runtime_pm.h" |
Michal Wajdeczko | 3846a9b | 2017-12-21 21:57:31 +0000 | [diff] [blame] | 87 | #include "intel_uncore.h" |
Chris Wilson | d91e657 | 2019-04-24 21:07:13 +0100 | [diff] [blame] | 88 | #include "intel_wakeref.h" |
Jackie Li | 6b0478f | 2018-03-13 17:32:50 -0700 | [diff] [blame] | 89 | #include "intel_wopcm.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 90 | |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 91 | #include "i915_gem.h" |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 92 | #include "i915_gem_fence_reg.h" |
Chris Wilson | e73bdd2 | 2016-04-13 17:35:01 +0100 | [diff] [blame] | 93 | #include "i915_gem_gtt.h" |
Michal Wajdeczko | d897a11 | 2018-03-08 09:50:37 +0000 | [diff] [blame] | 94 | #include "i915_gpu_error.h" |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 95 | #include "i915_request.h" |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 96 | #include "i915_scheduler.h" |
Tvrtko Ursulin | f0c02c1 | 2019-06-21 08:08:10 +0100 | [diff] [blame] | 97 | #include "gt/intel_timeline.h" |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 98 | #include "i915_vma.h" |
Jani Nikula | a09d9a8 | 2019-08-06 13:07:28 +0300 | [diff] [blame] | 99 | #include "i915_irq.h" |
Joonas Lahtinen | b42fe9c | 2016-11-11 12:43:54 +0200 | [diff] [blame] | 100 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 101 | #include "intel_gvt.h" |
| 102 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | /* General customization: |
| 104 | */ |
| 105 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | #define DRIVER_NAME "i915" |
| 107 | #define DRIVER_DESC "Intel Graphics" |
Rodrigo Vivi | be6133b | 2019-08-13 23:59:53 -0700 | [diff] [blame] | 108 | #define DRIVER_DATE "20190813" |
| 109 | #define DRIVER_TIMESTAMP 1565765993 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | |
Chris Wilson | 5e5d2e2 | 2019-05-28 10:29:42 +0100 | [diff] [blame] | 111 | struct drm_i915_gem_object; |
| 112 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 113 | enum hpd_pin { |
| 114 | HPD_NONE = 0, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 115 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 116 | HPD_CRT, |
| 117 | HPD_SDVO_B, |
| 118 | HPD_SDVO_C, |
Imre Deak | cc24fcd | 2015-07-21 15:32:45 -0700 | [diff] [blame] | 119 | HPD_PORT_A, |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 120 | HPD_PORT_B, |
| 121 | HPD_PORT_C, |
| 122 | HPD_PORT_D, |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 123 | HPD_PORT_E, |
Dhinakaran Pandiyan | 96ae483 | 2018-03-23 10:24:17 -0700 | [diff] [blame] | 124 | HPD_PORT_F, |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 125 | HPD_PORT_G, |
| 126 | HPD_PORT_H, |
| 127 | HPD_PORT_I, |
| 128 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 129 | HPD_NUM_PINS |
| 130 | }; |
| 131 | |
Jani Nikula | c91711f | 2015-05-28 15:43:48 +0300 | [diff] [blame] | 132 | #define for_each_hpd_pin(__pin) \ |
| 133 | for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++) |
| 134 | |
Lyude Paul | 9a64c65 | 2018-11-06 16:30:16 -0500 | [diff] [blame] | 135 | /* Threshold == 5 for long IRQs, 50 for short */ |
| 136 | #define HPD_STORM_DEFAULT_THRESHOLD 50 |
Lyude | 317eaa9 | 2017-02-03 21:18:25 -0500 | [diff] [blame] | 137 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 138 | struct i915_hotplug { |
Imre Deak | 3944709 | 2019-07-11 17:53:42 -0700 | [diff] [blame] | 139 | struct delayed_work hotplug_work; |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 140 | |
| 141 | struct { |
| 142 | unsigned long last_jiffies; |
| 143 | int count; |
| 144 | enum { |
| 145 | HPD_ENABLED = 0, |
| 146 | HPD_DISABLED = 1, |
| 147 | HPD_MARK_DISABLED = 2 |
| 148 | } state; |
| 149 | } stats[HPD_NUM_PINS]; |
| 150 | u32 event_bits; |
Imre Deak | 3944709 | 2019-07-11 17:53:42 -0700 | [diff] [blame] | 151 | u32 retry_bits; |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 152 | struct delayed_work reenable_work; |
| 153 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 154 | u32 long_port_mask; |
| 155 | u32 short_port_mask; |
| 156 | struct work_struct dig_port_work; |
| 157 | |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 158 | struct work_struct poll_init_work; |
| 159 | bool poll_enabled; |
| 160 | |
Lyude | 317eaa9 | 2017-02-03 21:18:25 -0500 | [diff] [blame] | 161 | unsigned int hpd_storm_threshold; |
Lyude Paul | 9a64c65 | 2018-11-06 16:30:16 -0500 | [diff] [blame] | 162 | /* Whether or not to count short HPD IRQs in HPD storms */ |
| 163 | u8 hpd_short_storm_enabled; |
Lyude | 317eaa9 | 2017-02-03 21:18:25 -0500 | [diff] [blame] | 164 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 165 | /* |
| 166 | * if we get a HPD irq from DP and a HPD irq from non-DP |
| 167 | * the non-DP HPD could block the workqueue on a mode config |
| 168 | * mutex getting, that userspace may have taken. However |
| 169 | * userspace is waiting on the DP workqueue to run which is |
| 170 | * blocked behind the non-DP one. |
| 171 | */ |
| 172 | struct workqueue_struct *dp_wq; |
| 173 | }; |
| 174 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 175 | #define I915_GEM_GPU_DOMAINS \ |
| 176 | (I915_GEM_DOMAIN_RENDER | \ |
| 177 | I915_GEM_DOMAIN_SAMPLER | \ |
| 178 | I915_GEM_DOMAIN_COMMAND | \ |
| 179 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 180 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 181 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 182 | struct drm_i915_private; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 183 | struct i915_mm_struct; |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 184 | struct i915_mmu_object; |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 185 | |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 186 | struct drm_i915_file_private { |
| 187 | struct drm_i915_private *dev_priv; |
| 188 | struct drm_file *file; |
| 189 | |
| 190 | struct { |
| 191 | spinlock_t lock; |
| 192 | struct list_head request_list; |
| 193 | } mm; |
Chris Wilson | 7dc4071 | 2019-03-21 14:07:09 +0000 | [diff] [blame] | 194 | |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 195 | struct idr context_idr; |
Chris Wilson | 7dc4071 | 2019-03-21 14:07:09 +0000 | [diff] [blame] | 196 | struct mutex context_idr_lock; /* guards context_idr */ |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 197 | |
Chris Wilson | e0695db | 2019-03-22 09:23:23 +0000 | [diff] [blame] | 198 | struct idr vm_idr; |
| 199 | struct mutex vm_idr_lock; /* guards vm_idr */ |
| 200 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 201 | unsigned int bsd_engine; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 202 | |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 203 | /* |
| 204 | * Every context ban increments per client ban score. Also |
| 205 | * hangs in short succession increments ban score. If ban threshold |
| 206 | * is reached, client is considered banned and submitting more work |
| 207 | * will fail. This is a stop gap measure to limit the badly behaving |
| 208 | * clients access to gpu. Note that unbannable contexts never increment |
| 209 | * the client ban score. |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 210 | */ |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 211 | #define I915_CLIENT_SCORE_HANG_FAST 1 |
| 212 | #define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ) |
| 213 | #define I915_CLIENT_SCORE_CONTEXT_BAN 3 |
| 214 | #define I915_CLIENT_SCORE_BANNED 9 |
| 215 | /** ban_score: Accumulated score of all ctx bans and fast hangs. */ |
| 216 | atomic_t ban_score; |
| 217 | unsigned long hang_timestamp; |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 218 | }; |
| 219 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | /* Interface history: |
| 221 | * |
| 222 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 223 | * 1.2: Add Power Management |
| 224 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 225 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 226 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 227 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 228 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | */ |
| 230 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 231 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | #define DRIVER_PATCHLEVEL 0 |
| 233 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 234 | struct intel_overlay; |
| 235 | struct intel_overlay_error_state; |
| 236 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 237 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 238 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 239 | u8 dvo_port; |
| 240 | u8 slave_addr; |
| 241 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 242 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 243 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 244 | }; |
| 245 | |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 246 | struct intel_connector; |
Jani Nikula | 820d2d7 | 2014-10-27 16:26:47 +0200 | [diff] [blame] | 247 | struct intel_encoder; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 248 | struct intel_atomic_state; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 249 | struct intel_crtc_state; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 250 | struct intel_initial_plane_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 251 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 252 | struct intel_limit; |
| 253 | struct dpll; |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 254 | struct intel_cdclk_state; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 255 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 256 | struct drm_i915_display_funcs { |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 257 | void (*get_cdclk)(struct drm_i915_private *dev_priv, |
| 258 | struct intel_cdclk_state *cdclk_state); |
Ville Syrjälä | b0587e4 | 2017-01-26 21:52:01 +0200 | [diff] [blame] | 259 | void (*set_cdclk)(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 59f9e9c | 2019-03-27 12:13:21 +0200 | [diff] [blame] | 260 | const struct intel_cdclk_state *cdclk_state, |
| 261 | enum pipe pipe); |
Ville Syrjälä | bdaf843 | 2017-11-17 21:19:11 +0200 | [diff] [blame] | 262 | int (*get_fifo_size)(struct drm_i915_private *dev_priv, |
| 263 | enum i9xx_plane_id i9xx_plane); |
Maarten Lankhorst | ec19364 | 2019-06-28 10:55:17 +0200 | [diff] [blame] | 264 | int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state); |
| 265 | int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 266 | void (*initial_watermarks)(struct intel_atomic_state *state, |
Maarten Lankhorst | ec19364 | 2019-06-28 10:55:17 +0200 | [diff] [blame] | 267 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 268 | void (*atomic_update_watermarks)(struct intel_atomic_state *state, |
Maarten Lankhorst | ec19364 | 2019-06-28 10:55:17 +0200 | [diff] [blame] | 269 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 270 | void (*optimize_watermarks)(struct intel_atomic_state *state, |
Maarten Lankhorst | ec19364 | 2019-06-28 10:55:17 +0200 | [diff] [blame] | 271 | struct intel_crtc_state *crtc_state); |
Matt Roper | cd1d3ee | 2018-12-10 13:54:14 -0800 | [diff] [blame] | 272 | int (*compute_global_watermarks)(struct intel_atomic_state *state); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 273 | void (*update_wm)(struct intel_crtc *crtc); |
Ville Syrjälä | 8b67896 | 2019-05-17 22:31:19 +0300 | [diff] [blame] | 274 | int (*modeset_calc_cdclk)(struct intel_atomic_state *state); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 275 | /* Returns the active state of the crtc, and if the crtc is active, |
| 276 | * fills out the pipe-config with the hw state. */ |
| 277 | bool (*get_pipe_config)(struct intel_crtc *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 278 | struct intel_crtc_state *); |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 279 | void (*get_initial_plane_config)(struct intel_crtc *, |
| 280 | struct intel_initial_plane_config *); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 281 | int (*crtc_compute_clock)(struct intel_crtc *crtc, |
| 282 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 283 | void (*crtc_enable)(struct intel_crtc_state *pipe_config, |
Maarten Lankhorst | 855e0d6 | 2019-06-28 10:55:13 +0200 | [diff] [blame] | 284 | struct intel_atomic_state *old_state); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 285 | void (*crtc_disable)(struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | 855e0d6 | 2019-06-28 10:55:13 +0200 | [diff] [blame] | 286 | struct intel_atomic_state *old_state); |
| 287 | void (*update_crtcs)(struct intel_atomic_state *state); |
Ville Syrjälä | 8ec47de | 2017-10-30 20:46:53 +0200 | [diff] [blame] | 288 | void (*audio_codec_enable)(struct intel_encoder *encoder, |
| 289 | const struct intel_crtc_state *crtc_state, |
| 290 | const struct drm_connector_state *conn_state); |
| 291 | void (*audio_codec_disable)(struct intel_encoder *encoder, |
| 292 | const struct intel_crtc_state *old_crtc_state, |
| 293 | const struct drm_connector_state *old_conn_state); |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 294 | void (*fdi_link_train)(struct intel_crtc *crtc, |
| 295 | const struct intel_crtc_state *crtc_state); |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 296 | void (*init_clock_gating)(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | 91d1425 | 2016-05-06 14:48:28 +0100 | [diff] [blame] | 297 | void (*hpd_irq_setup)(struct drm_i915_private *dev_priv); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 298 | /* clock updates for mode set */ |
| 299 | /* cursor updates */ |
| 300 | /* render clock increase/decrease */ |
| 301 | /* display clock increase/decrease */ |
| 302 | /* pll clock increase/decrease */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 303 | |
Ville Syrjälä | 9d9cb9c | 2019-03-27 17:50:37 +0200 | [diff] [blame] | 304 | int (*color_check)(struct intel_crtc_state *crtc_state); |
Ville Syrjälä | 4d8ed54 | 2019-02-05 18:08:40 +0200 | [diff] [blame] | 305 | /* |
| 306 | * Program double buffered color management registers during |
| 307 | * vblank evasion. The registers should then latch during the |
| 308 | * next vblank start, alongside any other double buffered registers |
| 309 | * involved with the same commit. |
| 310 | */ |
| 311 | void (*color_commit)(const struct intel_crtc_state *crtc_state); |
| 312 | /* |
| 313 | * Load LUTs (and other single buffered color management |
| 314 | * registers). Will (hopefully) be called during the vblank |
| 315 | * following the latching of any double buffered registers |
| 316 | * involved with the same commit. |
| 317 | */ |
Ville Syrjälä | 23b03a2 | 2019-02-05 18:08:38 +0200 | [diff] [blame] | 318 | void (*load_luts)(const struct intel_crtc_state *crtc_state); |
Swati Sharma | 2740e81 | 2019-05-29 15:20:51 +0530 | [diff] [blame] | 319 | void (*read_luts)(struct intel_crtc_state *crtc_state); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 320 | }; |
| 321 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 322 | struct intel_csr { |
Daniel Vetter | 8144ac5 | 2015-10-28 23:59:04 +0200 | [diff] [blame] | 323 | struct work_struct work; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 324 | const char *fw_path; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 325 | u32 required_version; |
| 326 | u32 max_fw_size; /* bytes */ |
| 327 | u32 *dmc_payload; |
| 328 | u32 dmc_fw_size; /* dwords */ |
| 329 | u32 version; |
| 330 | u32 mmio_count; |
Lucas De Marchi | 0703a53 | 2019-06-07 02:12:28 -0700 | [diff] [blame] | 331 | i915_reg_t mmioaddr[20]; |
| 332 | u32 mmiodata[20]; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 333 | u32 dc_state; |
| 334 | u32 allowed_dc_mask; |
Chris Wilson | 0e6e0be | 2019-01-14 14:21:24 +0000 | [diff] [blame] | 335 | intel_wakeref_t wakeref; |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 336 | }; |
| 337 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 338 | enum i915_cache_level { |
| 339 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 340 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 341 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 342 | caches, eg sampler/render caches, and the |
| 343 | large Last-Level-Cache. LLC is coherent with |
| 344 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 345 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 346 | }; |
| 347 | |
Chris Wilson | 85fd4f5 | 2016-12-05 14:29:36 +0000 | [diff] [blame] | 348 | #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */ |
| 349 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 350 | struct intel_fbc { |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 351 | /* This is always the inner lock when overlapping with struct_mutex and |
| 352 | * it's the outer lock when overlapping with stolen_lock. */ |
| 353 | struct mutex lock; |
Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 354 | unsigned threshold; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 355 | unsigned int possible_framebuffer_bits; |
| 356 | unsigned int busy_bits; |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 357 | unsigned int visible_pipes_mask; |
Paulo Zanoni | e35fef2 | 2015-02-09 14:46:29 -0200 | [diff] [blame] | 358 | struct intel_crtc *crtc; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 359 | |
Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 360 | struct drm_mm_node compressed_fb; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 361 | struct drm_mm_node *compressed_llb; |
| 362 | |
Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 363 | bool false_color; |
| 364 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 365 | bool enabled; |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 366 | bool active; |
Maarten Lankhorst | c9855a5 | 2018-06-25 18:37:57 +0200 | [diff] [blame] | 367 | bool flip_pending; |
Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 368 | |
Paulo Zanoni | 61a585d | 2016-09-13 10:38:57 -0300 | [diff] [blame] | 369 | bool underrun_detected; |
| 370 | struct work_struct underrun_work; |
| 371 | |
Paulo Zanoni | 525a4f9 | 2017-07-14 16:38:22 -0300 | [diff] [blame] | 372 | /* |
| 373 | * Due to the atomic rules we can't access some structures without the |
| 374 | * appropriate locking, so we cache information here in order to avoid |
| 375 | * these problems. |
| 376 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 377 | struct intel_fbc_state_cache { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 378 | struct i915_vma *vma; |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 379 | unsigned long flags; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 380 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 381 | struct { |
| 382 | unsigned int mode_flags; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 383 | u32 hsw_bdw_pixel_rate; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 384 | } crtc; |
| 385 | |
| 386 | struct { |
| 387 | unsigned int rotation; |
| 388 | int src_w; |
| 389 | int src_h; |
| 390 | bool visible; |
Juha-Pekka Heikkila | bf0a5d4 | 2017-10-17 23:08:07 +0300 | [diff] [blame] | 391 | /* |
| 392 | * Display surface base address adjustement for |
| 393 | * pageflips. Note that on gen4+ this only adjusts up |
| 394 | * to a tile, offsets within a tile are handled in |
| 395 | * the hw itself (with the TILEOFF register). |
| 396 | */ |
| 397 | int adjusted_x; |
| 398 | int adjusted_y; |
Juha-Pekka Heikkila | 31d1d3c | 2017-10-17 23:08:11 +0300 | [diff] [blame] | 399 | |
| 400 | int y; |
Maarten Lankhorst | b208152 | 2018-08-15 12:34:05 +0200 | [diff] [blame] | 401 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 402 | u16 pixel_blend_mode; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 403 | } plane; |
| 404 | |
| 405 | struct { |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 406 | const struct drm_format_info *format; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 407 | unsigned int stride; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 408 | } fb; |
| 409 | } state_cache; |
| 410 | |
Paulo Zanoni | 525a4f9 | 2017-07-14 16:38:22 -0300 | [diff] [blame] | 411 | /* |
| 412 | * This structure contains everything that's relevant to program the |
| 413 | * hardware registers. When we want to figure out if we need to disable |
| 414 | * and re-enable FBC for a new configuration we just check if there's |
| 415 | * something different in the struct. The genx_fbc_activate functions |
| 416 | * are supposed to read from it in order to program the registers. |
| 417 | */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 418 | struct intel_fbc_reg_params { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 419 | struct i915_vma *vma; |
Chris Wilson | 1c9b6b1 | 2018-02-20 13:42:08 +0000 | [diff] [blame] | 420 | unsigned long flags; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 421 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 422 | struct { |
| 423 | enum pipe pipe; |
Ville Syrjälä | ed15030 | 2017-11-17 21:19:10 +0200 | [diff] [blame] | 424 | enum i9xx_plane_id i9xx_plane; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 425 | unsigned int fence_y_offset; |
| 426 | } crtc; |
| 427 | |
| 428 | struct { |
Ville Syrjälä | 801c8fe | 2016-11-18 21:53:04 +0200 | [diff] [blame] | 429 | const struct drm_format_info *format; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 430 | unsigned int stride; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 431 | } fb; |
| 432 | |
| 433 | int cfb_size; |
Praveen Paneri | 5654a16 | 2017-08-11 00:00:33 +0530 | [diff] [blame] | 434 | unsigned int gen9_wa_cfb_stride; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 435 | } params; |
| 436 | |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 437 | const char *no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 438 | }; |
| 439 | |
Chris Wilson | fe88d12 | 2016-12-31 11:20:12 +0000 | [diff] [blame] | 440 | /* |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 441 | * HIGH_RR is the highest eDP panel refresh rate read from EDID |
| 442 | * LOW_RR is the lowest eDP panel refresh rate found from EDID |
| 443 | * parsing for same resolution. |
| 444 | */ |
| 445 | enum drrs_refresh_rate_type { |
| 446 | DRRS_HIGH_RR, |
| 447 | DRRS_LOW_RR, |
| 448 | DRRS_MAX_RR, /* RR count */ |
| 449 | }; |
| 450 | |
| 451 | enum drrs_support_type { |
| 452 | DRRS_NOT_SUPPORTED = 0, |
| 453 | STATIC_DRRS_SUPPORT = 1, |
| 454 | SEAMLESS_DRRS_SUPPORT = 2 |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 455 | }; |
| 456 | |
Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 457 | struct intel_dp; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 458 | struct i915_drrs { |
| 459 | struct mutex mutex; |
| 460 | struct delayed_work work; |
| 461 | struct intel_dp *dp; |
| 462 | unsigned busy_frontbuffer_bits; |
| 463 | enum drrs_refresh_rate_type refresh_rate_type; |
| 464 | enum drrs_support_type type; |
| 465 | }; |
| 466 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 467 | struct i915_psr { |
Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 468 | struct mutex lock; |
Maarten Lankhorst | c44301f | 2018-08-09 16:21:01 +0200 | [diff] [blame] | 469 | |
| 470 | #define I915_PSR_DEBUG_MODE_MASK 0x0f |
| 471 | #define I915_PSR_DEBUG_DEFAULT 0x00 |
| 472 | #define I915_PSR_DEBUG_DISABLE 0x01 |
| 473 | #define I915_PSR_DEBUG_ENABLE 0x02 |
Maarten Lankhorst | 2ac45bd | 2018-08-08 16:19:11 +0200 | [diff] [blame] | 474 | #define I915_PSR_DEBUG_FORCE_PSR1 0x03 |
Maarten Lankhorst | c44301f | 2018-08-09 16:21:01 +0200 | [diff] [blame] | 475 | #define I915_PSR_DEBUG_IRQ 0x10 |
| 476 | |
| 477 | u32 debug; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 478 | bool sink_support; |
José Roberto de Souza | 23ec9f5 | 2019-02-06 13:18:45 -0800 | [diff] [blame] | 479 | bool enabled; |
Maarten Lankhorst | c44301f | 2018-08-09 16:21:01 +0200 | [diff] [blame] | 480 | struct intel_dp *dp; |
José Roberto de Souza | f0ad62a | 2018-11-27 23:28:38 -0800 | [diff] [blame] | 481 | enum pipe pipe; |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 482 | bool active; |
Rodrigo Vivi | 5422b37 | 2018-06-13 12:26:00 -0700 | [diff] [blame] | 483 | struct work_struct work; |
Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 484 | unsigned busy_frontbuffer_bits; |
José Roberto de Souza | 95f28d2 | 2018-03-28 15:30:42 -0700 | [diff] [blame] | 485 | bool sink_psr2_support; |
Rodrigo Vivi | 60e5ffe | 2016-02-01 12:02:07 -0800 | [diff] [blame] | 486 | bool link_standby; |
Nagaraju, Vathsala | 97da2ef | 2017-01-02 17:00:55 +0530 | [diff] [blame] | 487 | bool colorimetry_support; |
José Roberto de Souza | 95f28d2 | 2018-03-28 15:30:42 -0700 | [diff] [blame] | 488 | bool psr2_enabled; |
José Roberto de Souza | 26e5378d | 2018-03-28 15:30:44 -0700 | [diff] [blame] | 489 | u8 sink_sync_latency; |
Dhinakaran Pandiyan | 3f983e54 | 2018-04-03 14:24:20 -0700 | [diff] [blame] | 490 | ktime_t last_entry_attempt; |
| 491 | ktime_t last_exit; |
José Roberto de Souza | 50a12d8 | 2018-11-21 14:54:38 -0800 | [diff] [blame] | 492 | bool sink_not_reliable; |
José Roberto de Souza | 183b8e6 | 2018-11-21 14:54:39 -0800 | [diff] [blame] | 493 | bool irq_aux_error; |
José Roberto de Souza | 8c0d2c2 | 2018-12-03 16:34:03 -0800 | [diff] [blame] | 494 | u16 su_x_granularity; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 495 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 496 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 497 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 498 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 499 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 500 | #define QUIRK_PIN_SWIZZLED_PAGES (1<<5) |
Manasi Navare | c99a259 | 2017-06-30 09:33:48 -0700 | [diff] [blame] | 501 | #define QUIRK_INCREASE_T12_DELAY (1<<6) |
Clint Taylor | 90c3e21 | 2018-07-10 13:02:05 -0700 | [diff] [blame] | 502 | #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 503 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 504 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 505 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 506 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 507 | struct intel_gmbus { |
| 508 | struct i2c_adapter adapter; |
Ville Syrjälä | 3e4d44e | 2016-03-07 17:56:59 +0200 | [diff] [blame] | 509 | #define GMBUS_FORCE_BIT_RETRY (1U << 31) |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 510 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 511 | u32 reg0; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 512 | i915_reg_t gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 513 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 514 | struct drm_i915_private *dev_priv; |
| 515 | }; |
| 516 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 517 | struct i915_suspend_saved_registers { |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 518 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 519 | u32 saveFBC_CONTROL; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 520 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 521 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 522 | u32 saveSWF0[16]; |
| 523 | u32 saveSWF1[16]; |
Ville Syrjälä | 85fa792 | 2015-09-18 20:03:43 +0300 | [diff] [blame] | 524 | u32 saveSWF3[3]; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 525 | u64 saveFENCE[I915_MAX_NUM_FENCES]; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 526 | u32 savePCH_PORT_HOTPLUG; |
Jesse Barnes | 9f49c37 | 2014-12-10 12:16:05 -0800 | [diff] [blame] | 527 | u16 saveGCDGMBUS; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 528 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 529 | |
Daniele Ceraolo Spurio | 1bcd868 | 2019-08-19 19:01:46 -0700 | [diff] [blame^] | 530 | struct vlv_s0ix_state; |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 531 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 532 | struct intel_rps_ei { |
Mika Kuoppala | 679cb6c | 2017-03-15 17:43:03 +0200 | [diff] [blame] | 533 | ktime_t ktime; |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 534 | u32 render_c0; |
| 535 | u32 media_c0; |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 536 | }; |
| 537 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 538 | struct intel_rps { |
Chris Wilson | ebb5eb7 | 2019-04-26 09:17:21 +0100 | [diff] [blame] | 539 | struct mutex lock; /* protects enabling and the worker */ |
| 540 | |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 541 | /* |
| 542 | * work, interrupts_enabled and pm_iir are protected by |
| 543 | * dev_priv->irq_lock |
| 544 | */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 545 | struct work_struct work; |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 546 | bool interrupts_enabled; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 547 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 548 | |
Dave Gordon | b20e3cf | 2016-09-12 21:19:35 +0100 | [diff] [blame] | 549 | /* PM interrupt bits that should never be masked */ |
Sagar Arun Kamble | 5dd0455 | 2017-03-11 08:07:00 +0530 | [diff] [blame] | 550 | u32 pm_intrmsk_mbz; |
Sagar Arun Kamble | 1800ad2 | 2016-05-31 13:58:27 +0530 | [diff] [blame] | 551 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 552 | /* Frequencies are stored in potentially platform dependent multiples. |
| 553 | * In other words, *_freq needs to be multiplied by X to be interesting. |
| 554 | * Soft limits are those which are used for the dynamic reclocking done |
| 555 | * by the driver (raise frequencies under heavy loads, and lower for |
| 556 | * lighter loads). Hard limits are those imposed by the hardware. |
| 557 | * |
| 558 | * A distinction is made for overclocking, which is never enabled by |
| 559 | * default, and is considered to be above the hard limit if it's |
| 560 | * possible at all. |
| 561 | */ |
| 562 | u8 cur_freq; /* Current frequency (cached, may not == HW) */ |
| 563 | u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */ |
| 564 | u8 max_freq_softlimit; /* Max frequency permitted by the driver */ |
| 565 | u8 max_freq; /* Maximum frequency, RP0 if not overclocking */ |
| 566 | u8 min_freq; /* AKA RPn. Minimum frequency */ |
Chris Wilson | 29ecd78d | 2016-07-13 09:10:35 +0100 | [diff] [blame] | 567 | u8 boost_freq; /* Frequency to request when wait boosting */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 568 | u8 idle_freq; /* Frequency to request when we are idle */ |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 569 | u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */ |
| 570 | u8 rp1_freq; /* "less than" RP0 power/freqency */ |
| 571 | u8 rp0_freq; /* Non-overclocked max frequency. */ |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 572 | u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */ |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 573 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 574 | int last_adj; |
Chris Wilson | 60548c5 | 2018-07-31 14:26:29 +0100 | [diff] [blame] | 575 | |
| 576 | struct { |
| 577 | struct mutex mutex; |
| 578 | |
| 579 | enum { LOW_POWER, BETWEEN, HIGH_POWER } mode; |
| 580 | unsigned int interactive; |
| 581 | |
| 582 | u8 up_threshold; /* Current %busy required to uplock */ |
| 583 | u8 down_threshold; /* Current %busy required to downclock */ |
| 584 | } power; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 585 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 586 | bool enabled; |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 587 | atomic_t num_waiters; |
| 588 | atomic_t boosts; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 589 | |
Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 590 | /* manual wa residency calculations */ |
Chris Wilson | e0e8c7c | 2017-03-09 21:12:30 +0000 | [diff] [blame] | 591 | struct intel_rps_ei ei; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 592 | }; |
| 593 | |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 594 | struct intel_rc6 { |
| 595 | bool enabled; |
Tvrtko Ursulin | 817cc079 | 2018-02-08 16:00:36 +0000 | [diff] [blame] | 596 | u64 prev_hw_residency[4]; |
| 597 | u64 cur_residency[4]; |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 598 | }; |
| 599 | |
| 600 | struct intel_llc_pstate { |
| 601 | bool enabled; |
| 602 | }; |
| 603 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 604 | struct intel_gen6_power_mgmt { |
| 605 | struct intel_rps rps; |
Sagar Arun Kamble | 37d933f | 2017-10-10 22:30:10 +0100 | [diff] [blame] | 606 | struct intel_rc6 rc6; |
| 607 | struct intel_llc_pstate llc_pstate; |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 608 | }; |
| 609 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 610 | /* defined intel_pm.c */ |
| 611 | extern spinlock_t mchdev_lock; |
| 612 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 613 | struct intel_ilk_power_mgmt { |
| 614 | u8 cur_delay; |
| 615 | u8 min_delay; |
| 616 | u8 max_delay; |
| 617 | u8 fmax; |
| 618 | u8 fstart; |
| 619 | |
| 620 | u64 last_count1; |
| 621 | unsigned long last_time1; |
| 622 | unsigned long chipset_power; |
| 623 | u64 last_count2; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 624 | u64 last_time2; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 625 | unsigned long gfx_power; |
| 626 | u8 corr; |
| 627 | |
| 628 | int c_m; |
| 629 | int r_t; |
| 630 | }; |
| 631 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 632 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 633 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 634 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 635 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 636 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 637 | }; |
| 638 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 639 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 640 | /** Memory allocator for GTT stolen memory */ |
| 641 | struct drm_mm stolen; |
Paulo Zanoni | 92e97d2 | 2015-07-02 19:25:09 -0300 | [diff] [blame] | 642 | /** Protects the usage of the GTT stolen memory allocator. This is |
| 643 | * always the inner lock when overlapping with struct_mutex. */ |
| 644 | struct mutex stolen_lock; |
| 645 | |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 646 | /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */ |
| 647 | spinlock_t obj_lock; |
| 648 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 649 | /** |
Chris Wilson | ecab9be | 2019-06-12 11:57:20 +0100 | [diff] [blame] | 650 | * List of objects which are purgeable. |
Chris Wilson | 3b4fa96 | 2019-05-30 21:34:59 +0100 | [diff] [blame] | 651 | */ |
| 652 | struct list_head purge_list; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 653 | |
Chris Wilson | ecab9be | 2019-06-12 11:57:20 +0100 | [diff] [blame] | 654 | /** |
| 655 | * List of objects which have allocated pages and are shrinkable. |
| 656 | */ |
| 657 | struct list_head shrink_list; |
| 658 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 659 | /** |
| 660 | * List of objects which are pending destruction. |
| 661 | */ |
| 662 | struct llist_head free_list; |
| 663 | struct work_struct free_work; |
Chris Wilson | c9c70471 | 2018-02-19 22:06:31 +0000 | [diff] [blame] | 664 | /** |
| 665 | * Count of objects pending destructions. Used to skip needlessly |
| 666 | * waiting on an RCU barrier if no objects are waiting to be freed. |
| 667 | */ |
| 668 | atomic_t free_count; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 669 | |
Chris Wilson | 66df101 | 2017-08-22 18:38:28 +0100 | [diff] [blame] | 670 | /** |
| 671 | * Small stash of WC pages |
| 672 | */ |
Chris Wilson | 63fd659 | 2018-07-04 19:55:18 +0100 | [diff] [blame] | 673 | struct pagestash wc_stash; |
Chris Wilson | 66df101 | 2017-08-22 18:38:28 +0100 | [diff] [blame] | 674 | |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 675 | /** |
| 676 | * tmpfs instance used for shmem backed objects |
| 677 | */ |
| 678 | struct vfsmount *gemfs; |
| 679 | |
Chris Wilson | 2cfcd32 | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 680 | struct notifier_block oom_notifier; |
Chris Wilson | e87666b | 2016-04-04 14:46:43 +0100 | [diff] [blame] | 681 | struct notifier_block vmap_notifier; |
Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 682 | struct shrinker shrinker; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 683 | |
Chris Wilson | 8a2421b | 2017-06-16 15:05:22 +0100 | [diff] [blame] | 684 | /** |
| 685 | * Workqueue to fault in userptr pages, flushed by the execbuf |
| 686 | * when required but otherwise left to userspace to try again |
| 687 | * on EAGAIN. |
| 688 | */ |
| 689 | struct workqueue_struct *userptr_wq; |
| 690 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 691 | /** Bit 6 swizzling required for X tiling */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 692 | u32 bit_6_swizzle_x; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 693 | /** Bit 6 swizzling required for Y tiling */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 694 | u32 bit_6_swizzle_y; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 695 | |
Chris Wilson | d82b4b2 | 2019-05-30 21:35:00 +0100 | [diff] [blame] | 696 | /* shrinker accounting, also useful for userland debugging */ |
| 697 | u64 shrink_memory; |
| 698 | u32 shrink_count; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 699 | }; |
| 700 | |
Chris Wilson | ee42c00 | 2017-12-11 19:41:34 +0000 | [diff] [blame] | 701 | #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */ |
| 702 | |
Chris Wilson | b52992c | 2016-10-28 13:58:24 +0100 | [diff] [blame] | 703 | #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */ |
| 704 | #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */ |
| 705 | |
Mika Kuoppala | 3fe3b03 | 2016-11-18 15:09:04 +0200 | [diff] [blame] | 706 | #define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */ |
| 707 | #define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */ |
| 708 | |
Chris Wilson | 1fd00c0f | 2018-06-02 11:48:53 +0100 | [diff] [blame] | 709 | #define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */ |
| 710 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 711 | struct ddi_vbt_port_info { |
Jani Nikula | 7679f9b | 2019-05-31 16:14:52 +0300 | [diff] [blame] | 712 | /* Non-NULL if port present. */ |
| 713 | const struct child_device_config *child; |
| 714 | |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 715 | int max_tmds_clock; |
| 716 | |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 717 | /* |
| 718 | * This is an index in the HDMI/DVI DDI buffer translation table. |
| 719 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't |
| 720 | * populate this field. |
| 721 | */ |
| 722 | #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 723 | u8 hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 724 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 725 | u8 supports_dvi:1; |
| 726 | u8 supports_hdmi:1; |
| 727 | u8 supports_dp:1; |
| 728 | u8 supports_edp:1; |
| 729 | u8 supports_typec_usb:1; |
| 730 | u8 supports_tbt:1; |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 731 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 732 | u8 alternate_aux_channel; |
| 733 | u8 alternate_ddc_pin; |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 734 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 735 | u8 dp_boost_level; |
| 736 | u8 hdmi_boost_level; |
Jani Nikula | 99b91bd | 2018-02-01 13:03:43 +0200 | [diff] [blame] | 737 | int dp_max_link_rate; /* 0 for not limited by VBT */ |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 738 | }; |
| 739 | |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 740 | enum psr_lines_to_wait { |
| 741 | PSR_0_LINES_TO_WAIT = 0, |
| 742 | PSR_1_LINE_TO_WAIT, |
| 743 | PSR_4_LINES_TO_WAIT, |
| 744 | PSR_8_LINES_TO_WAIT |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 745 | }; |
| 746 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 747 | struct intel_vbt_data { |
| 748 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 749 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 750 | |
| 751 | /* Feature bits */ |
| 752 | unsigned int int_tv_support:1; |
| 753 | unsigned int lvds_dither:1; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 754 | unsigned int int_crt_support:1; |
| 755 | unsigned int lvds_use_ssc:1; |
Ville Syrjälä | 5255e2f | 2018-05-08 17:08:14 +0300 | [diff] [blame] | 756 | unsigned int int_lvds_support:1; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 757 | unsigned int display_clock_mode:1; |
| 758 | unsigned int fdi_rx_polarity_inverted:1; |
Ville Syrjälä | 3e845c7 | 2016-04-08 16:28:12 +0300 | [diff] [blame] | 759 | unsigned int panel_type:4; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 760 | int lvds_ssc_freq; |
| 761 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
Ville Syrjälä | c1cd5b2 | 2018-10-22 17:20:15 +0300 | [diff] [blame] | 762 | enum drm_panel_orientation orientation; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 763 | |
Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 764 | enum drrs_support_type drrs_type; |
| 765 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 766 | struct { |
| 767 | int rate; |
| 768 | int lanes; |
| 769 | int preemphasis; |
| 770 | int vswing; |
Jani Nikula | 06411f0 | 2016-03-24 17:50:21 +0200 | [diff] [blame] | 771 | bool low_vswing; |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 772 | bool initialized; |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 773 | int bpp; |
| 774 | struct edp_power_seq pps; |
| 775 | } edp; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 776 | |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 777 | struct { |
Dhinakaran Pandiyan | 2bdd045 | 2018-05-08 17:35:24 -0700 | [diff] [blame] | 778 | bool enable; |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 779 | bool full_link; |
| 780 | bool require_aux_wakeup; |
| 781 | int idle_frames; |
| 782 | enum psr_lines_to_wait lines_to_wait; |
Vathsala Nagaraju | 77312ae | 2018-05-22 14:57:23 +0530 | [diff] [blame] | 783 | int tp1_wakeup_time_us; |
| 784 | int tp2_tp3_wakeup_time_us; |
José Roberto de Souza | 88a0d96 | 2019-03-12 12:57:41 -0700 | [diff] [blame] | 785 | int psr2_tp2_tp3_wakeup_time_us; |
Rodrigo Vivi | bfd7ebd | 2014-11-14 08:52:30 -0800 | [diff] [blame] | 786 | } psr; |
| 787 | |
| 788 | struct { |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 789 | u16 pwm_freq_hz; |
Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 790 | bool present; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 791 | bool active_low_pwm; |
Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 792 | u8 min_brightness; /* min_brightness/255 of max */ |
Vidya Srinivas | add0337 | 2016-12-08 11:26:18 +0200 | [diff] [blame] | 793 | u8 controller; /* brightness controller number */ |
Deepak M | 9a41e17 | 2016-04-26 16:14:24 +0300 | [diff] [blame] | 794 | enum intel_backlight_type type; |
Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 795 | } backlight; |
| 796 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 797 | /* MIPI DSI */ |
| 798 | struct { |
| 799 | u16 panel_id; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 800 | struct mipi_config *config; |
| 801 | struct mipi_pps_data *pps; |
Madhav Chauhan | 46e5832 | 2017-10-13 18:14:59 +0530 | [diff] [blame] | 802 | u16 bl_ports; |
| 803 | u16 cabc_ports; |
Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 804 | u8 seq_version; |
| 805 | u32 size; |
| 806 | u8 *data; |
Jani Nikula | 8d3ed2f | 2015-12-21 15:10:57 +0200 | [diff] [blame] | 807 | const u8 *sequence[MIPI_SEQ_MAX]; |
Hans de Goede | fb38e7a | 2018-02-14 09:21:51 +0100 | [diff] [blame] | 808 | u8 *deassert_seq; /* Used by fixup_mipi_sequences() */ |
Ville Syrjälä | c1cd5b2 | 2018-10-22 17:20:15 +0300 | [diff] [blame] | 809 | enum drm_panel_orientation orientation; |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 810 | } dsi; |
| 811 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 812 | int crt_ddc_pin; |
| 813 | |
| 814 | int child_dev_num; |
Jani Nikula | cc99858 | 2017-08-24 21:54:03 +0300 | [diff] [blame] | 815 | struct child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 816 | |
| 817 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 818 | struct sdvo_device_mapping sdvo_mappings[2]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 819 | }; |
| 820 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 821 | enum intel_ddb_partitioning { |
| 822 | INTEL_DDB_PART_1_2, |
| 823 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 824 | }; |
| 825 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 826 | struct intel_wm_level { |
| 827 | bool enable; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 828 | u32 pri_val; |
| 829 | u32 spr_val; |
| 830 | u32 cur_val; |
| 831 | u32 fbc_val; |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 832 | }; |
| 833 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 834 | struct ilk_wm_values { |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 835 | u32 wm_pipe[3]; |
| 836 | u32 wm_lp[3]; |
| 837 | u32 wm_lp_spr[3]; |
| 838 | u32 wm_linetime[3]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 839 | bool enable_fbc_wm; |
| 840 | enum intel_ddb_partitioning partitioning; |
| 841 | }; |
| 842 | |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 843 | struct g4x_pipe_wm { |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 844 | u16 plane[I915_MAX_PLANES]; |
| 845 | u16 fbc; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 846 | }; |
| 847 | |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 848 | struct g4x_sr_wm { |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 849 | u16 plane; |
| 850 | u16 cursor; |
| 851 | u16 fbc; |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 852 | }; |
| 853 | |
| 854 | struct vlv_wm_ddl_values { |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 855 | u8 plane[I915_MAX_PLANES]; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 856 | }; |
| 857 | |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 858 | struct vlv_wm_values { |
Ville Syrjälä | 114d7dc | 2017-04-21 21:14:21 +0300 | [diff] [blame] | 859 | struct g4x_pipe_wm pipe[3]; |
| 860 | struct g4x_sr_wm sr; |
Ville Syrjälä | 1b31389 | 2016-11-28 19:37:08 +0200 | [diff] [blame] | 861 | struct vlv_wm_ddl_values ddl[3]; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 862 | u8 level; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 863 | bool cxsr; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 864 | }; |
| 865 | |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 866 | struct g4x_wm_values { |
| 867 | struct g4x_pipe_wm pipe[2]; |
| 868 | struct g4x_sr_wm sr; |
| 869 | struct g4x_sr_wm hpll; |
| 870 | bool cxsr; |
| 871 | bool hpll_en; |
| 872 | bool fbc_en; |
| 873 | }; |
| 874 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 875 | struct skl_ddb_entry { |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 876 | u16 start, end; /* in number of blocks, 'end' is exclusive */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 877 | }; |
| 878 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 879 | static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry) |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 880 | { |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 881 | return entry->end - entry->start; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 882 | } |
| 883 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 884 | static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1, |
| 885 | const struct skl_ddb_entry *e2) |
| 886 | { |
| 887 | if (e1->start == e2->start && e1->end == e2->end) |
| 888 | return true; |
| 889 | |
| 890 | return false; |
| 891 | } |
| 892 | |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 893 | struct skl_ddb_allocation { |
Mahesh Kumar | 74bd800 | 2018-04-26 19:55:15 +0530 | [diff] [blame] | 894 | u8 enabled_slices; /* GEN11 has configurable 2 slices */ |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 895 | }; |
| 896 | |
Mahesh Kumar | 60f8e87 | 2018-04-09 09:11:00 +0530 | [diff] [blame] | 897 | struct skl_ddb_values { |
Matt Roper | 2b4b9f3 | 2016-05-12 07:06:07 -0700 | [diff] [blame] | 898 | unsigned dirty_pipes; |
Damien Lespiau | c193924 | 2014-11-04 17:06:41 +0000 | [diff] [blame] | 899 | struct skl_ddb_allocation ddb; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 900 | }; |
| 901 | |
| 902 | struct skl_wm_level { |
Ville Syrjälä | 961d95e | 2018-12-21 19:14:32 +0200 | [diff] [blame] | 903 | u16 min_ddb_alloc; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 904 | u16 plane_res_b; |
| 905 | u8 plane_res_l; |
Paulo Zanoni | eeba5b5 | 2018-10-16 15:01:24 -0700 | [diff] [blame] | 906 | bool plane_en; |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 907 | bool ignore_lines; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 908 | }; |
| 909 | |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 910 | /* Stores plane specific WM parameters */ |
| 911 | struct skl_wm_params { |
| 912 | bool x_tiled, y_tiled; |
| 913 | bool rc_surface; |
Mahesh Kumar | 942aa2d | 2018-04-09 09:11:04 +0530 | [diff] [blame] | 914 | bool is_planar; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 915 | u32 width; |
| 916 | u8 cpp; |
| 917 | u32 plane_pixel_rate; |
| 918 | u32 y_min_scanlines; |
| 919 | u32 plane_bytes_per_line; |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 920 | uint_fixed_16_16_t plane_blocks_per_line; |
| 921 | uint_fixed_16_16_t y_tile_minimum; |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 922 | u32 linetime_us; |
| 923 | u32 dbuf_block_size; |
Kumar, Mahesh | 7e452fd | 2017-08-17 19:15:23 +0530 | [diff] [blame] | 924 | }; |
| 925 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 926 | enum intel_pipe_crc_source { |
| 927 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 928 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 929 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
Ville Syrjälä | 207a815 | 2019-02-14 21:22:19 +0200 | [diff] [blame] | 930 | INTEL_PIPE_CRC_SOURCE_PLANE3, |
| 931 | INTEL_PIPE_CRC_SOURCE_PLANE4, |
| 932 | INTEL_PIPE_CRC_SOURCE_PLANE5, |
| 933 | INTEL_PIPE_CRC_SOURCE_PLANE6, |
| 934 | INTEL_PIPE_CRC_SOURCE_PLANE7, |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 935 | INTEL_PIPE_CRC_SOURCE_PIPE, |
Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 936 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ |
| 937 | INTEL_PIPE_CRC_SOURCE_TV, |
| 938 | INTEL_PIPE_CRC_SOURCE_DP_B, |
| 939 | INTEL_PIPE_CRC_SOURCE_DP_C, |
| 940 | INTEL_PIPE_CRC_SOURCE_DP_D, |
Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 941 | INTEL_PIPE_CRC_SOURCE_AUTO, |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 942 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 943 | }; |
| 944 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 945 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 946 | struct intel_pipe_crc { |
Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 947 | spinlock_t lock; |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 948 | int skipped; |
Maarten Lankhorst | 6cc4215 | 2018-06-28 09:23:02 +0200 | [diff] [blame] | 949 | enum intel_pipe_crc_source source; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 950 | }; |
| 951 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 952 | struct i915_frontbuffer_tracking { |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 953 | spinlock_t lock; |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 954 | |
| 955 | /* |
| 956 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or |
| 957 | * scheduled flips. |
| 958 | */ |
| 959 | unsigned busy_bits; |
| 960 | unsigned flip_bits; |
| 961 | }; |
| 962 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 963 | struct i915_virtual_gpu { |
| 964 | bool active; |
Tina Zhang | 8a4ab66 | 2017-08-14 15:20:46 +0800 | [diff] [blame] | 965 | u32 caps; |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 966 | }; |
| 967 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 968 | /* used in computing the new watermarks state */ |
| 969 | struct intel_wm_config { |
| 970 | unsigned int num_pipes_active; |
| 971 | bool sprites_enabled; |
| 972 | bool sprites_scaled; |
| 973 | }; |
| 974 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 975 | struct i915_oa_format { |
| 976 | u32 format; |
| 977 | int size; |
| 978 | }; |
| 979 | |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 980 | struct i915_oa_reg { |
| 981 | i915_reg_t addr; |
| 982 | u32 value; |
| 983 | }; |
| 984 | |
Lionel Landwerlin | 701f823 | 2017-08-03 17:58:08 +0100 | [diff] [blame] | 985 | struct i915_oa_config { |
| 986 | char uuid[UUID_STRING_LEN + 1]; |
| 987 | int id; |
| 988 | |
| 989 | const struct i915_oa_reg *mux_regs; |
| 990 | u32 mux_regs_len; |
| 991 | const struct i915_oa_reg *b_counter_regs; |
| 992 | u32 b_counter_regs_len; |
| 993 | const struct i915_oa_reg *flex_regs; |
| 994 | u32 flex_regs_len; |
| 995 | |
| 996 | struct attribute_group sysfs_metric; |
| 997 | struct attribute *attrs[2]; |
| 998 | struct device_attribute sysfs_metric_id; |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 999 | |
| 1000 | atomic_t ref_count; |
Lionel Landwerlin | 701f823 | 2017-08-03 17:58:08 +0100 | [diff] [blame] | 1001 | }; |
| 1002 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1003 | struct i915_perf_stream; |
| 1004 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1005 | /** |
| 1006 | * struct i915_perf_stream_ops - the OPs to support a specific stream type |
| 1007 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1008 | struct i915_perf_stream_ops { |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1009 | /** |
| 1010 | * @enable: Enables the collection of HW samples, either in response to |
| 1011 | * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened |
| 1012 | * without `I915_PERF_FLAG_DISABLED`. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1013 | */ |
| 1014 | void (*enable)(struct i915_perf_stream *stream); |
| 1015 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1016 | /** |
| 1017 | * @disable: Disables the collection of HW samples, either in response |
| 1018 | * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying |
| 1019 | * the stream. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1020 | */ |
| 1021 | void (*disable)(struct i915_perf_stream *stream); |
| 1022 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1023 | /** |
| 1024 | * @poll_wait: Call poll_wait, passing a wait queue that will be woken |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1025 | * once there is something ready to read() for the stream |
| 1026 | */ |
| 1027 | void (*poll_wait)(struct i915_perf_stream *stream, |
| 1028 | struct file *file, |
| 1029 | poll_table *wait); |
| 1030 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1031 | /** |
| 1032 | * @wait_unlocked: For handling a blocking read, wait until there is |
| 1033 | * something to ready to read() for the stream. E.g. wait on the same |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1034 | * wait queue that would be passed to poll_wait(). |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1035 | */ |
| 1036 | int (*wait_unlocked)(struct i915_perf_stream *stream); |
| 1037 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1038 | /** |
| 1039 | * @read: Copy buffered metrics as records to userspace |
| 1040 | * **buf**: the userspace, destination buffer |
| 1041 | * **count**: the number of bytes to copy, requested by userspace |
| 1042 | * **offset**: zero at the start of the read, updated as the read |
| 1043 | * proceeds, it represents how many bytes have been copied so far and |
| 1044 | * the buffer offset for copying the next record. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1045 | * |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1046 | * Copy as many buffered i915 perf samples and records for this stream |
| 1047 | * to userspace as will fit in the given buffer. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1048 | * |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1049 | * Only write complete records; returning -%ENOSPC if there isn't room |
| 1050 | * for a complete record. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1051 | * |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1052 | * Return any error condition that results in a short read such as |
| 1053 | * -%ENOSPC or -%EFAULT, even though these may be squashed before |
| 1054 | * returning to userspace. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1055 | */ |
| 1056 | int (*read)(struct i915_perf_stream *stream, |
| 1057 | char __user *buf, |
| 1058 | size_t count, |
| 1059 | size_t *offset); |
| 1060 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1061 | /** |
| 1062 | * @destroy: Cleanup any stream specific resources. |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1063 | * |
| 1064 | * The stream will always be disabled before this is called. |
| 1065 | */ |
| 1066 | void (*destroy)(struct i915_perf_stream *stream); |
| 1067 | }; |
| 1068 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1069 | /** |
| 1070 | * struct i915_perf_stream - state for a single open stream FD |
| 1071 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1072 | struct i915_perf_stream { |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1073 | /** |
| 1074 | * @dev_priv: i915 drm device |
| 1075 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1076 | struct drm_i915_private *dev_priv; |
| 1077 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1078 | /** |
| 1079 | * @link: Links the stream into ``&drm_i915_private->streams`` |
| 1080 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1081 | struct list_head link; |
| 1082 | |
Chris Wilson | 6d2438c | 2019-01-15 10:25:05 +0000 | [diff] [blame] | 1083 | /** |
| 1084 | * @wakeref: As we keep the device awake while the perf stream is |
| 1085 | * active, we track our runtime pm reference for later release. |
| 1086 | */ |
Chris Wilson | 6619c00 | 2019-01-14 14:21:15 +0000 | [diff] [blame] | 1087 | intel_wakeref_t wakeref; |
| 1088 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1089 | /** |
| 1090 | * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*` |
| 1091 | * properties given when opening a stream, representing the contents |
| 1092 | * of a single sample as read() by userspace. |
| 1093 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1094 | u32 sample_flags; |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1095 | |
| 1096 | /** |
| 1097 | * @sample_size: Considering the configured contents of a sample |
| 1098 | * combined with the required header size, this is the total size |
| 1099 | * of a single sample record. |
| 1100 | */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1101 | int sample_size; |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1102 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1103 | /** |
| 1104 | * @ctx: %NULL if measuring system-wide across all contexts or a |
| 1105 | * specific context that is being monitored. |
| 1106 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1107 | struct i915_gem_context *ctx; |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1108 | |
| 1109 | /** |
| 1110 | * @enabled: Whether the stream is currently enabled, considering |
| 1111 | * whether the stream was opened in a disabled state and based |
| 1112 | * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls. |
| 1113 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1114 | bool enabled; |
| 1115 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1116 | /** |
| 1117 | * @ops: The callbacks providing the implementation of this specific |
| 1118 | * type of configured stream. |
| 1119 | */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1120 | const struct i915_perf_stream_ops *ops; |
Lionel Landwerlin | 701f823 | 2017-08-03 17:58:08 +0100 | [diff] [blame] | 1121 | |
| 1122 | /** |
| 1123 | * @oa_config: The OA configuration used by the stream. |
| 1124 | */ |
| 1125 | struct i915_oa_config *oa_config; |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1126 | |
| 1127 | /** |
| 1128 | * The OA context specific information. |
| 1129 | */ |
| 1130 | struct intel_context *pinned_ctx; |
| 1131 | u32 specific_ctx_id; |
| 1132 | u32 specific_ctx_id_mask; |
| 1133 | |
| 1134 | struct hrtimer poll_check_timer; |
| 1135 | wait_queue_head_t poll_wq; |
| 1136 | bool pollin; |
| 1137 | |
| 1138 | bool periodic; |
| 1139 | int period_exponent; |
| 1140 | |
| 1141 | /** |
| 1142 | * State of the OA buffer. |
| 1143 | */ |
| 1144 | struct { |
| 1145 | struct i915_vma *vma; |
| 1146 | u8 *vaddr; |
| 1147 | u32 last_ctx_id; |
| 1148 | int format; |
| 1149 | int format_size; |
| 1150 | int size_exponent; |
| 1151 | |
| 1152 | /** |
| 1153 | * Locks reads and writes to all head/tail state |
| 1154 | * |
| 1155 | * Consider: the head and tail pointer state needs to be read |
| 1156 | * consistently from a hrtimer callback (atomic context) and |
| 1157 | * read() fop (user context) with tail pointer updates happening |
| 1158 | * in atomic context and head updates in user context and the |
| 1159 | * (unlikely) possibility of read() errors needing to reset all |
| 1160 | * head/tail state. |
| 1161 | * |
| 1162 | * Note: Contention/performance aren't currently a significant |
| 1163 | * concern here considering the relatively low frequency of |
| 1164 | * hrtimer callbacks (5ms period) and that reads typically only |
| 1165 | * happen in response to a hrtimer event and likely complete |
| 1166 | * before the next callback. |
| 1167 | * |
| 1168 | * Note: This lock is not held *while* reading and copying data |
| 1169 | * to userspace so the value of head observed in htrimer |
| 1170 | * callbacks won't represent any partial consumption of data. |
| 1171 | */ |
| 1172 | spinlock_t ptr_lock; |
| 1173 | |
| 1174 | /** |
| 1175 | * One 'aging' tail pointer and one 'aged' tail pointer ready to |
| 1176 | * used for reading. |
| 1177 | * |
| 1178 | * Initial values of 0xffffffff are invalid and imply that an |
| 1179 | * update is required (and should be ignored by an attempted |
| 1180 | * read) |
| 1181 | */ |
| 1182 | struct { |
| 1183 | u32 offset; |
| 1184 | } tails[2]; |
| 1185 | |
| 1186 | /** |
| 1187 | * Index for the aged tail ready to read() data up to. |
| 1188 | */ |
| 1189 | unsigned int aged_tail_idx; |
| 1190 | |
| 1191 | /** |
| 1192 | * A monotonic timestamp for when the current aging tail pointer |
| 1193 | * was read; used to determine when it is old enough to trust. |
| 1194 | */ |
| 1195 | u64 aging_timestamp; |
| 1196 | |
| 1197 | /** |
| 1198 | * Although we can always read back the head pointer register, |
| 1199 | * we prefer to avoid trusting the HW state, just to avoid any |
| 1200 | * risk that some hardware condition could * somehow bump the |
| 1201 | * head pointer unpredictably and cause us to forward the wrong |
| 1202 | * OA buffer data to userspace. |
| 1203 | */ |
| 1204 | u32 head; |
| 1205 | } oa_buffer; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1206 | }; |
| 1207 | |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1208 | /** |
| 1209 | * struct i915_oa_ops - Gen specific implementation of an OA unit stream |
| 1210 | */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1211 | struct i915_oa_ops { |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1212 | /** |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 1213 | * @is_valid_b_counter_reg: Validates register's address for |
| 1214 | * programming boolean counters for a particular platform. |
| 1215 | */ |
| 1216 | bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv, |
| 1217 | u32 addr); |
| 1218 | |
| 1219 | /** |
| 1220 | * @is_valid_mux_reg: Validates register's address for programming mux |
| 1221 | * for a particular platform. |
| 1222 | */ |
| 1223 | bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr); |
| 1224 | |
| 1225 | /** |
| 1226 | * @is_valid_flex_reg: Validates register's address for programming |
| 1227 | * flex EU filtering for a particular platform. |
| 1228 | */ |
| 1229 | bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr); |
| 1230 | |
| 1231 | /** |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 1232 | * @enable_metric_set: Selects and applies any MUX configuration to set |
| 1233 | * up the Boolean and Custom (B/C) counters that are part of the |
| 1234 | * counter reports being sampled. May apply system constraints such as |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1235 | * disabling EU clock gating as required. |
| 1236 | */ |
Lionel Landwerlin | 5728de2 | 2018-10-23 11:07:06 +0100 | [diff] [blame] | 1237 | int (*enable_metric_set)(struct i915_perf_stream *stream); |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1238 | |
| 1239 | /** |
| 1240 | * @disable_metric_set: Remove system constraints associated with using |
| 1241 | * the OA unit. |
| 1242 | */ |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1243 | void (*disable_metric_set)(struct i915_perf_stream *stream); |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1244 | |
| 1245 | /** |
| 1246 | * @oa_enable: Enable periodic sampling |
| 1247 | */ |
Lionel Landwerlin | 5728de2 | 2018-10-23 11:07:06 +0100 | [diff] [blame] | 1248 | void (*oa_enable)(struct i915_perf_stream *stream); |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1249 | |
| 1250 | /** |
| 1251 | * @oa_disable: Disable periodic sampling |
| 1252 | */ |
Lionel Landwerlin | 5728de2 | 2018-10-23 11:07:06 +0100 | [diff] [blame] | 1253 | void (*oa_disable)(struct i915_perf_stream *stream); |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1254 | |
| 1255 | /** |
| 1256 | * @read: Copy data from the circular OA buffer into a given userspace |
| 1257 | * buffer. |
| 1258 | */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1259 | int (*read)(struct i915_perf_stream *stream, |
| 1260 | char __user *buf, |
| 1261 | size_t count, |
| 1262 | size_t *offset); |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1263 | |
| 1264 | /** |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 1265 | * @oa_hw_tail_read: read the OA tail pointer register |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1266 | * |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 1267 | * In particular this enables us to share all the fiddly code for |
| 1268 | * handling the OA unit tail pointer race that affects multiple |
| 1269 | * generations. |
Robert Bragg | 16d98b3 | 2016-12-07 21:40:33 +0000 | [diff] [blame] | 1270 | */ |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1271 | u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream); |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1272 | }; |
| 1273 | |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1274 | struct intel_cdclk_state { |
Imre Deak | b6c51c3 | 2018-01-17 19:25:08 +0200 | [diff] [blame] | 1275 | unsigned int cdclk, vco, ref, bypass; |
Ville Syrjälä | 64600bd | 2017-10-24 12:52:08 +0300 | [diff] [blame] | 1276 | u8 voltage_level; |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1277 | }; |
| 1278 | |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1279 | struct drm_i915_private { |
Chris Wilson | 8f460e2 | 2016-06-24 14:00:18 +0100 | [diff] [blame] | 1280 | struct drm_device drm; |
| 1281 | |
Jani Nikula | 2cc8376 | 2018-12-31 16:56:46 +0200 | [diff] [blame] | 1282 | const struct intel_device_info __info; /* Use INTEL_INFO() to access. */ |
Jani Nikula | 0258404 | 2018-12-31 16:56:41 +0200 | [diff] [blame] | 1283 | struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */ |
Chris Wilson | 3fed180 | 2018-02-07 21:05:43 +0000 | [diff] [blame] | 1284 | struct intel_driver_caps caps; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1285 | |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 1286 | /** |
| 1287 | * Data Stolen Memory - aka "i915 stolen memory" gives us the start and |
| 1288 | * end of stolen which we can optionally use to create GEM objects |
Matthew Auld | b1ace60 | 2017-12-11 15:18:21 +0000 | [diff] [blame] | 1289 | * backed by stolen memory. Note that stolen_usable_size tells us |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 1290 | * exactly how much of this we are actually allowed to use, given that |
| 1291 | * some portion of it is in fact reserved for use by hardware functions. |
| 1292 | */ |
| 1293 | struct resource dsm; |
Matthew Auld | 17a0534 | 2017-12-11 15:18:19 +0000 | [diff] [blame] | 1294 | /** |
| 1295 | * Reseved portion of Data Stolen Memory |
| 1296 | */ |
| 1297 | struct resource dsm_reserved; |
Matthew Auld | 7789422 | 2017-12-11 15:18:18 +0000 | [diff] [blame] | 1298 | |
Matthew Auld | b1ace60 | 2017-12-11 15:18:21 +0000 | [diff] [blame] | 1299 | /* |
| 1300 | * Stolen memory is segmented in hardware with different portions |
| 1301 | * offlimits to certain functions. |
| 1302 | * |
| 1303 | * The drm_mm is initialised to the total accessible range, as found |
| 1304 | * from the PCI config. On Broadwell+, this is further restricted to |
| 1305 | * avoid the first page! The upper end of stolen memory is reserved for |
| 1306 | * hardware functions and similarly removed from the accessible range. |
| 1307 | */ |
Matthew Auld | b7128ef | 2017-12-11 15:18:22 +0000 | [diff] [blame] | 1308 | resource_size_t stolen_usable_size; /* Total size minus reserved ranges */ |
Matthew Auld | b1ace60 | 2017-12-11 15:18:21 +0000 | [diff] [blame] | 1309 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1310 | struct intel_uncore uncore; |
Daniele Ceraolo Spurio | 0a9b263 | 2019-08-09 07:31:16 +0100 | [diff] [blame] | 1311 | struct intel_uncore_mmio_debug mmio_debug; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1312 | |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 1313 | struct i915_virtual_gpu vgpu; |
| 1314 | |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 1315 | struct intel_gvt *gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 1316 | |
Jackie Li | 6b0478f | 2018-03-13 17:32:50 -0700 | [diff] [blame] | 1317 | struct intel_wopcm wopcm; |
| 1318 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1319 | struct intel_csr csr; |
| 1320 | |
Jani Nikula | 5ea6e5e | 2015-04-01 10:55:04 +0300 | [diff] [blame] | 1321 | struct intel_gmbus gmbus[GMBUS_NUM_PINS]; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1322 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1323 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1324 | * controller on different i2c buses. */ |
| 1325 | struct mutex gmbus_mutex; |
| 1326 | |
| 1327 | /** |
Lucas De Marchi | dce8887 | 2018-07-27 12:36:47 -0700 | [diff] [blame] | 1328 | * Base address of where the gmbus and gpio blocks are located (either |
| 1329 | * on PCH or on SoC for platforms without PCH). |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1330 | */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1331 | u32 gpio_mmio_base; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1332 | |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1333 | /* MMIO base address for MIPI regs */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1334 | u32 mipi_mmio_base; |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1335 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1336 | u32 psr_mmio_base; |
Ville Syrjälä | 443a389 | 2015-11-11 20:34:15 +0200 | [diff] [blame] | 1337 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1338 | u32 pps_mmio_base; |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1339 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1340 | wait_queue_head_t gmbus_wait_queue; |
| 1341 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1342 | struct pci_dev *bridge_dev; |
Chris Wilson | 750e76b | 2019-08-06 13:43:00 +0100 | [diff] [blame] | 1343 | |
Chris Wilson | e7af311 | 2017-10-03 21:34:48 +0100 | [diff] [blame] | 1344 | /* Context used internally to idle the GPU and setup initial state */ |
| 1345 | struct i915_gem_context *kernel_context; |
Chris Wilson | 750e76b | 2019-08-06 13:43:00 +0100 | [diff] [blame] | 1346 | |
| 1347 | struct intel_engine_cs *engine[I915_NUM_ENGINES]; |
| 1348 | struct rb_root uabi_engines; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1349 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1350 | struct resource mch_res; |
| 1351 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1352 | /* protects the irq masks */ |
| 1353 | spinlock_t irq_lock; |
| 1354 | |
Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1355 | bool display_irqs_enabled; |
| 1356 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1357 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1358 | struct pm_qos_request pm_qos; |
| 1359 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1360 | /* Sideband mailbox protection */ |
| 1361 | struct mutex sb_lock; |
Chris Wilson | a75d035 | 2019-04-26 09:17:18 +0100 | [diff] [blame] | 1362 | struct pm_qos_request sb_qos; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1363 | |
| 1364 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1365 | union { |
| 1366 | u32 irq_mask; |
| 1367 | u32 de_irq_mask[I915_MAX_PIPES]; |
| 1368 | }; |
Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1369 | u32 pm_rps_events; |
Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1370 | u32 pipestat_irq_mask[I915_MAX_PIPES]; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1371 | |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 1372 | struct i915_hotplug hotplug; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1373 | struct intel_fbc fbc; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1374 | struct i915_drrs drrs; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1375 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1376 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1377 | |
Jesse Barnes | d9ceb81 | 2014-10-09 12:57:43 -0700 | [diff] [blame] | 1378 | bool preserve_bios_swizzle; |
| 1379 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1380 | /* overlay */ |
| 1381 | struct intel_overlay *overlay; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1382 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 1383 | /* backlight registers and fields in struct intel_panel */ |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 1384 | struct mutex backlight_lock; |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1385 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1386 | /* protects panel power sequencer state */ |
| 1387 | struct mutex pps_mutex; |
| 1388 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1389 | unsigned int fsb_freq, mem_freq, is_ddr3; |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 1390 | unsigned int skl_preferred_vco_freq; |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1391 | unsigned int max_cdclk_freq; |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 1392 | |
Mika Kahola | adafdc6 | 2015-08-18 14:36:59 +0300 | [diff] [blame] | 1393 | unsigned int max_dotclk_freq; |
Ville Syrjälä | e7dc33f | 2016-03-02 17:22:13 +0200 | [diff] [blame] | 1394 | unsigned int rawclk_freq; |
Ville Syrjälä | 6bcda4f | 2014-10-07 17:41:22 +0300 | [diff] [blame] | 1395 | unsigned int hpll_freq; |
Chris Wilson | 58ecd9d | 2017-11-05 13:49:05 +0000 | [diff] [blame] | 1396 | unsigned int fdi_pll_freq; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 1397 | unsigned int czclk_freq; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1398 | |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1399 | struct { |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 1400 | /* |
| 1401 | * The current logical cdclk state. |
| 1402 | * See intel_atomic_state.cdclk.logical |
| 1403 | * |
| 1404 | * For reading holding any crtc lock is sufficient, |
| 1405 | * for writing must hold all of them. |
| 1406 | */ |
| 1407 | struct intel_cdclk_state logical; |
| 1408 | /* |
| 1409 | * The current actual cdclk state. |
| 1410 | * See intel_atomic_state.cdclk.actual |
| 1411 | */ |
| 1412 | struct intel_cdclk_state actual; |
| 1413 | /* The current hardware cdclk state */ |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1414 | struct intel_cdclk_state hw; |
Ville Syrjälä | 905801f | 2019-03-20 15:54:36 +0200 | [diff] [blame] | 1415 | |
| 1416 | int force_min_cdclk; |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 1417 | } cdclk; |
Ville Syrjälä | 63911d7 | 2016-05-13 23:41:32 +0300 | [diff] [blame] | 1418 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1419 | /** |
| 1420 | * wq - Driver workqueue for GEM. |
| 1421 | * |
| 1422 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 1423 | * locks, for otherwise the flushing done in the pageflip code will |
| 1424 | * result in deadlocks. |
| 1425 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1426 | struct workqueue_struct *wq; |
| 1427 | |
Ville Syrjälä | 757fffc | 2017-11-13 15:36:22 +0200 | [diff] [blame] | 1428 | /* ordered wq for modesets */ |
| 1429 | struct workqueue_struct *modeset_wq; |
| 1430 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1431 | /* Display functions */ |
| 1432 | struct drm_i915_display_funcs display; |
| 1433 | |
| 1434 | /* PCH chipset type */ |
| 1435 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1436 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1437 | |
| 1438 | unsigned long quirks; |
| 1439 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 1440 | struct drm_atomic_state *modeset_restore_state; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 1441 | struct drm_modeset_acquire_ctx reset_ctx; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1442 | |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 1443 | struct i915_ggtt ggtt; /* VM representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1444 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1445 | struct i915_gem_mm mm; |
Chris Wilson | ad46cb5 | 2014-08-07 14:20:40 +0100 | [diff] [blame] | 1446 | DECLARE_HASHTABLE(mm_structs, 7); |
| 1447 | struct mutex mm_lock; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1448 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1449 | /* Kernel Modesetting */ |
| 1450 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 1451 | struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; |
| 1452 | struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1453 | |
Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 1454 | #ifdef CONFIG_DEBUG_FS |
| 1455 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 1456 | #endif |
| 1457 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 1458 | /* dpll and cdclk state is protected by connection_mutex */ |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1459 | int num_shared_dpll; |
| 1460 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Ander Conselvan de Oliveira | f9476a6 | 2016-03-08 17:46:22 +0200 | [diff] [blame] | 1461 | const struct intel_dpll_mgr *dpll_mgr; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 1462 | |
Maarten Lankhorst | fbf6d87 | 2016-03-23 14:51:12 +0100 | [diff] [blame] | 1463 | /* |
| 1464 | * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll. |
| 1465 | * Must be global rather than per dpll, because on some platforms |
| 1466 | * plls share registers. |
| 1467 | */ |
| 1468 | struct mutex dpll_lock; |
| 1469 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 1470 | unsigned int active_crtcs; |
Ville Syrjälä | d305e06 | 2017-08-30 21:57:03 +0300 | [diff] [blame] | 1471 | /* minimum acceptable cdclk for each pipe */ |
| 1472 | int min_cdclk[I915_MAX_PIPES]; |
Ville Syrjälä | 53e9bf5 | 2017-10-24 12:52:14 +0300 | [diff] [blame] | 1473 | /* minimum acceptable voltage level for each pipe */ |
| 1474 | u8 min_voltage_level[I915_MAX_PIPES]; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 1475 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1476 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1477 | |
Tvrtko Ursulin | 25d140f | 2018-12-03 13:33:19 +0000 | [diff] [blame] | 1478 | struct i915_wa_list gt_wa_list; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 1479 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1480 | struct i915_frontbuffer_tracking fb_tracking; |
| 1481 | |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 1482 | struct intel_atomic_helper { |
| 1483 | struct llist_head free_list; |
| 1484 | struct work_struct free_work; |
| 1485 | } atomic_helper; |
| 1486 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1487 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1488 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1489 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1490 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1491 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1492 | |
Daniele Ceraolo Spurio | f6ac993 | 2019-03-28 10:45:32 -0700 | [diff] [blame] | 1493 | /* |
| 1494 | * edram size in MB. |
| 1495 | * Cannot be determined by PCIID. You must always read a register. |
| 1496 | */ |
| 1497 | u32 edram_size_mb; |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 1498 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 1499 | /* gen6+ GT PM state */ |
| 1500 | struct intel_gen6_power_mgmt gt_pm; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1501 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 1502 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 1503 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1504 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1505 | |
Imre Deak | 83c00f5 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1506 | struct i915_power_domains power_domains; |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1507 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1508 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1509 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1510 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 1511 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 1512 | struct drm_i915_gem_object *vlv_pctx; |
| 1513 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1514 | /* list of fbdev register on this device */ |
| 1515 | struct intel_fbdev *fbdev; |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1516 | struct work_struct fbdev_suspend_work; |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1517 | |
| 1518 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1519 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 1520 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1521 | /* hda/i915 audio component */ |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 1522 | struct i915_audio_component *audio_component; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1523 | bool audio_component_registered; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 1524 | /** |
| 1525 | * av_mutex - mutex for audio/video sync |
| 1526 | * |
| 1527 | */ |
| 1528 | struct mutex av_mutex; |
Ville Syrjälä | 905801f | 2019-03-20 15:54:36 +0200 | [diff] [blame] | 1529 | int audio_power_refcount; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1530 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1531 | struct { |
Chris Wilson | 288f1ce | 2018-09-04 16:31:17 +0100 | [diff] [blame] | 1532 | struct mutex mutex; |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1533 | struct list_head list; |
Chris Wilson | 5f09a9c | 2017-06-20 12:05:46 +0100 | [diff] [blame] | 1534 | struct llist_head free_list; |
| 1535 | struct work_struct free_work; |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1536 | |
| 1537 | /* The hw wants to have a stable context identifier for the |
| 1538 | * lifetime of the context (for OA, PASID, faults, etc). |
| 1539 | * This is limited in execlists to 21 bits. |
| 1540 | */ |
| 1541 | struct ida hw_ida; |
| 1542 | #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */ |
Lionel Landwerlin | 218b500 | 2018-06-02 12:29:45 +0100 | [diff] [blame] | 1543 | #define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */ |
Daniele Ceraolo Spurio | ac52da6 | 2018-03-02 18:14:58 +0200 | [diff] [blame] | 1544 | #define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */ |
Daniele Ceraolo Spurio | 6d26d9b | 2019-08-17 02:38:50 -0700 | [diff] [blame] | 1545 | /* in Gen12 ID 0x7FF is reserved to indicate idle */ |
| 1546 | #define GEN12_MAX_CONTEXT_HW_ID (GEN11_MAX_CONTEXT_HW_ID - 1) |
Chris Wilson | 288f1ce | 2018-09-04 16:31:17 +0100 | [diff] [blame] | 1547 | struct list_head hw_id_list; |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 1548 | } contexts; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1549 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 1550 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 1551 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 1552 | /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */ |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1553 | u32 chv_phy_control; |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 1554 | /* |
| 1555 | * Shadows for CHV DPLL_MD regs to keep the state |
| 1556 | * checker somewhat working in the presence hardware |
| 1557 | * crappiness (can't read out DPLL_MD for pipes B & C). |
| 1558 | */ |
| 1559 | u32 chv_dpll_md[I915_MAX_PIPES]; |
Imre Deak | adc7f04 | 2016-04-04 17:27:10 +0300 | [diff] [blame] | 1560 | u32 bxt_phy_grc; |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1561 | |
Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 1562 | u32 suspend_count; |
Imre Deak | 0f90603 | 2018-03-22 16:36:42 +0200 | [diff] [blame] | 1563 | bool power_domains_suspended; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1564 | struct i915_suspend_saved_registers regfile; |
Daniele Ceraolo Spurio | 1bcd868 | 2019-08-19 19:01:46 -0700 | [diff] [blame^] | 1565 | struct vlv_s0ix_state *vlv_s0ix_state; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1566 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 1567 | enum { |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 1568 | I915_SAGV_UNKNOWN = 0, |
| 1569 | I915_SAGV_DISABLED, |
| 1570 | I915_SAGV_ENABLED, |
| 1571 | I915_SAGV_NOT_CONTROLLED |
| 1572 | } sagv_status; |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 1573 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1574 | struct { |
| 1575 | /* |
| 1576 | * Raw watermark latency values: |
| 1577 | * in 0.1us units for WM0, |
| 1578 | * in 0.5us units for WM1+. |
| 1579 | */ |
| 1580 | /* primary */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1581 | u16 pri_latency[5]; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1582 | /* sprite */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1583 | u16 spr_latency[5]; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1584 | /* cursor */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1585 | u16 cur_latency[5]; |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 1586 | /* |
| 1587 | * Raw watermark memory latency values |
| 1588 | * for SKL for all 8 levels |
| 1589 | * in 1us units. |
| 1590 | */ |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1591 | u16 skl_latency[8]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1592 | |
| 1593 | /* current hardware state */ |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1594 | union { |
| 1595 | struct ilk_wm_values hw; |
Mahesh Kumar | 60f8e87 | 2018-04-09 09:11:00 +0530 | [diff] [blame] | 1596 | struct skl_ddb_values skl_hw; |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 1597 | struct vlv_wm_values vlv; |
Ville Syrjälä | 04548cb | 2017-04-21 21:14:29 +0300 | [diff] [blame] | 1598 | struct g4x_wm_values g4x; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 1599 | }; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1600 | |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 1601 | u8 max_level; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 1602 | |
| 1603 | /* |
| 1604 | * Should be held around atomic WM register writing; also |
| 1605 | * protects * intel_crtc->wm.active and |
Maarten Lankhorst | ec19364 | 2019-06-28 10:55:17 +0200 | [diff] [blame] | 1606 | * crtc_state->wm.need_postvbl_update. |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 1607 | */ |
| 1608 | struct mutex wm_mutex; |
Matt Roper | 279e99d | 2016-05-12 07:06:02 -0700 | [diff] [blame] | 1609 | |
| 1610 | /* |
| 1611 | * Set during HW readout of watermarks/DDB. Some platforms |
| 1612 | * need to know when we're still using BIOS-provided values |
| 1613 | * (which we don't fully trust). |
| 1614 | */ |
| 1615 | bool distrust_bios_wm; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1616 | } wm; |
| 1617 | |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 1618 | struct dram_info { |
| 1619 | bool valid; |
Mahesh Kumar | 86b5928 | 2018-08-31 16:39:42 +0530 | [diff] [blame] | 1620 | bool is_16gb_dimm; |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 1621 | u8 num_channels; |
Ville Syrjälä | 80373fb | 2019-03-06 22:35:40 +0200 | [diff] [blame] | 1622 | u8 ranks; |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 1623 | u32 bandwidth_kbps; |
Mahesh Kumar | 8a6c544 | 2018-08-24 15:02:25 +0530 | [diff] [blame] | 1624 | bool symmetric_memory; |
Ville Syrjälä | b185a35 | 2019-03-06 22:35:51 +0200 | [diff] [blame] | 1625 | enum intel_dram_type { |
| 1626 | INTEL_DRAM_UNKNOWN, |
| 1627 | INTEL_DRAM_DDR3, |
| 1628 | INTEL_DRAM_DDR4, |
| 1629 | INTEL_DRAM_LPDDR3, |
| 1630 | INTEL_DRAM_LPDDR4 |
| 1631 | } type; |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 1632 | } dram_info; |
| 1633 | |
Ville Syrjälä | c457d9c | 2019-05-24 18:36:14 +0300 | [diff] [blame] | 1634 | struct intel_bw_info { |
Ville Syrjälä | 56e9371 | 2019-06-06 15:42:10 +0300 | [diff] [blame] | 1635 | unsigned int deratedbw[3]; /* for each QGV point */ |
| 1636 | u8 num_qgv_points; |
| 1637 | u8 num_planes; |
Ville Syrjälä | c457d9c | 2019-05-24 18:36:14 +0300 | [diff] [blame] | 1638 | } max_bw[6]; |
| 1639 | |
| 1640 | struct drm_private_obj bw_obj; |
| 1641 | |
Daniele Ceraolo Spurio | 1bf676c | 2019-06-13 16:21:52 -0700 | [diff] [blame] | 1642 | struct intel_runtime_pm runtime_pm; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1643 | |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1644 | struct { |
| 1645 | bool initialized; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1646 | |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 1647 | struct kobject *metrics_kobj; |
Robert Bragg | ccdf634 | 2016-11-07 19:49:54 +0000 | [diff] [blame] | 1648 | struct ctl_table_header *sysctl_header; |
Robert Bragg | 442b8c0 | 2016-11-07 19:49:53 +0000 | [diff] [blame] | 1649 | |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 1650 | /* |
| 1651 | * Lock associated with adding/modifying/removing OA configs |
| 1652 | * in dev_priv->perf.metrics_idr. |
| 1653 | */ |
| 1654 | struct mutex metrics_lock; |
| 1655 | |
| 1656 | /* |
| 1657 | * List of dynamic configurations, you need to hold |
| 1658 | * dev_priv->perf.metrics_lock to access it. |
| 1659 | */ |
| 1660 | struct idr metrics_idr; |
| 1661 | |
| 1662 | /* |
| 1663 | * Lock associated with anything below within this structure |
| 1664 | * except exclusive_stream. |
| 1665 | */ |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1666 | struct mutex lock; |
| 1667 | struct list_head streams; |
Robert Bragg | 8a3003d | 2016-11-07 19:49:51 +0000 | [diff] [blame] | 1668 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1669 | /* |
| 1670 | * The stream currently using the OA unit. If accessed |
| 1671 | * outside a syscall associated to its file |
| 1672 | * descriptor, you need to hold |
| 1673 | * dev_priv->drm.struct_mutex. |
| 1674 | */ |
| 1675 | struct i915_perf_stream *exclusive_stream; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1676 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1677 | /** |
| 1678 | * For rate limiting any notifications of spurious |
| 1679 | * invalid OA reports |
| 1680 | */ |
| 1681 | struct ratelimit_state spurious_report_rs; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1682 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1683 | struct i915_oa_config test_config; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1684 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1685 | u32 gen7_latched_oastatus1; |
| 1686 | u32 ctx_oactxctrl_offset; |
| 1687 | u32 ctx_flexeu0_offset; |
Robert Bragg | 712122e | 2017-05-11 16:43:31 +0100 | [diff] [blame] | 1688 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1689 | /** |
| 1690 | * The RPT_ID/reason field for Gen8+ includes a bit |
| 1691 | * to determine if the CTX ID in the report is valid |
| 1692 | * but the specific bit differs between Gen 8 and 9 |
| 1693 | */ |
| 1694 | u32 gen8_valid_ctx_bit; |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 1695 | |
Umesh Nerlige Ramappa | a37f08a | 2019-08-06 16:30:02 -0700 | [diff] [blame] | 1696 | struct i915_oa_ops ops; |
| 1697 | const struct i915_oa_format *oa_formats; |
Robert Bragg | eec688e | 2016-11-07 19:49:47 +0000 | [diff] [blame] | 1698 | } perf; |
| 1699 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1700 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ |
Tvrtko Ursulin | e5be5c7 | 2019-06-21 08:07:40 +0100 | [diff] [blame] | 1701 | struct intel_gt gt; |
Chris Wilson | 23c3c3d | 2019-04-24 21:07:14 +0100 | [diff] [blame] | 1702 | |
| 1703 | struct { |
Chris Wilson | 79ffac85 | 2019-04-24 21:07:17 +0100 | [diff] [blame] | 1704 | struct notifier_block pm_notifier; |
| 1705 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 1706 | /** |
| 1707 | * We leave the user IRQ off as much as possible, |
| 1708 | * but this means that requests will finish and never |
| 1709 | * be retired once the system goes idle. Set a timer to |
| 1710 | * fire periodically while the ring is running. When it |
| 1711 | * fires, go retire requests. |
| 1712 | */ |
| 1713 | struct delayed_work retire_work; |
| 1714 | |
| 1715 | /** |
| 1716 | * When we detect an idle GPU, we want to turn on |
| 1717 | * powersaving features. So once we see that there |
| 1718 | * are no more requests outstanding and no more |
| 1719 | * arrive within a small period of time, we fire |
| 1720 | * off the idle_work. |
| 1721 | */ |
Chris Wilson | ae23063 | 2019-05-07 13:11:06 +0100 | [diff] [blame] | 1722 | struct work_struct idle_work; |
Chris Wilson | 23c3c3d | 2019-04-24 21:07:14 +0100 | [diff] [blame] | 1723 | } gem; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1724 | |
Ville Syrjälä | d938da6 | 2019-03-22 20:08:03 +0200 | [diff] [blame] | 1725 | /* For i945gm vblank irq vs. C3 workaround */ |
| 1726 | struct { |
| 1727 | struct work_struct work; |
| 1728 | struct pm_qos_request pm_qos; |
| 1729 | u8 c3_disable_latency; |
| 1730 | u8 enabled; |
| 1731 | } i945gm_vblank; |
| 1732 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1733 | /* perform PHY state sanity checks? */ |
| 1734 | bool chv_phy_assert[2]; |
| 1735 | |
Mahesh Kumar | a3a8986 | 2016-12-01 21:19:34 +0530 | [diff] [blame] | 1736 | bool ipc_enabled; |
| 1737 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 1738 | /* Used to save the pipe-to-encoder mapping for audio */ |
| 1739 | struct intel_encoder *av_enc_map[I915_MAX_PIPES]; |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 1740 | |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 1741 | /* necessary resource sharing with HDMI LPE audio driver. */ |
| 1742 | struct { |
| 1743 | struct platform_device *platdev; |
| 1744 | int irq; |
| 1745 | } lpe_audio; |
| 1746 | |
Tvrtko Ursulin | b46a33e | 2017-11-21 18:18:45 +0000 | [diff] [blame] | 1747 | struct i915_pmu pmu; |
| 1748 | |
Ramalingam C | 9055aac | 2019-02-16 23:06:51 +0530 | [diff] [blame] | 1749 | struct i915_hdcp_comp_master *hdcp_master; |
| 1750 | bool hdcp_comp_added; |
| 1751 | |
| 1752 | /* Mutex to protect the above hdcp component related values. */ |
| 1753 | struct mutex hdcp_comp_mutex; |
| 1754 | |
Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1755 | /* |
| 1756 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch |
| 1757 | * will be rejected. Instead look for a better place. |
| 1758 | */ |
Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1759 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1760 | |
Ville Syrjälä | 54561b2 | 2019-03-06 22:35:42 +0200 | [diff] [blame] | 1761 | struct dram_dimm_info { |
| 1762 | u8 size, width, ranks; |
| 1763 | }; |
| 1764 | |
Mahesh Kumar | 5771caf | 2018-08-24 15:02:22 +0530 | [diff] [blame] | 1765 | struct dram_channel_info { |
Ville Syrjälä | 1d55967 | 2019-03-06 22:35:48 +0200 | [diff] [blame] | 1766 | struct dram_dimm_info dimm_l, dimm_s; |
Ville Syrjälä | 80373fb | 2019-03-06 22:35:40 +0200 | [diff] [blame] | 1767 | u8 ranks; |
Mahesh Kumar | 86b5928 | 2018-08-31 16:39:42 +0530 | [diff] [blame] | 1768 | bool is_16gb_dimm; |
Mahesh Kumar | 5771caf | 2018-08-24 15:02:22 +0530 | [diff] [blame] | 1769 | }; |
| 1770 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1771 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 1772 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 1773 | return container_of(dev, struct drm_i915_private, drm); |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1774 | } |
| 1775 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 1776 | static inline struct drm_i915_private *kdev_to_i915(struct device *kdev) |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1777 | { |
Chris Wilson | 361f9dc | 2019-08-06 08:42:19 +0100 | [diff] [blame] | 1778 | return dev_get_drvdata(kdev); |
| 1779 | } |
| 1780 | |
| 1781 | static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev) |
| 1782 | { |
| 1783 | return pci_get_drvdata(pdev); |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1784 | } |
| 1785 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 1786 | /* Simple iterator over all initialised engines */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1787 | #define for_each_engine(engine__, dev_priv__, id__) \ |
| 1788 | for ((id__) = 0; \ |
| 1789 | (id__) < I915_NUM_ENGINES; \ |
| 1790 | (id__)++) \ |
| 1791 | for_each_if ((engine__) = (dev_priv__)->engine[(id__)]) |
Dave Gordon | c3232b1 | 2016-03-23 18:19:53 +0000 | [diff] [blame] | 1792 | |
| 1793 | /* Iterator over subset of engines selected by mask */ |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 1794 | #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \ |
Chris Wilson | 8a68d46 | 2019-03-05 18:03:30 +0000 | [diff] [blame] | 1795 | for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \ |
Tvrtko Ursulin | 19d3cf0 | 2018-04-06 12:44:07 +0100 | [diff] [blame] | 1796 | (tmp__) ? \ |
| 1797 | ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \ |
| 1798 | 0;) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 1799 | |
Chris Wilson | 750e76b | 2019-08-06 13:43:00 +0100 | [diff] [blame] | 1800 | #define rb_to_uabi_engine(rb) \ |
| 1801 | rb_entry_safe(rb, struct intel_engine_cs, uabi_node) |
| 1802 | |
| 1803 | #define for_each_uabi_engine(engine__, i915__) \ |
| 1804 | for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\ |
| 1805 | (engine__); \ |
| 1806 | (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node))) |
| 1807 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 1808 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1809 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1810 | /* |
| 1811 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 1812 | * considered to be the frontbuffer for the given plane interface-wise. This |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1813 | * doesn't mean that the hw necessarily already scans it out, but that any |
| 1814 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. |
| 1815 | * |
| 1816 | * We have one bit per pipe and per scanout plane type. |
| 1817 | */ |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 1818 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8 |
Ville Syrjälä | aa81e2c | 2018-01-24 20:36:42 +0200 | [diff] [blame] | 1819 | #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \ |
| 1820 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \ |
| 1821 | BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \ |
| 1822 | BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \ |
| 1823 | }) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1824 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ |
Ville Syrjälä | aa81e2c | 2018-01-24 20:36:42 +0200 | [diff] [blame] | 1825 | BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)) |
Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 1826 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ |
Ville Syrjälä | aa81e2c | 2018-01-24 20:36:42 +0200 | [diff] [blame] | 1827 | GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \ |
| 1828 | INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)) |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1829 | |
Jani Nikula | 2cc8376 | 2018-12-31 16:56:46 +0200 | [diff] [blame] | 1830 | #define INTEL_INFO(dev_priv) (&(dev_priv)->__info) |
Jani Nikula | 0258404 | 2018-12-31 16:56:41 +0200 | [diff] [blame] | 1831 | #define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime) |
Chris Wilson | 481827b | 2018-07-06 11:14:41 +0100 | [diff] [blame] | 1832 | #define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1833 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1834 | #define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen) |
Jani Nikula | 0258404 | 2018-12-31 16:56:41 +0200 | [diff] [blame] | 1835 | #define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1836 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 1837 | #define REVID_FOREVER 0xff |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 1838 | #define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision) |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 1839 | |
Joonas Lahtinen | fe52e59 | 2017-09-13 14:52:54 +0300 | [diff] [blame] | 1840 | #define INTEL_GEN_MASK(s, e) ( \ |
| 1841 | BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \ |
| 1842 | BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \ |
Rodrigo Vivi | 5bc0e89 | 2018-10-26 12:51:43 -0700 | [diff] [blame] | 1843 | GENMASK((e) - 1, (s) - 1)) |
Joonas Lahtinen | fe52e59 | 2017-09-13 14:52:54 +0300 | [diff] [blame] | 1844 | |
Rodrigo Vivi | 5bc0e89 | 2018-10-26 12:51:43 -0700 | [diff] [blame] | 1845 | /* Returns true if Gen is in inclusive range [Start, End] */ |
Lucas De Marchi | 0069000 | 2018-12-12 10:10:42 -0800 | [diff] [blame] | 1846 | #define IS_GEN_RANGE(dev_priv, s, e) \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1847 | (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e)))) |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 1848 | |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 1849 | #define IS_GEN(dev_priv, n) \ |
| 1850 | (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1851 | INTEL_INFO(dev_priv)->gen == (n)) |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 1852 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 1853 | /* |
| 1854 | * Return true if revision is in range [since,until] inclusive. |
| 1855 | * |
| 1856 | * Use 0 for open-ended since, and REVID_FOREVER for open-ended until. |
| 1857 | */ |
| 1858 | #define IS_REVID(p, since, until) \ |
| 1859 | (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until)) |
| 1860 | |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 1861 | static __always_inline unsigned int |
| 1862 | __platform_mask_index(const struct intel_runtime_info *info, |
| 1863 | enum intel_platform p) |
| 1864 | { |
| 1865 | const unsigned int pbits = |
| 1866 | BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS; |
| 1867 | |
| 1868 | /* Expand the platform_mask array if this fails. */ |
| 1869 | BUILD_BUG_ON(INTEL_MAX_PLATFORMS > |
| 1870 | pbits * ARRAY_SIZE(info->platform_mask)); |
| 1871 | |
| 1872 | return p / pbits; |
| 1873 | } |
| 1874 | |
| 1875 | static __always_inline unsigned int |
| 1876 | __platform_mask_bit(const struct intel_runtime_info *info, |
| 1877 | enum intel_platform p) |
| 1878 | { |
| 1879 | const unsigned int pbits = |
| 1880 | BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS; |
| 1881 | |
| 1882 | return p % pbits + INTEL_SUBPLATFORM_BITS; |
| 1883 | } |
| 1884 | |
| 1885 | static inline u32 |
| 1886 | intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p) |
| 1887 | { |
| 1888 | const unsigned int pi = __platform_mask_index(info, p); |
| 1889 | |
| 1890 | return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS; |
| 1891 | } |
| 1892 | |
| 1893 | static __always_inline bool |
| 1894 | IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p) |
| 1895 | { |
| 1896 | const struct intel_runtime_info *info = RUNTIME_INFO(i915); |
| 1897 | const unsigned int pi = __platform_mask_index(info, p); |
| 1898 | const unsigned int pb = __platform_mask_bit(info, p); |
| 1899 | |
| 1900 | BUILD_BUG_ON(!__builtin_constant_p(p)); |
| 1901 | |
| 1902 | return info->platform_mask[pi] & BIT(pb); |
| 1903 | } |
| 1904 | |
| 1905 | static __always_inline bool |
| 1906 | IS_SUBPLATFORM(const struct drm_i915_private *i915, |
| 1907 | enum intel_platform p, unsigned int s) |
| 1908 | { |
| 1909 | const struct intel_runtime_info *info = RUNTIME_INFO(i915); |
| 1910 | const unsigned int pi = __platform_mask_index(info, p); |
| 1911 | const unsigned int pb = __platform_mask_bit(info, p); |
| 1912 | const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1; |
| 1913 | const u32 mask = info->platform_mask[pi]; |
| 1914 | |
| 1915 | BUILD_BUG_ON(!__builtin_constant_p(p)); |
| 1916 | BUILD_BUG_ON(!__builtin_constant_p(s)); |
| 1917 | BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS); |
| 1918 | |
| 1919 | /* Shift and test on the MSB position so sign flag can be used. */ |
| 1920 | return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb); |
| 1921 | } |
Tvrtko Ursulin | 5a127a8 | 2017-09-20 10:26:59 +0100 | [diff] [blame] | 1922 | |
Tvrtko Ursulin | e08891a | 2019-03-26 07:40:55 +0000 | [diff] [blame] | 1923 | #define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile) |
| 1924 | |
Tvrtko Ursulin | 5a127a8 | 2017-09-20 10:26:59 +0100 | [diff] [blame] | 1925 | #define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830) |
| 1926 | #define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G) |
| 1927 | #define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X) |
| 1928 | #define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G) |
| 1929 | #define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G) |
| 1930 | #define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM) |
| 1931 | #define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G) |
| 1932 | #define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM) |
| 1933 | #define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G) |
| 1934 | #define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM) |
| 1935 | #define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45) |
| 1936 | #define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45) |
Jani Nikula | f69c11a | 2016-11-30 17:43:05 +0200 | [diff] [blame] | 1937 | #define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv)) |
Tvrtko Ursulin | 5a127a8 | 2017-09-20 10:26:59 +0100 | [diff] [blame] | 1938 | #define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW) |
| 1939 | #define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33) |
Tvrtko Ursulin | e08891a | 2019-03-26 07:40:55 +0000 | [diff] [blame] | 1940 | #define IS_IRONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IRONLAKE) |
| 1941 | #define IS_IRONLAKE_M(dev_priv) \ |
| 1942 | (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv)) |
Tvrtko Ursulin | 5a127a8 | 2017-09-20 10:26:59 +0100 | [diff] [blame] | 1943 | #define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE) |
Lionel Landwerlin | 18b5381 | 2017-08-30 17:12:07 +0100 | [diff] [blame] | 1944 | #define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1945 | INTEL_INFO(dev_priv)->gt == 1) |
Tvrtko Ursulin | 5a127a8 | 2017-09-20 10:26:59 +0100 | [diff] [blame] | 1946 | #define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW) |
| 1947 | #define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW) |
| 1948 | #define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL) |
| 1949 | #define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL) |
| 1950 | #define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE) |
| 1951 | #define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON) |
| 1952 | #define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE) |
| 1953 | #define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE) |
| 1954 | #define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE) |
| 1955 | #define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE) |
Rodrigo Vivi | 41231001 | 2018-01-11 16:00:04 -0200 | [diff] [blame] | 1956 | #define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE) |
Bob Paauwe | 897f296 | 2019-03-22 10:58:43 -0700 | [diff] [blame] | 1957 | #define IS_ELKHARTLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE) |
Daniele Ceraolo Spurio | abd3a0f | 2019-07-11 10:30:56 -0700 | [diff] [blame] | 1958 | #define IS_TIGERLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_TIGERLAKE) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1959 | #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \ |
| 1960 | (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00) |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 1961 | #define IS_BDW_ULT(dev_priv) \ |
| 1962 | IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT) |
| 1963 | #define IS_BDW_ULX(dev_priv) \ |
| 1964 | IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1965 | #define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1966 | INTEL_INFO(dev_priv)->gt == 3) |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 1967 | #define IS_HSW_ULT(dev_priv) \ |
| 1968 | IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1969 | #define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1970 | INTEL_INFO(dev_priv)->gt == 3) |
Chris Wilson | 167bc75 | 2018-12-28 14:07:34 +0000 | [diff] [blame] | 1971 | #define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1972 | INTEL_INFO(dev_priv)->gt == 1) |
Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 1973 | /* ULX machines are also considered ULT. */ |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 1974 | #define IS_HSW_ULX(dev_priv) \ |
| 1975 | IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX) |
| 1976 | #define IS_SKL_ULT(dev_priv) \ |
| 1977 | IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT) |
| 1978 | #define IS_SKL_ULX(dev_priv) \ |
| 1979 | IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX) |
| 1980 | #define IS_KBL_ULT(dev_priv) \ |
| 1981 | IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT) |
| 1982 | #define IS_KBL_ULX(dev_priv) \ |
| 1983 | IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX) |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 1984 | #define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1985 | INTEL_INFO(dev_priv)->gt == 2) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1986 | #define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1987 | INTEL_INFO(dev_priv)->gt == 3) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1988 | #define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1989 | INTEL_INFO(dev_priv)->gt == 4) |
Lionel Landwerlin | 3891589 | 2017-06-13 12:23:07 +0100 | [diff] [blame] | 1990 | #define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1991 | INTEL_INFO(dev_priv)->gt == 2) |
Lionel Landwerlin | 3891589 | 2017-06-13 12:23:07 +0100 | [diff] [blame] | 1992 | #define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1993 | INTEL_INFO(dev_priv)->gt == 3) |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 1994 | #define IS_CFL_ULT(dev_priv) \ |
| 1995 | IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT) |
Ville Syrjälä | 6ce1c33 | 2019-06-05 19:29:46 +0300 | [diff] [blame] | 1996 | #define IS_CFL_ULX(dev_priv) \ |
| 1997 | IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX) |
Lionel Landwerlin | 22ea4f3 | 2017-09-18 12:21:24 +0100 | [diff] [blame] | 1998 | #define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 1999 | INTEL_INFO(dev_priv)->gt == 2) |
Lionel Landwerlin | 4407eaa | 2017-11-10 19:08:40 +0000 | [diff] [blame] | 2000 | #define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2001 | INTEL_INFO(dev_priv)->gt == 3) |
Tvrtko Ursulin | 805446c | 2019-03-27 14:23:28 +0000 | [diff] [blame] | 2002 | #define IS_CNL_WITH_PORT_F(dev_priv) \ |
| 2003 | IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF) |
| 2004 | #define IS_ICL_WITH_PORT_F(dev_priv) \ |
| 2005 | IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF) |
Sagar Arun Kamble | 7a58bad | 2015-09-12 10:17:50 +0530 | [diff] [blame] | 2006 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2007 | #define SKL_REVID_A0 0x0 |
| 2008 | #define SKL_REVID_B0 0x1 |
| 2009 | #define SKL_REVID_C0 0x2 |
| 2010 | #define SKL_REVID_D0 0x3 |
| 2011 | #define SKL_REVID_E0 0x4 |
| 2012 | #define SKL_REVID_F0 0x5 |
Mika Kuoppala | 4ba9c1f | 2016-07-20 14:26:12 +0300 | [diff] [blame] | 2013 | #define SKL_REVID_G0 0x6 |
| 2014 | #define SKL_REVID_H0 0x7 |
Hoath, Nicholas | e90a21d | 2015-02-05 10:47:17 +0000 | [diff] [blame] | 2015 | |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2016 | #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until)) |
| 2017 | |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2018 | #define BXT_REVID_A0 0x0 |
Jani Nikula | fffda3f | 2015-10-20 15:22:01 +0300 | [diff] [blame] | 2019 | #define BXT_REVID_A1 0x1 |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2020 | #define BXT_REVID_B0 0x3 |
Ander Conselvan de Oliveira | a3f79ca | 2016-11-24 15:23:27 +0200 | [diff] [blame] | 2021 | #define BXT_REVID_B_LAST 0x8 |
Jani Nikula | ef712bb | 2015-10-20 15:22:00 +0300 | [diff] [blame] | 2022 | #define BXT_REVID_C0 0x9 |
Nick Hoath | 6c74c87 | 2015-03-20 09:03:52 +0000 | [diff] [blame] | 2023 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2024 | #define IS_BXT_REVID(dev_priv, since, until) \ |
| 2025 | (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until)) |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 2026 | |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2027 | #define KBL_REVID_A0 0x0 |
| 2028 | #define KBL_REVID_B0 0x1 |
Mika Kuoppala | fe90581 | 2016-06-07 17:19:03 +0300 | [diff] [blame] | 2029 | #define KBL_REVID_C0 0x2 |
| 2030 | #define KBL_REVID_D0 0x3 |
| 2031 | #define KBL_REVID_E0 0x4 |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2032 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2033 | #define IS_KBL_REVID(dev_priv, since, until) \ |
| 2034 | (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until)) |
Mika Kuoppala | c033a37 | 2016-06-07 17:18:55 +0300 | [diff] [blame] | 2035 | |
Ander Conselvan de Oliveira | f4f4b59 | 2017-02-22 08:34:29 +0200 | [diff] [blame] | 2036 | #define GLK_REVID_A0 0x0 |
| 2037 | #define GLK_REVID_A1 0x1 |
| 2038 | |
| 2039 | #define IS_GLK_REVID(dev_priv, since, until) \ |
| 2040 | (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until)) |
| 2041 | |
Paulo Zanoni | 3c2e0fd | 2017-06-06 13:30:34 -0700 | [diff] [blame] | 2042 | #define CNL_REVID_A0 0x0 |
| 2043 | #define CNL_REVID_B0 0x1 |
Rodrigo Vivi | e4ffc83 | 2017-08-22 16:58:28 -0700 | [diff] [blame] | 2044 | #define CNL_REVID_C0 0x2 |
Paulo Zanoni | 3c2e0fd | 2017-06-06 13:30:34 -0700 | [diff] [blame] | 2045 | |
| 2046 | #define IS_CNL_REVID(p, since, until) \ |
| 2047 | (IS_CANNONLAKE(p) && IS_REVID(p, since, until)) |
| 2048 | |
Oscar Mateo | cc38cae | 2018-05-08 14:29:23 -0700 | [diff] [blame] | 2049 | #define ICL_REVID_A0 0x0 |
| 2050 | #define ICL_REVID_A2 0x1 |
| 2051 | #define ICL_REVID_B0 0x3 |
| 2052 | #define ICL_REVID_B2 0x4 |
| 2053 | #define ICL_REVID_C0 0x5 |
| 2054 | |
| 2055 | #define IS_ICL_REVID(p, since, until) \ |
| 2056 | (IS_ICELAKE(p) && IS_REVID(p, since, until)) |
| 2057 | |
Rodrigo Vivi | 8727dc0 | 2016-12-18 13:36:26 -0800 | [diff] [blame] | 2058 | #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp) |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2059 | #define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv)) |
| 2060 | #define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv)) |
Ander Conselvan de Oliveira | 3e4274f | 2016-11-10 17:23:09 +0200 | [diff] [blame] | 2061 | |
Chris Wilson | 8a68d46 | 2019-03-05 18:03:30 +0000 | [diff] [blame] | 2062 | #define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id)) |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 2063 | |
Daniele Ceraolo Spurio | 97ee6e9 | 2019-03-21 17:24:31 -0700 | [diff] [blame] | 2064 | #define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({ \ |
| 2065 | unsigned int first__ = (first); \ |
| 2066 | unsigned int count__ = (count); \ |
| 2067 | (INTEL_INFO(dev_priv)->engine_mask & \ |
Chris Wilson | 9511cb6 | 2019-03-26 18:00:07 +0000 | [diff] [blame] | 2068 | GENMASK(first__ + count__ - 1, first__)) >> first__; \ |
Daniele Ceraolo Spurio | 97ee6e9 | 2019-03-21 17:24:31 -0700 | [diff] [blame] | 2069 | }) |
| 2070 | #define VDBOX_MASK(dev_priv) \ |
| 2071 | ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS) |
| 2072 | #define VEBOX_MASK(dev_priv) \ |
| 2073 | ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS) |
| 2074 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2075 | #define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc) |
| 2076 | #define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop) |
Daniele Ceraolo Spurio | f6ac993 | 2019-03-28 10:45:32 -0700 | [diff] [blame] | 2077 | #define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb) |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 2078 | #define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \ |
| 2079 | IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2080 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2081 | #define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2082 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2083 | #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2084 | (INTEL_INFO(dev_priv)->has_logical_ring_contexts) |
Thomas Daniel | 05f0add | 2018-03-02 18:14:59 +0200 | [diff] [blame] | 2085 | #define HAS_LOGICAL_RING_ELSQ(dev_priv) \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2086 | (INTEL_INFO(dev_priv)->has_logical_ring_elsq) |
Michał Winiarski | a4598d1 | 2017-10-25 22:00:18 +0200 | [diff] [blame] | 2087 | #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2088 | (INTEL_INFO(dev_priv)->has_logical_ring_preemption) |
Chris Wilson | fb5c551 | 2017-11-20 20:55:00 +0000 | [diff] [blame] | 2089 | |
| 2090 | #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv) |
| 2091 | |
Chris Wilson | cbecbcc | 2019-03-14 22:38:36 +0000 | [diff] [blame] | 2092 | #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type) |
Chris Wilson | 4bdafb9 | 2018-09-26 21:12:22 +0100 | [diff] [blame] | 2093 | #define HAS_PPGTT(dev_priv) \ |
| 2094 | (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE) |
| 2095 | #define HAS_FULL_PPGTT(dev_priv) \ |
| 2096 | (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL) |
Chris Wilson | 4bdafb9 | 2018-09-26 21:12:22 +0100 | [diff] [blame] | 2097 | |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2098 | #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \ |
| 2099 | GEM_BUG_ON((sizes) == 0); \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2100 | ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \ |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2101 | }) |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2102 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2103 | #define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay) |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2104 | #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2105 | (INTEL_INFO(dev_priv)->display.overlay_needs_physical) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2106 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2107 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 2108 | #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv)) |
Mika Kuoppala | 06e668a | 2015-12-16 19:18:37 +0200 | [diff] [blame] | 2109 | |
Rodrigo Vivi | d66047e4 | 2018-02-22 12:05:35 -0800 | [diff] [blame] | 2110 | /* WaRsDisableCoarsePowerGating:skl,cnl */ |
Tvrtko Ursulin | 6125151 | 2016-06-21 15:07:14 +0100 | [diff] [blame] | 2111 | #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \ |
Rodrigo Vivi | d66047e4 | 2018-02-22 12:05:35 -0800 | [diff] [blame] | 2112 | (IS_CANNONLAKE(dev_priv) || \ |
| 2113 | IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv)) |
Mika Kuoppala | 185c66e | 2016-04-05 15:56:16 +0300 | [diff] [blame] | 2114 | |
Ville Syrjälä | 309bd8e | 2017-08-18 21:37:05 +0300 | [diff] [blame] | 2115 | #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4) |
Ramalingam C | d5dc0f4 | 2018-06-28 19:04:49 +0530 | [diff] [blame] | 2116 | #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \ |
| 2117 | IS_GEMINILAKE(dev_priv) || \ |
| 2118 | IS_KABYLAKE(dev_priv)) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2119 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2120 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 2121 | * rows, which changed the alignment requirements and fence programming. |
| 2122 | */ |
Lucas De Marchi | cf819ef | 2018-12-12 10:10:43 -0800 | [diff] [blame] | 2123 | #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2124 | !(IS_I915G(dev_priv) || \ |
| 2125 | IS_I915GM(dev_priv))) |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2126 | #define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv) |
| 2127 | #define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2128 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 2129 | #define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2) |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2130 | #define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc) |
Rodrigo Vivi | b2ae318 | 2019-02-04 14:25:38 -0800 | [diff] [blame] | 2131 | #define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2132 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2133 | #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv)) |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2134 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2135 | #define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst) |
Jani Nikula | 0c9b371 | 2015-05-18 17:10:01 +0300 | [diff] [blame] | 2136 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2137 | #define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi) |
| 2138 | #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg) |
| 2139 | #define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr) |
Lucas De Marchi | bc7e352 | 2019-02-22 15:02:54 -0800 | [diff] [blame] | 2140 | #define HAS_TRANSCODER_EDP(dev_priv) (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0) |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 2141 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2142 | #define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6) |
| 2143 | #define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p) |
Chris Wilson | fb6db0f | 2017-12-01 11:30:30 +0000 | [diff] [blame] | 2144 | #define HAS_RC6pp(dev_priv) (false) /* HW was never validated */ |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2145 | |
Chris Wilson | 91cbdb8 | 2019-04-19 14:48:36 +0100 | [diff] [blame] | 2146 | #define HAS_RPS(dev_priv) (INTEL_INFO(dev_priv)->has_rps) |
| 2147 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2148 | #define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr) |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 2149 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2150 | #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm) |
| 2151 | #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc) |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 2152 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2153 | #define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc) |
Mahesh Kumar | e57f1c02 | 2017-08-17 19:15:27 +0530 | [diff] [blame] | 2154 | |
Daniele Ceraolo Spurio | 702668e | 2019-07-24 17:18:06 -0700 | [diff] [blame] | 2155 | #define HAS_GT_UC(dev_priv) (INTEL_INFO(dev_priv)->has_gt_uc) |
Michal Wajdeczko | 2fe2d4e | 2017-12-06 13:53:10 +0000 | [diff] [blame] | 2156 | |
Daniele Ceraolo Spurio | 63064d8 | 2019-07-30 16:07:40 -0700 | [diff] [blame] | 2157 | /* Having GuC is not the same as using GuC */ |
Michal Wajdeczko | 356c484 | 2019-08-16 20:56:58 +0000 | [diff] [blame] | 2158 | #define USES_GUC(dev_priv) intel_uc_uses_guc(&(dev_priv)->gt.uc) |
| 2159 | #define USES_GUC_SUBMISSION(dev_priv) intel_uc_uses_guc_submission(&(dev_priv)->gt.uc) |
Michal Wajdeczko | 93ffbe8 | 2017-12-06 13:53:12 +0000 | [diff] [blame] | 2160 | |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2161 | #define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu) |
arun.siluvery@linux.intel.com | 33e141e | 2016-06-03 06:34:33 +0100 | [diff] [blame] | 2162 | |
Michel Thierry | a7a7a0e | 2019-07-30 11:04:06 -0700 | [diff] [blame] | 2163 | #define HAS_GLOBAL_MOCS_REGISTERS(dev_priv) (INTEL_INFO(dev_priv)->has_global_mocs) |
| 2164 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2165 | |
Rodrigo Vivi | b2ae318 | 2019-02-04 14:25:38 -0800 | [diff] [blame] | 2166 | #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch) |
Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2167 | |
Rodrigo Vivi | ff15947 | 2017-06-09 15:26:14 -0700 | [diff] [blame] | 2168 | #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9) |
Shashank Sharma | 6389dd8 | 2016-10-14 19:56:50 +0530 | [diff] [blame] | 2169 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2170 | /* DPF == dynamic parity feature */ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2171 | #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2172 | #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \ |
| 2173 | 2 : HAS_L3_DPF(dev_priv)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2174 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2175 | #define GT_FREQUENCY_MULTIPLIER 50 |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 2176 | #define GEN9_FREQ_SCALER 3 |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2177 | |
José Roberto de Souza | e1bf094 | 2018-11-30 15:20:47 -0800 | [diff] [blame] | 2178 | #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0) |
| 2179 | |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 2180 | static inline bool intel_vtd_active(void) |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2181 | { |
| 2182 | #ifdef CONFIG_INTEL_IOMMU |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 2183 | if (intel_iommu_gfx_mapped) |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2184 | return true; |
| 2185 | #endif |
| 2186 | return false; |
| 2187 | } |
| 2188 | |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 2189 | static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv) |
| 2190 | { |
| 2191 | return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active(); |
| 2192 | } |
| 2193 | |
Jon Bloomfield | 0ef34ad | 2017-05-24 08:54:11 -0700 | [diff] [blame] | 2194 | static inline bool |
| 2195 | intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv) |
| 2196 | { |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 2197 | return IS_BROXTON(dev_priv) && intel_vtd_active(); |
Jon Bloomfield | 0ef34ad | 2017-05-24 08:54:11 -0700 | [diff] [blame] | 2198 | } |
| 2199 | |
Chris Wilson | 0673ad4 | 2016-06-24 14:00:22 +0100 | [diff] [blame] | 2200 | /* i915_drv.c */ |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2201 | #ifdef CONFIG_COMPAT |
Janusz Krzysztofik | b5893ff | 2019-07-12 13:24:25 +0200 | [diff] [blame] | 2202 | long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg); |
Jani Nikula | 55edf41 | 2016-11-01 17:40:44 +0200 | [diff] [blame] | 2203 | #else |
| 2204 | #define i915_compat_ioctl NULL |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2205 | #endif |
Jani Nikula | efab069 | 2016-09-15 16:28:54 +0300 | [diff] [blame] | 2206 | extern const struct dev_pm_ops i915_pm_ops; |
| 2207 | |
Janusz Krzysztofik | b01558e | 2019-07-12 13:24:26 +0200 | [diff] [blame] | 2208 | int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent); |
Chris Wilson | 361f9dc | 2019-08-06 08:42:19 +0100 | [diff] [blame] | 2209 | void i915_driver_remove(struct drm_i915_private *i915); |
Chris Wilson | 535275d | 2017-07-21 13:32:37 +0100 | [diff] [blame] | 2210 | |
Janusz Krzysztofik | b5893ff | 2019-07-12 13:24:25 +0200 | [diff] [blame] | 2211 | void intel_engine_init_hangcheck(struct intel_engine_cs *engine); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2212 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2213 | |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2214 | static inline bool intel_gvt_active(struct drm_i915_private *dev_priv) |
| 2215 | { |
Zhenyu Wang | feddf6e | 2016-10-20 17:15:03 +0800 | [diff] [blame] | 2216 | return dev_priv->gvt; |
Zhi Wang | 0ad35fe | 2016-06-16 08:07:00 -0400 | [diff] [blame] | 2217 | } |
| 2218 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2219 | static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv) |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2220 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2221 | return dev_priv->vgpu.active; |
Yu Zhang | cf9d289 | 2015-02-10 19:05:47 +0800 | [diff] [blame] | 2222 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2223 | |
Chris Wilson | 26f0051 | 2019-08-07 15:20:41 +0100 | [diff] [blame] | 2224 | int i915_getparam_ioctl(struct drm_device *dev, void *data, |
| 2225 | struct drm_file *file_priv); |
| 2226 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2227 | /* i915_gem.c */ |
Chris Wilson | 8a2421b | 2017-06-16 15:05:22 +0100 | [diff] [blame] | 2228 | int i915_gem_init_userptr(struct drm_i915_private *dev_priv); |
| 2229 | void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv); |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 2230 | void i915_gem_sanitize(struct drm_i915_private *i915); |
Michal Wajdeczko | a0de908 | 2018-03-23 12:34:49 +0000 | [diff] [blame] | 2231 | int i915_gem_init_early(struct drm_i915_private *dev_priv); |
| 2232 | void i915_gem_cleanup_early(struct drm_i915_private *dev_priv); |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 2233 | int i915_gem_freeze(struct drm_i915_private *dev_priv); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 2234 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv); |
| 2235 | |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 2236 | static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915) |
| 2237 | { |
Chris Wilson | c03467b | 2019-07-03 10:17:17 +0100 | [diff] [blame] | 2238 | /* |
| 2239 | * A single pass should suffice to release all the freed objects (along |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 2240 | * most call paths) , but be a little more paranoid in that freeing |
| 2241 | * the objects does take a little amount of time, during which the rcu |
| 2242 | * callbacks could have added new objects into the freed list, and |
| 2243 | * armed the work again. |
| 2244 | */ |
Chris Wilson | c03467b | 2019-07-03 10:17:17 +0100 | [diff] [blame] | 2245 | while (atomic_read(&i915->mm.free_count)) { |
| 2246 | flush_work(&i915->mm.free_work); |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 2247 | rcu_barrier(); |
Chris Wilson | c03467b | 2019-07-03 10:17:17 +0100 | [diff] [blame] | 2248 | } |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 2249 | } |
| 2250 | |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2251 | static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915) |
| 2252 | { |
| 2253 | /* |
| 2254 | * Similar to objects above (see i915_gem_drain_freed-objects), in |
| 2255 | * general we have workers that are armed by RCU and then rearm |
| 2256 | * themselves in their callbacks. To be paranoid, we need to |
| 2257 | * drain the workqueue a second time after waiting for the RCU |
| 2258 | * grace period so that we catch work queued via RCU from the first |
| 2259 | * pass. As neither drain_workqueue() nor flush_workqueue() report |
| 2260 | * a result, we make an assumption that we only don't require more |
Chris Wilson | dc76e57 | 2019-05-01 14:57:51 +0100 | [diff] [blame] | 2261 | * than 3 passes to catch all _recursive_ RCU delayed work. |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2262 | * |
| 2263 | */ |
Chris Wilson | dc76e57 | 2019-05-01 14:57:51 +0100 | [diff] [blame] | 2264 | int pass = 3; |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2265 | do { |
Chris Wilson | 4fda44b | 2019-07-03 18:19:13 +0100 | [diff] [blame] | 2266 | flush_workqueue(i915->wq); |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2267 | rcu_barrier(); |
Janusz Krzysztofik | 141f376 | 2019-04-06 11:40:34 +0100 | [diff] [blame] | 2268 | i915_gem_drain_freed_objects(i915); |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2269 | } while (--pass); |
Chris Wilson | dc76e57 | 2019-05-01 14:57:51 +0100 | [diff] [blame] | 2270 | drain_workqueue(i915->wq); |
Chris Wilson | 3b19f16 | 2017-07-18 14:41:24 +0100 | [diff] [blame] | 2271 | } |
| 2272 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2273 | struct i915_vma * __must_check |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2274 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 2275 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 2276 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 2277 | u64 alignment, |
| 2278 | u64 flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2279 | |
Chris Wilson | c03467b | 2019-07-03 10:17:17 +0100 | [diff] [blame] | 2280 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj, |
| 2281 | unsigned long flags); |
| 2282 | #define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2283 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2284 | void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv); |
| 2285 | |
Chris Wilson | 2caffbf | 2019-02-08 15:37:03 +0000 | [diff] [blame] | 2286 | static inline int __must_check |
| 2287 | i915_mutex_lock_interruptible(struct drm_device *dev) |
| 2288 | { |
| 2289 | return mutex_lock_interruptible(&dev->struct_mutex); |
| 2290 | } |
| 2291 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2292 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 2293 | struct drm_device *dev, |
| 2294 | struct drm_mode_create_dumb *args); |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2295 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
Jani Nikula | 143c335 | 2019-01-18 14:01:24 +0200 | [diff] [blame] | 2296 | u32 handle, u64 *offset); |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 2297 | int i915_gem_mmap_gtt_version(void); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2298 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2299 | int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2300 | |
Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2301 | static inline u32 i915_reset_count(struct i915_gpu_error *error) |
| 2302 | { |
Chris Wilson | cb823ed | 2019-07-12 20:29:53 +0100 | [diff] [blame] | 2303 | return atomic_read(&error->reset_count); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2304 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2305 | |
Michel Thierry | 702c8f8 | 2017-06-20 10:57:48 +0100 | [diff] [blame] | 2306 | static inline u32 i915_reset_engine_count(struct i915_gpu_error *error, |
| 2307 | struct intel_engine_cs *engine) |
| 2308 | { |
Chris Wilson | cb823ed | 2019-07-12 20:29:53 +0100 | [diff] [blame] | 2309 | return atomic_read(&error->reset_engine_count[engine->uabi_class]); |
Michel Thierry | 702c8f8 | 2017-06-20 10:57:48 +0100 | [diff] [blame] | 2310 | } |
| 2311 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 2312 | void i915_gem_init_mmio(struct drm_i915_private *i915); |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 2313 | int __must_check i915_gem_init(struct drm_i915_private *dev_priv); |
| 2314 | int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv); |
Chris Wilson | c29579d | 2019-08-06 13:42:59 +0100 | [diff] [blame] | 2315 | void i915_gem_driver_register(struct drm_i915_private *i915); |
| 2316 | void i915_gem_driver_unregister(struct drm_i915_private *i915); |
Janusz Krzysztofik | 78dae1a | 2019-07-12 13:24:29 +0200 | [diff] [blame] | 2317 | void i915_gem_driver_remove(struct drm_i915_private *dev_priv); |
Janusz Krzysztofik | 3b58a94 | 2019-07-12 13:24:28 +0200 | [diff] [blame] | 2318 | void i915_gem_driver_release(struct drm_i915_private *dev_priv); |
Chris Wilson | 496b575 | 2017-02-13 17:15:58 +0000 | [diff] [blame] | 2319 | int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 2320 | unsigned int flags, long timeout); |
Chris Wilson | 5861b01 | 2019-03-08 09:36:54 +0000 | [diff] [blame] | 2321 | void i915_gem_suspend(struct drm_i915_private *dev_priv); |
Chris Wilson | ec92ad0 | 2018-05-31 09:22:46 +0100 | [diff] [blame] | 2322 | void i915_gem_suspend_late(struct drm_i915_private *dev_priv); |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 2323 | void i915_gem_resume(struct drm_i915_private *dev_priv); |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2324 | vm_fault_t i915_gem_fault(struct vm_fault *vmf); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 2325 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 2326 | int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2327 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2328 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2329 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 2330 | enum i915_cache_level cache_level); |
| 2331 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2332 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 2333 | struct dma_buf *dma_buf); |
| 2334 | |
| 2335 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 2336 | struct drm_gem_object *gem_obj, int flags); |
| 2337 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 2338 | static inline struct i915_gem_context * |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 2339 | __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id) |
| 2340 | { |
| 2341 | return idr_find(&file_priv->context_idr, id); |
| 2342 | } |
| 2343 | |
| 2344 | static inline struct i915_gem_context * |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 2345 | i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id) |
| 2346 | { |
| 2347 | struct i915_gem_context *ctx; |
| 2348 | |
Chris Wilson | 1acfc10 | 2017-06-20 12:05:47 +0100 | [diff] [blame] | 2349 | rcu_read_lock(); |
| 2350 | ctx = __i915_gem_context_lookup_rcu(file_priv, id); |
| 2351 | if (ctx && !kref_get_unless_zero(&ctx->ref)) |
| 2352 | ctx = NULL; |
| 2353 | rcu_read_unlock(); |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 2354 | |
| 2355 | return ctx; |
| 2356 | } |
| 2357 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2358 | /* i915_gem_evict.c */ |
Chris Wilson | e522ac23 | 2016-08-04 16:32:18 +0100 | [diff] [blame] | 2359 | int __must_check i915_gem_evict_something(struct i915_address_space *vm, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 2360 | u64 min_size, u64 alignment, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2361 | unsigned cache_level, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 2362 | u64 start, u64 end, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2363 | unsigned flags); |
Chris Wilson | 625d988 | 2017-01-11 11:23:11 +0000 | [diff] [blame] | 2364 | int __must_check i915_gem_evict_for_node(struct i915_address_space *vm, |
| 2365 | struct drm_mm_node *node, |
| 2366 | unsigned int flags); |
Chris Wilson | 2889caa | 2017-06-16 15:05:19 +0100 | [diff] [blame] | 2367 | int i915_gem_evict_vm(struct i915_address_space *vm); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2368 | |
Chris Wilson | 920cf41 | 2016-10-28 13:58:30 +0100 | [diff] [blame] | 2369 | /* i915_gem_internal.c */ |
| 2370 | struct drm_i915_gem_object * |
| 2371 | i915_gem_object_create_internal(struct drm_i915_private *dev_priv, |
Chris Wilson | fcd46e5 | 2017-01-12 13:04:31 +0000 | [diff] [blame] | 2372 | phys_addr_t size); |
Chris Wilson | 920cf41 | 2016-10-28 13:58:30 +0100 | [diff] [blame] | 2373 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2374 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2375 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2376 | { |
Chris Wilson | 091387c | 2016-06-24 14:00:21 +0100 | [diff] [blame] | 2377 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2378 | |
| 2379 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2380 | i915_gem_object_is_tiled(obj); |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2381 | } |
| 2382 | |
Chris Wilson | 91d4e0aa | 2017-01-09 16:16:13 +0000 | [diff] [blame] | 2383 | u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size, |
| 2384 | unsigned int tiling, unsigned int stride); |
| 2385 | u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size, |
| 2386 | unsigned int tiling, unsigned int stride); |
| 2387 | |
Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 2388 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 2389 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2390 | /* i915_cmd_parser.c */ |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 2391 | int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame] | 2392 | void intel_engine_init_cmd_parser(struct intel_engine_cs *engine); |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 2393 | void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine); |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 2394 | int intel_engine_cmd_parser(struct intel_engine_cs *engine, |
| 2395 | struct drm_i915_gem_object *batch_obj, |
| 2396 | struct drm_i915_gem_object *shadow_batch_obj, |
| 2397 | u32 batch_start_offset, |
| 2398 | u32 batch_len, |
| 2399 | bool is_master); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2400 | |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 2401 | /* intel_device_info.c */ |
| 2402 | static inline struct intel_device_info * |
| 2403 | mkwrite_device_info(struct drm_i915_private *dev_priv) |
| 2404 | { |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 2405 | return (struct intel_device_info *)INTEL_INFO(dev_priv); |
Chris Wilson | 94b4f3b | 2016-07-05 10:40:20 +0100 | [diff] [blame] | 2406 | } |
| 2407 | |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 2408 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 2409 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 2410 | |
Daniele Ceraolo Spurio | a2b4abf | 2019-03-25 14:49:36 -0700 | [diff] [blame] | 2411 | #define __I915_REG_OP(op__, dev_priv__, ...) \ |
| 2412 | intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2413 | |
Daniele Ceraolo Spurio | a2b4abf | 2019-03-25 14:49:36 -0700 | [diff] [blame] | 2414 | #define I915_READ(reg__) __I915_REG_OP(read, dev_priv, (reg__)) |
| 2415 | #define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__)) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2416 | |
Daniele Ceraolo Spurio | a2b4abf | 2019-03-25 14:49:36 -0700 | [diff] [blame] | 2417 | #define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2418 | |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2419 | /* These are untraced mmio-accessors that are only valid to be used inside |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 2420 | * critical sections, such as inside IRQ handlers, where forcewake is explicitly |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2421 | * controlled. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 2422 | * |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2423 | * Think twice, and think again, before using these. |
Arkadiusz Hiler | aafee2e | 2016-10-25 14:48:02 +0200 | [diff] [blame] | 2424 | * |
| 2425 | * As an example, these accessors can possibly be used between: |
| 2426 | * |
| 2427 | * spin_lock_irq(&dev_priv->uncore.lock); |
| 2428 | * intel_uncore_forcewake_get__locked(); |
| 2429 | * |
| 2430 | * and |
| 2431 | * |
| 2432 | * intel_uncore_forcewake_put__locked(); |
| 2433 | * spin_unlock_irq(&dev_priv->uncore.lock); |
| 2434 | * |
| 2435 | * |
| 2436 | * Note: some registers may not need forcewake held, so |
| 2437 | * intel_uncore_forcewake_{get,put} can be omitted, see |
| 2438 | * intel_uncore_forcewake_for_reg(). |
| 2439 | * |
| 2440 | * Certain architectures will die if the same cacheline is concurrently accessed |
| 2441 | * by different clients (e.g. on Ivybridge). Access to registers should |
| 2442 | * therefore generally be serialised, by either the dev_priv->uncore.lock or |
| 2443 | * a more localised lock guarding all access to that bank of registers. |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2444 | */ |
Daniele Ceraolo Spurio | a2b4abf | 2019-03-25 14:49:36 -0700 | [diff] [blame] | 2445 | #define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__)) |
| 2446 | #define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__)) |
Chris Wilson | a6111f7 | 2015-04-07 16:21:02 +0100 | [diff] [blame] | 2447 | |
Daniele Ceraolo Spurio | 4cb3b44 | 2019-08-15 18:23:43 -0700 | [diff] [blame] | 2448 | /* register wait wrappers for display regs */ |
| 2449 | #define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \ |
| 2450 | intel_wait_for_register(&(dev_priv_)->uncore, \ |
| 2451 | (reg_), (mask_), (value_), (timeout_)) |
| 2452 | |
| 2453 | #define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({ \ |
| 2454 | u32 mask__ = (mask_); \ |
| 2455 | intel_de_wait_for_register((dev_priv_), (reg_), \ |
| 2456 | mask__, mask__, (timeout_)); \ |
| 2457 | }) |
| 2458 | |
| 2459 | #define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \ |
| 2460 | intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_)) |
| 2461 | |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 2462 | /* i915_mm.c */ |
| 2463 | int remap_io_mapping(struct vm_area_struct *vma, |
| 2464 | unsigned long addr, unsigned long pfn, unsigned long size, |
| 2465 | struct io_mapping *iomap); |
| 2466 | |
Chris Wilson | 767a983 | 2017-09-13 09:56:05 +0100 | [diff] [blame] | 2467 | static inline int intel_hws_csb_write_index(struct drm_i915_private *i915) |
| 2468 | { |
| 2469 | if (INTEL_GEN(i915) >= 10) |
| 2470 | return CNL_HWS_CSB_WRITE_INDEX; |
| 2471 | else |
| 2472 | return I915_HWS_CSB_WRITE_INDEX; |
| 2473 | } |
| 2474 | |
Chris Wilson | 9893214 | 2019-05-28 10:29:44 +0100 | [diff] [blame] | 2475 | static inline enum i915_map_type |
| 2476 | i915_coherent_map_type(struct drm_i915_private *i915) |
| 2477 | { |
| 2478 | return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC; |
| 2479 | } |
| 2480 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2481 | #endif |