blob: 67b7722f9d4da19fe7f6d1f85095bc856988eedd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
Chris Wilsonbd780f32019-01-14 14:21:09 +000048#include <linux/stackdepot.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010049
Chris Wilsone73bdd22016-04-13 17:35:01 +010050#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020055#include <drm/drm_util.h>
Manasi Navare7b610f12018-11-28 12:26:12 -080056#include <drm/drm_dsc.h>
Ville Syrjäläc457d9c2019-05-24 18:36:14 +030057#include <drm/drm_atomic.h>
Jani Nikula2f80d7b2019-01-08 10:27:09 +020058#include <drm/drm_connector.h>
Ramalingam C9055aac2019-02-16 23:06:51 +053059#include <drm/i915_mei_hdcp_interface.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010060
Jani Nikula2d332ee2018-11-16 14:07:25 +020061#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_params.h"
63#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000064#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065
Jani Nikuladf0566a2019-06-13 11:44:16 +030066#include "display/intel_bios.h"
67#include "display/intel_display.h"
68#include "display/intel_display_power.h"
69#include "display/intel_dpll_mgr.h"
70#include "display/intel_frontbuffer.h"
Daniele Ceraolo Spurio4e3f12d2019-08-15 18:23:40 -070071#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030072#include "display/intel_opregion.h"
73
Jani Nikula6401faf2019-08-08 16:42:48 +030074#include "gem/i915_gem_context_types.h"
Jani Nikulabe80bc32019-08-08 16:42:49 +030075#include "gem/i915_gem_shrinker.h"
Jani Nikula6401faf2019-08-08 16:42:48 +030076#include "gem/i915_gem_stolen.h"
77
Chris Wilson112ed2d2019-04-24 18:48:39 +010078#include "gt/intel_lrc.h"
79#include "gt/intel_engine.h"
Tvrtko Ursuline5be5c72019-06-21 08:07:40 +010080#include "gt/intel_gt_types.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010081#include "gt/intel_workarounds.h"
Daniele Ceraolo Spurio0f261b22019-07-13 11:00:11 +010082#include "gt/uc/intel_uc.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010083
Michal Wajdeczkob9785202017-12-21 21:57:32 +000084#include "intel_device_info.h"
Jani Nikula707d26d2019-08-07 15:04:15 +030085#include "intel_pch.h"
Jani Nikula0d5adc52019-04-29 15:29:36 +030086#include "intel_runtime_pm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000087#include "intel_uncore.h"
Chris Wilsond91e6572019-04-24 21:07:13 +010088#include "intel_wakeref.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070089#include "intel_wopcm.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010090
Chris Wilsond501b1d2016-04-13 17:35:02 +010091#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020092#include "i915_gem_fence_reg.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010093#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000094#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000095#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010096#include "i915_scheduler.h"
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +010097#include "gt/intel_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020098#include "i915_vma.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030099#include "i915_irq.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200100
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400101#include "intel_gvt.h"
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103/* General customization:
104 */
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#define DRIVER_NAME "i915"
107#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivibe6133b2019-08-13 23:59:53 -0700108#define DRIVER_DATE "20190813"
109#define DRIVER_TIMESTAMP 1565765993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Chris Wilson5e5d2e22019-05-28 10:29:42 +0100111struct drm_i915_gem_object;
112
Egbert Eich1d843f92013-02-25 12:06:49 -0500113enum hpd_pin {
114 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500115 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
116 HPD_CRT,
117 HPD_SDVO_B,
118 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700119 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500120 HPD_PORT_B,
121 HPD_PORT_C,
122 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800123 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700124 HPD_PORT_F,
Lucas De Marchi52dfdba2019-07-25 16:48:11 -0700125 HPD_PORT_G,
126 HPD_PORT_H,
127 HPD_PORT_I,
128
Egbert Eich1d843f92013-02-25 12:06:49 -0500129 HPD_NUM_PINS
130};
131
Jani Nikulac91711f2015-05-28 15:43:48 +0300132#define for_each_hpd_pin(__pin) \
133 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
134
Lyude Paul9a64c652018-11-06 16:30:16 -0500135/* Threshold == 5 for long IRQs, 50 for short */
136#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500137
Jani Nikula5fcece82015-05-27 15:03:42 +0300138struct i915_hotplug {
Imre Deak39447092019-07-11 17:53:42 -0700139 struct delayed_work hotplug_work;
Jani Nikula5fcece82015-05-27 15:03:42 +0300140
141 struct {
142 unsigned long last_jiffies;
143 int count;
144 enum {
145 HPD_ENABLED = 0,
146 HPD_DISABLED = 1,
147 HPD_MARK_DISABLED = 2
148 } state;
149 } stats[HPD_NUM_PINS];
150 u32 event_bits;
Imre Deak39447092019-07-11 17:53:42 -0700151 u32 retry_bits;
Jani Nikula5fcece82015-05-27 15:03:42 +0300152 struct delayed_work reenable_work;
153
Jani Nikula5fcece82015-05-27 15:03:42 +0300154 u32 long_port_mask;
155 u32 short_port_mask;
156 struct work_struct dig_port_work;
157
Lyude19625e82016-06-21 17:03:44 -0400158 struct work_struct poll_init_work;
159 bool poll_enabled;
160
Lyude317eaa92017-02-03 21:18:25 -0500161 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500162 /* Whether or not to count short HPD IRQs in HPD storms */
163 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500164
Jani Nikula5fcece82015-05-27 15:03:42 +0300165 /*
166 * if we get a HPD irq from DP and a HPD irq from non-DP
167 * the non-DP HPD could block the workqueue on a mode config
168 * mutex getting, that userspace may have taken. However
169 * userspace is waiting on the DP workqueue to run which is
170 * blocked behind the non-DP one.
171 */
172 struct workqueue_struct *dp_wq;
173};
174
Chris Wilson2a2d5482012-12-03 11:49:06 +0000175#define I915_GEM_GPU_DOMAINS \
176 (I915_GEM_DOMAIN_RENDER | \
177 I915_GEM_DOMAIN_SAMPLER | \
178 I915_GEM_DOMAIN_COMMAND | \
179 I915_GEM_DOMAIN_INSTRUCTION | \
180 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700181
Daniel Vettere7b903d2013-06-05 13:34:14 +0200182struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100183struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100184struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200185
Chris Wilsona6f766f2015-04-27 13:41:20 +0100186struct drm_i915_file_private {
187 struct drm_i915_private *dev_priv;
188 struct drm_file *file;
189
190 struct {
191 spinlock_t lock;
192 struct list_head request_list;
193 } mm;
Chris Wilson7dc40712019-03-21 14:07:09 +0000194
Chris Wilsona6f766f2015-04-27 13:41:20 +0100195 struct idr context_idr;
Chris Wilson7dc40712019-03-21 14:07:09 +0000196 struct mutex context_idr_lock; /* guards context_idr */
Chris Wilsona6f766f2015-04-27 13:41:20 +0100197
Chris Wilsone0695db2019-03-22 09:23:23 +0000198 struct idr vm_idr;
199 struct mutex vm_idr_lock; /* guards vm_idr */
200
Chris Wilsonc80ff162016-07-27 09:07:27 +0100201 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200202
Mika Kuoppala14921f32018-06-15 13:44:29 +0300203/*
204 * Every context ban increments per client ban score. Also
205 * hangs in short succession increments ban score. If ban threshold
206 * is reached, client is considered banned and submitting more work
207 * will fail. This is a stop gap measure to limit the badly behaving
208 * clients access to gpu. Note that unbannable contexts never increment
209 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200210 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300211#define I915_CLIENT_SCORE_HANG_FAST 1
212#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
213#define I915_CLIENT_SCORE_CONTEXT_BAN 3
214#define I915_CLIENT_SCORE_BANNED 9
215 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
216 atomic_t ban_score;
217 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson6ef3d422010-08-04 20:26:07 +0100234struct intel_overlay;
235struct intel_overlay_error_state;
236
yakui_zhao9b9d1722009-05-31 17:17:17 +0800237struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100238 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800239 u8 dvo_port;
240 u8 slave_addr;
241 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100242 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400243 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800244};
245
Jani Nikula7bd688c2013-11-08 16:48:56 +0200246struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200247struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100248struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200249struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000250struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100251struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200252struct intel_limit;
253struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200254struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100255
Jesse Barnese70236a2009-09-21 10:42:27 -0700256struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200257 void (*get_cdclk)(struct drm_i915_private *dev_priv,
258 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200259 void (*set_cdclk)(struct drm_i915_private *dev_priv,
Ville Syrjälä59f9e9c2019-03-27 12:13:21 +0200260 const struct intel_cdclk_state *cdclk_state,
261 enum pipe pipe);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200262 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
263 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +0200264 int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
265 int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100266 void (*initial_watermarks)(struct intel_atomic_state *state,
Maarten Lankhorstec193642019-06-28 10:55:17 +0200267 struct intel_crtc_state *crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100268 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
Maarten Lankhorstec193642019-06-28 10:55:17 +0200269 struct intel_crtc_state *crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100270 void (*optimize_watermarks)(struct intel_atomic_state *state,
Maarten Lankhorstec193642019-06-28 10:55:17 +0200271 struct intel_crtc_state *crtc_state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800272 int (*compute_global_watermarks)(struct intel_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200273 void (*update_wm)(struct intel_crtc *crtc);
Ville Syrjälä8b678962019-05-17 22:31:19 +0300274 int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100275 /* Returns the active state of the crtc, and if the crtc is active,
276 * fills out the pipe-config with the hw state. */
277 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200278 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000279 void (*get_initial_plane_config)(struct intel_crtc *,
280 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200281 int (*crtc_compute_clock)(struct intel_crtc *crtc,
282 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200283 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
Maarten Lankhorst855e0d62019-06-28 10:55:13 +0200284 struct intel_atomic_state *old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200285 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
Maarten Lankhorst855e0d62019-06-28 10:55:13 +0200286 struct intel_atomic_state *old_state);
287 void (*update_crtcs)(struct intel_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200288 void (*audio_codec_enable)(struct intel_encoder *encoder,
289 const struct intel_crtc_state *crtc_state,
290 const struct drm_connector_state *conn_state);
291 void (*audio_codec_disable)(struct intel_encoder *encoder,
292 const struct intel_crtc_state *old_crtc_state,
293 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200294 void (*fdi_link_train)(struct intel_crtc *crtc,
295 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200296 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100297 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700298 /* clock updates for mode set */
299 /* cursor updates */
300 /* render clock increase/decrease */
301 /* display clock increase/decrease */
302 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000303
Ville Syrjälä9d9cb9c2019-03-27 17:50:37 +0200304 int (*color_check)(struct intel_crtc_state *crtc_state);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +0200305 /*
306 * Program double buffered color management registers during
307 * vblank evasion. The registers should then latch during the
308 * next vblank start, alongside any other double buffered registers
309 * involved with the same commit.
310 */
311 void (*color_commit)(const struct intel_crtc_state *crtc_state);
312 /*
313 * Load LUTs (and other single buffered color management
314 * registers). Will (hopefully) be called during the vblank
315 * following the latching of any double buffered registers
316 * involved with the same commit.
317 */
Ville Syrjälä23b03a22019-02-05 18:08:38 +0200318 void (*load_luts)(const struct intel_crtc_state *crtc_state);
Swati Sharma2740e812019-05-29 15:20:51 +0530319 void (*read_luts)(struct intel_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700320};
321
Daniel Vettereb805622015-05-04 14:58:44 +0200322struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200323 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200324 const char *fw_path;
Jani Nikula143c3352019-01-18 14:01:24 +0200325 u32 required_version;
326 u32 max_fw_size; /* bytes */
327 u32 *dmc_payload;
328 u32 dmc_fw_size; /* dwords */
329 u32 version;
330 u32 mmio_count;
Lucas De Marchi0703a532019-06-07 02:12:28 -0700331 i915_reg_t mmioaddr[20];
332 u32 mmiodata[20];
Jani Nikula143c3352019-01-18 14:01:24 +0200333 u32 dc_state;
334 u32 allowed_dc_mask;
Chris Wilson0e6e0be2019-01-14 14:21:24 +0000335 intel_wakeref_t wakeref;
Daniel Vettereb805622015-05-04 14:58:44 +0200336};
337
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800338enum i915_cache_level {
339 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100340 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
341 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
342 caches, eg sampler/render caches, and the
343 large Last-Level-Cache. LLC is coherent with
344 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100345 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800346};
347
Chris Wilson85fd4f52016-12-05 14:29:36 +0000348#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
349
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200350struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300351 /* This is always the inner lock when overlapping with struct_mutex and
352 * it's the outer lock when overlapping with stolen_lock. */
353 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700354 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200355 unsigned int possible_framebuffer_bits;
356 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200357 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200358 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700359
Ben Widawskyc4213882014-06-19 12:06:10 -0700360 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700361 struct drm_mm_node *compressed_llb;
362
Rodrigo Vivida46f932014-08-01 02:04:45 -0700363 bool false_color;
364
Paulo Zanonid029bca2015-10-15 10:44:46 -0300365 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300366 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200367 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300368
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300369 bool underrun_detected;
370 struct work_struct underrun_work;
371
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300372 /*
373 * Due to the atomic rules we can't access some structures without the
374 * appropriate locking, so we cache information here in order to avoid
375 * these problems.
376 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200377 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000378 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000379 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000380
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200381 struct {
382 unsigned int mode_flags;
Jani Nikula143c3352019-01-18 14:01:24 +0200383 u32 hsw_bdw_pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200384 } crtc;
385
386 struct {
387 unsigned int rotation;
388 int src_w;
389 int src_h;
390 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300391 /*
392 * Display surface base address adjustement for
393 * pageflips. Note that on gen4+ this only adjusts up
394 * to a tile, offsets within a tile are handled in
395 * the hw itself (with the TILEOFF register).
396 */
397 int adjusted_x;
398 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300399
400 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200401
Jani Nikula143c3352019-01-18 14:01:24 +0200402 u16 pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200403 } plane;
404
405 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200406 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200407 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200408 } fb;
409 } state_cache;
410
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300411 /*
412 * This structure contains everything that's relevant to program the
413 * hardware registers. When we want to figure out if we need to disable
414 * and re-enable FBC for a new configuration we just check if there's
415 * something different in the struct. The genx_fbc_activate functions
416 * are supposed to read from it in order to program the registers.
417 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200418 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000419 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000420 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000421
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200422 struct {
423 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200424 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200425 unsigned int fence_y_offset;
426 } crtc;
427
428 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200429 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200430 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200431 } fb;
432
433 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530434 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200435 } params;
436
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200437 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800438};
439
Chris Wilsonfe88d122016-12-31 11:20:12 +0000440/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530441 * HIGH_RR is the highest eDP panel refresh rate read from EDID
442 * LOW_RR is the lowest eDP panel refresh rate found from EDID
443 * parsing for same resolution.
444 */
445enum drrs_refresh_rate_type {
446 DRRS_HIGH_RR,
447 DRRS_LOW_RR,
448 DRRS_MAX_RR, /* RR count */
449};
450
451enum drrs_support_type {
452 DRRS_NOT_SUPPORTED = 0,
453 STATIC_DRRS_SUPPORT = 1,
454 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530455};
456
Daniel Vetter2807cf62014-07-11 10:30:11 -0700457struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530458struct i915_drrs {
459 struct mutex mutex;
460 struct delayed_work work;
461 struct intel_dp *dp;
462 unsigned busy_frontbuffer_bits;
463 enum drrs_refresh_rate_type refresh_rate_type;
464 enum drrs_support_type type;
465};
466
Rodrigo Vivia031d702013-10-03 16:15:06 -0300467struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700468 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200469
470#define I915_PSR_DEBUG_MODE_MASK 0x0f
471#define I915_PSR_DEBUG_DEFAULT 0x00
472#define I915_PSR_DEBUG_DISABLE 0x01
473#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200474#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200475#define I915_PSR_DEBUG_IRQ 0x10
476
477 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300478 bool sink_support;
José Roberto de Souza23ec9f52019-02-06 13:18:45 -0800479 bool enabled;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200480 struct intel_dp *dp;
José Roberto de Souzaf0ad62a2018-11-27 23:28:38 -0800481 enum pipe pipe;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700482 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700483 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700484 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700485 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800486 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530487 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700488 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700489 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700490 ktime_t last_entry_attempt;
491 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800492 bool sink_not_reliable;
José Roberto de Souza183b8e62018-11-21 14:54:39 -0800493 bool irq_aux_error;
José Roberto de Souza8c0d2c22018-12-03 16:34:03 -0800494 u16 su_x_granularity;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300495};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700496
Keith Packard435793d2011-07-12 14:56:22 -0700497#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100498#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000499#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100500#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700501#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700502#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700503
Dave Airlie8be48d92010-03-30 05:34:14 +0000504struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100505struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000506
Daniel Vetterc2b91522012-02-14 22:37:19 +0100507struct intel_gmbus {
508 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200509#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000510 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100511 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200512 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100513 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100514 struct drm_i915_private *dev_priv;
515};
516
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100517struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000518 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800520 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800521 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000522 u32 saveSWF0[16];
523 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300524 u32 saveSWF3[3];
Jani Nikula143c3352019-01-18 14:01:24 +0200525 u64 saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400526 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800527 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100528};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100529
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -0700530struct vlv_s0ix_state;
Imre Deakddeea5b2014-05-05 15:19:56 +0300531
Chris Wilsonbf225f22014-07-10 20:31:18 +0100532struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200533 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100534 u32 render_c0;
535 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400536};
537
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100538struct intel_rps {
Chris Wilsonebb5eb72019-04-26 09:17:21 +0100539 struct mutex lock; /* protects enabling and the worker */
540
Imre Deakd4d70aa2014-11-19 15:30:04 +0200541 /*
542 * work, interrupts_enabled and pm_iir are protected by
543 * dev_priv->irq_lock
544 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100545 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200546 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100547 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200548
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100549 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530550 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530551
Ben Widawskyb39fb292014-03-19 18:31:11 -0700552 /* Frequencies are stored in potentially platform dependent multiples.
553 * In other words, *_freq needs to be multiplied by X to be interesting.
554 * Soft limits are those which are used for the dynamic reclocking done
555 * by the driver (raise frequencies under heavy loads, and lower for
556 * lighter loads). Hard limits are those imposed by the hardware.
557 *
558 * A distinction is made for overclocking, which is never enabled by
559 * default, and is considered to be above the hard limit if it's
560 * possible at all.
561 */
562 u8 cur_freq; /* Current frequency (cached, may not == HW) */
563 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
564 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
565 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
566 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100567 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000568 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700569 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
570 u8 rp1_freq; /* "less than" RP0 power/freqency */
571 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200572 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700573
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100574 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100575
576 struct {
577 struct mutex mutex;
578
579 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
580 unsigned int interactive;
581
582 u8 up_threshold; /* Current %busy required to uplock */
583 u8 down_threshold; /* Current %busy required to downclock */
584 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100585
Chris Wilsonc0951f02013-10-10 21:58:50 +0100586 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100587 atomic_t num_waiters;
588 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700589
Chris Wilsonbf225f22014-07-10 20:31:18 +0100590 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000591 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100592};
593
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100594struct intel_rc6 {
595 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000596 u64 prev_hw_residency[4];
597 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100598};
599
600struct intel_llc_pstate {
601 bool enabled;
602};
603
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100604struct intel_gen6_power_mgmt {
605 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100606 struct intel_rc6 rc6;
607 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100608};
609
Daniel Vetter1a240d42012-11-29 22:18:51 +0100610/* defined intel_pm.c */
611extern spinlock_t mchdev_lock;
612
Daniel Vetterc85aa882012-11-02 19:55:03 +0100613struct intel_ilk_power_mgmt {
614 u8 cur_delay;
615 u8 min_delay;
616 u8 max_delay;
617 u8 fmax;
618 u8 fstart;
619
620 u64 last_count1;
621 unsigned long last_time1;
622 unsigned long chipset_power;
623 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000624 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100625 unsigned long gfx_power;
626 u8 corr;
627
628 int c_m;
629 int r_t;
630};
631
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700632#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100633struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700634 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100635 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700636 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100637};
638
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100639struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100640 /** Memory allocator for GTT stolen memory */
641 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300642 /** Protects the usage of the GTT stolen memory allocator. This is
643 * always the inner lock when overlapping with struct_mutex. */
644 struct mutex stolen_lock;
645
Chris Wilsonf2123812017-10-16 12:40:37 +0100646 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
647 spinlock_t obj_lock;
648
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100649 /**
Chris Wilsonecab9be2019-06-12 11:57:20 +0100650 * List of objects which are purgeable.
Chris Wilson3b4fa962019-05-30 21:34:59 +0100651 */
652 struct list_head purge_list;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100653
Chris Wilsonecab9be2019-06-12 11:57:20 +0100654 /**
655 * List of objects which have allocated pages and are shrinkable.
656 */
657 struct list_head shrink_list;
658
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100659 /**
660 * List of objects which are pending destruction.
661 */
662 struct llist_head free_list;
663 struct work_struct free_work;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000664 /**
665 * Count of objects pending destructions. Used to skip needlessly
666 * waiting on an RCU barrier if no objects are waiting to be freed.
667 */
668 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100669
Chris Wilson66df1012017-08-22 18:38:28 +0100670 /**
671 * Small stash of WC pages
672 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100673 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100674
Matthew Auld465c4032017-10-06 23:18:14 +0100675 /**
676 * tmpfs instance used for shmem backed objects
677 */
678 struct vfsmount *gemfs;
679
Chris Wilson2cfcd322014-05-20 08:28:43 +0100680 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100681 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000682 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100683
Chris Wilson8a2421b2017-06-16 15:05:22 +0100684 /**
685 * Workqueue to fault in userptr pages, flushed by the execbuf
686 * when required but otherwise left to userspace to try again
687 * on EAGAIN.
688 */
689 struct workqueue_struct *userptr_wq;
690
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100691 /** Bit 6 swizzling required for X tiling */
Jani Nikula143c3352019-01-18 14:01:24 +0200692 u32 bit_6_swizzle_x;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100693 /** Bit 6 swizzling required for Y tiling */
Jani Nikula143c3352019-01-18 14:01:24 +0200694 u32 bit_6_swizzle_y;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100695
Chris Wilsond82b4b22019-05-30 21:35:00 +0100696 /* shrinker accounting, also useful for userland debugging */
697 u64 shrink_memory;
698 u32 shrink_count;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100699};
700
Chris Wilsonee42c002017-12-11 19:41:34 +0000701#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
702
Chris Wilsonb52992c2016-10-28 13:58:24 +0100703#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
704#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
705
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200706#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
707#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
708
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100709#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
710
Paulo Zanoni6acab152013-09-12 17:06:24 -0300711struct ddi_vbt_port_info {
Jani Nikula7679f9b2019-05-31 16:14:52 +0300712 /* Non-NULL if port present. */
713 const struct child_device_config *child;
714
Ville Syrjäläd6038612017-10-30 16:57:02 +0200715 int max_tmds_clock;
716
Damien Lespiauce4dd492014-08-01 11:07:54 +0100717 /*
718 * This is an index in the HDMI/DVI DDI buffer translation table.
719 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
720 * populate this field.
721 */
722#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Jani Nikula143c3352019-01-18 14:01:24 +0200723 u8 hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300724
Jani Nikula143c3352019-01-18 14:01:24 +0200725 u8 supports_dvi:1;
726 u8 supports_hdmi:1;
727 u8 supports_dp:1;
728 u8 supports_edp:1;
729 u8 supports_typec_usb:1;
730 u8 supports_tbt:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700731
Jani Nikula143c3352019-01-18 14:01:24 +0200732 u8 alternate_aux_channel;
733 u8 alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300734
Jani Nikula143c3352019-01-18 14:01:24 +0200735 u8 dp_boost_level;
736 u8 hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200737 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300738};
739
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800740enum psr_lines_to_wait {
741 PSR_0_LINES_TO_WAIT = 0,
742 PSR_1_LINE_TO_WAIT,
743 PSR_4_LINES_TO_WAIT,
744 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530745};
746
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300747struct intel_vbt_data {
748 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
749 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
750
751 /* Feature bits */
752 unsigned int int_tv_support:1;
753 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300754 unsigned int int_crt_support:1;
755 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300756 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300757 unsigned int display_clock_mode:1;
758 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300759 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300760 int lvds_ssc_freq;
761 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300762 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300763
Pradeep Bhat83a72802014-03-28 10:14:57 +0530764 enum drrs_support_type drrs_type;
765
Jani Nikula6aa23e62016-03-24 17:50:20 +0200766 struct {
767 int rate;
768 int lanes;
769 int preemphasis;
770 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200771 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200772 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200773 int bpp;
774 struct edp_power_seq pps;
775 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300776
Jani Nikulaf00076d2013-12-14 20:38:29 -0200777 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700778 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800779 bool full_link;
780 bool require_aux_wakeup;
781 int idle_frames;
782 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530783 int tp1_wakeup_time_us;
784 int tp2_tp3_wakeup_time_us;
José Roberto de Souza88a0d962019-03-12 12:57:41 -0700785 int psr2_tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800786 } psr;
787
788 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -0200789 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +0300790 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200791 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +0300792 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +0200793 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +0300794 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200795 } backlight;
796
Shobhit Kumard17c5442013-08-27 15:12:25 +0300797 /* MIPI DSI */
798 struct {
799 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +0530800 struct mipi_config *config;
801 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +0530802 u16 bl_ports;
803 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +0530804 u8 seq_version;
805 u32 size;
806 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +0200807 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +0100808 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300809 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +0300810 } dsi;
811
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300812 int crt_ddc_pin;
813
814 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +0300815 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300816
817 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +0200818 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300819};
820
Ville Syrjälä77c122b2013-08-06 22:24:04 +0300821enum intel_ddb_partitioning {
822 INTEL_DDB_PART_1_2,
823 INTEL_DDB_PART_5_6, /* IVB+ */
824};
825
Ville Syrjälä1fd527c2013-08-06 22:24:05 +0300826struct intel_wm_level {
827 bool enable;
Jani Nikula143c3352019-01-18 14:01:24 +0200828 u32 pri_val;
829 u32 spr_val;
830 u32 cur_val;
831 u32 fbc_val;
Ville Syrjälä1fd527c2013-08-06 22:24:05 +0300832};
833
Imre Deak820c1982013-12-17 14:46:36 +0200834struct ilk_wm_values {
Jani Nikula143c3352019-01-18 14:01:24 +0200835 u32 wm_pipe[3];
836 u32 wm_lp[3];
837 u32 wm_lp_spr[3];
838 u32 wm_linetime[3];
Ville Syrjälä609cede2013-10-09 19:18:03 +0300839 bool enable_fbc_wm;
840 enum intel_ddb_partitioning partitioning;
841};
842
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300843struct g4x_pipe_wm {
Jani Nikula143c3352019-01-18 14:01:24 +0200844 u16 plane[I915_MAX_PLANES];
845 u16 fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300846};
847
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300848struct g4x_sr_wm {
Jani Nikula143c3352019-01-18 14:01:24 +0200849 u16 plane;
850 u16 cursor;
851 u16 fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +0200852};
853
854struct vlv_wm_ddl_values {
Jani Nikula143c3352019-01-18 14:01:24 +0200855 u8 plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300856};
857
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200858struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300859 struct g4x_pipe_wm pipe[3];
860 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +0200861 struct vlv_wm_ddl_values ddl[3];
Jani Nikula143c3352019-01-18 14:01:24 +0200862 u8 level;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300863 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200864};
865
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300866struct g4x_wm_values {
867 struct g4x_pipe_wm pipe[2];
868 struct g4x_sr_wm sr;
869 struct g4x_sr_wm hpll;
870 bool cxsr;
871 bool hpll_en;
872 bool fbc_en;
873};
874
Damien Lespiauc1939242014-11-04 17:06:41 +0000875struct skl_ddb_entry {
Jani Nikula143c3352019-01-18 14:01:24 +0200876 u16 start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +0000877};
878
Jani Nikula143c3352019-01-18 14:01:24 +0200879static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
Damien Lespiauc1939242014-11-04 17:06:41 +0000880{
Damien Lespiau16160e32014-11-04 17:06:53 +0000881 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +0000882}
883
Damien Lespiau08db6652014-11-04 17:06:52 +0000884static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
885 const struct skl_ddb_entry *e2)
886{
887 if (e1->start == e2->start && e1->end == e2->end)
888 return true;
889
890 return false;
891}
892
Damien Lespiauc1939242014-11-04 17:06:41 +0000893struct skl_ddb_allocation {
Mahesh Kumar74bd8002018-04-26 19:55:15 +0530894 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +0000895};
896
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530897struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -0700898 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +0000899 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000900};
901
902struct skl_wm_level {
Ville Syrjälä961d95e2018-12-21 19:14:32 +0200903 u16 min_ddb_alloc;
Jani Nikula143c3352019-01-18 14:01:24 +0200904 u16 plane_res_b;
905 u8 plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -0700906 bool plane_en;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +0200907 bool ignore_lines;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000908};
909
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530910/* Stores plane specific WM parameters */
911struct skl_wm_params {
912 bool x_tiled, y_tiled;
913 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530914 bool is_planar;
Jani Nikula143c3352019-01-18 14:01:24 +0200915 u32 width;
916 u8 cpp;
917 u32 plane_pixel_rate;
918 u32 y_min_scanlines;
919 u32 plane_bytes_per_line;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530920 uint_fixed_16_16_t plane_blocks_per_line;
921 uint_fixed_16_16_t y_tile_minimum;
Jani Nikula143c3352019-01-18 14:01:24 +0200922 u32 linetime_us;
923 u32 dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530924};
925
Daniel Vetter926321d2013-10-16 13:30:34 +0200926enum intel_pipe_crc_source {
927 INTEL_PIPE_CRC_SOURCE_NONE,
928 INTEL_PIPE_CRC_SOURCE_PLANE1,
929 INTEL_PIPE_CRC_SOURCE_PLANE2,
Ville Syrjälä207a8152019-02-14 21:22:19 +0200930 INTEL_PIPE_CRC_SOURCE_PLANE3,
931 INTEL_PIPE_CRC_SOURCE_PLANE4,
932 INTEL_PIPE_CRC_SOURCE_PLANE5,
933 INTEL_PIPE_CRC_SOURCE_PLANE6,
934 INTEL_PIPE_CRC_SOURCE_PLANE7,
Daniel Vetter5b3a8562013-10-16 22:55:48 +0200935 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +0200936 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
937 INTEL_PIPE_CRC_SOURCE_TV,
938 INTEL_PIPE_CRC_SOURCE_DP_B,
939 INTEL_PIPE_CRC_SOURCE_DP_C,
940 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +0100941 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +0200942 INTEL_PIPE_CRC_SOURCE_MAX,
943};
944
Damien Lespiaub2c88f52013-10-15 18:55:29 +0100945#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +0100946struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +0100947 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +0100948 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +0200949 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +0100950};
951
Daniel Vetterf99d7062014-06-19 16:01:59 +0200952struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +0100953 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +0200954
955 /*
956 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
957 * scheduled flips.
958 */
959 unsigned busy_bits;
960 unsigned flip_bits;
961};
962
Yu Zhangcf9d2892015-02-10 19:05:47 +0800963struct i915_virtual_gpu {
964 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +0800965 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +0800966};
967
Matt Roperaa363132015-09-24 15:53:18 -0700968/* used in computing the new watermarks state */
969struct intel_wm_config {
970 unsigned int num_pipes_active;
971 bool sprites_enabled;
972 bool sprites_scaled;
973};
974
Robert Braggd7965152016-11-07 19:49:52 +0000975struct i915_oa_format {
976 u32 format;
977 int size;
978};
979
Robert Bragg8a3003d2016-11-07 19:49:51 +0000980struct i915_oa_reg {
981 i915_reg_t addr;
982 u32 value;
983};
984
Lionel Landwerlin701f8232017-08-03 17:58:08 +0100985struct i915_oa_config {
986 char uuid[UUID_STRING_LEN + 1];
987 int id;
988
989 const struct i915_oa_reg *mux_regs;
990 u32 mux_regs_len;
991 const struct i915_oa_reg *b_counter_regs;
992 u32 b_counter_regs_len;
993 const struct i915_oa_reg *flex_regs;
994 u32 flex_regs_len;
995
996 struct attribute_group sysfs_metric;
997 struct attribute *attrs[2];
998 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100999
1000 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001001};
1002
Robert Braggeec688e2016-11-07 19:49:47 +00001003struct i915_perf_stream;
1004
Robert Bragg16d98b32016-12-07 21:40:33 +00001005/**
1006 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1007 */
Robert Braggeec688e2016-11-07 19:49:47 +00001008struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001009 /**
1010 * @enable: Enables the collection of HW samples, either in response to
1011 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1012 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001013 */
1014 void (*enable)(struct i915_perf_stream *stream);
1015
Robert Bragg16d98b32016-12-07 21:40:33 +00001016 /**
1017 * @disable: Disables the collection of HW samples, either in response
1018 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1019 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001020 */
1021 void (*disable)(struct i915_perf_stream *stream);
1022
Robert Bragg16d98b32016-12-07 21:40:33 +00001023 /**
1024 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001025 * once there is something ready to read() for the stream
1026 */
1027 void (*poll_wait)(struct i915_perf_stream *stream,
1028 struct file *file,
1029 poll_table *wait);
1030
Robert Bragg16d98b32016-12-07 21:40:33 +00001031 /**
1032 * @wait_unlocked: For handling a blocking read, wait until there is
1033 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001034 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001035 */
1036 int (*wait_unlocked)(struct i915_perf_stream *stream);
1037
Robert Bragg16d98b32016-12-07 21:40:33 +00001038 /**
1039 * @read: Copy buffered metrics as records to userspace
1040 * **buf**: the userspace, destination buffer
1041 * **count**: the number of bytes to copy, requested by userspace
1042 * **offset**: zero at the start of the read, updated as the read
1043 * proceeds, it represents how many bytes have been copied so far and
1044 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001045 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001046 * Copy as many buffered i915 perf samples and records for this stream
1047 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001048 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001049 * Only write complete records; returning -%ENOSPC if there isn't room
1050 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001051 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001052 * Return any error condition that results in a short read such as
1053 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1054 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001055 */
1056 int (*read)(struct i915_perf_stream *stream,
1057 char __user *buf,
1058 size_t count,
1059 size_t *offset);
1060
Robert Bragg16d98b32016-12-07 21:40:33 +00001061 /**
1062 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001063 *
1064 * The stream will always be disabled before this is called.
1065 */
1066 void (*destroy)(struct i915_perf_stream *stream);
1067};
1068
Robert Bragg16d98b32016-12-07 21:40:33 +00001069/**
1070 * struct i915_perf_stream - state for a single open stream FD
1071 */
Robert Braggeec688e2016-11-07 19:49:47 +00001072struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001073 /**
1074 * @dev_priv: i915 drm device
1075 */
Robert Braggeec688e2016-11-07 19:49:47 +00001076 struct drm_i915_private *dev_priv;
1077
Robert Bragg16d98b32016-12-07 21:40:33 +00001078 /**
1079 * @link: Links the stream into ``&drm_i915_private->streams``
1080 */
Robert Braggeec688e2016-11-07 19:49:47 +00001081 struct list_head link;
1082
Chris Wilson6d2438c2019-01-15 10:25:05 +00001083 /**
1084 * @wakeref: As we keep the device awake while the perf stream is
1085 * active, we track our runtime pm reference for later release.
1086 */
Chris Wilson6619c002019-01-14 14:21:15 +00001087 intel_wakeref_t wakeref;
1088
Robert Bragg16d98b32016-12-07 21:40:33 +00001089 /**
1090 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1091 * properties given when opening a stream, representing the contents
1092 * of a single sample as read() by userspace.
1093 */
Robert Braggeec688e2016-11-07 19:49:47 +00001094 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001095
1096 /**
1097 * @sample_size: Considering the configured contents of a sample
1098 * combined with the required header size, this is the total size
1099 * of a single sample record.
1100 */
Robert Braggd7965152016-11-07 19:49:52 +00001101 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001102
Robert Bragg16d98b32016-12-07 21:40:33 +00001103 /**
1104 * @ctx: %NULL if measuring system-wide across all contexts or a
1105 * specific context that is being monitored.
1106 */
Robert Braggeec688e2016-11-07 19:49:47 +00001107 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001108
1109 /**
1110 * @enabled: Whether the stream is currently enabled, considering
1111 * whether the stream was opened in a disabled state and based
1112 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1113 */
Robert Braggeec688e2016-11-07 19:49:47 +00001114 bool enabled;
1115
Robert Bragg16d98b32016-12-07 21:40:33 +00001116 /**
1117 * @ops: The callbacks providing the implementation of this specific
1118 * type of configured stream.
1119 */
Robert Braggd7965152016-11-07 19:49:52 +00001120 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001121
1122 /**
1123 * @oa_config: The OA configuration used by the stream.
1124 */
1125 struct i915_oa_config *oa_config;
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001126
1127 /**
1128 * The OA context specific information.
1129 */
1130 struct intel_context *pinned_ctx;
1131 u32 specific_ctx_id;
1132 u32 specific_ctx_id_mask;
1133
1134 struct hrtimer poll_check_timer;
1135 wait_queue_head_t poll_wq;
1136 bool pollin;
1137
1138 bool periodic;
1139 int period_exponent;
1140
1141 /**
1142 * State of the OA buffer.
1143 */
1144 struct {
1145 struct i915_vma *vma;
1146 u8 *vaddr;
1147 u32 last_ctx_id;
1148 int format;
1149 int format_size;
1150 int size_exponent;
1151
1152 /**
1153 * Locks reads and writes to all head/tail state
1154 *
1155 * Consider: the head and tail pointer state needs to be read
1156 * consistently from a hrtimer callback (atomic context) and
1157 * read() fop (user context) with tail pointer updates happening
1158 * in atomic context and head updates in user context and the
1159 * (unlikely) possibility of read() errors needing to reset all
1160 * head/tail state.
1161 *
1162 * Note: Contention/performance aren't currently a significant
1163 * concern here considering the relatively low frequency of
1164 * hrtimer callbacks (5ms period) and that reads typically only
1165 * happen in response to a hrtimer event and likely complete
1166 * before the next callback.
1167 *
1168 * Note: This lock is not held *while* reading and copying data
1169 * to userspace so the value of head observed in htrimer
1170 * callbacks won't represent any partial consumption of data.
1171 */
1172 spinlock_t ptr_lock;
1173
1174 /**
1175 * One 'aging' tail pointer and one 'aged' tail pointer ready to
1176 * used for reading.
1177 *
1178 * Initial values of 0xffffffff are invalid and imply that an
1179 * update is required (and should be ignored by an attempted
1180 * read)
1181 */
1182 struct {
1183 u32 offset;
1184 } tails[2];
1185
1186 /**
1187 * Index for the aged tail ready to read() data up to.
1188 */
1189 unsigned int aged_tail_idx;
1190
1191 /**
1192 * A monotonic timestamp for when the current aging tail pointer
1193 * was read; used to determine when it is old enough to trust.
1194 */
1195 u64 aging_timestamp;
1196
1197 /**
1198 * Although we can always read back the head pointer register,
1199 * we prefer to avoid trusting the HW state, just to avoid any
1200 * risk that some hardware condition could * somehow bump the
1201 * head pointer unpredictably and cause us to forward the wrong
1202 * OA buffer data to userspace.
1203 */
1204 u32 head;
1205 } oa_buffer;
Robert Braggd7965152016-11-07 19:49:52 +00001206};
1207
Robert Bragg16d98b32016-12-07 21:40:33 +00001208/**
1209 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1210 */
Robert Braggd7965152016-11-07 19:49:52 +00001211struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001212 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001213 * @is_valid_b_counter_reg: Validates register's address for
1214 * programming boolean counters for a particular platform.
1215 */
1216 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1217 u32 addr);
1218
1219 /**
1220 * @is_valid_mux_reg: Validates register's address for programming mux
1221 * for a particular platform.
1222 */
1223 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1224
1225 /**
1226 * @is_valid_flex_reg: Validates register's address for programming
1227 * flex EU filtering for a particular platform.
1228 */
1229 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1230
1231 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001232 * @enable_metric_set: Selects and applies any MUX configuration to set
1233 * up the Boolean and Custom (B/C) counters that are part of the
1234 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001235 * disabling EU clock gating as required.
1236 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001237 int (*enable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001238
1239 /**
1240 * @disable_metric_set: Remove system constraints associated with using
1241 * the OA unit.
1242 */
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001243 void (*disable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001244
1245 /**
1246 * @oa_enable: Enable periodic sampling
1247 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001248 void (*oa_enable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001249
1250 /**
1251 * @oa_disable: Disable periodic sampling
1252 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001253 void (*oa_disable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001254
1255 /**
1256 * @read: Copy data from the circular OA buffer into a given userspace
1257 * buffer.
1258 */
Robert Braggd7965152016-11-07 19:49:52 +00001259 int (*read)(struct i915_perf_stream *stream,
1260 char __user *buf,
1261 size_t count,
1262 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001263
1264 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001265 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001266 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001267 * In particular this enables us to share all the fiddly code for
1268 * handling the OA unit tail pointer race that affects multiple
1269 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001270 */
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001271 u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream);
Robert Braggeec688e2016-11-07 19:49:47 +00001272};
1273
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001274struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001275 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001276 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001277};
1278
Jani Nikula77fec552014-03-31 14:27:22 +03001279struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001280 struct drm_device drm;
1281
Jani Nikula2cc83762018-12-31 16:56:46 +02001282 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
Jani Nikula02584042018-12-31 16:56:41 +02001283 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
Chris Wilson3fed1802018-02-07 21:05:43 +00001284 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001285
Matthew Auld77894222017-12-11 15:18:18 +00001286 /**
1287 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1288 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001289 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001290 * exactly how much of this we are actually allowed to use, given that
1291 * some portion of it is in fact reserved for use by hardware functions.
1292 */
1293 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001294 /**
1295 * Reseved portion of Data Stolen Memory
1296 */
1297 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001298
Matthew Auldb1ace602017-12-11 15:18:21 +00001299 /*
1300 * Stolen memory is segmented in hardware with different portions
1301 * offlimits to certain functions.
1302 *
1303 * The drm_mm is initialised to the total accessible range, as found
1304 * from the PCI config. On Broadwell+, this is further restricted to
1305 * avoid the first page! The upper end of stolen memory is reserved for
1306 * hardware functions and similarly removed from the accessible range.
1307 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001308 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001309
Chris Wilson907b28c2013-07-19 20:36:52 +01001310 struct intel_uncore uncore;
Daniele Ceraolo Spurio0a9b2632019-08-09 07:31:16 +01001311 struct intel_uncore_mmio_debug mmio_debug;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001312
Yu Zhangcf9d2892015-02-10 19:05:47 +08001313 struct i915_virtual_gpu vgpu;
1314
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001315 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001316
Jackie Li6b0478f2018-03-13 17:32:50 -07001317 struct intel_wopcm wopcm;
1318
Daniel Vettereb805622015-05-04 14:58:44 +02001319 struct intel_csr csr;
1320
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001321 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001322
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001323 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1324 * controller on different i2c buses. */
1325 struct mutex gmbus_mutex;
1326
1327 /**
Lucas De Marchidce88872018-07-27 12:36:47 -07001328 * Base address of where the gmbus and gpio blocks are located (either
1329 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001330 */
Jani Nikula143c3352019-01-18 14:01:24 +02001331 u32 gpio_mmio_base;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001332
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301333 /* MMIO base address for MIPI regs */
Jani Nikula143c3352019-01-18 14:01:24 +02001334 u32 mipi_mmio_base;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301335
Jani Nikula143c3352019-01-18 14:01:24 +02001336 u32 psr_mmio_base;
Ville Syrjälä443a3892015-11-11 20:34:15 +02001337
Jani Nikula143c3352019-01-18 14:01:24 +02001338 u32 pps_mmio_base;
Imre Deak44cb7342016-08-10 14:07:29 +03001339
Daniel Vetter28c70f12012-12-01 13:53:45 +01001340 wait_queue_head_t gmbus_wait_queue;
1341
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001342 struct pci_dev *bridge_dev;
Chris Wilson750e76b2019-08-06 13:43:00 +01001343
Chris Wilsone7af3112017-10-03 21:34:48 +01001344 /* Context used internally to idle the GPU and setup initial state */
1345 struct i915_gem_context *kernel_context;
Chris Wilson750e76b2019-08-06 13:43:00 +01001346
1347 struct intel_engine_cs *engine[I915_NUM_ENGINES];
1348 struct rb_root uabi_engines;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001349
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001350 struct resource mch_res;
1351
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001352 /* protects the irq masks */
1353 spinlock_t irq_lock;
1354
Imre Deakf8b79e52014-03-04 19:23:07 +02001355 bool display_irqs_enabled;
1356
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001357 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1358 struct pm_qos_request pm_qos;
1359
Ville Syrjäläa5805162015-05-26 20:42:30 +03001360 /* Sideband mailbox protection */
1361 struct mutex sb_lock;
Chris Wilsona75d0352019-04-26 09:17:18 +01001362 struct pm_qos_request sb_qos;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001363
1364 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365 union {
1366 u32 irq_mask;
1367 u32 de_irq_mask[I915_MAX_PIPES];
1368 };
Deepak Sa6706b42014-03-15 20:23:22 +05301369 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001370 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001371
Jani Nikula5fcece82015-05-27 15:03:42 +03001372 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001373 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301374 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001376 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001377
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001378 bool preserve_bios_swizzle;
1379
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380 /* overlay */
1381 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001382
Jani Nikula58c68772013-11-08 16:48:54 +02001383 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001384 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001385
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001386 /* protects panel power sequencer state */
1387 struct mutex pps_mutex;
1388
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001389 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001390 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001391 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001392
Mika Kaholaadafdc62015-08-18 14:36:59 +03001393 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001394 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001395 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001396 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001397 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001398
Ville Syrjälä63911d72016-05-13 23:41:32 +03001399 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001400 /*
1401 * The current logical cdclk state.
1402 * See intel_atomic_state.cdclk.logical
1403 *
1404 * For reading holding any crtc lock is sufficient,
1405 * for writing must hold all of them.
1406 */
1407 struct intel_cdclk_state logical;
1408 /*
1409 * The current actual cdclk state.
1410 * See intel_atomic_state.cdclk.actual
1411 */
1412 struct intel_cdclk_state actual;
1413 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001414 struct intel_cdclk_state hw;
Ville Syrjälä905801f2019-03-20 15:54:36 +02001415
1416 int force_min_cdclk;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001417 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001418
Daniel Vetter645416f2013-09-02 16:22:25 +02001419 /**
1420 * wq - Driver workqueue for GEM.
1421 *
1422 * NOTE: Work items scheduled here are not allowed to grab any modeset
1423 * locks, for otherwise the flushing done in the pageflip code will
1424 * result in deadlocks.
1425 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426 struct workqueue_struct *wq;
1427
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001428 /* ordered wq for modesets */
1429 struct workqueue_struct *modeset_wq;
1430
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001431 /* Display functions */
1432 struct drm_i915_display_funcs display;
1433
1434 /* PCH chipset type */
1435 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001436 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437
1438 unsigned long quirks;
1439
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001440 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001441 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001442
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001443 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001444
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001445 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001446 DECLARE_HASHTABLE(mm_structs, 7);
1447 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001448
Daniel Vetter87813422012-05-02 11:49:32 +02001449 /* Kernel Modesetting */
1450
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001451 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1452 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001453
Daniel Vetterc4597872013-10-21 21:04:07 +02001454#ifdef CONFIG_DEBUG_FS
1455 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1456#endif
1457
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001458 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001459 int num_shared_dpll;
1460 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001461 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001462
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001463 /*
1464 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1465 * Must be global rather than per dpll, because on some platforms
1466 * plls share registers.
1467 */
1468 struct mutex dpll_lock;
1469
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001470 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001471 /* minimum acceptable cdclk for each pipe */
1472 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001473 /* minimum acceptable voltage level for each pipe */
1474 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001475
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001476 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001478 struct i915_wa_list gt_wa_list;
Arun Siluvery888b5992014-08-26 14:44:51 +01001479
Daniel Vetterf99d7062014-06-19 16:01:59 +02001480 struct i915_frontbuffer_tracking fb_tracking;
1481
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001482 struct intel_atomic_helper {
1483 struct llist_head free_list;
1484 struct work_struct free_work;
1485 } atomic_helper;
1486
Jesse Barnes652c3932009-08-17 13:31:43 -07001487 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001488
Zhenyu Wangc48044112009-12-17 14:48:43 +08001489 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001490
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001491 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001492
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001493 /*
1494 * edram size in MB.
1495 * Cannot be determined by PCIID. You must always read a register.
1496 */
1497 u32 edram_size_mb;
Ben Widawsky59124502013-07-04 11:02:05 -07001498
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001499 /* gen6+ GT PM state */
1500 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001501
Daniel Vetter20e4d402012-08-08 23:35:39 +02001502 /* ilk-only ips/rps state. Everything in here is protected by the global
1503 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001504 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001505
Imre Deak83c00f52013-10-25 17:36:47 +03001506 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001507
Rodrigo Vivia031d702013-10-03 16:15:06 -03001508 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001509
Daniel Vetter99584db2012-11-14 17:14:04 +01001510 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001511
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001512 struct drm_i915_gem_object *vlv_pctx;
1513
Dave Airlie8be48d92010-03-30 05:34:14 +00001514 /* list of fbdev register on this device */
1515 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001516 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001517
1518 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001519 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001520
Imre Deak58fddc22015-01-08 17:54:14 +02001521 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001522 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001523 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001524 /**
1525 * av_mutex - mutex for audio/video sync
1526 *
1527 */
1528 struct mutex av_mutex;
Ville Syrjälä905801f2019-03-20 15:54:36 +02001529 int audio_power_refcount;
Imre Deak58fddc22015-01-08 17:54:14 +02001530
Chris Wilson829a0af2017-06-20 12:05:45 +01001531 struct {
Chris Wilson288f1ce2018-09-04 16:31:17 +01001532 struct mutex mutex;
Chris Wilson829a0af2017-06-20 12:05:45 +01001533 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001534 struct llist_head free_list;
1535 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001536
1537 /* The hw wants to have a stable context identifier for the
1538 * lifetime of the context (for OA, PASID, faults, etc).
1539 * This is limited in execlists to 21 bits.
1540 */
1541 struct ida hw_ida;
1542#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001543#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001544#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Daniele Ceraolo Spurio6d26d9b2019-08-17 02:38:50 -07001545/* in Gen12 ID 0x7FF is reserved to indicate idle */
1546#define GEN12_MAX_CONTEXT_HW_ID (GEN11_MAX_CONTEXT_HW_ID - 1)
Chris Wilson288f1ce2018-09-04 16:31:17 +01001547 struct list_head hw_id_list;
Chris Wilson829a0af2017-06-20 12:05:45 +01001548 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001549
Damien Lespiau3e683202012-12-11 18:48:29 +00001550 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001551
Ville Syrjäläc2317752016-03-15 16:39:56 +02001552 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001553 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001554 /*
1555 * Shadows for CHV DPLL_MD regs to keep the state
1556 * checker somewhat working in the presence hardware
1557 * crappiness (can't read out DPLL_MD for pipes B & C).
1558 */
1559 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001560 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001561
Daniel Vetter842f1c82014-03-10 10:01:44 +01001562 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001563 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564 struct i915_suspend_saved_registers regfile;
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -07001565 struct vlv_s0ix_state *vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001566
Lyude656d1b82016-08-17 15:55:54 -04001567 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001568 I915_SAGV_UNKNOWN = 0,
1569 I915_SAGV_DISABLED,
1570 I915_SAGV_ENABLED,
1571 I915_SAGV_NOT_CONTROLLED
1572 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001573
Ville Syrjälä53615a52013-08-01 16:18:50 +03001574 struct {
1575 /*
1576 * Raw watermark latency values:
1577 * in 0.1us units for WM0,
1578 * in 0.5us units for WM1+.
1579 */
1580 /* primary */
Jani Nikula143c3352019-01-18 14:01:24 +02001581 u16 pri_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001582 /* sprite */
Jani Nikula143c3352019-01-18 14:01:24 +02001583 u16 spr_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001584 /* cursor */
Jani Nikula143c3352019-01-18 14:01:24 +02001585 u16 cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001586 /*
1587 * Raw watermark memory latency values
1588 * for SKL for all 8 levels
1589 * in 1us units.
1590 */
Jani Nikula143c3352019-01-18 14:01:24 +02001591 u16 skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001592
1593 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001594 union {
1595 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301596 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001597 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001598 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001599 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001600
Jani Nikula143c3352019-01-18 14:01:24 +02001601 u8 max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001602
1603 /*
1604 * Should be held around atomic WM register writing; also
1605 * protects * intel_crtc->wm.active and
Maarten Lankhorstec193642019-06-28 10:55:17 +02001606 * crtc_state->wm.need_postvbl_update.
Matt Ropered4a6a72016-02-23 17:20:13 -08001607 */
1608 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001609
1610 /*
1611 * Set during HW readout of watermarks/DDB. Some platforms
1612 * need to know when we're still using BIOS-provided values
1613 * (which we don't fully trust).
1614 */
1615 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001616 } wm;
1617
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301618 struct dram_info {
1619 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301620 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301621 u8 num_channels;
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001622 u8 ranks;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301623 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301624 bool symmetric_memory;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001625 enum intel_dram_type {
1626 INTEL_DRAM_UNKNOWN,
1627 INTEL_DRAM_DDR3,
1628 INTEL_DRAM_DDR4,
1629 INTEL_DRAM_LPDDR3,
1630 INTEL_DRAM_LPDDR4
1631 } type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301632 } dram_info;
1633
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001634 struct intel_bw_info {
Ville Syrjälä56e93712019-06-06 15:42:10 +03001635 unsigned int deratedbw[3]; /* for each QGV point */
1636 u8 num_qgv_points;
1637 u8 num_planes;
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001638 } max_bw[6];
1639
1640 struct drm_private_obj bw_obj;
1641
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07001642 struct intel_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001643
Robert Braggeec688e2016-11-07 19:49:47 +00001644 struct {
1645 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001646
Robert Bragg442b8c02016-11-07 19:49:53 +00001647 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001648 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001649
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001650 /*
1651 * Lock associated with adding/modifying/removing OA configs
1652 * in dev_priv->perf.metrics_idr.
1653 */
1654 struct mutex metrics_lock;
1655
1656 /*
1657 * List of dynamic configurations, you need to hold
1658 * dev_priv->perf.metrics_lock to access it.
1659 */
1660 struct idr metrics_idr;
1661
1662 /*
1663 * Lock associated with anything below within this structure
1664 * except exclusive_stream.
1665 */
Robert Braggeec688e2016-11-07 19:49:47 +00001666 struct mutex lock;
1667 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001668
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001669 /*
1670 * The stream currently using the OA unit. If accessed
1671 * outside a syscall associated to its file
1672 * descriptor, you need to hold
1673 * dev_priv->drm.struct_mutex.
1674 */
1675 struct i915_perf_stream *exclusive_stream;
Robert Braggd7965152016-11-07 19:49:52 +00001676
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001677 /**
1678 * For rate limiting any notifications of spurious
1679 * invalid OA reports
1680 */
1681 struct ratelimit_state spurious_report_rs;
Robert Braggd7965152016-11-07 19:49:52 +00001682
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001683 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001684
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001685 u32 gen7_latched_oastatus1;
1686 u32 ctx_oactxctrl_offset;
1687 u32 ctx_flexeu0_offset;
Robert Bragg712122e2017-05-11 16:43:31 +01001688
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001689 /**
1690 * The RPT_ID/reason field for Gen8+ includes a bit
1691 * to determine if the CTX ID in the report is valid
1692 * but the specific bit differs between Gen 8 and 9
1693 */
1694 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00001695
Umesh Nerlige Ramappaa37f08a2019-08-06 16:30:02 -07001696 struct i915_oa_ops ops;
1697 const struct i915_oa_format *oa_formats;
Robert Braggeec688e2016-11-07 19:49:47 +00001698 } perf;
1699
Oscar Mateoa83014d2014-07-24 17:04:21 +01001700 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
Tvrtko Ursuline5be5c72019-06-21 08:07:40 +01001701 struct intel_gt gt;
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001702
1703 struct {
Chris Wilson79ffac852019-04-24 21:07:17 +01001704 struct notifier_block pm_notifier;
1705
Chris Wilson67d97da2016-07-04 08:08:31 +01001706 /**
1707 * We leave the user IRQ off as much as possible,
1708 * but this means that requests will finish and never
1709 * be retired once the system goes idle. Set a timer to
1710 * fire periodically while the ring is running. When it
1711 * fires, go retire requests.
1712 */
1713 struct delayed_work retire_work;
1714
1715 /**
1716 * When we detect an idle GPU, we want to turn on
1717 * powersaving features. So once we see that there
1718 * are no more requests outstanding and no more
1719 * arrive within a small period of time, we fire
1720 * off the idle_work.
1721 */
Chris Wilsonae230632019-05-07 13:11:06 +01001722 struct work_struct idle_work;
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001723 } gem;
Oscar Mateoa83014d2014-07-24 17:04:21 +01001724
Ville Syrjäläd938da62019-03-22 20:08:03 +02001725 /* For i945gm vblank irq vs. C3 workaround */
1726 struct {
1727 struct work_struct work;
1728 struct pm_qos_request pm_qos;
1729 u8 c3_disable_latency;
1730 u8 enabled;
1731 } i945gm_vblank;
1732
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001733 /* perform PHY state sanity checks? */
1734 bool chv_phy_assert[2];
1735
Mahesh Kumara3a89862016-12-01 21:19:34 +05301736 bool ipc_enabled;
1737
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07001738 /* Used to save the pipe-to-encoder mapping for audio */
1739 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001740
Jerome Anandeef57322017-01-25 04:27:49 +05301741 /* necessary resource sharing with HDMI LPE audio driver. */
1742 struct {
1743 struct platform_device *platdev;
1744 int irq;
1745 } lpe_audio;
1746
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001747 struct i915_pmu pmu;
1748
Ramalingam C9055aac2019-02-16 23:06:51 +05301749 struct i915_hdcp_comp_master *hdcp_master;
1750 bool hdcp_comp_added;
1751
1752 /* Mutex to protect the above hdcp component related values. */
1753 struct mutex hdcp_comp_mutex;
1754
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001755 /*
1756 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1757 * will be rejected. Instead look for a better place.
1758 */
Jani Nikula77fec552014-03-31 14:27:22 +03001759};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Ville Syrjälä54561b22019-03-06 22:35:42 +02001761struct dram_dimm_info {
1762 u8 size, width, ranks;
1763};
1764
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301765struct dram_channel_info {
Ville Syrjälä1d559672019-03-06 22:35:48 +02001766 struct dram_dimm_info dimm_l, dimm_s;
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001767 u8 ranks;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301768 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301769};
1770
Chris Wilson2c1792a2013-08-01 18:39:55 +01001771static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1772{
Chris Wilson091387c2016-06-24 14:00:21 +01001773 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01001774}
1775
David Weinehallc49d13e2016-08-22 13:32:42 +03001776static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02001777{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001778 return dev_get_drvdata(kdev);
1779}
1780
1781static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
1782{
1783 return pci_get_drvdata(pdev);
Imre Deak888d0d42015-01-08 17:54:13 +02001784}
1785
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001786/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05301787#define for_each_engine(engine__, dev_priv__, id__) \
1788 for ((id__) = 0; \
1789 (id__) < I915_NUM_ENGINES; \
1790 (id__)++) \
1791 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00001792
1793/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01001794#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Chris Wilson8a68d462019-03-05 18:03:30 +00001795 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01001796 (tmp__) ? \
1797 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
1798 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02001799
Chris Wilson750e76b2019-08-06 13:43:00 +01001800#define rb_to_uabi_engine(rb) \
1801 rb_entry_safe(rb, struct intel_engine_cs, uabi_node)
1802
1803#define for_each_uabi_engine(engine__, i915__) \
1804 for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
1805 (engine__); \
1806 (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1807
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001808#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001809
Daniel Vettera071fa02014-06-18 23:28:09 +02001810/*
1811 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301812 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02001813 * doesn't mean that the hw necessarily already scans it out, but that any
1814 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1815 *
1816 * We have one bit per pipe and per scanout plane type.
1817 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301818#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001819#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1820 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1821 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1822 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1823})
Daniel Vettera071fa02014-06-18 23:28:09 +02001824#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001825 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02001826#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001827 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1828 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02001829
Jani Nikula2cc83762018-12-31 16:56:46 +02001830#define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
Jani Nikula02584042018-12-31 16:56:41 +02001831#define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
Chris Wilson481827b2018-07-06 11:14:41 +01001832#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001833
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001834#define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
Jani Nikula02584042018-12-31 16:56:41 +02001835#define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08001836
Jani Nikulae87a0052015-10-20 15:22:02 +03001837#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001838#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001839
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03001840#define INTEL_GEN_MASK(s, e) ( \
1841 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
1842 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07001843 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03001844
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07001845/* Returns true if Gen is in inclusive range [Start, End] */
Lucas De Marchi00690002018-12-12 10:10:42 -08001846#define IS_GEN_RANGE(dev_priv, s, e) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001847 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001848
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001849#define IS_GEN(dev_priv, n) \
1850 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001851 INTEL_INFO(dev_priv)->gen == (n))
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001852
Jani Nikulae87a0052015-10-20 15:22:02 +03001853/*
1854 * Return true if revision is in range [since,until] inclusive.
1855 *
1856 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1857 */
1858#define IS_REVID(p, since, until) \
1859 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1860
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001861static __always_inline unsigned int
1862__platform_mask_index(const struct intel_runtime_info *info,
1863 enum intel_platform p)
1864{
1865 const unsigned int pbits =
1866 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1867
1868 /* Expand the platform_mask array if this fails. */
1869 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1870 pbits * ARRAY_SIZE(info->platform_mask));
1871
1872 return p / pbits;
1873}
1874
1875static __always_inline unsigned int
1876__platform_mask_bit(const struct intel_runtime_info *info,
1877 enum intel_platform p)
1878{
1879 const unsigned int pbits =
1880 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1881
1882 return p % pbits + INTEL_SUBPLATFORM_BITS;
1883}
1884
1885static inline u32
1886intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
1887{
1888 const unsigned int pi = __platform_mask_index(info, p);
1889
1890 return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
1891}
1892
1893static __always_inline bool
1894IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
1895{
1896 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1897 const unsigned int pi = __platform_mask_index(info, p);
1898 const unsigned int pb = __platform_mask_bit(info, p);
1899
1900 BUILD_BUG_ON(!__builtin_constant_p(p));
1901
1902 return info->platform_mask[pi] & BIT(pb);
1903}
1904
1905static __always_inline bool
1906IS_SUBPLATFORM(const struct drm_i915_private *i915,
1907 enum intel_platform p, unsigned int s)
1908{
1909 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1910 const unsigned int pi = __platform_mask_index(info, p);
1911 const unsigned int pb = __platform_mask_bit(info, p);
1912 const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
1913 const u32 mask = info->platform_mask[pi];
1914
1915 BUILD_BUG_ON(!__builtin_constant_p(p));
1916 BUILD_BUG_ON(!__builtin_constant_p(s));
1917 BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
1918
1919 /* Shift and test on the MSB position so sign flag can be used. */
1920 return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
1921}
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001922
Tvrtko Ursuline08891a2019-03-26 07:40:55 +00001923#define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
1924
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001925#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
1926#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
1927#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
1928#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
1929#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
1930#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
1931#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
1932#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
1933#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
1934#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
1935#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
1936#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02001937#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001938#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
1939#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursuline08891a2019-03-26 07:40:55 +00001940#define IS_IRONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
1941#define IS_IRONLAKE_M(dev_priv) \
1942 (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001943#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01001944#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001945 INTEL_INFO(dev_priv)->gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001946#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
1947#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
1948#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
1949#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
1950#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
1951#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
1952#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
1953#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
1954#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1955#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02001956#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Bob Paauwe897f2962019-03-22 10:58:43 -07001957#define IS_ELKHARTLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
Daniele Ceraolo Spurioabd3a0f2019-07-11 10:30:56 -07001958#define IS_TIGERLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001959#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
1960 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001961#define IS_BDW_ULT(dev_priv) \
1962 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
1963#define IS_BDW_ULX(dev_priv) \
1964 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001965#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001966 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001967#define IS_HSW_ULT(dev_priv) \
1968 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001969#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001970 INTEL_INFO(dev_priv)->gt == 3)
Chris Wilson167bc752018-12-28 14:07:34 +00001971#define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001972 INTEL_INFO(dev_priv)->gt == 1)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001973/* ULX machines are also considered ULT. */
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001974#define IS_HSW_ULX(dev_priv) \
1975 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
1976#define IS_SKL_ULT(dev_priv) \
1977 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
1978#define IS_SKL_ULX(dev_priv) \
1979 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
1980#define IS_KBL_ULT(dev_priv) \
1981 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
1982#define IS_KBL_ULX(dev_priv) \
1983 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
Robert Bragg19f81df2017-06-13 12:23:03 +01001984#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001985 INTEL_INFO(dev_priv)->gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001986#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001987 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001988#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001989 INTEL_INFO(dev_priv)->gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01001990#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001991 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01001992#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001993 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001994#define IS_CFL_ULT(dev_priv) \
1995 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
Ville Syrjälä6ce1c332019-06-05 19:29:46 +03001996#define IS_CFL_ULX(dev_priv) \
1997 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01001998#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001999 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002000#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002001 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00002002#define IS_CNL_WITH_PORT_F(dev_priv) \
2003 IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
2004#define IS_ICL_WITH_PORT_F(dev_priv) \
2005 IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302006
Jani Nikulaef712bb2015-10-20 15:22:00 +03002007#define SKL_REVID_A0 0x0
2008#define SKL_REVID_B0 0x1
2009#define SKL_REVID_C0 0x2
2010#define SKL_REVID_D0 0x3
2011#define SKL_REVID_E0 0x4
2012#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002013#define SKL_REVID_G0 0x6
2014#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002015
Jani Nikulae87a0052015-10-20 15:22:02 +03002016#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2017
Jani Nikulaef712bb2015-10-20 15:22:00 +03002018#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002019#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002020#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002021#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002022#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002023
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002024#define IS_BXT_REVID(dev_priv, since, until) \
2025 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002026
Mika Kuoppalac033a372016-06-07 17:18:55 +03002027#define KBL_REVID_A0 0x0
2028#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002029#define KBL_REVID_C0 0x2
2030#define KBL_REVID_D0 0x3
2031#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002032
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002033#define IS_KBL_REVID(dev_priv, since, until) \
2034 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002035
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002036#define GLK_REVID_A0 0x0
2037#define GLK_REVID_A1 0x1
2038
2039#define IS_GLK_REVID(dev_priv, since, until) \
2040 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2041
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002042#define CNL_REVID_A0 0x0
2043#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002044#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002045
2046#define IS_CNL_REVID(p, since, until) \
2047 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2048
Oscar Mateocc38cae2018-05-08 14:29:23 -07002049#define ICL_REVID_A0 0x0
2050#define ICL_REVID_A2 0x1
2051#define ICL_REVID_B0 0x3
2052#define ICL_REVID_B2 0x4
2053#define ICL_REVID_C0 0x5
2054
2055#define IS_ICL_REVID(p, since, until) \
2056 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2057
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002058#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002059#define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
2060#define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002061
Chris Wilson8a68d462019-03-05 18:03:30 +00002062#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002063
Daniele Ceraolo Spurio97ee6e92019-03-21 17:24:31 -07002064#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({ \
2065 unsigned int first__ = (first); \
2066 unsigned int count__ = (count); \
2067 (INTEL_INFO(dev_priv)->engine_mask & \
Chris Wilson9511cb62019-03-26 18:00:07 +00002068 GENMASK(first__ + count__ - 1, first__)) >> first__; \
Daniele Ceraolo Spurio97ee6e92019-03-21 17:24:31 -07002069})
2070#define VDBOX_MASK(dev_priv) \
2071 ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
2072#define VEBOX_MASK(dev_priv) \
2073 ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)
2074
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002075#define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
2076#define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07002077#define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002078#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2079 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002080
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002081#define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002082
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002083#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002084 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002085#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002086 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002087#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002088 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002089
2090#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2091
Chris Wilsoncbecbcc2019-03-14 22:38:36 +00002092#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
Chris Wilson4bdafb92018-09-26 21:12:22 +01002093#define HAS_PPGTT(dev_priv) \
2094 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2095#define HAS_FULL_PPGTT(dev_priv) \
2096 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
Chris Wilson4bdafb92018-09-26 21:12:22 +01002097
Matthew Aulda5c081662017-10-06 23:18:18 +01002098#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2099 GEM_BUG_ON((sizes) == 0); \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002100 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
Matthew Aulda5c081662017-10-06 23:18:18 +01002101})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002102
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002103#define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002104#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002105 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002106
Daniel Vetterb45305f2012-12-17 16:21:27 +01002107/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002108#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002109
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002110/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002111#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002112 (IS_CANNONLAKE(dev_priv) || \
2113 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002114
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002115#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302116#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2117 IS_GEMINILAKE(dev_priv) || \
2118 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002119
Zou Nan haicae58522010-11-09 17:17:32 +08002120/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2121 * rows, which changed the alignment requirements and fence programming.
2122 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002123#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002124 !(IS_I915G(dev_priv) || \
2125 IS_I915GM(dev_priv)))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002126#define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
2127#define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002128
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002129#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002130#define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08002131#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002132
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002133#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002134
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002135#define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002136
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002137#define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
2138#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
2139#define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
Lucas De Marchibc7e3522019-02-22 15:02:54 -08002140#define HAS_TRANSCODER_EDP(dev_priv) (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002141
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002142#define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
2143#define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002144#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002145
Chris Wilson91cbdb82019-04-19 14:48:36 +01002146#define HAS_RPS(dev_priv) (INTEL_INFO(dev_priv)->has_rps)
2147
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002148#define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002149
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002150#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
2151#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002152
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002153#define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302154
Daniele Ceraolo Spurio702668e2019-07-24 17:18:06 -07002155#define HAS_GT_UC(dev_priv) (INTEL_INFO(dev_priv)->has_gt_uc)
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002156
Daniele Ceraolo Spurio63064d82019-07-30 16:07:40 -07002157/* Having GuC is not the same as using GuC */
Michal Wajdeczko356c4842019-08-16 20:56:58 +00002158#define USES_GUC(dev_priv) intel_uc_uses_guc(&(dev_priv)->gt.uc)
2159#define USES_GUC_SUBMISSION(dev_priv) intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002160
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002161#define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002162
Michel Thierrya7a7a0e2019-07-30 11:04:06 -07002163#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv) (INTEL_INFO(dev_priv)->has_global_mocs)
2164
Zou Nan haicae58522010-11-09 17:17:32 +08002165
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08002166#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302167
Rodrigo Viviff159472017-06-09 15:26:14 -07002168#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302169
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002170/* DPF == dynamic parity feature */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002171#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002172#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2173 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002174
Ben Widawskyc8735b02012-09-07 19:43:39 -07002175#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302176#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002177
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08002178#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)
2179
Chris Wilson80debff2017-05-25 13:16:12 +01002180static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002181{
2182#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002183 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002184 return true;
2185#endif
2186 return false;
2187}
2188
Chris Wilson80debff2017-05-25 13:16:12 +01002189static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2190{
2191 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2192}
2193
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002194static inline bool
2195intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2196{
Chris Wilson80debff2017-05-25 13:16:12 +01002197 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002198}
2199
Chris Wilson0673ad42016-06-24 14:00:22 +01002200/* i915_drv.c */
Ben Widawskyc43b5632012-04-16 14:07:40 -07002201#ifdef CONFIG_COMPAT
Janusz Krzysztofikb5893ff2019-07-12 13:24:25 +02002202long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002203#else
2204#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002205#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002206extern const struct dev_pm_ops i915_pm_ops;
2207
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02002208int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
Chris Wilson361f9dc2019-08-06 08:42:19 +01002209void i915_driver_remove(struct drm_i915_private *i915);
Chris Wilson535275d2017-07-21 13:32:37 +01002210
Janusz Krzysztofikb5893ff2019-07-12 13:24:25 +02002211void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Imre Deak650ad972014-04-18 16:35:02 +03002212int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002213
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002214static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2215{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002216 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002217}
2218
Chris Wilsonc0336662016-05-06 15:40:21 +01002219static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002220{
Chris Wilsonc0336662016-05-06 15:40:21 +01002221 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002222}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002223
Chris Wilson26f00512019-08-07 15:20:41 +01002224int i915_getparam_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226
Eric Anholt673a3942008-07-30 12:06:12 -07002227/* i915_gem.c */
Chris Wilson8a2421b2017-06-16 15:05:22 +01002228int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2229void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002230void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002231int i915_gem_init_early(struct drm_i915_private *dev_priv);
2232void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002233int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002234int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2235
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002236static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2237{
Chris Wilsonc03467b2019-07-03 10:17:17 +01002238 /*
2239 * A single pass should suffice to release all the freed objects (along
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002240 * most call paths) , but be a little more paranoid in that freeing
2241 * the objects does take a little amount of time, during which the rcu
2242 * callbacks could have added new objects into the freed list, and
2243 * armed the work again.
2244 */
Chris Wilsonc03467b2019-07-03 10:17:17 +01002245 while (atomic_read(&i915->mm.free_count)) {
2246 flush_work(&i915->mm.free_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002247 rcu_barrier();
Chris Wilsonc03467b2019-07-03 10:17:17 +01002248 }
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002249}
2250
Chris Wilson3b19f162017-07-18 14:41:24 +01002251static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2252{
2253 /*
2254 * Similar to objects above (see i915_gem_drain_freed-objects), in
2255 * general we have workers that are armed by RCU and then rearm
2256 * themselves in their callbacks. To be paranoid, we need to
2257 * drain the workqueue a second time after waiting for the RCU
2258 * grace period so that we catch work queued via RCU from the first
2259 * pass. As neither drain_workqueue() nor flush_workqueue() report
2260 * a result, we make an assumption that we only don't require more
Chris Wilsondc76e572019-05-01 14:57:51 +01002261 * than 3 passes to catch all _recursive_ RCU delayed work.
Chris Wilson3b19f162017-07-18 14:41:24 +01002262 *
2263 */
Chris Wilsondc76e572019-05-01 14:57:51 +01002264 int pass = 3;
Chris Wilson3b19f162017-07-18 14:41:24 +01002265 do {
Chris Wilson4fda44b2019-07-03 18:19:13 +01002266 flush_workqueue(i915->wq);
Chris Wilson3b19f162017-07-18 14:41:24 +01002267 rcu_barrier();
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01002268 i915_gem_drain_freed_objects(i915);
Chris Wilson3b19f162017-07-18 14:41:24 +01002269 } while (--pass);
Chris Wilsondc76e572019-05-01 14:57:51 +01002270 drain_workqueue(i915->wq);
Chris Wilson3b19f162017-07-18 14:41:24 +01002271}
2272
Chris Wilson058d88c2016-08-15 10:49:06 +01002273struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002274i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2275 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002276 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002277 u64 alignment,
2278 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002279
Chris Wilsonc03467b2019-07-03 10:17:17 +01002280int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
2281 unsigned long flags);
2282#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002283
Chris Wilson7c108fd2016-10-24 13:42:18 +01002284void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2285
Chris Wilson2caffbf2019-02-08 15:37:03 +00002286static inline int __must_check
2287i915_mutex_lock_interruptible(struct drm_device *dev)
2288{
2289 return mutex_lock_interruptible(&dev->struct_mutex);
2290}
2291
Dave Airlieff72145b2011-02-07 12:16:14 +10002292int i915_gem_dumb_create(struct drm_file *file_priv,
2293 struct drm_device *dev,
2294 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002295int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
Jani Nikula143c3352019-01-18 14:01:24 +02002296 u32 handle, u64 *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01002297int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01002298
Chris Wilson73cb9702016-10-28 13:58:46 +01002299int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002300
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002301static inline u32 i915_reset_count(struct i915_gpu_error *error)
2302{
Chris Wilsoncb823ed2019-07-12 20:29:53 +01002303 return atomic_read(&error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002304}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002305
Michel Thierry702c8f82017-06-20 10:57:48 +01002306static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
2307 struct intel_engine_cs *engine)
2308{
Chris Wilsoncb823ed2019-07-12 20:29:53 +01002309 return atomic_read(&error->reset_engine_count[engine->uabi_class]);
Michel Thierry702c8f82017-06-20 10:57:48 +01002310}
2311
Chris Wilson24145512017-01-24 11:01:35 +00002312void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002313int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
2314int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Chris Wilsonc29579d2019-08-06 13:42:59 +01002315void i915_gem_driver_register(struct drm_i915_private *i915);
2316void i915_gem_driver_unregister(struct drm_i915_private *i915);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02002317void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002318void i915_gem_driver_release(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00002319int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01002320 unsigned int flags, long timeout);
Chris Wilson5861b012019-03-08 09:36:54 +00002321void i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01002322void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002323void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01002324vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00002325
Chris Wilson829a0af2017-06-20 12:05:45 +01002326int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002327void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002328
Chris Wilsone4ffd172011-04-04 09:44:39 +01002329int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2330 enum i915_cache_level cache_level);
2331
Daniel Vetter1286ff72012-05-10 15:25:09 +02002332struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2333 struct dma_buf *dma_buf);
2334
2335struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2336 struct drm_gem_object *gem_obj, int flags);
2337
Chris Wilsonca585b52016-05-24 14:53:36 +01002338static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01002339__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
2340{
2341 return idr_find(&file_priv->context_idr, id);
2342}
2343
2344static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01002345i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
2346{
2347 struct i915_gem_context *ctx;
2348
Chris Wilson1acfc102017-06-20 12:05:47 +01002349 rcu_read_lock();
2350 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
2351 if (ctx && !kref_get_unless_zero(&ctx->ref))
2352 ctx = NULL;
2353 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01002354
2355 return ctx;
2356}
2357
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002358/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01002359int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002360 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002361 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002362 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002363 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00002364int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
2365 struct drm_mm_node *node,
2366 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01002367int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002368
Chris Wilson920cf412016-10-28 13:58:30 +01002369/* i915_gem_internal.c */
2370struct drm_i915_gem_object *
2371i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00002372 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01002373
Eric Anholt673a3942008-07-30 12:06:12 -07002374/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002375static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002376{
Chris Wilson091387c2016-06-24 14:00:21 +01002377 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00002378
2379 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01002380 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00002381}
2382
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00002383u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
2384 unsigned int tiling, unsigned int stride);
2385u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
2386 unsigned int tiling, unsigned int stride);
2387
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002388const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002389
Brad Volkin351e3db2014-02-18 10:15:46 -08002390/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01002391int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01002392void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01002393void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01002394int intel_engine_cmd_parser(struct intel_engine_cs *engine,
2395 struct drm_i915_gem_object *batch_obj,
2396 struct drm_i915_gem_object *shadow_batch_obj,
2397 u32 batch_start_offset,
2398 u32 batch_len,
2399 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08002400
Chris Wilson94b4f3b2016-07-05 10:40:20 +01002401/* intel_device_info.c */
2402static inline struct intel_device_info *
2403mkwrite_device_info(struct drm_i915_private *dev_priv)
2404{
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02002405 return (struct intel_device_info *)INTEL_INFO(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01002406}
2407
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002408int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2409 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002410
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07002411#define __I915_REG_OP(op__, dev_priv__, ...) \
2412 intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
Keith Packard5f753772010-11-22 09:24:22 +00002413
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07002414#define I915_READ(reg__) __I915_REG_OP(read, dev_priv, (reg__))
2415#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
Keith Packard5f753772010-11-22 09:24:22 +00002416
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07002417#define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__))
Zou Nan haicae58522010-11-09 17:17:32 +08002418
Chris Wilsona6111f72015-04-07 16:21:02 +01002419/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02002420 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01002421 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02002422 *
Chris Wilsona6111f72015-04-07 16:21:02 +01002423 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02002424 *
2425 * As an example, these accessors can possibly be used between:
2426 *
2427 * spin_lock_irq(&dev_priv->uncore.lock);
2428 * intel_uncore_forcewake_get__locked();
2429 *
2430 * and
2431 *
2432 * intel_uncore_forcewake_put__locked();
2433 * spin_unlock_irq(&dev_priv->uncore.lock);
2434 *
2435 *
2436 * Note: some registers may not need forcewake held, so
2437 * intel_uncore_forcewake_{get,put} can be omitted, see
2438 * intel_uncore_forcewake_for_reg().
2439 *
2440 * Certain architectures will die if the same cacheline is concurrently accessed
2441 * by different clients (e.g. on Ivybridge). Access to registers should
2442 * therefore generally be serialised, by either the dev_priv->uncore.lock or
2443 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01002444 */
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07002445#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
2446#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01002447
Daniele Ceraolo Spurio4cb3b442019-08-15 18:23:43 -07002448/* register wait wrappers for display regs */
2449#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
2450 intel_wait_for_register(&(dev_priv_)->uncore, \
2451 (reg_), (mask_), (value_), (timeout_))
2452
2453#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({ \
2454 u32 mask__ = (mask_); \
2455 intel_de_wait_for_register((dev_priv_), (reg_), \
2456 mask__, mask__, (timeout_)); \
2457})
2458
2459#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
2460 intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))
2461
Chris Wilsonc58305a2016-08-19 16:54:28 +01002462/* i915_mm.c */
2463int remap_io_mapping(struct vm_area_struct *vma,
2464 unsigned long addr, unsigned long pfn, unsigned long size,
2465 struct io_mapping *iomap);
2466
Chris Wilson767a9832017-09-13 09:56:05 +01002467static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
2468{
2469 if (INTEL_GEN(i915) >= 10)
2470 return CNL_HWS_CSB_WRITE_INDEX;
2471 else
2472 return I915_HWS_CSB_WRITE_INDEX;
2473}
2474
Chris Wilson98932142019-05-28 10:29:44 +01002475static inline enum i915_map_type
2476i915_coherent_map_type(struct drm_i915_private *i915)
2477{
2478 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2479}
2480
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481#endif