blob: c3d8af28bfc199332cc50cdd4e821a5ddc8a437d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Christian König52791ee2019-08-11 10:06:32 +020046#include <linux/dma-resv.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
Chris Wilsonbd780f32019-01-14 14:21:09 +000048#include <linux/stackdepot.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010049
Chris Wilsone73bdd22016-04-13 17:35:01 +010050#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020055#include <drm/drm_util.h>
Manasi Navare7b610f12018-11-28 12:26:12 -080056#include <drm/drm_dsc.h>
Ville Syrjäläc457d9c2019-05-24 18:36:14 +030057#include <drm/drm_atomic.h>
Jani Nikula2f80d7b2019-01-08 10:27:09 +020058#include <drm/drm_connector.h>
Ramalingam C9055aac2019-02-16 23:06:51 +053059#include <drm/i915_mei_hdcp_interface.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010060
Jani Nikula2d332ee2018-11-16 14:07:25 +020061#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_params.h"
63#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000064#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065
Jani Nikuladf0566a2019-06-13 11:44:16 +030066#include "display/intel_bios.h"
67#include "display/intel_display.h"
68#include "display/intel_display_power.h"
69#include "display/intel_dpll_mgr.h"
Animesh Manna67f3b582019-09-20 17:29:22 +053070#include "display/intel_dsb.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030071#include "display/intel_frontbuffer.h"
Daniele Ceraolo Spurio4e3f12d2019-08-15 18:23:40 -070072#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030073#include "display/intel_opregion.h"
74
Jani Nikula6401faf2019-08-08 16:42:48 +030075#include "gem/i915_gem_context_types.h"
Jani Nikulabe80bc32019-08-08 16:42:49 +030076#include "gem/i915_gem_shrinker.h"
Jani Nikula6401faf2019-08-08 16:42:48 +030077#include "gem/i915_gem_stolen.h"
78
Chris Wilson112ed2d2019-04-24 18:48:39 +010079#include "gt/intel_lrc.h"
80#include "gt/intel_engine.h"
Tvrtko Ursuline5be5c72019-06-21 08:07:40 +010081#include "gt/intel_gt_types.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010082#include "gt/intel_workarounds.h"
Daniele Ceraolo Spurio0f261b22019-07-13 11:00:11 +010083#include "gt/uc/intel_uc.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010084
Michal Wajdeczkob9785202017-12-21 21:57:32 +000085#include "intel_device_info.h"
Jani Nikula707d26d2019-08-07 15:04:15 +030086#include "intel_pch.h"
Jani Nikula0d5adc52019-04-29 15:29:36 +030087#include "intel_runtime_pm.h"
Matthew Auld232a6eb2019-10-08 17:01:14 +010088#include "intel_memory_region.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000089#include "intel_uncore.h"
Chris Wilsond91e6572019-04-24 21:07:13 +010090#include "intel_wakeref.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070091#include "intel_wopcm.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010092
Chris Wilsond501b1d2016-04-13 17:35:02 +010093#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020094#include "i915_gem_fence_reg.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010095#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000096#include "i915_gpu_error.h"
Lionel Landwerlin1d0f2eb2019-09-09 12:31:09 +030097#include "i915_perf_types.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000098#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010099#include "i915_scheduler.h"
Tvrtko Ursulinf0c02c12019-06-21 08:08:10 +0100100#include "gt/intel_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200101#include "i915_vma.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +0300102#include "i915_irq.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200103
Matthew Auldb908be52019-10-25 16:37:22 +0100104#include "intel_region_lmem.h"
105
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400106#include "intel_gvt.h"
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108/* General customization:
109 */
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#define DRIVER_NAME "i915"
112#define DRIVER_DESC "Intel Graphics"
Joonas Lahtinen2b73b352019-11-01 09:04:29 +0200113#define DRIVER_DATE "20191101"
Joonas Lahtinen1883e292019-11-01 12:41:13 +0200114#define DRIVER_TIMESTAMP 1572604873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Chris Wilson5e5d2e22019-05-28 10:29:42 +0100116struct drm_i915_gem_object;
117
Egbert Eich1d843f92013-02-25 12:06:49 -0500118enum hpd_pin {
119 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500120 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
121 HPD_CRT,
122 HPD_SDVO_B,
123 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700124 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500125 HPD_PORT_B,
126 HPD_PORT_C,
127 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800128 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700129 HPD_PORT_F,
Lucas De Marchi52dfdba2019-07-25 16:48:11 -0700130 HPD_PORT_G,
131 HPD_PORT_H,
132 HPD_PORT_I,
133
Egbert Eich1d843f92013-02-25 12:06:49 -0500134 HPD_NUM_PINS
135};
136
Jani Nikulac91711f2015-05-28 15:43:48 +0300137#define for_each_hpd_pin(__pin) \
138 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
139
Lyude Paul9a64c652018-11-06 16:30:16 -0500140/* Threshold == 5 for long IRQs, 50 for short */
141#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500142
Jani Nikula5fcece82015-05-27 15:03:42 +0300143struct i915_hotplug {
Imre Deak39447092019-07-11 17:53:42 -0700144 struct delayed_work hotplug_work;
Jani Nikula5fcece82015-05-27 15:03:42 +0300145
146 struct {
147 unsigned long last_jiffies;
148 int count;
149 enum {
150 HPD_ENABLED = 0,
151 HPD_DISABLED = 1,
152 HPD_MARK_DISABLED = 2
153 } state;
154 } stats[HPD_NUM_PINS];
155 u32 event_bits;
Imre Deak39447092019-07-11 17:53:42 -0700156 u32 retry_bits;
Jani Nikula5fcece82015-05-27 15:03:42 +0300157 struct delayed_work reenable_work;
158
Jani Nikula5fcece82015-05-27 15:03:42 +0300159 u32 long_port_mask;
160 u32 short_port_mask;
161 struct work_struct dig_port_work;
162
Lyude19625e82016-06-21 17:03:44 -0400163 struct work_struct poll_init_work;
164 bool poll_enabled;
165
Lyude317eaa92017-02-03 21:18:25 -0500166 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500167 /* Whether or not to count short HPD IRQs in HPD storms */
168 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500169
Jani Nikula5fcece82015-05-27 15:03:42 +0300170 /*
171 * if we get a HPD irq from DP and a HPD irq from non-DP
172 * the non-DP HPD could block the workqueue on a mode config
173 * mutex getting, that userspace may have taken. However
174 * userspace is waiting on the DP workqueue to run which is
175 * blocked behind the non-DP one.
176 */
177 struct workqueue_struct *dp_wq;
178};
179
Chris Wilson2a2d5482012-12-03 11:49:06 +0000180#define I915_GEM_GPU_DOMAINS \
181 (I915_GEM_DOMAIN_RENDER | \
182 I915_GEM_DOMAIN_SAMPLER | \
183 I915_GEM_DOMAIN_COMMAND | \
184 I915_GEM_DOMAIN_INSTRUCTION | \
185 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700186
Daniel Vettere7b903d2013-06-05 13:34:14 +0200187struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100188struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100189struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200190
Chris Wilsona6f766f2015-04-27 13:41:20 +0100191struct drm_i915_file_private {
192 struct drm_i915_private *dev_priv;
Chris Wilson77715902019-08-23 19:14:55 +0100193
194 union {
195 struct drm_file *file;
196 struct rcu_head rcu;
197 };
Chris Wilsona6f766f2015-04-27 13:41:20 +0100198
199 struct {
200 spinlock_t lock;
201 struct list_head request_list;
202 } mm;
Chris Wilson7dc40712019-03-21 14:07:09 +0000203
Chris Wilsona6f766f2015-04-27 13:41:20 +0100204 struct idr context_idr;
Chris Wilson7dc40712019-03-21 14:07:09 +0000205 struct mutex context_idr_lock; /* guards context_idr */
Chris Wilsona6f766f2015-04-27 13:41:20 +0100206
Chris Wilsone0695db2019-03-22 09:23:23 +0000207 struct idr vm_idr;
208 struct mutex vm_idr_lock; /* guards vm_idr */
209
Chris Wilsonc80ff162016-07-27 09:07:27 +0100210 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200211
Mika Kuoppala14921f32018-06-15 13:44:29 +0300212/*
213 * Every context ban increments per client ban score. Also
214 * hangs in short succession increments ban score. If ban threshold
215 * is reached, client is considered banned and submitting more work
216 * will fail. This is a stop gap measure to limit the badly behaving
217 * clients access to gpu. Note that unbannable contexts never increment
218 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200219 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300220#define I915_CLIENT_SCORE_HANG_FAST 1
221#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
222#define I915_CLIENT_SCORE_CONTEXT_BAN 3
223#define I915_CLIENT_SCORE_BANNED 9
224 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
225 atomic_t ban_score;
226 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100227};
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229/* Interface history:
230 *
231 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100232 * 1.2: Add Power Management
233 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100234 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000235 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000236 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
237 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 */
239#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000240#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define DRIVER_PATCHLEVEL 0
242
Chris Wilson6ef3d422010-08-04 20:26:07 +0100243struct intel_overlay;
244struct intel_overlay_error_state;
245
yakui_zhao9b9d1722009-05-31 17:17:17 +0800246struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100247 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800248 u8 dvo_port;
249 u8 slave_addr;
250 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100251 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400252 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800253};
254
Jani Nikula7bd688c2013-11-08 16:48:56 +0200255struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200256struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100257struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200258struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000259struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100260struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200261struct intel_limit;
262struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200263struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100264
Jesse Barnese70236a2009-09-21 10:42:27 -0700265struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200266 void (*get_cdclk)(struct drm_i915_private *dev_priv,
267 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200268 void (*set_cdclk)(struct drm_i915_private *dev_priv,
Ville Syrjälä59f9e9c2019-03-27 12:13:21 +0200269 const struct intel_cdclk_state *cdclk_state,
270 enum pipe pipe);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200271 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
272 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +0200273 int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
274 int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100275 void (*initial_watermarks)(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +0200276 struct intel_crtc *crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100277 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +0200278 struct intel_crtc *crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100279 void (*optimize_watermarks)(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +0200280 struct intel_crtc *crtc);
Matt Ropercd1d3ee2018-12-10 13:54:14 -0800281 int (*compute_global_watermarks)(struct intel_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200282 void (*update_wm)(struct intel_crtc *crtc);
Ville Syrjälä8b678962019-05-17 22:31:19 +0300283 int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
Matt Roperd2f429e2019-09-10 08:42:50 -0700284 u8 (*calc_voltage_level)(int cdclk);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100285 /* Returns the active state of the crtc, and if the crtc is active,
286 * fills out the pipe-config with the hw state. */
287 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200288 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000289 void (*get_initial_plane_config)(struct intel_crtc *,
290 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200291 int (*crtc_compute_clock)(struct intel_crtc *crtc,
292 struct intel_crtc_state *crtc_state);
Ville Syrjälä7451a072019-11-18 18:44:30 +0200293 void (*crtc_enable)(struct intel_atomic_state *state,
294 struct intel_crtc *crtc);
295 void (*crtc_disable)(struct intel_atomic_state *state,
296 struct intel_crtc *crtc);
Manasi Navare0c841272019-08-27 15:17:34 -0700297 void (*commit_modeset_enables)(struct intel_atomic_state *state);
Manasi Navare66d9cec2019-08-28 15:47:01 -0700298 void (*commit_modeset_disables)(struct intel_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200299 void (*audio_codec_enable)(struct intel_encoder *encoder,
300 const struct intel_crtc_state *crtc_state,
301 const struct drm_connector_state *conn_state);
302 void (*audio_codec_disable)(struct intel_encoder *encoder,
303 const struct intel_crtc_state *old_crtc_state,
304 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200305 void (*fdi_link_train)(struct intel_crtc *crtc,
306 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200307 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100308 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700309 /* clock updates for mode set */
310 /* cursor updates */
311 /* render clock increase/decrease */
312 /* display clock increase/decrease */
313 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000314
Ville Syrjälä9d9cb9c2019-03-27 17:50:37 +0200315 int (*color_check)(struct intel_crtc_state *crtc_state);
Ville Syrjälä4d8ed542019-02-05 18:08:40 +0200316 /*
317 * Program double buffered color management registers during
318 * vblank evasion. The registers should then latch during the
319 * next vblank start, alongside any other double buffered registers
320 * involved with the same commit.
321 */
322 void (*color_commit)(const struct intel_crtc_state *crtc_state);
323 /*
324 * Load LUTs (and other single buffered color management
325 * registers). Will (hopefully) be called during the vblank
326 * following the latching of any double buffered registers
327 * involved with the same commit.
328 */
Ville Syrjälä23b03a22019-02-05 18:08:38 +0200329 void (*load_luts)(const struct intel_crtc_state *crtc_state);
Swati Sharma2740e812019-05-29 15:20:51 +0530330 void (*read_luts)(struct intel_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700331};
332
Daniel Vettereb805622015-05-04 14:58:44 +0200333struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200334 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200335 const char *fw_path;
Jani Nikula143c3352019-01-18 14:01:24 +0200336 u32 required_version;
337 u32 max_fw_size; /* bytes */
338 u32 *dmc_payload;
339 u32 dmc_fw_size; /* dwords */
340 u32 version;
341 u32 mmio_count;
Lucas De Marchi0703a532019-06-07 02:12:28 -0700342 i915_reg_t mmioaddr[20];
343 u32 mmiodata[20];
Jani Nikula143c3352019-01-18 14:01:24 +0200344 u32 dc_state;
Anshuman Gupta4645e902019-10-03 13:47:35 +0530345 u32 target_dc_state;
Jani Nikula143c3352019-01-18 14:01:24 +0200346 u32 allowed_dc_mask;
Chris Wilson0e6e0be2019-01-14 14:21:24 +0000347 intel_wakeref_t wakeref;
Daniel Vettereb805622015-05-04 14:58:44 +0200348};
349
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800350enum i915_cache_level {
351 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100352 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
353 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
354 caches, eg sampler/render caches, and the
355 large Last-Level-Cache. LLC is coherent with
356 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100357 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800358};
359
Chris Wilson85fd4f52016-12-05 14:29:36 +0000360#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
361
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200362struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300363 /* This is always the inner lock when overlapping with struct_mutex and
364 * it's the outer lock when overlapping with stolen_lock. */
365 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700366 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200367 unsigned int possible_framebuffer_bits;
368 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200369 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200370 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700371
Ben Widawskyc4213882014-06-19 12:06:10 -0700372 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700373 struct drm_mm_node *compressed_llb;
374
Rodrigo Vivida46f932014-08-01 02:04:45 -0700375 bool false_color;
376
Paulo Zanonid029bca2015-10-15 10:44:46 -0300377 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300378 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200379 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300380
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300381 bool underrun_detected;
382 struct work_struct underrun_work;
383
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300384 /*
385 * Due to the atomic rules we can't access some structures without the
386 * appropriate locking, so we cache information here in order to avoid
387 * these problems.
388 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200389 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000390 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000391 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000392
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200393 struct {
394 unsigned int mode_flags;
Jani Nikula143c3352019-01-18 14:01:24 +0200395 u32 hsw_bdw_pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200396 } crtc;
397
398 struct {
399 unsigned int rotation;
400 int src_w;
401 int src_h;
402 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300403 /*
404 * Display surface base address adjustement for
405 * pageflips. Note that on gen4+ this only adjusts up
406 * to a tile, offsets within a tile are handled in
407 * the hw itself (with the TILEOFF register).
408 */
409 int adjusted_x;
410 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300411
412 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200413
Jani Nikula143c3352019-01-18 14:01:24 +0200414 u16 pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200415 } plane;
416
417 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200418 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200419 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200420 } fb;
421 } state_cache;
422
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300423 /*
424 * This structure contains everything that's relevant to program the
425 * hardware registers. When we want to figure out if we need to disable
426 * and re-enable FBC for a new configuration we just check if there's
427 * something different in the struct. The genx_fbc_activate functions
428 * are supposed to read from it in order to program the registers.
429 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200430 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000431 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000432 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000433
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200434 struct {
435 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200436 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200437 unsigned int fence_y_offset;
438 } crtc;
439
440 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200441 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200442 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200443 } fb;
444
445 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530446 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200447 } params;
448
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200449 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800450};
451
Chris Wilsonfe88d122016-12-31 11:20:12 +0000452/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530453 * HIGH_RR is the highest eDP panel refresh rate read from EDID
454 * LOW_RR is the lowest eDP panel refresh rate found from EDID
455 * parsing for same resolution.
456 */
457enum drrs_refresh_rate_type {
458 DRRS_HIGH_RR,
459 DRRS_LOW_RR,
460 DRRS_MAX_RR, /* RR count */
461};
462
463enum drrs_support_type {
464 DRRS_NOT_SUPPORTED = 0,
465 STATIC_DRRS_SUPPORT = 1,
466 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530467};
468
Daniel Vetter2807cf62014-07-11 10:30:11 -0700469struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530470struct i915_drrs {
471 struct mutex mutex;
472 struct delayed_work work;
473 struct intel_dp *dp;
474 unsigned busy_frontbuffer_bits;
475 enum drrs_refresh_rate_type refresh_rate_type;
476 enum drrs_support_type type;
477};
478
Rodrigo Vivia031d702013-10-03 16:15:06 -0300479struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700480 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200481
482#define I915_PSR_DEBUG_MODE_MASK 0x0f
483#define I915_PSR_DEBUG_DEFAULT 0x00
484#define I915_PSR_DEBUG_DISABLE 0x01
485#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200486#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200487#define I915_PSR_DEBUG_IRQ 0x10
488
489 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300490 bool sink_support;
José Roberto de Souza23ec9f52019-02-06 13:18:45 -0800491 bool enabled;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200492 struct intel_dp *dp;
José Roberto de Souzaf0ad62a2018-11-27 23:28:38 -0800493 enum pipe pipe;
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -0700494 enum transcoder transcoder;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700495 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700496 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700497 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700498 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800499 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530500 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700501 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700502 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700503 ktime_t last_entry_attempt;
504 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800505 bool sink_not_reliable;
José Roberto de Souza183b8e62018-11-21 14:54:39 -0800506 bool irq_aux_error;
José Roberto de Souza8c0d2c22018-12-03 16:34:03 -0800507 u16 su_x_granularity;
Anshuman Gupta1c4d8212019-10-03 13:47:37 +0530508 bool dc3co_enabled;
509 u32 dc3co_exit_delay;
510 struct delayed_work idle_work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300511};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700512
Keith Packard435793d2011-07-12 14:56:22 -0700513#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100514#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000515#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100516#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700517#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700518#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700519
Dave Airlie8be48d92010-03-30 05:34:14 +0000520struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100521struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000522
Daniel Vetterc2b91522012-02-14 22:37:19 +0100523struct intel_gmbus {
524 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200525#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000526 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100527 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100529 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100530 struct drm_i915_private *dev_priv;
531};
532
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100533struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000534 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000535 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800536 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800537 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000538 u32 saveSWF0[16];
539 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300540 u32 saveSWF3[3];
Jani Nikula143c3352019-01-18 14:01:24 +0200541 u64 saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400542 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800543 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100544};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100545
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -0700546struct vlv_s0ix_state;
Imre Deakddeea5b2014-05-05 15:19:56 +0300547
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700548#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100549struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700550 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100551 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700552 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100553};
554
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100555struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100556 /** Memory allocator for GTT stolen memory */
557 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300558 /** Protects the usage of the GTT stolen memory allocator. This is
559 * always the inner lock when overlapping with struct_mutex. */
560 struct mutex stolen_lock;
561
Chris Wilsonf2123812017-10-16 12:40:37 +0100562 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
563 spinlock_t obj_lock;
564
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100565 /**
Chris Wilsonecab9be2019-06-12 11:57:20 +0100566 * List of objects which are purgeable.
Chris Wilson3b4fa962019-05-30 21:34:59 +0100567 */
568 struct list_head purge_list;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100569
Chris Wilsonecab9be2019-06-12 11:57:20 +0100570 /**
571 * List of objects which have allocated pages and are shrinkable.
572 */
573 struct list_head shrink_list;
574
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100575 /**
576 * List of objects which are pending destruction.
577 */
578 struct llist_head free_list;
579 struct work_struct free_work;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000580 /**
581 * Count of objects pending destructions. Used to skip needlessly
582 * waiting on an RCU barrier if no objects are waiting to be freed.
583 */
584 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100585
Chris Wilson66df1012017-08-22 18:38:28 +0100586 /**
587 * Small stash of WC pages
588 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100589 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100590
Matthew Auld465c4032017-10-06 23:18:14 +0100591 /**
592 * tmpfs instance used for shmem backed objects
593 */
594 struct vfsmount *gemfs;
595
Abdiel Janulgue3aae9d02019-10-18 10:07:49 +0100596 struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];
597
Chris Wilson2cfcd322014-05-20 08:28:43 +0100598 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100599 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000600 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100601
Chris Wilson8a2421b2017-06-16 15:05:22 +0100602 /**
603 * Workqueue to fault in userptr pages, flushed by the execbuf
604 * when required but otherwise left to userspace to try again
605 * on EAGAIN.
606 */
607 struct workqueue_struct *userptr_wq;
608
Chris Wilsond82b4b22019-05-30 21:35:00 +0100609 /* shrinker accounting, also useful for userland debugging */
610 u64 shrink_memory;
611 u32 shrink_count;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100612};
613
Chris Wilsonee42c002017-12-11 19:41:34 +0000614#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
615
Chris Wilsonb52992c2016-10-28 13:58:24 +0100616#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
617#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
618
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200619#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
620#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
621
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100622#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
623
Stanislav Lisovskiy9b93daa92019-11-25 18:08:00 +0200624/* Amount of SAGV/QGV points, BSpec precisely defines this */
625#define I915_NUM_QGV_POINTS 8
626
Paulo Zanoni6acab152013-09-12 17:06:24 -0300627struct ddi_vbt_port_info {
Jani Nikula7679f9b2019-05-31 16:14:52 +0300628 /* Non-NULL if port present. */
629 const struct child_device_config *child;
630
Ville Syrjäläd6038612017-10-30 16:57:02 +0200631 int max_tmds_clock;
632
Jani Nikula7a0073d2019-11-08 17:39:48 +0200633 /* This is an index in the HDMI/DVI DDI buffer translation table. */
Jani Nikula143c3352019-01-18 14:01:24 +0200634 u8 hdmi_level_shift;
Jani Nikula7a0073d2019-11-08 17:39:48 +0200635 u8 hdmi_level_shift_set:1;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300636
Jani Nikula143c3352019-01-18 14:01:24 +0200637 u8 supports_dvi:1;
638 u8 supports_hdmi:1;
639 u8 supports_dp:1;
640 u8 supports_edp:1;
641 u8 supports_typec_usb:1;
642 u8 supports_tbt:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700643
Jani Nikula143c3352019-01-18 14:01:24 +0200644 u8 alternate_aux_channel;
645 u8 alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300646
Jani Nikula143c3352019-01-18 14:01:24 +0200647 u8 dp_boost_level;
648 u8 hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200649 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300650};
651
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800652enum psr_lines_to_wait {
653 PSR_0_LINES_TO_WAIT = 0,
654 PSR_1_LINE_TO_WAIT,
655 PSR_4_LINES_TO_WAIT,
656 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530657};
658
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300659struct intel_vbt_data {
660 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
661 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
662
663 /* Feature bits */
664 unsigned int int_tv_support:1;
665 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300666 unsigned int int_crt_support:1;
667 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300668 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300669 unsigned int display_clock_mode:1;
670 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300671 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300672 int lvds_ssc_freq;
673 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300674 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300675
Pradeep Bhat83a72802014-03-28 10:14:57 +0530676 enum drrs_support_type drrs_type;
677
Jani Nikula6aa23e62016-03-24 17:50:20 +0200678 struct {
679 int rate;
680 int lanes;
681 int preemphasis;
682 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200683 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200684 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200685 int bpp;
686 struct edp_power_seq pps;
687 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300688
Jani Nikulaf00076d2013-12-14 20:38:29 -0200689 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700690 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800691 bool full_link;
692 bool require_aux_wakeup;
693 int idle_frames;
694 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530695 int tp1_wakeup_time_us;
696 int tp2_tp3_wakeup_time_us;
José Roberto de Souza88a0d962019-03-12 12:57:41 -0700697 int psr2_tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800698 } psr;
699
700 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -0200701 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +0300702 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200703 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +0300704 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +0200705 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +0300706 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200707 } backlight;
708
Shobhit Kumard17c5442013-08-27 15:12:25 +0300709 /* MIPI DSI */
710 struct {
711 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +0530712 struct mipi_config *config;
713 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +0530714 u16 bl_ports;
715 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +0530716 u8 seq_version;
717 u32 size;
718 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +0200719 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +0100720 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300721 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +0300722 } dsi;
723
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300724 int crt_ddc_pin;
725
Jani Nikula0d9ef192019-11-08 17:39:49 +0200726 struct list_head display_devices;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300727
728 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +0200729 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300730};
731
Ville Syrjälä77c122b2013-08-06 22:24:04 +0300732enum intel_ddb_partitioning {
733 INTEL_DDB_PART_1_2,
734 INTEL_DDB_PART_5_6, /* IVB+ */
735};
736
Ville Syrjälä1fd527c2013-08-06 22:24:05 +0300737struct intel_wm_level {
738 bool enable;
Jani Nikula143c3352019-01-18 14:01:24 +0200739 u32 pri_val;
740 u32 spr_val;
741 u32 cur_val;
742 u32 fbc_val;
Ville Syrjälä1fd527c2013-08-06 22:24:05 +0300743};
744
Imre Deak820c1982013-12-17 14:46:36 +0200745struct ilk_wm_values {
Jani Nikula143c3352019-01-18 14:01:24 +0200746 u32 wm_pipe[3];
747 u32 wm_lp[3];
748 u32 wm_lp_spr[3];
749 u32 wm_linetime[3];
Ville Syrjälä609cede2013-10-09 19:18:03 +0300750 bool enable_fbc_wm;
751 enum intel_ddb_partitioning partitioning;
752};
753
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300754struct g4x_pipe_wm {
Jani Nikula143c3352019-01-18 14:01:24 +0200755 u16 plane[I915_MAX_PLANES];
756 u16 fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300757};
758
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300759struct g4x_sr_wm {
Jani Nikula143c3352019-01-18 14:01:24 +0200760 u16 plane;
761 u16 cursor;
762 u16 fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +0200763};
764
765struct vlv_wm_ddl_values {
Jani Nikula143c3352019-01-18 14:01:24 +0200766 u8 plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300767};
768
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200769struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300770 struct g4x_pipe_wm pipe[3];
771 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +0200772 struct vlv_wm_ddl_values ddl[3];
Jani Nikula143c3352019-01-18 14:01:24 +0200773 u8 level;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300774 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200775};
776
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300777struct g4x_wm_values {
778 struct g4x_pipe_wm pipe[2];
779 struct g4x_sr_wm sr;
780 struct g4x_sr_wm hpll;
781 bool cxsr;
782 bool hpll_en;
783 bool fbc_en;
784};
785
Damien Lespiauc1939242014-11-04 17:06:41 +0000786struct skl_ddb_entry {
Jani Nikula143c3352019-01-18 14:01:24 +0200787 u16 start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +0000788};
789
Jani Nikula143c3352019-01-18 14:01:24 +0200790static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
Damien Lespiauc1939242014-11-04 17:06:41 +0000791{
Damien Lespiau16160e32014-11-04 17:06:53 +0000792 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +0000793}
794
Damien Lespiau08db6652014-11-04 17:06:52 +0000795static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
796 const struct skl_ddb_entry *e2)
797{
798 if (e1->start == e2->start && e1->end == e2->end)
799 return true;
800
801 return false;
802}
803
Damien Lespiauc1939242014-11-04 17:06:41 +0000804struct skl_ddb_allocation {
Mahesh Kumar74bd8002018-04-26 19:55:15 +0530805 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +0000806};
807
Mahesh Kumar60f8e872018-04-09 09:11:00 +0530808struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -0700809 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +0000810 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000811};
812
813struct skl_wm_level {
Ville Syrjälä961d95e2018-12-21 19:14:32 +0200814 u16 min_ddb_alloc;
Jani Nikula143c3352019-01-18 14:01:24 +0200815 u16 plane_res_b;
816 u8 plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -0700817 bool plane_en;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +0200818 bool ignore_lines;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000819};
820
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530821/* Stores plane specific WM parameters */
822struct skl_wm_params {
823 bool x_tiled, y_tiled;
824 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +0530825 bool is_planar;
Jani Nikula143c3352019-01-18 14:01:24 +0200826 u32 width;
827 u8 cpp;
828 u32 plane_pixel_rate;
829 u32 y_min_scanlines;
830 u32 plane_bytes_per_line;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530831 uint_fixed_16_16_t plane_blocks_per_line;
832 uint_fixed_16_16_t y_tile_minimum;
Jani Nikula143c3352019-01-18 14:01:24 +0200833 u32 linetime_us;
834 u32 dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +0530835};
836
Daniel Vetter926321d2013-10-16 13:30:34 +0200837enum intel_pipe_crc_source {
838 INTEL_PIPE_CRC_SOURCE_NONE,
839 INTEL_PIPE_CRC_SOURCE_PLANE1,
840 INTEL_PIPE_CRC_SOURCE_PLANE2,
Ville Syrjälä207a8152019-02-14 21:22:19 +0200841 INTEL_PIPE_CRC_SOURCE_PLANE3,
842 INTEL_PIPE_CRC_SOURCE_PLANE4,
843 INTEL_PIPE_CRC_SOURCE_PLANE5,
844 INTEL_PIPE_CRC_SOURCE_PLANE6,
845 INTEL_PIPE_CRC_SOURCE_PLANE7,
Daniel Vetter5b3a8562013-10-16 22:55:48 +0200846 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +0200847 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
848 INTEL_PIPE_CRC_SOURCE_TV,
849 INTEL_PIPE_CRC_SOURCE_DP_B,
850 INTEL_PIPE_CRC_SOURCE_DP_C,
851 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +0100852 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +0200853 INTEL_PIPE_CRC_SOURCE_MAX,
854};
855
Damien Lespiaub2c88f52013-10-15 18:55:29 +0100856#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +0100857struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +0100858 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +0100859 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +0200860 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +0100861};
862
Daniel Vetterf99d7062014-06-19 16:01:59 +0200863struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +0100864 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +0200865
866 /*
867 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
868 * scheduled flips.
869 */
870 unsigned busy_bits;
871 unsigned flip_bits;
872};
873
Yu Zhangcf9d2892015-02-10 19:05:47 +0800874struct i915_virtual_gpu {
Xiaolin Zhang52988002019-08-23 14:57:31 +0800875 struct mutex lock; /* serialises sending of g2v_notify command pkts */
Yu Zhangcf9d2892015-02-10 19:05:47 +0800876 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +0800877 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +0800878};
879
Matt Roperaa363132015-09-24 15:53:18 -0700880/* used in computing the new watermarks state */
881struct intel_wm_config {
882 unsigned int num_pipes_active;
883 bool sprites_enabled;
884 bool sprites_scaled;
885};
886
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200887struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +0200888 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +0300889 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200890};
891
Chris Wilsonf05816c2019-11-01 10:15:28 +0000892struct i915_selftest_stash {
893 atomic_t counter;
894};
895
Jani Nikula77fec552014-03-31 14:27:22 +0300896struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +0100897 struct drm_device drm;
898
Jani Nikula2cc83762018-12-31 16:56:46 +0200899 const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
Jani Nikula02584042018-12-31 16:56:41 +0200900 struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
Chris Wilson3fed1802018-02-07 21:05:43 +0000901 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100902
Matthew Auld77894222017-12-11 15:18:18 +0000903 /**
904 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
905 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +0000906 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +0000907 * exactly how much of this we are actually allowed to use, given that
908 * some portion of it is in fact reserved for use by hardware functions.
909 */
910 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +0000911 /**
912 * Reseved portion of Data Stolen Memory
913 */
914 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +0000915
Matthew Auldb1ace602017-12-11 15:18:21 +0000916 /*
917 * Stolen memory is segmented in hardware with different portions
918 * offlimits to certain functions.
919 *
920 * The drm_mm is initialised to the total accessible range, as found
921 * from the PCI config. On Broadwell+, this is further restricted to
922 * avoid the first page! The upper end of stolen memory is reserved for
923 * hardware functions and similarly removed from the accessible range.
924 */
Matthew Auldb7128ef2017-12-11 15:18:22 +0000925 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +0000926
Chris Wilson907b28c2013-07-19 20:36:52 +0100927 struct intel_uncore uncore;
Daniele Ceraolo Spurio0a9b2632019-08-09 07:31:16 +0100928 struct intel_uncore_mmio_debug mmio_debug;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100929
Yu Zhangcf9d2892015-02-10 19:05:47 +0800930 struct i915_virtual_gpu vgpu;
931
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +0800932 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400933
Jackie Li6b0478f2018-03-13 17:32:50 -0700934 struct intel_wopcm wopcm;
935
Daniel Vettereb805622015-05-04 14:58:44 +0200936 struct intel_csr csr;
937
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300938 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +0100939
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100940 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
941 * controller on different i2c buses. */
942 struct mutex gmbus_mutex;
943
944 /**
Lucas De Marchidce88872018-07-27 12:36:47 -0700945 * Base address of where the gmbus and gpio blocks are located (either
946 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100947 */
Jani Nikula143c3352019-01-18 14:01:24 +0200948 u32 gpio_mmio_base;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100949
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -0700950 u32 hsw_psr_mmio_adjust;
951
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +0530952 /* MMIO base address for MIPI regs */
Jani Nikula143c3352019-01-18 14:01:24 +0200953 u32 mipi_mmio_base;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +0530954
Jani Nikula143c3352019-01-18 14:01:24 +0200955 u32 pps_mmio_base;
Imre Deak44cb7342016-08-10 14:07:29 +0300956
Daniel Vetter28c70f12012-12-01 13:53:45 +0100957 wait_queue_head_t gmbus_wait_queue;
958
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100959 struct pci_dev *bridge_dev;
Chris Wilson750e76b2019-08-06 13:43:00 +0100960
Chris Wilsone7af3112017-10-03 21:34:48 +0100961 /* Context used internally to idle the GPU and setup initial state */
962 struct i915_gem_context *kernel_context;
Chris Wilson750e76b2019-08-06 13:43:00 +0100963
964 struct intel_engine_cs *engine[I915_NUM_ENGINES];
965 struct rb_root uabi_engines;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100966
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100967 struct resource mch_res;
968
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100969 /* protects the irq masks */
970 spinlock_t irq_lock;
971
Imre Deakf8b79e52014-03-04 19:23:07 +0200972 bool display_irqs_enabled;
973
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100974 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
975 struct pm_qos_request pm_qos;
976
Ville Syrjäläa5805162015-05-26 20:42:30 +0300977 /* Sideband mailbox protection */
978 struct mutex sb_lock;
Chris Wilsona75d0352019-04-26 09:17:18 +0100979 struct pm_qos_request sb_qos;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100980
981 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -0700982 union {
983 u32 irq_mask;
984 u32 de_irq_mask[I915_MAX_PIPES];
985 };
Imre Deak91d181d2014-02-10 18:42:49 +0200986 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100987
Jani Nikula5fcece82015-05-27 15:03:42 +0300988 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200989 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530990 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100991 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300992 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100993
Jesse Barnesd9ceb812014-10-09 12:57:43 -0700994 bool preserve_bios_swizzle;
995
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100996 /* overlay */
997 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100998
Jani Nikula58c68772013-11-08 16:48:54 +0200999 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001000 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001001
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001002 /* protects panel power sequencer state */
1003 struct mutex pps_mutex;
1004
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001005 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001006 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001007 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001008
Mika Kaholaadafdc62015-08-18 14:36:59 +03001009 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001010 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001011 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001012 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001013 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001014
Ville Syrjälä1d5a95b2019-10-15 22:30:24 +03001015 /*
1016 * For reading holding any crtc lock is sufficient,
1017 * for writing must hold all of them.
1018 */
Ville Syrjälä63911d72016-05-13 23:41:32 +03001019 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001020 /*
1021 * The current logical cdclk state.
1022 * See intel_atomic_state.cdclk.logical
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001023 */
1024 struct intel_cdclk_state logical;
1025 /*
1026 * The current actual cdclk state.
1027 * See intel_atomic_state.cdclk.actual
1028 */
1029 struct intel_cdclk_state actual;
1030 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001031 struct intel_cdclk_state hw;
Ville Syrjälä905801f2019-03-20 15:54:36 +02001032
Matt Roper736da812019-09-10 09:15:06 -07001033 /* cdclk, divider, and ratio table from bspec */
1034 const struct intel_cdclk_vals *table;
1035
Ville Syrjälä905801f2019-03-20 15:54:36 +02001036 int force_min_cdclk;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001037 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001038
Daniel Vetter645416f2013-09-02 16:22:25 +02001039 /**
1040 * wq - Driver workqueue for GEM.
1041 *
1042 * NOTE: Work items scheduled here are not allowed to grab any modeset
1043 * locks, for otherwise the flushing done in the pageflip code will
1044 * result in deadlocks.
1045 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001046 struct workqueue_struct *wq;
1047
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001048 /* ordered wq for modesets */
1049 struct workqueue_struct *modeset_wq;
Ville Syrjäläc26a0582019-09-10 15:13:47 +03001050 /* unbound hipri wq for page flips/plane updates */
1051 struct workqueue_struct *flip_wq;
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001052
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001053 /* Display functions */
1054 struct drm_i915_display_funcs display;
1055
1056 /* PCH chipset type */
1057 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001058 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001059
1060 unsigned long quirks;
1061
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001062 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001063 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001065 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001066
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001067 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001068 DECLARE_HASHTABLE(mm_structs, 7);
1069 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001070
Daniel Vetter87813422012-05-02 11:49:32 +02001071 /* Kernel Modesetting */
1072
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001073 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1074 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001075
Daniel Vetterc4597872013-10-21 21:04:07 +02001076#ifdef CONFIG_DEBUG_FS
1077 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1078#endif
1079
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001080 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001081 int num_shared_dpll;
1082 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001083 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001084
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001085 /*
1086 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1087 * Must be global rather than per dpll, because on some platforms
1088 * plls share registers.
1089 */
1090 struct mutex dpll_lock;
1091
Ville Syrjälä1d5a95b2019-10-15 22:30:24 +03001092 /*
1093 * For reading active_pipes, min_cdclk, min_voltage_level holding
1094 * any crtc lock is sufficient, for writing must hold all of them.
1095 */
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03001096 u8 active_pipes;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001097 /* minimum acceptable cdclk for each pipe */
1098 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001099 /* minimum acceptable voltage level for each pipe */
1100 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001101
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001102 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001103
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001104 struct i915_wa_list gt_wa_list;
Arun Siluvery888b5992014-08-26 14:44:51 +01001105
Daniel Vetterf99d7062014-06-19 16:01:59 +02001106 struct i915_frontbuffer_tracking fb_tracking;
1107
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001108 struct intel_atomic_helper {
1109 struct llist_head free_list;
1110 struct work_struct free_work;
1111 } atomic_helper;
1112
Jesse Barnes652c3932009-08-17 13:31:43 -07001113 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001114
Zhenyu Wangc48044112009-12-17 14:48:43 +08001115 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001116
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001117 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001118
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001119 /*
1120 * edram size in MB.
1121 * Cannot be determined by PCIID. You must always read a register.
1122 */
1123 u32 edram_size_mb;
Ben Widawsky59124502013-07-04 11:02:05 -07001124
Imre Deak83c00f52013-10-25 17:36:47 +03001125 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001126
Rodrigo Vivia031d702013-10-03 16:15:06 -03001127 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001128
Daniel Vetter99584db2012-11-14 17:14:04 +01001129 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001130
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001131 struct drm_i915_gem_object *vlv_pctx;
1132
Dave Airlie8be48d92010-03-30 05:34:14 +00001133 /* list of fbdev register on this device */
1134 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001135 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001136
1137 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001138 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001139
Imre Deak58fddc22015-01-08 17:54:14 +02001140 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001141 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001142 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001143 /**
1144 * av_mutex - mutex for audio/video sync
1145 *
1146 */
1147 struct mutex av_mutex;
Ville Syrjälä905801f2019-03-20 15:54:36 +02001148 int audio_power_refcount;
Kai Vehmanen87c16942019-09-20 11:39:18 +03001149 u32 audio_freq_cntrl;
Imre Deak58fddc22015-01-08 17:54:14 +02001150
Damien Lespiau3e683202012-12-11 18:48:29 +00001151 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001152
Ville Syrjäläc2317752016-03-15 16:39:56 +02001153 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001154 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001155 /*
1156 * Shadows for CHV DPLL_MD regs to keep the state
1157 * checker somewhat working in the presence hardware
1158 * crappiness (can't read out DPLL_MD for pipes B & C).
1159 */
1160 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001161 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001162
Daniel Vetter842f1c82014-03-10 10:01:44 +01001163 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001164 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001165 struct i915_suspend_saved_registers regfile;
Daniele Ceraolo Spurio1bcd8682019-08-19 19:01:46 -07001166 struct vlv_s0ix_state *vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001167
Lyude656d1b82016-08-17 15:55:54 -04001168 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001169 I915_SAGV_UNKNOWN = 0,
1170 I915_SAGV_DISABLED,
1171 I915_SAGV_ENABLED,
1172 I915_SAGV_NOT_CONTROLLED
1173 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001174
James Ausmusb068a862019-10-09 10:23:14 -07001175 u32 sagv_block_time_us;
1176
Ville Syrjälä53615a52013-08-01 16:18:50 +03001177 struct {
1178 /*
1179 * Raw watermark latency values:
1180 * in 0.1us units for WM0,
1181 * in 0.5us units for WM1+.
1182 */
1183 /* primary */
Jani Nikula143c3352019-01-18 14:01:24 +02001184 u16 pri_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001185 /* sprite */
Jani Nikula143c3352019-01-18 14:01:24 +02001186 u16 spr_latency[5];
Ville Syrjälä53615a52013-08-01 16:18:50 +03001187 /* cursor */
Jani Nikula143c3352019-01-18 14:01:24 +02001188 u16 cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001189 /*
1190 * Raw watermark memory latency values
1191 * for SKL for all 8 levels
1192 * in 1us units.
1193 */
Jani Nikula143c3352019-01-18 14:01:24 +02001194 u16 skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001195
1196 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001197 union {
1198 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301199 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001200 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001201 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001202 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001203
Jani Nikula143c3352019-01-18 14:01:24 +02001204 u8 max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001205
1206 /*
1207 * Should be held around atomic WM register writing; also
1208 * protects * intel_crtc->wm.active and
Maarten Lankhorstec193642019-06-28 10:55:17 +02001209 * crtc_state->wm.need_postvbl_update.
Matt Ropered4a6a72016-02-23 17:20:13 -08001210 */
1211 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001212
1213 /*
1214 * Set during HW readout of watermarks/DDB. Some platforms
1215 * need to know when we're still using BIOS-provided values
1216 * (which we don't fully trust).
1217 */
1218 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001219 } wm;
1220
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301221 struct dram_info {
1222 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301223 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301224 u8 num_channels;
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001225 u8 ranks;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301226 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301227 bool symmetric_memory;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001228 enum intel_dram_type {
1229 INTEL_DRAM_UNKNOWN,
1230 INTEL_DRAM_DDR3,
1231 INTEL_DRAM_DDR4,
1232 INTEL_DRAM_LPDDR3,
1233 INTEL_DRAM_LPDDR4
1234 } type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301235 } dram_info;
1236
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001237 struct intel_bw_info {
Stanislav Lisovskiy9b93daa92019-11-25 18:08:00 +02001238 /* for each QGV point */
1239 unsigned int deratedbw[I915_NUM_QGV_POINTS];
Ville Syrjälä56e93712019-06-06 15:42:10 +03001240 u8 num_qgv_points;
1241 u8 num_planes;
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001242 } max_bw[6];
1243
1244 struct drm_private_obj bw_obj;
1245
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07001246 struct intel_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001247
Chris Wilson8f8b1172019-10-07 22:09:41 +01001248 struct i915_perf perf;
Robert Braggeec688e2016-11-07 19:49:47 +00001249
Oscar Mateoa83014d2014-07-24 17:04:21 +01001250 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
Tvrtko Ursuline5be5c72019-06-21 08:07:40 +01001251 struct intel_gt gt;
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001252
1253 struct {
Chris Wilsona4e7ccd2019-10-04 14:40:09 +01001254 struct i915_gem_contexts {
1255 spinlock_t lock; /* locks list */
1256 struct list_head list;
1257
1258 struct llist_head free_list;
1259 struct work_struct free_work;
1260 } contexts;
Chris Wilson23c3c3d2019-04-24 21:07:14 +01001261 } gem;
Oscar Mateoa83014d2014-07-24 17:04:21 +01001262
Ville Syrjälädd5279c2019-10-22 21:56:43 +03001263 u8 pch_ssc_use;
1264
Ville Syrjälä7d423af2019-10-03 17:02:31 +03001265 /* For i915gm/i945gm vblank irq workaround */
1266 u8 vblank_enabled;
Ville Syrjäläd938da62019-03-22 20:08:03 +02001267
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001268 /* perform PHY state sanity checks? */
1269 bool chv_phy_assert[2];
1270
Mahesh Kumara3a89862016-12-01 21:19:34 +05301271 bool ipc_enabled;
1272
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07001273 /* Used to save the pipe-to-encoder mapping for audio */
1274 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001275
Jerome Anandeef57322017-01-25 04:27:49 +05301276 /* necessary resource sharing with HDMI LPE audio driver. */
1277 struct {
1278 struct platform_device *platdev;
1279 int irq;
1280 } lpe_audio;
1281
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001282 struct i915_pmu pmu;
1283
Ramalingam C9055aac2019-02-16 23:06:51 +05301284 struct i915_hdcp_comp_master *hdcp_master;
1285 bool hdcp_comp_added;
1286
1287 /* Mutex to protect the above hdcp component related values. */
1288 struct mutex hdcp_comp_mutex;
1289
Chris Wilsonf05816c2019-11-01 10:15:28 +00001290 I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)
1291
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001292 /*
1293 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1294 * will be rejected. Instead look for a better place.
1295 */
Jani Nikula77fec552014-03-31 14:27:22 +03001296};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Ville Syrjälä54561b22019-03-06 22:35:42 +02001298struct dram_dimm_info {
1299 u8 size, width, ranks;
1300};
1301
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301302struct dram_channel_info {
Ville Syrjälä1d559672019-03-06 22:35:48 +02001303 struct dram_dimm_info dimm_l, dimm_s;
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001304 u8 ranks;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301305 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301306};
1307
Chris Wilson2c1792a2013-08-01 18:39:55 +01001308static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1309{
Chris Wilson091387c2016-06-24 14:00:21 +01001310 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01001311}
1312
David Weinehallc49d13e2016-08-22 13:32:42 +03001313static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02001314{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001315 return dev_get_drvdata(kdev);
1316}
1317
1318static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
1319{
1320 return pci_get_drvdata(pdev);
Imre Deak888d0d42015-01-08 17:54:13 +02001321}
1322
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001323/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05301324#define for_each_engine(engine__, dev_priv__, id__) \
1325 for ((id__) = 0; \
1326 (id__) < I915_NUM_ENGINES; \
1327 (id__)++) \
1328 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00001329
1330/* Iterator over subset of engines selected by mask */
Tvrtko Ursulina50134b2019-10-17 17:18:52 +01001331#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1332 for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01001333 (tmp__) ? \
Tvrtko Ursulina50134b2019-10-17 17:18:52 +01001334 ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01001335 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02001336
Chris Wilson750e76b2019-08-06 13:43:00 +01001337#define rb_to_uabi_engine(rb) \
1338 rb_entry_safe(rb, struct intel_engine_cs, uabi_node)
1339
1340#define for_each_uabi_engine(engine__, i915__) \
1341 for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
1342 (engine__); \
1343 (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1344
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001345#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001346
Daniel Vettera071fa02014-06-18 23:28:09 +02001347/*
1348 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301349 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02001350 * doesn't mean that the hw necessarily already scans it out, but that any
1351 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1352 *
1353 * We have one bit per pipe and per scanout plane type.
1354 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301355#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001356#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1357 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1358 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1359 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1360})
Daniel Vettera071fa02014-06-18 23:28:09 +02001361#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001362 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02001363#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02001364 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1365 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02001366
Jani Nikula2cc83762018-12-31 16:56:46 +02001367#define INTEL_INFO(dev_priv) (&(dev_priv)->__info)
Jani Nikula02584042018-12-31 16:56:41 +02001368#define RUNTIME_INFO(dev_priv) (&(dev_priv)->__runtime)
Chris Wilson481827b2018-07-06 11:14:41 +01001369#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001370
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001371#define INTEL_GEN(dev_priv) (INTEL_INFO(dev_priv)->gen)
Jani Nikula02584042018-12-31 16:56:41 +02001372#define INTEL_DEVID(dev_priv) (RUNTIME_INFO(dev_priv)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08001373
Jani Nikulae87a0052015-10-20 15:22:02 +03001374#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001375#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001376
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03001377#define INTEL_GEN_MASK(s, e) ( \
1378 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
1379 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07001380 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03001381
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07001382/* Returns true if Gen is in inclusive range [Start, End] */
Lucas De Marchi00690002018-12-12 10:10:42 -08001383#define IS_GEN_RANGE(dev_priv, s, e) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001384 (!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001385
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001386#define IS_GEN(dev_priv, n) \
1387 (BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001388 INTEL_INFO(dev_priv)->gen == (n))
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001389
Animesh Manna18febcb2019-09-20 17:29:21 +05301390#define HAS_DSB(dev_priv) (INTEL_INFO(dev_priv)->display.has_dsb)
1391
Jani Nikulae87a0052015-10-20 15:22:02 +03001392/*
1393 * Return true if revision is in range [since,until] inclusive.
1394 *
1395 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1396 */
1397#define IS_REVID(p, since, until) \
1398 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1399
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001400static __always_inline unsigned int
1401__platform_mask_index(const struct intel_runtime_info *info,
1402 enum intel_platform p)
1403{
1404 const unsigned int pbits =
1405 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1406
1407 /* Expand the platform_mask array if this fails. */
1408 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1409 pbits * ARRAY_SIZE(info->platform_mask));
1410
1411 return p / pbits;
1412}
1413
1414static __always_inline unsigned int
1415__platform_mask_bit(const struct intel_runtime_info *info,
1416 enum intel_platform p)
1417{
1418 const unsigned int pbits =
1419 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1420
1421 return p % pbits + INTEL_SUBPLATFORM_BITS;
1422}
1423
1424static inline u32
1425intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
1426{
1427 const unsigned int pi = __platform_mask_index(info, p);
1428
1429 return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
1430}
1431
1432static __always_inline bool
1433IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
1434{
1435 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1436 const unsigned int pi = __platform_mask_index(info, p);
1437 const unsigned int pb = __platform_mask_bit(info, p);
1438
1439 BUILD_BUG_ON(!__builtin_constant_p(p));
1440
1441 return info->platform_mask[pi] & BIT(pb);
1442}
1443
1444static __always_inline bool
1445IS_SUBPLATFORM(const struct drm_i915_private *i915,
1446 enum intel_platform p, unsigned int s)
1447{
1448 const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1449 const unsigned int pi = __platform_mask_index(info, p);
1450 const unsigned int pb = __platform_mask_bit(info, p);
1451 const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
1452 const u32 mask = info->platform_mask[pi];
1453
1454 BUILD_BUG_ON(!__builtin_constant_p(p));
1455 BUILD_BUG_ON(!__builtin_constant_p(s));
1456 BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
1457
1458 /* Shift and test on the MSB position so sign flag can be used. */
1459 return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
1460}
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001461
Tvrtko Ursuline08891a2019-03-26 07:40:55 +00001462#define IS_MOBILE(dev_priv) (INTEL_INFO(dev_priv)->is_mobile)
José Roberto de Souzadc90fe32019-10-24 12:51:19 -07001463#define IS_DGFX(dev_priv) (INTEL_INFO(dev_priv)->is_dgfx)
Tvrtko Ursuline08891a2019-03-26 07:40:55 +00001464
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001465#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
1466#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
1467#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
1468#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
1469#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
1470#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
1471#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
1472#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
1473#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
1474#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
1475#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
1476#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02001477#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001478#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
1479#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursuline08891a2019-03-26 07:40:55 +00001480#define IS_IRONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
1481#define IS_IRONLAKE_M(dev_priv) \
1482 (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001483#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01001484#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001485 INTEL_INFO(dev_priv)->gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01001486#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
1487#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
1488#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
1489#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
1490#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
1491#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
1492#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
1493#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
1494#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1495#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02001496#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Bob Paauwe897f2962019-03-22 10:58:43 -07001497#define IS_ELKHARTLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
Daniele Ceraolo Spurioabd3a0f2019-07-11 10:30:56 -07001498#define IS_TIGERLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001499#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
1500 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001501#define IS_BDW_ULT(dev_priv) \
1502 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
1503#define IS_BDW_ULX(dev_priv) \
1504 IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001505#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001506 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001507#define IS_HSW_ULT(dev_priv) \
1508 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001509#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001510 INTEL_INFO(dev_priv)->gt == 3)
Chris Wilson167bc752018-12-28 14:07:34 +00001511#define IS_HSW_GT1(dev_priv) (IS_HASWELL(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001512 INTEL_INFO(dev_priv)->gt == 1)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001513/* ULX machines are also considered ULT. */
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001514#define IS_HSW_ULX(dev_priv) \
1515 IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
1516#define IS_SKL_ULT(dev_priv) \
1517 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
1518#define IS_SKL_ULX(dev_priv) \
1519 IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
1520#define IS_KBL_ULT(dev_priv) \
1521 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
1522#define IS_KBL_ULX(dev_priv) \
1523 IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
Robert Bragg19f81df2017-06-13 12:23:03 +01001524#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001525 INTEL_INFO(dev_priv)->gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001526#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001527 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001528#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001529 INTEL_INFO(dev_priv)->gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01001530#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001531 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01001532#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001533 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001534#define IS_CFL_ULT(dev_priv) \
1535 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
Ville Syrjälä6ce1c332019-06-05 19:29:46 +03001536#define IS_CFL_ULX(dev_priv) \
1537 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01001538#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001539 INTEL_INFO(dev_priv)->gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00001540#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001541 INTEL_INFO(dev_priv)->gt == 3)
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001542#define IS_CNL_WITH_PORT_F(dev_priv) \
1543 IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
1544#define IS_ICL_WITH_PORT_F(dev_priv) \
1545 IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05301546
Jani Nikulaef712bb2015-10-20 15:22:00 +03001547#define SKL_REVID_A0 0x0
1548#define SKL_REVID_B0 0x1
1549#define SKL_REVID_C0 0x2
1550#define SKL_REVID_D0 0x3
1551#define SKL_REVID_E0 0x4
1552#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001553#define SKL_REVID_G0 0x6
1554#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00001555
Jani Nikulae87a0052015-10-20 15:22:02 +03001556#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
1557
Jani Nikulaef712bb2015-10-20 15:22:00 +03001558#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03001559#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03001560#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02001561#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03001562#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00001563
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001564#define IS_BXT_REVID(dev_priv, since, until) \
1565 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03001566
Mika Kuoppalac033a372016-06-07 17:18:55 +03001567#define KBL_REVID_A0 0x0
1568#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03001569#define KBL_REVID_C0 0x2
1570#define KBL_REVID_D0 0x3
1571#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03001572
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001573#define IS_KBL_REVID(dev_priv, since, until) \
1574 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03001575
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02001576#define GLK_REVID_A0 0x0
1577#define GLK_REVID_A1 0x1
1578
1579#define IS_GLK_REVID(dev_priv, since, until) \
1580 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1581
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07001582#define CNL_REVID_A0 0x0
1583#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07001584#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07001585
1586#define IS_CNL_REVID(p, since, until) \
1587 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
1588
Oscar Mateocc38cae2018-05-08 14:29:23 -07001589#define ICL_REVID_A0 0x0
1590#define ICL_REVID_A2 0x1
1591#define ICL_REVID_B0 0x3
1592#define ICL_REVID_B2 0x4
1593#define ICL_REVID_C0 0x5
1594
1595#define IS_ICL_REVID(p, since, until) \
1596 (IS_ICELAKE(p) && IS_REVID(p, since, until))
1597
Mika Kuoppala613716b2019-10-15 18:44:39 +03001598#define TGL_REVID_A0 0x0
1599
1600#define IS_TGL_REVID(p, since, until) \
1601 (IS_TIGERLAKE(p) && IS_REVID(p, since, until))
1602
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08001603#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001604#define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
1605#define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02001606
Chris Wilson8a68d462019-03-05 18:03:30 +00001607#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001608
Daniele Ceraolo Spurio97ee6e92019-03-21 17:24:31 -07001609#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({ \
1610 unsigned int first__ = (first); \
1611 unsigned int count__ = (count); \
1612 (INTEL_INFO(dev_priv)->engine_mask & \
Chris Wilson9511cb62019-03-26 18:00:07 +00001613 GENMASK(first__ + count__ - 1, first__)) >> first__; \
Daniele Ceraolo Spurio97ee6e92019-03-21 17:24:31 -07001614})
1615#define VDBOX_MASK(dev_priv) \
1616 ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
1617#define VEBOX_MASK(dev_priv) \
1618 ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)
1619
Jon Bloomfield4f7af192018-05-22 13:59:06 -07001620/*
1621 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
1622 * All later gens can run the final buffer from the ppgtt
1623 */
1624#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)
1625
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001626#define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
1627#define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001628#define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb)
Jon Bloomfield44157642018-06-08 08:53:46 -07001629#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001630#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
1631 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08001632
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001633#define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001634
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001635#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001636 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02001637#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001638 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02001639#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001640 (INTEL_INFO(dev_priv)->has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00001641
1642#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
1643
Chris Wilsoncbecbcc2019-03-14 22:38:36 +00001644#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
Chris Wilson4bdafb92018-09-26 21:12:22 +01001645#define HAS_PPGTT(dev_priv) \
1646 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
1647#define HAS_FULL_PPGTT(dev_priv) \
1648 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
Chris Wilson4bdafb92018-09-26 21:12:22 +01001649
Matthew Aulda5c081662017-10-06 23:18:18 +01001650#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
1651 GEM_BUG_ON((sizes) == 0); \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001652 ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
Matthew Aulda5c081662017-10-06 23:18:18 +01001653})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001654
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001655#define HAS_OVERLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_overlay)
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001656#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001657 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08001658
Daniel Vetterb45305f2012-12-17 16:21:27 +01001659/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02001660#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02001661
Imre Deak2248a282019-10-17 16:38:31 +03001662#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv) \
1663 (IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))
1664
Rodrigo Vivid66047e42018-02-22 12:05:35 -08001665/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01001666#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Chris Wilson90eb7d22019-11-15 12:27:55 +00001667 IS_GEN_RANGE(dev_priv, 9, 10)
Mika Kuoppala185c66e2016-04-05 15:56:16 +03001668
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03001669#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05301670#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
1671 IS_GEMINILAKE(dev_priv) || \
1672 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01001673
Zou Nan haicae58522010-11-09 17:17:32 +08001674/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1675 * rows, which changed the alignment requirements and fence programming.
1676 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001677#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001678 !(IS_I915G(dev_priv) || \
1679 IS_I915GM(dev_priv)))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001680#define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
1681#define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001682
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00001683#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001684#define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08001685#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001686
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001687#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001688
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001689#define HAS_DP_MST(dev_priv) (INTEL_INFO(dev_priv)->display.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03001690
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001691#define HAS_DDI(dev_priv) (INTEL_INFO(dev_priv)->display.has_ddi)
1692#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
1693#define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
Lucas De Marchibc7e3522019-02-22 15:02:54 -08001694#define HAS_TRANSCODER_EDP(dev_priv) (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00001695
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001696#define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
1697#define HAS_RC6p(dev_priv) (INTEL_INFO(dev_priv)->has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00001698#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001699
Chris Wilson91cbdb82019-04-19 14:48:36 +01001700#define HAS_RPS(dev_priv) (INTEL_INFO(dev_priv)->has_rps)
1701
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001702#define HAS_CSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02001703
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001704#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
1705#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02001706
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001707#define HAS_IPC(dev_priv) (INTEL_INFO(dev_priv)->display.has_ipc)
Mahesh Kumare57f1c022017-08-17 19:15:27 +05301708
Abdiel Janulgue3aae9d02019-10-18 10:07:49 +01001709#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
Matthew Auldb908be52019-10-25 16:37:22 +01001710#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
Abdiel Janulgue3aae9d02019-10-18 10:07:49 +01001711
Daniele Ceraolo Spurio702668e2019-07-24 17:18:06 -07001712#define HAS_GT_UC(dev_priv) (INTEL_INFO(dev_priv)->has_gt_uc)
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00001713
Daniele Ceraolo Spurio63064d82019-07-30 16:07:40 -07001714/* Having GuC is not the same as using GuC */
Michal Wajdeczko356c4842019-08-16 20:56:58 +00001715#define USES_GUC(dev_priv) intel_uc_uses_guc(&(dev_priv)->gt.uc)
1716#define USES_GUC_SUBMISSION(dev_priv) intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00001717
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001718#define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01001719
Michel Thierrya7a7a0e2019-07-30 11:04:06 -07001720#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv) (INTEL_INFO(dev_priv)->has_global_mocs)
1721
Zou Nan haicae58522010-11-09 17:17:32 +08001722
Rodrigo Vivib2ae3182019-02-04 14:25:38 -08001723#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
Sonika Jindal5fafe292014-07-21 15:23:38 +05301724
Rodrigo Viviff159472017-06-09 15:26:14 -07001725#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05301726
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001727/* DPF == dynamic parity feature */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001728#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001729#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
1730 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001731
Ben Widawskyc8735b02012-09-07 19:43:39 -07001732#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05301733#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07001734
Jani Nikula8d8b00312019-09-11 23:29:08 +03001735#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
Jani Nikula24977872019-09-11 12:26:08 +03001736
Jani Nikula8d8b00312019-09-11 23:29:08 +03001737#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001738
Jani Nikulaa2b69ea2019-09-13 13:04:07 +03001739/* Only valid when HAS_DISPLAY() is true */
1740#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)
1741
Chris Wilson80debff2017-05-25 13:16:12 +01001742static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01001743{
1744#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01001745 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01001746 return true;
1747#endif
1748 return false;
1749}
1750
Chris Wilson80debff2017-05-25 13:16:12 +01001751static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
1752{
1753 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
1754}
1755
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07001756static inline bool
1757intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
1758{
Chris Wilson80debff2017-05-25 13:16:12 +01001759 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07001760}
1761
Chris Wilson0673ad42016-06-24 14:00:22 +01001762/* i915_drv.c */
Ben Widawskyc43b5632012-04-16 14:07:40 -07001763#ifdef CONFIG_COMPAT
Janusz Krzysztofikb5893ff2019-07-12 13:24:25 +02001764long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02001765#else
1766#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07001767#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03001768extern const struct dev_pm_ops i915_pm_ops;
1769
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001770int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
Chris Wilson361f9dc2019-08-06 08:42:19 +01001771void i915_driver_remove(struct drm_i915_private *i915);
Chris Wilson535275d2017-07-21 13:32:37 +01001772
Jani Nikula63bf8302019-10-04 15:20:18 +03001773int i915_resume_switcheroo(struct drm_i915_private *i915);
1774int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1775
Imre Deak650ad972014-04-18 16:35:02 +03001776int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001777
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001778static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
1779{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001780 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001781}
1782
Chris Wilsonc0336662016-05-06 15:40:21 +01001783static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08001784{
Chris Wilsonc0336662016-05-06 15:40:21 +01001785 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001786}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001787
Chris Wilson26f00512019-08-07 15:20:41 +01001788int i915_getparam_ioctl(struct drm_device *dev, void *data,
1789 struct drm_file *file_priv);
1790
Eric Anholt673a3942008-07-30 12:06:12 -07001791/* i915_gem.c */
Chris Wilson8a2421b2017-06-16 15:05:22 +01001792int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
1793void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Matthew Aulda3f356b2019-09-27 18:33:49 +01001794void i915_gem_init_early(struct drm_i915_private *dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00001795void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01001796int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01001797int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
1798
Matthew Auldda1184c2019-10-18 10:07:50 +01001799struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);
1800
Chris Wilsonbdeb9782016-12-23 14:57:56 +00001801static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
1802{
Chris Wilsonc03467b2019-07-03 10:17:17 +01001803 /*
1804 * A single pass should suffice to release all the freed objects (along
Chris Wilsonbdeb9782016-12-23 14:57:56 +00001805 * most call paths) , but be a little more paranoid in that freeing
1806 * the objects does take a little amount of time, during which the rcu
1807 * callbacks could have added new objects into the freed list, and
1808 * armed the work again.
1809 */
Chris Wilsonc03467b2019-07-03 10:17:17 +01001810 while (atomic_read(&i915->mm.free_count)) {
1811 flush_work(&i915->mm.free_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00001812 rcu_barrier();
Chris Wilsonc03467b2019-07-03 10:17:17 +01001813 }
Chris Wilsonbdeb9782016-12-23 14:57:56 +00001814}
1815
Chris Wilson3b19f162017-07-18 14:41:24 +01001816static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
1817{
1818 /*
1819 * Similar to objects above (see i915_gem_drain_freed-objects), in
1820 * general we have workers that are armed by RCU and then rearm
1821 * themselves in their callbacks. To be paranoid, we need to
1822 * drain the workqueue a second time after waiting for the RCU
1823 * grace period so that we catch work queued via RCU from the first
1824 * pass. As neither drain_workqueue() nor flush_workqueue() report
1825 * a result, we make an assumption that we only don't require more
Chris Wilsondc76e572019-05-01 14:57:51 +01001826 * than 3 passes to catch all _recursive_ RCU delayed work.
Chris Wilson3b19f162017-07-18 14:41:24 +01001827 *
1828 */
Chris Wilsondc76e572019-05-01 14:57:51 +01001829 int pass = 3;
Chris Wilson3b19f162017-07-18 14:41:24 +01001830 do {
Chris Wilson4fda44b2019-07-03 18:19:13 +01001831 flush_workqueue(i915->wq);
Chris Wilson3b19f162017-07-18 14:41:24 +01001832 rcu_barrier();
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001833 i915_gem_drain_freed_objects(i915);
Chris Wilson3b19f162017-07-18 14:41:24 +01001834 } while (--pass);
Chris Wilsondc76e572019-05-01 14:57:51 +01001835 drain_workqueue(i915->wq);
Chris Wilson3b19f162017-07-18 14:41:24 +01001836}
1837
Chris Wilson058d88c2016-08-15 10:49:06 +01001838struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001839i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
1840 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01001841 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01001842 u64 alignment,
1843 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001844
Chris Wilsonc03467b2019-07-03 10:17:17 +01001845int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
1846 unsigned long flags);
1847#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001848
Chris Wilson7c108fd2016-10-24 13:42:18 +01001849void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
1850
Chris Wilson2caffbf2019-02-08 15:37:03 +00001851static inline int __must_check
1852i915_mutex_lock_interruptible(struct drm_device *dev)
1853{
1854 return mutex_lock_interruptible(&dev->struct_mutex);
1855}
1856
Dave Airlieff72145b2011-02-07 12:16:14 +10001857int i915_gem_dumb_create(struct drm_file *file_priv,
1858 struct drm_device *dev,
1859 struct drm_mode_create_dumb *args);
Dave Gordon85d12252016-05-20 11:54:06 +01001860
Chris Wilson73cb9702016-10-28 13:58:46 +01001861int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001862
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001863static inline u32 i915_reset_count(struct i915_gpu_error *error)
1864{
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001865 return atomic_read(&error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001866}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001867
Michel Thierry702c8f82017-06-20 10:57:48 +01001868static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1869 struct intel_engine_cs *engine)
1870{
Chris Wilsoncb823ed2019-07-12 20:29:53 +01001871 return atomic_read(&error->reset_engine_count[engine->uabi_class]);
Michel Thierry702c8f82017-06-20 10:57:48 +01001872}
1873
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001874int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
Chris Wilsonc29579d2019-08-06 13:42:59 +01001875void i915_gem_driver_register(struct drm_i915_private *i915);
1876void i915_gem_driver_unregister(struct drm_i915_private *i915);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001877void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001878void i915_gem_driver_release(struct drm_i915_private *dev_priv);
Chris Wilson5861b012019-03-08 09:36:54 +00001879void i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001880void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001881void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00001882
Chris Wilson829a0af2017-06-20 12:05:45 +01001883int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00001884void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001885
Chris Wilsone4ffd172011-04-04 09:44:39 +01001886int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1887 enum i915_cache_level cache_level);
1888
Daniel Vetter1286ff72012-05-10 15:25:09 +02001889struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1890 struct dma_buf *dma_buf);
1891
Daniel Vettere4fa8452019-06-14 22:35:25 +02001892struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001893
Chris Wilsonca585b52016-05-24 14:53:36 +01001894static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01001895__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
1896{
1897 return idr_find(&file_priv->context_idr, id);
1898}
1899
1900static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01001901i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
1902{
1903 struct i915_gem_context *ctx;
1904
Chris Wilson1acfc102017-06-20 12:05:47 +01001905 rcu_read_lock();
1906 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
1907 if (ctx && !kref_get_unless_zero(&ctx->ref))
1908 ctx = NULL;
1909 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01001910
1911 return ctx;
1912}
1913
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001914/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01001915int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01001916 u64 min_size, u64 alignment,
Matthew Auld33dd8892019-09-09 13:40:52 +01001917 unsigned long color,
Chris Wilson2ffffd02016-08-04 16:32:22 +01001918 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001919 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00001920int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
1921 struct drm_mm_node *node,
1922 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01001923int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001924
Chris Wilson920cf412016-10-28 13:58:30 +01001925/* i915_gem_internal.c */
1926struct drm_i915_gem_object *
1927i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00001928 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01001929
Eric Anholt673a3942008-07-30 12:06:12 -07001930/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01001931static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00001932{
Chris Wilson972c6462019-10-16 15:32:34 +01001933 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00001934
Chris Wilson972c6462019-10-16 15:32:34 +01001935 return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001936 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00001937}
1938
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00001939u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
1940 unsigned int tiling, unsigned int stride);
1941u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
1942 unsigned int tiling, unsigned int stride);
1943
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001944const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05001945
Brad Volkin351e3db2014-02-18 10:15:46 -08001946/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01001947int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01001948void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01001949void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson05975cd2019-12-04 23:26:16 +00001950int intel_engine_cmd_parser(struct intel_engine_cs *engine,
Chris Wilson33a051a2016-07-27 09:07:26 +01001951 struct drm_i915_gem_object *batch_obj,
Jon Bloomfieldf8c08d82018-09-20 09:58:36 -07001952 u64 user_batch_start,
Chris Wilson33a051a2016-07-27 09:07:26 +01001953 u32 batch_start_offset,
1954 u32 batch_len,
Jon Bloomfieldf8c08d82018-09-20 09:58:36 -07001955 struct drm_i915_gem_object *shadow_batch_obj,
1956 u64 shadow_batch_start);
Brad Volkin351e3db2014-02-18 10:15:46 -08001957
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001958/* intel_device_info.c */
1959static inline struct intel_device_info *
1960mkwrite_device_info(struct drm_i915_private *dev_priv)
1961{
Jani Nikulaa0f04cc2018-12-31 16:56:44 +02001962 return (struct intel_device_info *)INTEL_INFO(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001963}
1964
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001965int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1966 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001967
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07001968#define __I915_REG_OP(op__, dev_priv__, ...) \
1969 intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
Keith Packard5f753772010-11-22 09:24:22 +00001970
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07001971#define I915_READ(reg__) __I915_REG_OP(read, dev_priv, (reg__))
1972#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
Keith Packard5f753772010-11-22 09:24:22 +00001973
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07001974#define POSTING_READ(reg__) __I915_REG_OP(posting_read, dev_priv, (reg__))
Zou Nan haicae58522010-11-09 17:17:32 +08001975
Chris Wilsona6111f72015-04-07 16:21:02 +01001976/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02001977 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01001978 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02001979 *
Chris Wilsona6111f72015-04-07 16:21:02 +01001980 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02001981 *
1982 * As an example, these accessors can possibly be used between:
1983 *
1984 * spin_lock_irq(&dev_priv->uncore.lock);
1985 * intel_uncore_forcewake_get__locked();
1986 *
1987 * and
1988 *
1989 * intel_uncore_forcewake_put__locked();
1990 * spin_unlock_irq(&dev_priv->uncore.lock);
1991 *
1992 *
1993 * Note: some registers may not need forcewake held, so
1994 * intel_uncore_forcewake_{get,put} can be omitted, see
1995 * intel_uncore_forcewake_for_reg().
1996 *
1997 * Certain architectures will die if the same cacheline is concurrently accessed
1998 * by different clients (e.g. on Ivybridge). Access to registers should
1999 * therefore generally be serialised, by either the dev_priv->uncore.lock or
2000 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01002001 */
Daniele Ceraolo Spurioa2b4abf2019-03-25 14:49:36 -07002002#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
2003#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01002004
Daniele Ceraolo Spurio4cb3b442019-08-15 18:23:43 -07002005/* register wait wrappers for display regs */
2006#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
2007 intel_wait_for_register(&(dev_priv_)->uncore, \
2008 (reg_), (mask_), (value_), (timeout_))
2009
2010#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({ \
2011 u32 mask__ = (mask_); \
2012 intel_de_wait_for_register((dev_priv_), (reg_), \
2013 mask__, mask__, (timeout_)); \
2014})
2015
2016#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
2017 intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))
2018
Chris Wilsonc58305a2016-08-19 16:54:28 +01002019/* i915_mm.c */
2020int remap_io_mapping(struct vm_area_struct *vma,
2021 unsigned long addr, unsigned long pfn, unsigned long size,
2022 struct io_mapping *iomap);
2023
Chris Wilson767a9832017-09-13 09:56:05 +01002024static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
2025{
2026 if (INTEL_GEN(i915) >= 10)
2027 return CNL_HWS_CSB_WRITE_INDEX;
2028 else
2029 return I915_HWS_CSB_WRITE_INDEX;
2030}
2031
Chris Wilson98932142019-05-28 10:29:44 +01002032static inline enum i915_map_type
2033i915_coherent_map_type(struct drm_i915_private *i915)
2034{
2035 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2036}
2037
Don Hiatt82e0c5b2019-11-15 15:15:38 -08002038static inline bool intel_guc_submission_is_enabled(struct intel_guc *guc)
2039{
2040 return intel_guc_is_submission_supported(guc) &&
2041 intel_guc_is_running(guc);
2042}
2043
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044#endif