blob: 933a2059886b04cc656221866a1f8a2fba66eca0 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +020039#include <rdma/ib_umem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040#include <rdma/ib_smi.h>
41#include <linux/mlx5/driver.h>
42#include <linux/mlx5/cq.h>
Mark Blochb823dd62018-09-06 17:27:05 +030043#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/mlx5/qp.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020046#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020047#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030048#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030049#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030050#include <rdma/mlx5_user_ioctl_cmds.h>
Ariel Levkovich3b113a12019-05-05 17:07:11 +030051#include <rdma/mlx5_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030052
Leon Romanovskyf3da6572018-11-28 20:53:41 +020053#include "srq.h"
54
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060055#define mlx5_ib_dbg(_dev, format, arg...) \
56 dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
57 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030058
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060059#define mlx5_ib_err(_dev, format, arg...) \
60 dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
61 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030062
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060063#define mlx5_ib_warn(_dev, format, arg...) \
64 dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
65 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030066
Matan Barakb368d7c2015-12-15 20:30:12 +020067#define field_avail(type, fld, sz) (offsetof(type, fld) + \
68 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020069#define MLX5_IB_DEFAULT_UIDX 0xffffff
70#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020071
Majd Dibbiny762f8992016-10-27 16:36:47 +030072#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
73
Eli Cohene126ba92013-07-07 17:25:49 +030074enum {
75 MLX5_IB_MMAP_CMD_SHIFT = 8,
76 MLX5_IB_MMAP_CMD_MASK = 0xff,
77};
78
Eli Cohene126ba92013-07-07 17:25:49 +030079enum {
80 MLX5_RES_SCAT_DATA32_CQE = 0x1,
81 MLX5_RES_SCAT_DATA64_CQE = 0x2,
82 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
83 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
84};
85
Eli Cohene126ba92013-07-07 17:25:49 +030086enum mlx5_ib_mad_ifc_flags {
87 MLX5_MAD_IFC_IGNORE_MKEY = 1,
88 MLX5_MAD_IFC_IGNORE_BKEY = 2,
89 MLX5_MAD_IFC_NET_VIEW = 4,
90};
91
Leon Romanovsky051f2632015-12-20 12:16:11 +020092enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020093 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020094};
95
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020096enum {
97 MLX5_CQE_VERSION_V0,
98 MLX5_CQE_VERSION_V1,
99};
100
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300101enum {
102 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
103 MLX5_TM_MAX_SGE = 1,
104};
105
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200106enum {
107 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200108 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200109};
110
Ariel Levkovich24da0012018-04-05 18:53:27 +0300111enum {
112 MLX5_MAX_MEMIC_PAGES = 0x100,
113 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
114};
115
116enum {
117 MLX5_MEMIC_BASE_ALIGN = 6,
118 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
119};
120
Ariel Levkovich25c13322019-05-05 17:07:13 +0300121#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) \
122 (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
123#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
124
Eli Cohene126ba92013-07-07 17:25:49 +0300125struct mlx5_ib_ucontext {
126 struct ib_ucontext ibucontext;
127 struct list_head db_page_list;
128
129 /* protect doorbell record alloc/free
130 */
131 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200132 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200133 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200134 /* Transport Domain number */
135 u32 tdn;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200136
Eli Cohenb037c292017-01-03 23:55:26 +0200137 u64 lib_caps;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300138 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300139 u16 devx_uid;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300140 /* For RoCE LAG TX affinity */
141 atomic_t tx_port_affinity;
Eli Cohene126ba92013-07-07 17:25:49 +0300142};
143
144static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
145{
146 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
147}
148
149struct mlx5_ib_pd {
150 struct ib_pd ibpd;
151 u32 pdn;
Yishai Hadasa1069c12018-09-20 21:39:19 +0300152 u16 uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300153};
154
Mark Blochb4749bf2018-08-28 14:18:51 +0300155enum {
156 MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
Mark Blocha090d0d2018-08-28 14:18:54 +0300157 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
Mark Bloch08aeb972018-08-28 14:18:53 +0300158 MLX5_IB_FLOW_ACTION_DECAP,
Eli Cohene126ba92013-07-07 17:25:49 +0300159};
160
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200161#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200162#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200163#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
164#error "Invalid number of bypass priorities"
165#endif
166#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
167
168#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300169#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300170#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200171struct mlx5_ib_flow_prio {
172 struct mlx5_flow_table *flow_table;
173 unsigned int refcount;
174};
175
176struct mlx5_ib_flow_handler {
177 struct list_head list;
178 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300179 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000180 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300181 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300182 struct mlx5_ib_dev *dev;
183 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200184};
185
Yishai Hadasfd44e382018-07-23 15:25:07 +0300186struct mlx5_ib_flow_matcher {
187 struct mlx5_ib_match_params matcher_mask;
188 int mask_len;
189 enum mlx5_ib_flow_type flow_type;
Mark Blochb47fd4f2018-09-06 17:27:07 +0300190 enum mlx5_flow_namespace_type ns_type;
Yishai Hadasfd44e382018-07-23 15:25:07 +0300191 u16 priority;
192 struct mlx5_core_dev *mdev;
193 atomic_t usecnt;
194 u8 match_criteria_enable;
195};
196
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200197struct mlx5_ib_flow_db {
198 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Mark Bloch78dd0c42018-09-02 12:51:31 +0300199 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300200 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300201 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Mark Bloch13a43762019-03-28 15:46:21 +0200202 struct mlx5_ib_flow_prio fdb;
Mark Zhangd8abe882019-08-19 14:36:26 +0300203 struct mlx5_ib_flow_prio rdma_rx[MLX5_IB_NUM_FLOW_FT];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300204 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200205 /* Protect flow steering bypass flow tables
206 * when add/del flow rules.
207 * only single add/removal of flow steering rule could be done
208 * simultaneously.
209 */
210 struct mutex lock;
211};
212
Eli Cohene126ba92013-07-07 17:25:49 +0300213/* Use macros here so that don't have to duplicate
214 * enum ib_send_flags and enum ib_qp_type for low-level driver
215 */
216
Artemy Kovalyov31616252017-01-02 11:37:42 +0200217#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
218#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
219#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
220#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
221#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
222#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200223
Eli Cohene126ba92013-07-07 17:25:49 +0300224#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200225/*
226 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
227 * creates the actual hardware QP.
228 */
229#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200230#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
231#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300232#define MLX5_IB_WR_UMR IB_WR_RESERVED1
233
Artemy Kovalyov31616252017-01-02 11:37:42 +0200234#define MLX5_IB_UMR_OCTOWORD 16
235#define MLX5_IB_UMR_XLT_ALIGNMENT 64
236
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200237#define MLX5_IB_UPD_XLT_ZAP BIT(0)
238#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
239#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
240#define MLX5_IB_UPD_XLT_ADDR BIT(3)
241#define MLX5_IB_UPD_XLT_PD BIT(4)
242#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200243#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200244
Haggai Eranb11a4f92016-02-29 15:45:03 +0200245/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
246 *
247 * These flags are intended for internal use by the mlx5_ib driver, and they
248 * rely on the range reserved for that use in the ib_qp_create_flags enum.
249 */
Michael Guralnik3f89b012019-10-20 09:43:59 +0300250#define MLX5_IB_QP_CREATE_SQPN_QP1 IB_QP_CREATE_RESERVED_START
Michael Guralnik11f552e2019-06-10 15:21:24 +0300251#define MLX5_IB_QP_CREATE_WC_TEST (IB_QP_CREATE_RESERVED_START << 1)
Haggai Eranb11a4f92016-02-29 15:45:03 +0200252
Eli Cohene126ba92013-07-07 17:25:49 +0300253struct wr_list {
254 u16 opcode;
255 u16 next;
256};
257
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200258enum mlx5_ib_rq_flags {
259 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200260 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200261};
262
Eli Cohene126ba92013-07-07 17:25:49 +0300263struct mlx5_ib_wq {
Guy Levi34f4c952018-11-26 08:15:50 +0200264 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300265 u64 *wrid;
266 u32 *wr_data;
267 struct wr_list *w_list;
268 unsigned *wqe_head;
269 u16 unsig_count;
270
271 /* serialize post to the work queue
272 */
273 spinlock_t lock;
274 int wqe_cnt;
275 int max_post;
276 int max_gs;
277 int offset;
278 int wqe_shift;
279 unsigned head;
280 unsigned tail;
281 u16 cur_post;
Guy Levi34f4c952018-11-26 08:15:50 +0200282 void *cur_edge;
Eli Cohene126ba92013-07-07 17:25:49 +0300283};
284
Maor Gottlieb03404e82017-05-30 10:29:13 +0300285enum mlx5_ib_wq_flags {
286 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300287 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300288};
289
Noa Osherovichb4f34592017-10-17 18:01:12 +0300290#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
291#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
292#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
293#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
294
Yishai Hadas79b20a62016-05-23 15:20:50 +0300295struct mlx5_ib_rwq {
296 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300297 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300298 u32 rq_num_pas;
299 u32 log_rq_stride;
300 u32 log_rq_size;
301 u32 rq_page_offset;
302 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300303 u32 log_num_strides;
304 u32 two_byte_shift_en;
305 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300306 struct ib_umem *umem;
307 size_t buf_size;
308 unsigned int page_shift;
309 int create_type;
310 struct mlx5_db db;
311 u32 user_index;
312 u32 wqe_count;
313 u32 wqe_shift;
314 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300315 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300316};
317
Eli Cohene126ba92013-07-07 17:25:49 +0300318enum {
319 MLX5_QP_USER,
320 MLX5_QP_KERNEL,
321 MLX5_QP_EMPTY
322};
323
Yishai Hadas79b20a62016-05-23 15:20:50 +0300324enum {
325 MLX5_WQ_USER,
326 MLX5_WQ_KERNEL
327};
328
Yishai Hadasc5f90922016-05-23 15:20:53 +0300329struct mlx5_ib_rwq_ind_table {
330 struct ib_rwq_ind_table ib_rwq_ind_tbl;
331 u32 rqtn;
Yishai Hadas5deba862018-09-20 21:39:28 +0300332 u16 uid;
Yishai Hadasc5f90922016-05-23 15:20:53 +0300333};
334
majd@mellanox.com19098df2016-01-14 19:13:03 +0200335struct mlx5_ib_ubuffer {
336 struct ib_umem *umem;
337 int buf_size;
338 u64 buf_addr;
339};
340
341struct mlx5_ib_qp_base {
342 struct mlx5_ib_qp *container_mibqp;
343 struct mlx5_core_qp mqp;
344 struct mlx5_ib_ubuffer ubuffer;
345};
346
347struct mlx5_ib_qp_trans {
348 struct mlx5_ib_qp_base base;
349 u16 xrcdn;
350 u8 alt_port;
351 u8 atomic_rd_en;
352 u8 resp_depth;
353};
354
Yishai Hadas28d61372016-05-23 15:20:56 +0300355struct mlx5_ib_rss_qp {
356 u32 tirn;
357};
358
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200359struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200360 struct mlx5_ib_qp_base base;
361 struct mlx5_ib_wq *rq;
362 struct mlx5_ib_ubuffer ubuffer;
363 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200364 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200365 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200366 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200367};
368
369struct mlx5_ib_sq {
370 struct mlx5_ib_qp_base base;
371 struct mlx5_ib_wq *sq;
372 struct mlx5_ib_ubuffer ubuffer;
373 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000374 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200375 u32 tisn;
376 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200377};
378
379struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200380 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200381 struct mlx5_ib_rq rq;
382};
383
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200384struct mlx5_bf {
385 int buf_size;
386 unsigned long offset;
387 struct mlx5_sq_bfreg *bfreg;
388};
389
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200390struct mlx5_ib_dct {
391 struct mlx5_core_dct mdct;
392 u32 *in;
393};
394
Eli Cohene126ba92013-07-07 17:25:49 +0300395struct mlx5_ib_qp {
396 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200397 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200398 struct mlx5_ib_qp_trans trans_qp;
399 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300400 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200401 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200402 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200403 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300404
405 struct mlx5_db db;
406 struct mlx5_ib_wq rq;
407
Eli Cohene126ba92013-07-07 17:25:49 +0300408 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300409 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300410 struct mlx5_ib_wq sq;
411
Eli Cohene126ba92013-07-07 17:25:49 +0300412 /* serialize qp state modifications
413 */
414 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300415 u32 flags;
416 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300417 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300418 int wq_sig;
419 int scat_cqe;
420 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200421 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300422 int has_rq;
423
424 /* only for user space QPs. For kernel
425 * we have it from the bf object
426 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200427 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300428
429 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200430
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300431 struct list_head qps_list;
432 struct list_head cq_recv_list;
433 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200434 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300435 u32 underlay_qpn;
Mark Bloch175edba2018-09-17 13:30:48 +0300436 u32 flags_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200437 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
438 enum ib_qp_type qp_sub_type;
Mark Zhangd14133d2019-07-02 13:02:36 +0300439 /* A flag to indicate if there's a new counter is configured
440 * but not take effective
441 */
442 u32 counter_pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300443};
444
445struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200446 struct mlx5_frag_buf_ctrl fbc;
Tariq Toukan4972e6f2018-09-12 15:36:41 +0300447 struct mlx5_frag_buf frag_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300448 struct ib_umem *umem;
449 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200450 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300451};
452
453enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200454 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
455 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
456 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
457 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
458 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
459 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200460 /* QP uses 1 as its source QP number */
461 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300462 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300463 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200464 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300465 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200466 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300467 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Danit Goldberg569c6652018-11-30 13:22:05 +0200468 MLX5_IB_QP_PACKET_BASED_CREDIT = 1 << 13,
Eli Cohene126ba92013-07-07 17:25:49 +0300469};
470
Haggai Eran968e78d2014-12-11 17:04:11 +0200471struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100472 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200473 u64 virt_addr;
474 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200475 struct ib_pd *pd;
476 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200477 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200478 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200479 int access_flags;
480 u32 mkey;
Yishai Hadas6a053952019-07-23 09:57:25 +0300481 u8 ignore_free_state:1;
Haggai Eran968e78d2014-12-11 17:04:11 +0200482};
483
Bart Van Asschef696bf62018-07-18 09:25:14 -0700484static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100485{
486 return container_of(wr, struct mlx5_umr_wr, wr);
487}
488
Eli Cohene126ba92013-07-07 17:25:49 +0300489struct mlx5_shared_mr_info {
490 int mr_id;
491 struct ib_umem *umem;
492};
493
Guy Levi7a0c8f42017-10-19 08:25:53 +0300494enum mlx5_ib_cq_pr_flags {
495 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
496};
497
Eli Cohene126ba92013-07-07 17:25:49 +0300498struct mlx5_ib_cq {
499 struct ib_cq ibcq;
500 struct mlx5_core_cq mcq;
501 struct mlx5_ib_cq_buf buf;
502 struct mlx5_db db;
503
504 /* serialize access to the CQ
505 */
506 spinlock_t lock;
507
508 /* protect resize cq
509 */
510 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200511 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300512 struct ib_umem *resize_umem;
513 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300514 struct list_head list_send_qp;
515 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200516 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200517 struct list_head wc_list;
518 enum ib_cq_notify_flags notify_flags;
519 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300520 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200521};
522
523struct mlx5_ib_wc {
524 struct ib_wc wc;
525 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300526};
527
528struct mlx5_ib_srq {
529 struct ib_srq ibsrq;
530 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200531 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300532 struct mlx5_db db;
Guy Levi20e5a592018-11-26 08:15:39 +0200533 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300534 u64 *wrid;
535 /* protect SRQ hanlding
536 */
537 spinlock_t lock;
538 int head;
539 int tail;
540 u16 wqe_ctr;
541 struct ib_umem *umem;
542 /* serialize arming a SRQ
543 */
544 struct mutex mutex;
545 int wq_sig;
546};
547
548struct mlx5_ib_xrcd {
549 struct ib_xrcd ibxrcd;
550 u32 xrcdn;
551};
552
Haggai Erancc149f752014-12-11 17:04:21 +0200553enum mlx5_ib_mtt_access_flags {
554 MLX5_IB_MTT_READ = (1 << 0),
555 MLX5_IB_MTT_WRITE = (1 << 1),
556};
557
Ariel Levkovich24da0012018-04-05 18:53:27 +0300558struct mlx5_ib_dm {
559 struct ib_dm ibdm;
560 phys_addr_t dev_addr;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300561 u32 type;
562 size_t size;
Ariel Levkovich25c13322019-05-05 17:07:13 +0300563 union {
564 struct {
565 u32 obj_id;
566 } icm_dm;
567 /* other dm types specific params should be added here */
568 };
Ariel Levkovich24da0012018-04-05 18:53:27 +0300569};
570
Haggai Erancc149f752014-12-11 17:04:21 +0200571#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
572
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300573#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
574 IB_ACCESS_REMOTE_WRITE |\
575 IB_ACCESS_REMOTE_READ |\
576 IB_ACCESS_REMOTE_ATOMIC |\
577 IB_ZERO_BASED)
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300578
Ariel Levkovich25c13322019-05-05 17:07:13 +0300579#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
580 IB_ACCESS_REMOTE_WRITE |\
581 IB_ACCESS_REMOTE_READ |\
582 IB_ZERO_BASED)
583
Erez Alfasia3de94e2019-10-16 09:23:05 +0300584#define mlx5_update_odp_stats(mr, counter_name, value) \
585 atomic64_add(value, &((mr)->odp_stats.counter_name))
586
Eli Cohene126ba92013-07-07 17:25:49 +0300587struct mlx5_ib_mr {
588 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300589 void *descs;
590 dma_addr_t desc_map;
591 int ndescs;
Max Gurtovoy6c984472019-06-11 18:52:42 +0300592 int data_length;
593 int meta_ndescs;
594 int meta_length;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300595 int max_descs;
596 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200597 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200598 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300599 struct ib_umem *umem;
600 struct mlx5_shared_mr_info *smr_info;
601 struct list_head list;
602 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300603 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300604 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300605 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300606 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200607 struct mlx5_core_sig_ctx *sig;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300608 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200609 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200610
611 struct mlx5_ib_mr *parent;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300612 /* Needed for IB_MR_TYPE_INTEGRITY */
613 struct mlx5_ib_mr *pi_mr;
614 struct mlx5_ib_mr *klm_mr;
615 struct mlx5_ib_mr *mtt_mr;
Max Gurtovoy2563e2f2019-06-11 18:52:56 +0300616 u64 data_iova;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300617 u64 pi_iova;
618
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300619 /* For ODP and implicit */
Jason Gunthorpe5256edc2019-10-09 13:09:32 -0300620 atomic_t num_deferred_work;
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300621 struct xarray implicit_children;
Jason Gunthorpe5256edc2019-10-09 13:09:32 -0300622 union {
623 struct rcu_head rcu;
624 struct list_head elm;
625 struct work_struct work;
626 } odp_destroy;
Erez Alfasia3de94e2019-10-16 09:23:05 +0300627 struct ib_odp_counters odp_stats;
Erez Alfasie1b95ae2019-10-16 09:23:07 +0300628 bool is_odp_implicit;
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300629
630 struct mlx5_async_work cb_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300631};
632
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +0200633static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
634{
635 return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
636 mr->umem->is_odp;
637}
638
Matan Barakd2370e02016-02-29 18:05:30 +0200639struct mlx5_ib_mw {
640 struct ib_mw ibmw;
641 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300642 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300643};
644
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200645struct mlx5_ib_devx_mr {
646 struct mlx5_core_mkey mmkey;
647 int ndescs;
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200648};
649
Shachar Raindela74d2412014-05-22 14:50:12 +0300650struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100651 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300652 enum ib_wc_status status;
653 struct completion done;
654};
655
Eli Cohene126ba92013-07-07 17:25:49 +0300656struct umr_common {
657 struct ib_pd *pd;
658 struct ib_cq *cq;
659 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300660 /* control access to UMR QP
661 */
662 struct semaphore sem;
663};
664
665enum {
666 MLX5_FMR_INVALID,
667 MLX5_FMR_VALID,
668 MLX5_FMR_BUSY,
669};
670
Eli Cohene126ba92013-07-07 17:25:49 +0300671struct mlx5_cache_ent {
672 struct list_head head;
673 /* sync access to the cahce entry
674 */
675 spinlock_t lock;
676
677
Eli Cohene126ba92013-07-07 17:25:49 +0300678 char name[4];
679 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200680 u32 xlt;
681 u32 access_mode;
682 u32 page;
683
Eli Cohene126ba92013-07-07 17:25:49 +0300684 u32 size;
685 u32 cur;
686 u32 miss;
687 u32 limit;
688
Eli Cohene126ba92013-07-07 17:25:49 +0300689 struct mlx5_ib_dev *dev;
690 struct work_struct work;
691 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300692 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200693 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300694};
695
696struct mlx5_mr_cache {
697 struct workqueue_struct *wq;
698 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
699 int stopped;
700 struct dentry *root;
701 unsigned long last_add;
702};
703
Haggai Erand16e91d2016-02-29 15:45:05 +0200704struct mlx5_ib_gsi_qp;
705
706struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200707 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200708 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200709 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200710};
711
Eli Cohene126ba92013-07-07 17:25:49 +0300712struct mlx5_ib_resources {
713 struct ib_cq *c0;
714 struct ib_xrcd *x0;
715 struct ib_xrcd *x1;
716 struct ib_pd *p0;
717 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300718 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200719 struct mlx5_ib_port_resources ports[2];
720 /* Protects changes to the port resources */
721 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300722};
723
Parav Pandite1f24a72017-04-16 07:29:29 +0300724struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200725 const char **names;
726 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300727 u32 num_q_counters;
728 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300729 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200730 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200731 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200732};
733
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200734struct mlx5_ib_multiport_info;
735
736struct mlx5_ib_multiport {
737 struct mlx5_ib_multiport_info *mpi;
738 /* To be held when accessing the multiport info */
739 spinlock_t mpi_lock;
740};
741
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200742struct mlx5_roce {
743 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
744 * netdev pointer
745 */
746 rwlock_t netdev_lock;
747 struct net_device *netdev;
748 struct notifier_block nb;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300749 atomic_t tx_port_affinity;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300750 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200751 struct mlx5_ib_dev *dev;
752 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200753};
754
Mark Bloch95579e72019-03-28 15:27:33 +0200755struct mlx5_ib_port {
756 struct mlx5_ib_counters cnts;
757 struct mlx5_ib_multiport mp;
758 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
759 struct mlx5_roce roce;
Mark Bloch6a4d00b2019-03-28 15:27:37 +0200760 struct mlx5_eswitch_rep *rep;
Mark Bloch95579e72019-03-28 15:27:33 +0200761};
762
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300763struct mlx5_ib_dbg_param {
764 int offset;
765 struct mlx5_ib_dev *dev;
766 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200767 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300768};
769
770enum mlx5_ib_dbg_cc_types {
771 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
772 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
773 MLX5_IB_DBG_CC_RP_TIME_RESET,
774 MLX5_IB_DBG_CC_RP_BYTE_RESET,
775 MLX5_IB_DBG_CC_RP_THRESHOLD,
776 MLX5_IB_DBG_CC_RP_AI_RATE,
777 MLX5_IB_DBG_CC_RP_HAI_RATE,
778 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
779 MLX5_IB_DBG_CC_RP_MIN_RATE,
780 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
781 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
782 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
783 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
784 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
785 MLX5_IB_DBG_CC_RP_GD,
786 MLX5_IB_DBG_CC_NP_CNP_DSCP,
787 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
788 MLX5_IB_DBG_CC_NP_CNP_PRIO,
789 MLX5_IB_DBG_CC_MAX,
790};
791
792struct mlx5_ib_dbg_cc_params {
793 struct dentry *root;
794 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
795};
796
Maor Gottlieb03404e82017-05-30 10:29:13 +0300797enum {
798 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
799};
800
Maor Gottliebfe248c32017-05-30 10:29:14 +0300801struct mlx5_ib_dbg_delay_drop {
802 struct dentry *dir_debugfs;
803 struct dentry *rqs_cnt_debugfs;
804 struct dentry *events_cnt_debugfs;
805 struct dentry *timeout_debugfs;
806};
807
Maor Gottlieb03404e82017-05-30 10:29:13 +0300808struct mlx5_ib_delay_drop {
809 struct mlx5_ib_dev *dev;
810 struct work_struct delay_drop_work;
811 /* serialize setting of delay drop */
812 struct mutex lock;
813 u32 timeout;
814 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300815 atomic_t events_cnt;
816 atomic_t rqs_cnt;
817 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300818};
819
Mark Bloch16c19752018-01-01 13:06:58 +0200820enum mlx5_ib_stages {
821 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000822 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200823 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000824 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200825 MLX5_IB_STAGE_ROCE,
Leon Romanovskyf3da6572018-11-28 20:53:41 +0200826 MLX5_IB_STAGE_SRQ,
Mark Bloch16c19752018-01-01 13:06:58 +0200827 MLX5_IB_STAGE_DEVICE_RESOURCES,
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800828 MLX5_IB_STAGE_DEVICE_NOTIFIER,
Mark Bloch16c19752018-01-01 13:06:58 +0200829 MLX5_IB_STAGE_ODP,
830 MLX5_IB_STAGE_COUNTERS,
831 MLX5_IB_STAGE_CONG_DEBUGFS,
832 MLX5_IB_STAGE_UAR,
833 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200834 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Leon Romanovsky81773ce2018-11-28 20:53:39 +0200835 MLX5_IB_STAGE_WHITELIST_UID,
Mark Bloch16c19752018-01-01 13:06:58 +0200836 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200837 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200838 MLX5_IB_STAGE_DELAY_DROP,
839 MLX5_IB_STAGE_CLASS_ATTR,
Mark Bloch16c19752018-01-01 13:06:58 +0200840 MLX5_IB_STAGE_MAX,
841};
842
843struct mlx5_ib_stage {
844 int (*init)(struct mlx5_ib_dev *dev);
845 void (*cleanup)(struct mlx5_ib_dev *dev);
846};
847
848#define STAGE_CREATE(_stage, _init, _cleanup) \
849 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
850
851struct mlx5_ib_profile {
852 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
853};
854
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200855struct mlx5_ib_multiport_info {
856 struct list_head list;
857 struct mlx5_ib_dev *ibdev;
858 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800859 struct notifier_block mdev_events;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200860 struct completion unref_comp;
861 u64 sys_image_guid;
862 u32 mdev_refcnt;
863 bool is_master;
864 bool unaffiliate;
865};
866
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300867struct mlx5_ib_flow_action {
868 struct ib_flow_action ib_action;
869 union {
870 struct {
871 u64 ib_flags;
872 struct mlx5_accel_esp_xfrm *ctx;
873 } esp_aes_gcm;
Mark Blochb4749bf2018-08-28 14:18:51 +0300874 struct {
875 struct mlx5_ib_dev *dev;
876 u32 sub_type;
Maor Gottlieb2b688ea2019-08-15 13:54:17 +0300877 union {
878 struct mlx5_modify_hdr *modify_hdr;
879 struct mlx5_pkt_reformat *pkt_reformat;
880 };
Mark Blochb4749bf2018-08-28 14:18:51 +0300881 } flow_action_raw;
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300882 };
883};
884
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300885struct mlx5_dm {
Ariel Levkovich24da0012018-04-05 18:53:27 +0300886 struct mlx5_core_dev *dev;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300887 /* This lock is used to protect the access to the shared
888 * allocation map when concurrent requests by different
889 * processes are handled.
890 */
891 spinlock_t lock;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300892 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
893};
894
Raed Salem5e95af52018-05-31 16:43:40 +0300895struct mlx5_read_counters_attr {
896 struct mlx5_fc *hw_cntrs_hndl;
897 u64 *out;
898 u32 flags;
899};
900
Raed Salem3b3233f2018-05-31 16:43:39 +0300901enum mlx5_ib_counters_type {
902 MLX5_IB_COUNTERS_FLOW,
903};
904
Raed Salemb29e2a12018-05-31 16:43:38 +0300905struct mlx5_ib_mcounters {
906 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300907 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300908 /* number of counters supported for this counters type */
909 u32 counters_num;
910 struct mlx5_fc *hw_cntrs_hndl;
911 /* read function for this counters type */
912 int (*read_counters)(struct ib_device *ibdev,
913 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300914 /* max index set as part of create_flow */
915 u32 cntrs_max_index;
916 /* number of counters data entries (<description,index> pair) */
917 u32 ncounters;
918 /* counters data array for descriptions and indexes */
919 struct mlx5_ib_flow_counters_desc *counters_data;
920 /* protects access to mcounters internal data */
921 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300922};
923
924static inline struct mlx5_ib_mcounters *
925to_mcounters(struct ib_counters *ibcntrs)
926{
927 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
928}
929
Mark Bloch2ea26202018-09-06 17:27:03 +0300930int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
931 bool is_egress,
932 struct mlx5_flow_act *action);
Mark Blocha560f1d2018-09-17 13:30:47 +0300933struct mlx5_ib_lb_state {
934 /* protect the user_td */
935 struct mutex mutex;
936 u32 user_td;
Mark Bloch0042f9e2018-09-17 13:30:49 +0300937 int qps;
938 bool enabled;
Mark Blocha560f1d2018-09-17 13:30:47 +0300939};
940
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800941struct mlx5_ib_pf_eq {
Yuval Avneryca390792019-06-10 23:38:23 +0000942 struct notifier_block irq_nb;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800943 struct mlx5_ib_dev *dev;
944 struct mlx5_eq *core;
945 struct work_struct work;
946 spinlock_t lock; /* Pagefaults spinlock */
947 struct workqueue_struct *wq;
948 mempool_t *pool;
949};
950
Yishai Hadase337dd52019-06-30 19:23:30 +0300951struct mlx5_devx_event_table {
952 struct mlx5_nb devx_nb;
953 /* serialize updating the event_xa */
954 struct mutex event_xa_lock;
955 struct xarray event_xa;
956};
957
Eli Cohene126ba92013-07-07 17:25:49 +0300958struct mlx5_ib_dev {
959 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300960 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800961 struct notifier_block mdev_events;
Eli Cohene126ba92013-07-07 17:25:49 +0300962 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300963 /* serialize update of capability mask
964 */
965 struct mutex cap_mask_mutex;
Leon Romanovsky4b2a6732019-10-02 15:25:14 +0300966 u8 ib_active:1;
967 u8 fill_delay:1;
968 u8 is_rep:1;
969 u8 lag_active:1;
Michael Guralnik11f552e2019-06-10 15:21:24 +0300970 u8 wc_support:1;
Eli Cohene126ba92013-07-07 17:25:49 +0300971 struct umr_common umrc;
972 /* sync used page count stats
973 */
Eli Cohene126ba92013-07-07 17:25:49 +0300974 struct mlx5_ib_resources devr;
975 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300976 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300977 /* Prevents soft lock on massive reg MRs */
978 struct mutex slow_path_mutex;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200979 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200980 u64 odp_max_size;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800981 struct mlx5_ib_pf_eq odp_pf_eq;
982
Haggai Eran6aec21f2014-12-11 17:04:23 +0200983 /*
984 * Sleepable RCU that prevents destruction of MRs while they are still
985 * being used by a page fault handler.
986 */
Jason Gunthorpe806b1012019-10-09 13:09:23 -0300987 struct srcu_struct odp_srcu;
988 struct xarray odp_mkeys;
989
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200990 u32 null_mkey;
Mark Bloch9a4ca382018-01-16 14:42:35 +0000991 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300992 /* protect resources needed as part of reset flow */
993 spinlock_t reset_flow_resource_lock;
994 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300995 /* Array with num_ports elements */
996 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300997 struct mlx5_sq_bfreg bfreg;
Michael Guralnik11f552e2019-06-10 15:21:24 +0300998 struct mlx5_sq_bfreg wc_bfreg;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300999 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +03001000 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +02001001 const struct mlx5_ib_profile *profile;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001002
Mark Blocha560f1d2018-09-17 13:30:47 +03001003 struct mlx5_ib_lb_state lb;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001004 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001005 struct list_head ib_dev_list;
1006 u64 sys_image_guid;
Ariel Levkovich3b113a12019-05-05 17:07:11 +03001007 struct mlx5_dm dm;
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001008 u16 devx_whitelist_uid;
Leon Romanovskyf3da6572018-11-28 20:53:41 +02001009 struct mlx5_srq_table srq_table;
Jason Gunthorpee3554772019-01-18 16:33:10 -08001010 struct mlx5_async_ctx async_ctx;
Yishai Hadase337dd52019-06-30 19:23:30 +03001011 struct mlx5_devx_event_table devx_event_table;
Jason Gunthorpe50211ec2019-10-09 13:09:22 -03001012
1013 struct xarray sig_mrs;
Eli Cohene126ba92013-07-07 17:25:49 +03001014};
1015
1016static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
1017{
1018 return container_of(mcq, struct mlx5_ib_cq, mcq);
1019}
1020
1021static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
1022{
1023 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
1024}
1025
1026static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
1027{
1028 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
1029}
1030
Jason Gunthorpee79c9c62019-04-01 17:08:23 -03001031static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
1032{
1033 struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
1034 udata, struct mlx5_ib_ucontext, ibucontext);
1035
1036 return to_mdev(context->ibucontext.device);
1037}
1038
Eli Cohene126ba92013-07-07 17:25:49 +03001039static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
1040{
1041 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
1042}
1043
1044static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
1045{
majd@mellanox.com19098df2016-01-14 19:13:03 +02001046 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +03001047}
1048
Yishai Hadas350d0e42016-08-28 14:58:18 +03001049static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
1050{
1051 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
1052}
1053
Matan Baraka606b0f2016-02-29 18:05:28 +02001054static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001055{
Matan Baraka606b0f2016-02-29 18:05:28 +02001056 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001057}
1058
Eli Cohene126ba92013-07-07 17:25:49 +03001059static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
1060{
1061 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
1062}
1063
1064static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
1065{
1066 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
1067}
1068
1069static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
1070{
1071 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
1072}
1073
Yishai Hadas79b20a62016-05-23 15:20:50 +03001074static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
1075{
1076 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
1077}
1078
Yishai Hadasc5f90922016-05-23 15:20:53 +03001079static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
1080{
1081 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1082}
1083
Eli Cohene126ba92013-07-07 17:25:49 +03001084static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1085{
1086 return container_of(msrq, struct mlx5_ib_srq, msrq);
1087}
1088
Ariel Levkovich24da0012018-04-05 18:53:27 +03001089static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1090{
1091 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1092}
1093
Eli Cohene126ba92013-07-07 17:25:49 +03001094static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1095{
1096 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1097}
1098
Matan Barakd2370e02016-02-29 18:05:30 +02001099static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1100{
1101 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1102}
1103
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03001104static inline struct mlx5_ib_flow_action *
1105to_mflow_act(struct ib_flow_action *ibact)
1106{
1107 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1108}
1109
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001110int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
1111 struct ib_udata *udata, unsigned long virt,
Eli Cohene126ba92013-07-07 17:25:49 +03001112 struct mlx5_db *db);
1113void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1114void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1115void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1116void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001117int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
1118 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001119int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001120void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001121int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
1122 struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001123int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1124 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1125int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001126void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001127int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1128 const struct ib_recv_wr **bad_wr);
Mark Bloch0042f9e2018-09-17 13:30:49 +03001129int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1130void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
Eli Cohene126ba92013-07-07 17:25:49 +03001131struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1132 struct ib_qp_init_attr *init_attr,
1133 struct ib_udata *udata);
1134int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1135 int attr_mask, struct ib_udata *udata);
1136int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1137 struct ib_qp_init_attr *qp_init_attr);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001138int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001139void mlx5_ib_drain_sq(struct ib_qp *qp);
1140void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001141int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1142 const struct ib_send_wr **bad_wr);
1143int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1144 const struct ib_recv_wr **bad_wr);
Moni Shouafbeb4072019-01-22 08:48:46 +02001145int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1146 int buflen, size_t *bc);
1147int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1148 int buflen, size_t *bc);
1149int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
1150 void *buffer, int buflen, size_t *bc);
Leon Romanovskye39afe32019-05-28 14:37:29 +03001151int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
1152 struct ib_udata *udata);
Leon Romanovskya52c8e22019-05-28 14:37:28 +03001153void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001154int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1155int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1156int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1157int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1158struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1159struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1160 u64 virt_addr, int access_flags,
1161 struct ib_udata *udata);
Moni Shoua813e90b2018-12-11 13:37:53 +02001162int mlx5_ib_advise_mr(struct ib_pd *pd,
1163 enum ib_uverbs_advise_mr_advice advice,
1164 u32 flags,
1165 struct ib_sge *sg_list,
1166 u32 num_sge,
1167 struct uverbs_attr_bundle *attrs);
Matan Barakd2370e02016-02-29 18:05:30 +02001168struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1169 struct ib_udata *udata);
1170int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001171int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1172 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001173struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001174 struct ib_udata *udata,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001175 int access_flags);
1176void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Jason Gunthorpe09689702019-10-09 13:09:34 -03001177void mlx5_ib_fence_odp_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001178int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1179 u64 length, u64 virt_addr, int access_flags,
1180 struct ib_pd *pd, struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001181int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1182struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1183 u32 max_num_sg, struct ib_udata *udata);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001184struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
1185 u32 max_num_sg,
1186 u32 max_num_meta_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001187int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001188 unsigned int *sg_offset);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001189int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
1190 int data_sg_nents, unsigned int *data_sg_offset,
1191 struct scatterlist *meta_sg, int meta_sg_nents,
1192 unsigned int *meta_sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001193int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001194 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Leon Romanovskye26e7b82019-10-29 08:27:45 +02001195 const struct ib_mad *in, struct ib_mad *out,
1196 size_t *out_mad_size, u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001197struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
Shamir Rabinovitchff23dfa2019-03-31 19:10:07 +03001198 struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001199int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001200int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1201int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001202int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1203 struct ib_smp *out_mad);
1204int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1205 __be64 *sys_image_guid);
1206int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1207 u16 *max_pkeys);
1208int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1209 u32 *vendor_id);
1210int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1211int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1212int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1213 u16 *pkey);
1214int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1215 union ib_gid *gid);
1216int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1217 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001218int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1219 struct ib_port_attr *props);
1220int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1221void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001222void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1223 unsigned long max_page_shift,
1224 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001225 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001226void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1227 int page_shift, size_t offset, size_t num_pages,
1228 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001229void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001230 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001231void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
Yonatan Cohen5d6ff1b2018-10-09 12:05:13 +03001232int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
Eli Cohene126ba92013-07-07 17:25:49 +03001233int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1234int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001235
1236struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1237void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Jason Gunthorpe09689702019-10-09 13:09:34 -03001238int mlx5_mr_cache_invalidate(struct mlx5_ib_mr *mr);
1239
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001240int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1241 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001242struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1243 struct ib_wq_init_attr *init_attr,
1244 struct ib_udata *udata);
Leon Romanovskya49b1dc2019-06-12 15:27:41 +03001245void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001246int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1247 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001248struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1249 struct ib_rwq_ind_table_init_attr *init_attr,
1250 struct ib_udata *udata);
1251int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001252struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1253 struct ib_ucontext *context,
1254 struct ib_dm_alloc_attr *attr,
1255 struct uverbs_attr_bundle *attrs);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001256int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001257struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1258 struct ib_dm_mr_attr *attr,
1259 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001260
Haggai Eran8cdd3122014-12-11 17:04:20 +02001261#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001262void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001263int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001264void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001265int __init mlx5_ib_odp_init(void);
1266void mlx5_ib_odp_cleanup(void);
Jason Gunthorpeb5231b02018-09-16 20:48:04 +03001267void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
Haggai Eranb4cfe442014-12-11 17:04:26 +02001268 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001269void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1270void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1271 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Moni Shoua813e90b2018-12-11 13:37:53 +02001272
1273int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1274 enum ib_uverbs_advise_mr_advice advice,
1275 u32 flags, struct ib_sge *sg_list, u32 num_sge);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001276#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001277static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001278{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001279 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001280}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001281
Haggai Eran6aec21f2014-12-11 17:04:23 +02001282static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001283static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001284static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001285static inline void mlx5_ib_odp_cleanup(void) {}
1286static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1287static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1288 size_t nentries, struct mlx5_ib_mr *mr,
1289 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001290
Doug Ledfordc9e585e2018-12-19 13:43:17 -05001291static inline int
1292mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1293 enum ib_uverbs_advise_mr_advice advice, u32 flags,
1294 struct ib_sge *sg_list, u32 num_sge)
Moni Shoua813e90b2018-12-11 13:37:53 +02001295{
1296 return -EOPNOTSUPP;
1297}
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +02001298static inline void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp,
1299 unsigned long start,
1300 unsigned long end){};
Haggai Eran8cdd3122014-12-11 17:04:20 +02001301#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1302
Mark Blochb5ca15a2018-01-23 11:16:30 +00001303/* Needed for rep profile */
Mark Blochb5ca15a2018-01-23 11:16:30 +00001304void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1305 const struct mlx5_ib_profile *profile,
1306 int stage);
1307void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1308 const struct mlx5_ib_profile *profile);
1309
Arnd Bergmann9967c702016-03-23 11:37:45 +01001310int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1311 u8 port, struct ifla_vf_info *info);
1312int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1313 u8 port, int state);
1314int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1315 u8 port, struct ifla_vf_stats *stats);
1316int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1317 u64 guid, int type);
1318
Parav Pandit47ec3862018-06-13 10:22:06 +03001319__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1320 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001321
Parav Pandita9e546e2018-01-04 17:25:39 +02001322void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Greg Kroah-Hartman73eb8f02019-01-22 16:17:57 +01001323void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001324
Haggai Erand16e91d2016-02-29 15:45:05 +02001325/* GSI QP helper functions */
1326struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1327 struct ib_qp_init_attr *init_attr);
1328int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1329int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1330 int attr_mask);
1331int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1332 int qp_attr_mask,
1333 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001334int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1335 const struct ib_send_wr **bad_wr);
1336int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1337 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001338void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001339
Haggai Eran25361e02016-02-29 15:45:08 +02001340int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1341
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001342void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1343 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001344struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1345struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1346 u8 ib_port_num,
1347 u8 *native_port_num);
1348void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1349 u8 port_num);
Erez Alfasie1b95ae2019-10-16 09:23:07 +03001350int mlx5_ib_fill_res_entry(struct sk_buff *msg,
1351 struct rdma_restrack_entry *res);
Erez Alfasi4061ff72019-10-16 09:23:08 +03001352int mlx5_ib_fill_stat_entry(struct sk_buff *msg,
1353 struct rdma_restrack_entry *res);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001354
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001355#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
Yishai Hadasfb981532018-11-26 08:28:36 +02001356int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001357void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
Yishai Hadase337dd52019-06-30 19:23:30 +03001358void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
1359void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
Yishai Hadasc59450c2018-06-17 13:00:06 +03001360const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
Jason Gunthorpe0cbf4322018-11-12 22:59:50 +02001361extern const struct uapi_definition mlx5_ib_devx_defs[];
1362extern const struct uapi_definition mlx5_ib_flow_defs[];
Yishai Hadas32269442018-07-23 15:25:09 +03001363struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1364 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
Jianbo Liubb0ee7d2019-06-25 17:47:58 +00001365 struct mlx5_flow_context *flow_context,
Mark Blochbfc5d832018-11-20 20:31:08 +02001366 struct mlx5_flow_act *flow_act, u32 counter_id,
1367 void *cmd_in, int inlen, int dest_id, int dest_type);
Yishai Hadas32269442018-07-23 15:25:09 +03001368bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Mark Blochbfc5d832018-11-20 20:31:08 +02001369bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
Yishai Hadascb80fb12018-07-23 15:25:12 +03001370int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
Mark Blochb4749bf2018-08-28 14:18:51 +03001371void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001372#else
1373static inline int
Yishai Hadasfb981532018-11-26 08:28:36 +02001374mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1375 bool is_user) { return -EOPNOTSUPP; }
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001376static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
Yishai Hadase337dd52019-06-30 19:23:30 +03001377static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
1378static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
Yishai Hadas32269442018-07-23 15:25:09 +03001379static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1380 int *dest_type)
1381{
1382 return false;
1383}
Mark Blochb4749bf2018-08-28 14:18:51 +03001384static inline void
1385mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1386{
1387 return;
1388};
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001389#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001390static inline void init_query_mad(struct ib_smp *mad)
1391{
1392 mad->base_version = 1;
1393 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1394 mad->class_version = 1;
1395 mad->method = IB_MGMT_METHOD_GET;
1396}
1397
1398static inline u8 convert_access(int acc)
1399{
1400 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1401 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1402 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1403 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1404 MLX5_PERM_LOCAL_READ;
1405}
1406
Sagi Grimbergb6364012015-09-02 22:23:04 +03001407static inline int is_qp1(enum ib_qp_type qp_type)
1408{
Haggai Erand16e91d2016-02-29 15:45:05 +02001409 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001410}
1411
Haggai Erancc149f752014-12-11 17:04:21 +02001412#define MLX5_MAX_UMR_SHIFT 16
1413#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1414
Leon Romanovsky051f2632015-12-20 12:16:11 +02001415static inline u32 check_cq_create_flags(u32 flags)
1416{
1417 /*
1418 * It returns non-zero value for unsupported CQ
1419 * create flags, otherwise it returns zero.
1420 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001421 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1422 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001423}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001424
1425static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1426 u32 *user_index)
1427{
1428 if (cqe_version) {
1429 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1430 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1431 return -EINVAL;
1432 *user_index = cmd_uidx;
1433 } else {
1434 *user_index = MLX5_IB_DEFAULT_UIDX;
1435 }
1436
1437 return 0;
1438}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001439
1440static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1441 struct mlx5_ib_create_qp *ucmd,
1442 int inlen,
1443 u32 *user_index)
1444{
1445 u8 cqe_version = ucontext->cqe_version;
1446
1447 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1448 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1449 return 0;
1450
1451 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1452 !!cqe_version))
1453 return -EINVAL;
1454
1455 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1456}
1457
1458static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1459 struct mlx5_ib_create_srq *ucmd,
1460 int inlen,
1461 u32 *user_index)
1462{
1463 u8 cqe_version = ucontext->cqe_version;
1464
1465 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1466 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1467 return 0;
1468
1469 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1470 !!cqe_version))
1471 return -EINVAL;
1472
1473 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1474}
Eli Cohenb037c292017-01-03 23:55:26 +02001475
1476static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1477{
1478 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1479 MLX5_UARS_IN_PAGE : 1;
1480}
1481
Yishai Hadas31a78a52017-12-24 16:31:34 +02001482static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1483 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001484{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001485 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001486}
1487
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001488unsigned long mlx5_ib_get_xlt_emergency_page(void);
1489void mlx5_ib_put_xlt_emergency_page(void);
1490
Yishai Hadas7c043e92018-06-17 13:00:03 +03001491int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001492 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001493 bool dyn_bfreg);
Mark Zhangd14133d2019-07-02 13:02:36 +03001494
1495int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
Parav Pandit3e1f0002019-07-23 10:31:17 +03001496u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num);
Moni Shoua0e6613b2019-08-15 11:38:31 +03001497
1498static inline bool mlx5_ib_can_use_umr(struct mlx5_ib_dev *dev,
1499 bool do_modify_atomic)
1500{
1501 if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
1502 return false;
1503
1504 if (do_modify_atomic &&
1505 MLX5_CAP_GEN(dev->mdev, atomic) &&
1506 MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
1507 return false;
1508
1509 return true;
1510}
Michael Guralnik11f552e2019-06-10 15:21:24 +03001511
1512int mlx5_ib_enable_driver(struct ib_device *dev);
1513int mlx5_ib_test_wc(struct mlx5_ib_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +03001514#endif /* MLX5_IB_H */