blob: 0a328d6c649419f88f5e53596eb5c8b66343f863 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030076 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020078 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030080};
81
82enum {
83 MLX5_RES_SCAT_DATA32_CQE = 0x1,
84 MLX5_RES_SCAT_DATA64_CQE = 0x2,
85 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
86 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
87};
88
89enum mlx5_ib_latency_class {
90 MLX5_IB_LATENCY_CLASS_LOW,
91 MLX5_IB_LATENCY_CLASS_MEDIUM,
92 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum mlx5_ib_mad_ifc_flags {
96 MLX5_MAD_IFC_IGNORE_MKEY = 1,
97 MLX5_MAD_IFC_IGNORE_BKEY = 2,
98 MLX5_MAD_IFC_NET_VIEW = 4,
99};
100
Leon Romanovsky051f2632015-12-20 12:16:11 +0200101enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200102 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +0200103};
104
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200105enum {
106 MLX5_CQE_VERSION_V0,
107 MLX5_CQE_VERSION_V1,
108};
109
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300110enum {
111 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
112 MLX5_TM_MAX_SGE = 1,
113};
114
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300115struct mlx5_ib_vma_private_data {
116 struct list_head list;
117 struct vm_area_struct *vma;
118};
119
Eli Cohene126ba92013-07-07 17:25:49 +0300120struct mlx5_ib_ucontext {
121 struct ib_ucontext ibucontext;
122 struct list_head db_page_list;
123
124 /* protect doorbell record alloc/free
125 */
126 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200127 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200128 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200129 /* Transport Domain number */
130 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300131 struct list_head vma_private_list;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200132
133 unsigned long upd_xlt_page;
134 /* protect ODP/KSM */
135 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200136 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300137};
138
139static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
140{
141 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
142}
143
144struct mlx5_ib_pd {
145 struct ib_pd ibpd;
146 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300147};
148
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200149#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200150#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200151#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
152#error "Invalid number of bypass priorities"
153#endif
154#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
155
156#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300157#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200158struct mlx5_ib_flow_prio {
159 struct mlx5_flow_table *flow_table;
160 unsigned int refcount;
161};
162
163struct mlx5_ib_flow_handler {
164 struct list_head list;
165 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300166 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000167 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200168};
169
170struct mlx5_ib_flow_db {
171 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300172 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300173 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200174 /* Protect flow steering bypass flow tables
175 * when add/del flow rules.
176 * only single add/removal of flow steering rule could be done
177 * simultaneously.
178 */
179 struct mutex lock;
180};
181
Eli Cohene126ba92013-07-07 17:25:49 +0300182/* Use macros here so that don't have to duplicate
183 * enum ib_send_flags and enum ib_qp_type for low-level driver
184 */
185
Artemy Kovalyov31616252017-01-02 11:37:42 +0200186#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
187#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
188#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
189#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
190#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
191#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200192
Eli Cohene126ba92013-07-07 17:25:49 +0300193#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200194/*
195 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
196 * creates the actual hardware QP.
197 */
198#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300199#define MLX5_IB_WR_UMR IB_WR_RESERVED1
200
Artemy Kovalyov31616252017-01-02 11:37:42 +0200201#define MLX5_IB_UMR_OCTOWORD 16
202#define MLX5_IB_UMR_XLT_ALIGNMENT 64
203
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200204#define MLX5_IB_UPD_XLT_ZAP BIT(0)
205#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
206#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
207#define MLX5_IB_UPD_XLT_ADDR BIT(3)
208#define MLX5_IB_UPD_XLT_PD BIT(4)
209#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200210#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200211
Haggai Eranb11a4f92016-02-29 15:45:03 +0200212/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
213 *
214 * These flags are intended for internal use by the mlx5_ib driver, and they
215 * rely on the range reserved for that use in the ib_qp_create_flags enum.
216 */
217
218/* Create a UD QP whose source QP number is 1 */
219static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
220{
221 return IB_QP_CREATE_RESERVED_START;
222}
223
Eli Cohene126ba92013-07-07 17:25:49 +0300224struct wr_list {
225 u16 opcode;
226 u16 next;
227};
228
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200229enum mlx5_ib_rq_flags {
230 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
231};
232
Eli Cohene126ba92013-07-07 17:25:49 +0300233struct mlx5_ib_wq {
234 u64 *wrid;
235 u32 *wr_data;
236 struct wr_list *w_list;
237 unsigned *wqe_head;
238 u16 unsig_count;
239
240 /* serialize post to the work queue
241 */
242 spinlock_t lock;
243 int wqe_cnt;
244 int max_post;
245 int max_gs;
246 int offset;
247 int wqe_shift;
248 unsigned head;
249 unsigned tail;
250 u16 cur_post;
251 u16 last_poll;
252 void *qend;
253};
254
Maor Gottlieb03404e82017-05-30 10:29:13 +0300255enum mlx5_ib_wq_flags {
256 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300257 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300258};
259
Noa Osherovichb4f34592017-10-17 18:01:12 +0300260#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
261#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
262#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
263#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
264
Yishai Hadas79b20a62016-05-23 15:20:50 +0300265struct mlx5_ib_rwq {
266 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300267 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300268 u32 rq_num_pas;
269 u32 log_rq_stride;
270 u32 log_rq_size;
271 u32 rq_page_offset;
272 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300273 u32 log_num_strides;
274 u32 two_byte_shift_en;
275 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300276 struct ib_umem *umem;
277 size_t buf_size;
278 unsigned int page_shift;
279 int create_type;
280 struct mlx5_db db;
281 u32 user_index;
282 u32 wqe_count;
283 u32 wqe_shift;
284 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300285 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300286};
287
Eli Cohene126ba92013-07-07 17:25:49 +0300288enum {
289 MLX5_QP_USER,
290 MLX5_QP_KERNEL,
291 MLX5_QP_EMPTY
292};
293
Yishai Hadas79b20a62016-05-23 15:20:50 +0300294enum {
295 MLX5_WQ_USER,
296 MLX5_WQ_KERNEL
297};
298
Yishai Hadasc5f90922016-05-23 15:20:53 +0300299struct mlx5_ib_rwq_ind_table {
300 struct ib_rwq_ind_table ib_rwq_ind_tbl;
301 u32 rqtn;
302};
303
majd@mellanox.com19098df2016-01-14 19:13:03 +0200304struct mlx5_ib_ubuffer {
305 struct ib_umem *umem;
306 int buf_size;
307 u64 buf_addr;
308};
309
310struct mlx5_ib_qp_base {
311 struct mlx5_ib_qp *container_mibqp;
312 struct mlx5_core_qp mqp;
313 struct mlx5_ib_ubuffer ubuffer;
314};
315
316struct mlx5_ib_qp_trans {
317 struct mlx5_ib_qp_base base;
318 u16 xrcdn;
319 u8 alt_port;
320 u8 atomic_rd_en;
321 u8 resp_depth;
322};
323
Yishai Hadas28d61372016-05-23 15:20:56 +0300324struct mlx5_ib_rss_qp {
325 u32 tirn;
326};
327
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200328struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200329 struct mlx5_ib_qp_base base;
330 struct mlx5_ib_wq *rq;
331 struct mlx5_ib_ubuffer ubuffer;
332 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200333 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200334 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200335 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200336};
337
338struct mlx5_ib_sq {
339 struct mlx5_ib_qp_base base;
340 struct mlx5_ib_wq *sq;
341 struct mlx5_ib_ubuffer ubuffer;
342 struct mlx5_db *doorbell;
343 u32 tisn;
344 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200345};
346
347struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200348 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200349 struct mlx5_ib_rq rq;
350};
351
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200352struct mlx5_bf {
353 int buf_size;
354 unsigned long offset;
355 struct mlx5_sq_bfreg *bfreg;
356};
357
Eli Cohene126ba92013-07-07 17:25:49 +0300358struct mlx5_ib_qp {
359 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200360 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200361 struct mlx5_ib_qp_trans trans_qp;
362 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300363 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200364 };
Eli Cohene126ba92013-07-07 17:25:49 +0300365 struct mlx5_buf buf;
366
367 struct mlx5_db db;
368 struct mlx5_ib_wq rq;
369
Eli Cohene126ba92013-07-07 17:25:49 +0300370 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300371 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300372 struct mlx5_ib_wq sq;
373
Eli Cohene126ba92013-07-07 17:25:49 +0300374 /* serialize qp state modifications
375 */
376 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300377 u32 flags;
378 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300379 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300380 int wq_sig;
381 int scat_cqe;
382 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200383 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300384 int has_rq;
385
386 /* only for user space QPs. For kernel
387 * we have it from the bf object
388 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200389 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300390
391 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200392
393 /* Store signature errors */
394 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200395
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300396 struct list_head qps_list;
397 struct list_head cq_recv_list;
398 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200399 u32 rate_limit;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300400 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300401 bool tunnel_offload_en;
Eli Cohene126ba92013-07-07 17:25:49 +0300402};
403
404struct mlx5_ib_cq_buf {
405 struct mlx5_buf buf;
406 struct ib_umem *umem;
407 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200408 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300409};
410
411enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200412 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
413 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
414 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
415 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
416 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
417 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200418 /* QP uses 1 as its source QP number */
419 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300420 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300421 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200422 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300423 MLX5_IB_QP_UNDERLAY = 1 << 10,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300424 /* Reserved for PCI_WRITE_PAD = 1 << 11, */
425 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300426};
427
Haggai Eran968e78d2014-12-11 17:04:11 +0200428struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100429 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200430 u64 virt_addr;
431 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200432 struct ib_pd *pd;
433 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200434 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200435 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200436 int access_flags;
437 u32 mkey;
438};
439
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100440static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
441{
442 return container_of(wr, struct mlx5_umr_wr, wr);
443}
444
Eli Cohene126ba92013-07-07 17:25:49 +0300445struct mlx5_shared_mr_info {
446 int mr_id;
447 struct ib_umem *umem;
448};
449
Guy Levi7a0c8f42017-10-19 08:25:53 +0300450enum mlx5_ib_cq_pr_flags {
451 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
452};
453
Eli Cohene126ba92013-07-07 17:25:49 +0300454struct mlx5_ib_cq {
455 struct ib_cq ibcq;
456 struct mlx5_core_cq mcq;
457 struct mlx5_ib_cq_buf buf;
458 struct mlx5_db db;
459
460 /* serialize access to the CQ
461 */
462 spinlock_t lock;
463
464 /* protect resize cq
465 */
466 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200467 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300468 struct ib_umem *resize_umem;
469 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300470 struct list_head list_send_qp;
471 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200472 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200473 struct list_head wc_list;
474 enum ib_cq_notify_flags notify_flags;
475 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300476 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200477};
478
479struct mlx5_ib_wc {
480 struct ib_wc wc;
481 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300482};
483
484struct mlx5_ib_srq {
485 struct ib_srq ibsrq;
486 struct mlx5_core_srq msrq;
487 struct mlx5_buf buf;
488 struct mlx5_db db;
489 u64 *wrid;
490 /* protect SRQ hanlding
491 */
492 spinlock_t lock;
493 int head;
494 int tail;
495 u16 wqe_ctr;
496 struct ib_umem *umem;
497 /* serialize arming a SRQ
498 */
499 struct mutex mutex;
500 int wq_sig;
501};
502
503struct mlx5_ib_xrcd {
504 struct ib_xrcd ibxrcd;
505 u32 xrcdn;
506};
507
Haggai Erancc149f752014-12-11 17:04:21 +0200508enum mlx5_ib_mtt_access_flags {
509 MLX5_IB_MTT_READ = (1 << 0),
510 MLX5_IB_MTT_WRITE = (1 << 1),
511};
512
513#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
514
Eli Cohene126ba92013-07-07 17:25:49 +0300515struct mlx5_ib_mr {
516 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300517 void *descs;
518 dma_addr_t desc_map;
519 int ndescs;
520 int max_descs;
521 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200522 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200523 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300524 struct ib_umem *umem;
525 struct mlx5_shared_mr_info *smr_info;
526 struct list_head list;
527 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300528 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300529 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300530 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300531 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200532 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200533 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300534 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200535 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200536
537 struct mlx5_ib_mr *parent;
538 atomic_t num_leaf_free;
539 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300540};
541
Matan Barakd2370e02016-02-29 18:05:30 +0200542struct mlx5_ib_mw {
543 struct ib_mw ibmw;
544 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300545 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300546};
547
Shachar Raindela74d2412014-05-22 14:50:12 +0300548struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100549 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300550 enum ib_wc_status status;
551 struct completion done;
552};
553
Eli Cohene126ba92013-07-07 17:25:49 +0300554struct umr_common {
555 struct ib_pd *pd;
556 struct ib_cq *cq;
557 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300558 /* control access to UMR QP
559 */
560 struct semaphore sem;
561};
562
563enum {
564 MLX5_FMR_INVALID,
565 MLX5_FMR_VALID,
566 MLX5_FMR_BUSY,
567};
568
Eli Cohene126ba92013-07-07 17:25:49 +0300569struct mlx5_cache_ent {
570 struct list_head head;
571 /* sync access to the cahce entry
572 */
573 spinlock_t lock;
574
575
576 struct dentry *dir;
577 char name[4];
578 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200579 u32 xlt;
580 u32 access_mode;
581 u32 page;
582
Eli Cohene126ba92013-07-07 17:25:49 +0300583 u32 size;
584 u32 cur;
585 u32 miss;
586 u32 limit;
587
588 struct dentry *fsize;
589 struct dentry *fcur;
590 struct dentry *fmiss;
591 struct dentry *flimit;
592
593 struct mlx5_ib_dev *dev;
594 struct work_struct work;
595 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300596 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200597 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300598};
599
600struct mlx5_mr_cache {
601 struct workqueue_struct *wq;
602 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
603 int stopped;
604 struct dentry *root;
605 unsigned long last_add;
606};
607
Haggai Erand16e91d2016-02-29 15:45:05 +0200608struct mlx5_ib_gsi_qp;
609
610struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200611 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200612 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200613 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200614};
615
Eli Cohene126ba92013-07-07 17:25:49 +0300616struct mlx5_ib_resources {
617 struct ib_cq *c0;
618 struct ib_xrcd *x0;
619 struct ib_xrcd *x1;
620 struct ib_pd *p0;
621 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300622 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200623 struct mlx5_ib_port_resources ports[2];
624 /* Protects changes to the port resources */
625 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300626};
627
Parav Pandite1f24a72017-04-16 07:29:29 +0300628struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200629 const char **names;
630 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300631 u32 num_q_counters;
632 u32 num_cong_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200633 u16 set_id;
634};
635
Mark Bloch0837e862016-06-17 15:10:55 +0300636struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300637 struct mlx5_ib_counters cnts;
Mark Bloch0837e862016-06-17 15:10:55 +0300638};
639
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200640struct mlx5_roce {
641 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
642 * netdev pointer
643 */
644 rwlock_t netdev_lock;
645 struct net_device *netdev;
646 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300647 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300648 enum ib_port_state last_port_state;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200649};
650
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300651struct mlx5_ib_dbg_param {
652 int offset;
653 struct mlx5_ib_dev *dev;
654 struct dentry *dentry;
655};
656
657enum mlx5_ib_dbg_cc_types {
658 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
659 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
660 MLX5_IB_DBG_CC_RP_TIME_RESET,
661 MLX5_IB_DBG_CC_RP_BYTE_RESET,
662 MLX5_IB_DBG_CC_RP_THRESHOLD,
663 MLX5_IB_DBG_CC_RP_AI_RATE,
664 MLX5_IB_DBG_CC_RP_HAI_RATE,
665 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
666 MLX5_IB_DBG_CC_RP_MIN_RATE,
667 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
668 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
669 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
670 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
671 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
672 MLX5_IB_DBG_CC_RP_GD,
673 MLX5_IB_DBG_CC_NP_CNP_DSCP,
674 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
675 MLX5_IB_DBG_CC_NP_CNP_PRIO,
676 MLX5_IB_DBG_CC_MAX,
677};
678
679struct mlx5_ib_dbg_cc_params {
680 struct dentry *root;
681 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
682};
683
Maor Gottlieb03404e82017-05-30 10:29:13 +0300684enum {
685 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
686};
687
Maor Gottliebfe248c32017-05-30 10:29:14 +0300688struct mlx5_ib_dbg_delay_drop {
689 struct dentry *dir_debugfs;
690 struct dentry *rqs_cnt_debugfs;
691 struct dentry *events_cnt_debugfs;
692 struct dentry *timeout_debugfs;
693};
694
Maor Gottlieb03404e82017-05-30 10:29:13 +0300695struct mlx5_ib_delay_drop {
696 struct mlx5_ib_dev *dev;
697 struct work_struct delay_drop_work;
698 /* serialize setting of delay drop */
699 struct mutex lock;
700 u32 timeout;
701 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300702 atomic_t events_cnt;
703 atomic_t rqs_cnt;
704 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300705};
706
Eli Cohene126ba92013-07-07 17:25:49 +0300707struct mlx5_ib_dev {
708 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300709 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200710 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300711 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300712 /* serialize update of capability mask
713 */
714 struct mutex cap_mask_mutex;
715 bool ib_active;
716 struct umr_common umrc;
717 /* sync used page count stats
718 */
Eli Cohene126ba92013-07-07 17:25:49 +0300719 struct mlx5_ib_resources devr;
720 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300721 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300722 /* Prevents soft lock on massive reg MRs */
723 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300724 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200725#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
726 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200727 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200728 /*
729 * Sleepable RCU that prevents destruction of MRs while they are still
730 * being used by a page fault handler.
731 */
732 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200733 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200734#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200735 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300736 /* protect resources needed as part of reset flow */
737 spinlock_t reset_flow_resource_lock;
738 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300739 /* Array with num_ports elements */
740 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300741 struct mlx5_sq_bfreg bfreg;
742 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300743 struct mlx5_ib_delay_drop delay_drop;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300744 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300745
746 /* protect the user_td */
747 struct mutex lb_mutex;
748 u32 user_td;
749 u8 umr_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300750};
751
752static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
753{
754 return container_of(mcq, struct mlx5_ib_cq, mcq);
755}
756
757static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
758{
759 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
760}
761
762static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
763{
764 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
765}
766
Eli Cohene126ba92013-07-07 17:25:49 +0300767static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
768{
769 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
770}
771
772static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
773{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200774 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300775}
776
Yishai Hadas350d0e42016-08-28 14:58:18 +0300777static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
778{
779 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
780}
781
Matan Baraka606b0f2016-02-29 18:05:28 +0200782static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200783{
Matan Baraka606b0f2016-02-29 18:05:28 +0200784 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200785}
786
Eli Cohene126ba92013-07-07 17:25:49 +0300787static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
788{
789 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
790}
791
792static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
793{
794 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
795}
796
797static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
798{
799 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
800}
801
Yishai Hadas79b20a62016-05-23 15:20:50 +0300802static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
803{
804 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
805}
806
Yishai Hadasc5f90922016-05-23 15:20:53 +0300807static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
808{
809 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
810}
811
Eli Cohene126ba92013-07-07 17:25:49 +0300812static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
813{
814 return container_of(msrq, struct mlx5_ib_srq, msrq);
815}
816
817static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
818{
819 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
820}
821
Matan Barakd2370e02016-02-29 18:05:30 +0200822static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
823{
824 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
825}
826
Eli Cohene126ba92013-07-07 17:25:49 +0300827int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
828 struct mlx5_db *db);
829void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
830void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
831void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
832void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
833int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400834 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
835 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400836struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +0200837 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400838int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300839int mlx5_ib_destroy_ah(struct ib_ah *ah);
840struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
841 struct ib_srq_init_attr *init_attr,
842 struct ib_udata *udata);
843int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
844 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
845int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
846int mlx5_ib_destroy_srq(struct ib_srq *srq);
847int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
848 struct ib_recv_wr **bad_wr);
849struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
850 struct ib_qp_init_attr *init_attr,
851 struct ib_udata *udata);
852int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
853 int attr_mask, struct ib_udata *udata);
854int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
855 struct ib_qp_init_attr *qp_init_attr);
856int mlx5_ib_destroy_qp(struct ib_qp *qp);
857int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
858 struct ib_send_wr **bad_wr);
859int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
860 struct ib_recv_wr **bad_wr);
861void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200862int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200863 void *buffer, u32 length,
864 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300865struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
866 const struct ib_cq_init_attr *attr,
867 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300868 struct ib_udata *udata);
869int mlx5_ib_destroy_cq(struct ib_cq *cq);
870int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
871int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
872int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
873int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
874struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
875struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
876 u64 virt_addr, int access_flags,
877 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200878struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
879 struct ib_udata *udata);
880int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200881int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
882 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200883struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
884 int access_flags);
885void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200886int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
887 u64 length, u64 virt_addr, int access_flags,
888 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300889int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300890struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
891 enum ib_mr_type mr_type,
892 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200893int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700894 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300895int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400896 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400897 const struct ib_mad_hdr *in, size_t in_mad_size,
898 struct ib_mad_hdr *out, size_t *out_mad_size,
899 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300900struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
901 struct ib_ucontext *context,
902 struct ib_udata *udata);
903int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300904int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
905int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300906int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
907 struct ib_smp *out_mad);
908int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
909 __be64 *sys_image_guid);
910int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
911 u16 *max_pkeys);
912int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
913 u32 *vendor_id);
914int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
915int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
916int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
917 u16 *pkey);
918int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
919 union ib_gid *gid);
920int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
921 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300922int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
923 struct ib_port_attr *props);
924int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
925void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +0300926void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
927 unsigned long max_page_shift,
928 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +0300929 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200930void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
931 int page_shift, size_t offset, size_t num_pages,
932 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300933void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200934 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300935void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
936int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
937int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
938int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200939
940struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
941void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200942int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
943 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300944struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
945 struct ib_wq_init_attr *init_attr,
946 struct ib_udata *udata);
947int mlx5_ib_destroy_wq(struct ib_wq *wq);
948int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
949 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300950struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
951 struct ib_rwq_ind_table_init_attr *init_attr,
952 struct ib_udata *udata);
953int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300954
Haggai Eran8cdd3122014-12-11 17:04:20 +0200955#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300956void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200957void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
958 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200959int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
960void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
961int __init mlx5_ib_odp_init(void);
962void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200963void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
964 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200965void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
966void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
967 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200968#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300969static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200970{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300971 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200972}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200973
Haggai Eran6aec21f2014-12-11 17:04:23 +0200974static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200975static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200976static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200977static inline void mlx5_ib_odp_cleanup(void) {}
978static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
979static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
980 size_t nentries, struct mlx5_ib_mr *mr,
981 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200982
Haggai Eran8cdd3122014-12-11 17:04:20 +0200983#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
984
Arnd Bergmann9967c702016-03-23 11:37:45 +0100985int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
986 u8 port, struct ifla_vf_info *info);
987int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
988 u8 port, int state);
989int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
990 u8 port, struct ifla_vf_stats *stats);
991int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
992 u64 guid, int type);
993
Achiad Shochat2811ba52015-12-23 18:47:24 +0200994__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
995 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +0200996int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
997 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +0200998
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300999void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
1000int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
1001
Haggai Erand16e91d2016-02-29 15:45:05 +02001002/* GSI QP helper functions */
1003struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1004 struct ib_qp_init_attr *init_attr);
1005int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1006int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1007 int attr_mask);
1008int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1009 int qp_attr_mask,
1010 struct ib_qp_init_attr *qp_init_attr);
1011int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1012 struct ib_send_wr **bad_wr);
1013int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1014 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001015void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001016
Haggai Eran25361e02016-02-29 15:45:08 +02001017int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1018
Eli Cohene126ba92013-07-07 17:25:49 +03001019static inline void init_query_mad(struct ib_smp *mad)
1020{
1021 mad->base_version = 1;
1022 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1023 mad->class_version = 1;
1024 mad->method = IB_MGMT_METHOD_GET;
1025}
1026
1027static inline u8 convert_access(int acc)
1028{
1029 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1030 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1031 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1032 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1033 MLX5_PERM_LOCAL_READ;
1034}
1035
Sagi Grimbergb6364012015-09-02 22:23:04 +03001036static inline int is_qp1(enum ib_qp_type qp_type)
1037{
Haggai Erand16e91d2016-02-29 15:45:05 +02001038 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001039}
1040
Haggai Erancc149f752014-12-11 17:04:21 +02001041#define MLX5_MAX_UMR_SHIFT 16
1042#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1043
Leon Romanovsky051f2632015-12-20 12:16:11 +02001044static inline u32 check_cq_create_flags(u32 flags)
1045{
1046 /*
1047 * It returns non-zero value for unsupported CQ
1048 * create flags, otherwise it returns zero.
1049 */
Leon Romanovsky34356f62015-12-29 17:01:30 +02001050 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1051 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001052}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001053
1054static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1055 u32 *user_index)
1056{
1057 if (cqe_version) {
1058 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1059 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1060 return -EINVAL;
1061 *user_index = cmd_uidx;
1062 } else {
1063 *user_index = MLX5_IB_DEFAULT_UIDX;
1064 }
1065
1066 return 0;
1067}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001068
1069static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1070 struct mlx5_ib_create_qp *ucmd,
1071 int inlen,
1072 u32 *user_index)
1073{
1074 u8 cqe_version = ucontext->cqe_version;
1075
1076 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1077 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1078 return 0;
1079
1080 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1081 !!cqe_version))
1082 return -EINVAL;
1083
1084 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1085}
1086
1087static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1088 struct mlx5_ib_create_srq *ucmd,
1089 int inlen,
1090 u32 *user_index)
1091{
1092 u8 cqe_version = ucontext->cqe_version;
1093
1094 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1095 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1096 return 0;
1097
1098 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1099 !!cqe_version))
1100 return -EINVAL;
1101
1102 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1103}
Eli Cohenb037c292017-01-03 23:55:26 +02001104
1105static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1106{
1107 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1108 MLX5_UARS_IN_PAGE : 1;
1109}
1110
1111static inline int get_num_uars(struct mlx5_ib_dev *dev,
1112 struct mlx5_bfreg_info *bfregi)
1113{
1114 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_sys_pages;
1115}
1116
Eli Cohene126ba92013-07-07 17:25:49 +03001117#endif /* MLX5_IB_H */