blob: caed1fe76102ddd16808bac81cfebb89c5c6d79e [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
Mark Blochb823dd62018-09-06 17:27:05 +030042#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/mlx5/qp.h>
44#include <linux/mlx5/srq.h>
Mark Bloch2ea26202018-09-06 17:27:03 +030045#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030046#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020047#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020048#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030049#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030050#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030051#include <rdma/mlx5_user_ioctl_cmds.h>
Eli Cohene126ba92013-07-07 17:25:49 +030052
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060053#define mlx5_ib_dbg(_dev, format, arg...) \
54 dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
55 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030056
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060057#define mlx5_ib_err(_dev, format, arg...) \
58 dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
59 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030060
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060061#define mlx5_ib_warn(_dev, format, arg...) \
62 dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
63 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030064
Matan Barakb368d7c2015-12-15 20:30:12 +020065#define field_avail(type, fld, sz) (offsetof(type, fld) + \
66 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020067#define MLX5_IB_DEFAULT_UIDX 0xffffff
68#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020069
Majd Dibbiny762f8992016-10-27 16:36:47 +030070#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
71
Eli Cohene126ba92013-07-07 17:25:49 +030072enum {
73 MLX5_IB_MMAP_CMD_SHIFT = 8,
74 MLX5_IB_MMAP_CMD_MASK = 0xff,
75};
76
Eli Cohene126ba92013-07-07 17:25:49 +030077enum {
78 MLX5_RES_SCAT_DATA32_CQE = 0x1,
79 MLX5_RES_SCAT_DATA64_CQE = 0x2,
80 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
81 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
82};
83
Eli Cohene126ba92013-07-07 17:25:49 +030084enum mlx5_ib_mad_ifc_flags {
85 MLX5_MAD_IFC_IGNORE_MKEY = 1,
86 MLX5_MAD_IFC_IGNORE_BKEY = 2,
87 MLX5_MAD_IFC_NET_VIEW = 4,
88};
89
Leon Romanovsky051f2632015-12-20 12:16:11 +020090enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020091 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020092};
93
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020094enum {
95 MLX5_CQE_VERSION_V0,
96 MLX5_CQE_VERSION_V1,
97};
98
Artemy Kovalyoveb761892017-08-17 15:52:09 +030099enum {
100 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
101 MLX5_TM_MAX_SGE = 1,
102};
103
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200104enum {
105 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200106 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200107};
108
Ariel Levkovich24da0012018-04-05 18:53:27 +0300109enum {
110 MLX5_MAX_MEMIC_PAGES = 0x100,
111 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
112};
113
114enum {
115 MLX5_MEMIC_BASE_ALIGN = 6,
116 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
117};
118
Eli Cohene126ba92013-07-07 17:25:49 +0300119struct mlx5_ib_ucontext {
120 struct ib_ucontext ibucontext;
121 struct list_head db_page_list;
122
123 /* protect doorbell record alloc/free
124 */
125 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200126 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200127 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200128 /* Transport Domain number */
129 u32 tdn;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200130
Eli Cohenb037c292017-01-03 23:55:26 +0200131 u64 lib_caps;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300132 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300133 u16 devx_uid;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300134 /* For RoCE LAG TX affinity */
135 atomic_t tx_port_affinity;
Eli Cohene126ba92013-07-07 17:25:49 +0300136};
137
138static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
139{
140 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
141}
142
143struct mlx5_ib_pd {
144 struct ib_pd ibpd;
145 u32 pdn;
Yishai Hadasa1069c12018-09-20 21:39:19 +0300146 u16 uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300147};
148
Mark Blochb4749bf2018-08-28 14:18:51 +0300149enum {
150 MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
Mark Blocha090d0d2018-08-28 14:18:54 +0300151 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
Mark Bloch08aeb972018-08-28 14:18:53 +0300152 MLX5_IB_FLOW_ACTION_DECAP,
Eli Cohene126ba92013-07-07 17:25:49 +0300153};
154
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200155#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200156#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200157#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
158#error "Invalid number of bypass priorities"
159#endif
160#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
161
162#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300163#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300164#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200165struct mlx5_ib_flow_prio {
166 struct mlx5_flow_table *flow_table;
167 unsigned int refcount;
168};
169
170struct mlx5_ib_flow_handler {
171 struct list_head list;
172 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300173 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000174 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300175 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300176 struct mlx5_ib_dev *dev;
177 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200178};
179
Yishai Hadasfd44e382018-07-23 15:25:07 +0300180struct mlx5_ib_flow_matcher {
181 struct mlx5_ib_match_params matcher_mask;
182 int mask_len;
183 enum mlx5_ib_flow_type flow_type;
Mark Blochb47fd4f2018-09-06 17:27:07 +0300184 enum mlx5_flow_namespace_type ns_type;
Yishai Hadasfd44e382018-07-23 15:25:07 +0300185 u16 priority;
186 struct mlx5_core_dev *mdev;
187 atomic_t usecnt;
188 u8 match_criteria_enable;
189};
190
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200191struct mlx5_ib_flow_db {
192 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Mark Bloch78dd0c42018-09-02 12:51:31 +0300193 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300194 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300195 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300196 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200197 /* Protect flow steering bypass flow tables
198 * when add/del flow rules.
199 * only single add/removal of flow steering rule could be done
200 * simultaneously.
201 */
202 struct mutex lock;
203};
204
Eli Cohene126ba92013-07-07 17:25:49 +0300205/* Use macros here so that don't have to duplicate
206 * enum ib_send_flags and enum ib_qp_type for low-level driver
207 */
208
Artemy Kovalyov31616252017-01-02 11:37:42 +0200209#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
210#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
211#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
212#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
213#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
214#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200215
Eli Cohene126ba92013-07-07 17:25:49 +0300216#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200217/*
218 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
219 * creates the actual hardware QP.
220 */
221#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200222#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
223#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300224#define MLX5_IB_WR_UMR IB_WR_RESERVED1
225
Artemy Kovalyov31616252017-01-02 11:37:42 +0200226#define MLX5_IB_UMR_OCTOWORD 16
227#define MLX5_IB_UMR_XLT_ALIGNMENT 64
228
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200229#define MLX5_IB_UPD_XLT_ZAP BIT(0)
230#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
231#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
232#define MLX5_IB_UPD_XLT_ADDR BIT(3)
233#define MLX5_IB_UPD_XLT_PD BIT(4)
234#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200235#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200236
Haggai Eranb11a4f92016-02-29 15:45:03 +0200237/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
238 *
239 * These flags are intended for internal use by the mlx5_ib driver, and they
240 * rely on the range reserved for that use in the ib_qp_create_flags enum.
241 */
242
243/* Create a UD QP whose source QP number is 1 */
244static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
245{
246 return IB_QP_CREATE_RESERVED_START;
247}
248
Eli Cohene126ba92013-07-07 17:25:49 +0300249struct wr_list {
250 u16 opcode;
251 u16 next;
252};
253
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200254enum mlx5_ib_rq_flags {
255 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200256 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200257};
258
Eli Cohene126ba92013-07-07 17:25:49 +0300259struct mlx5_ib_wq {
260 u64 *wrid;
261 u32 *wr_data;
262 struct wr_list *w_list;
263 unsigned *wqe_head;
264 u16 unsig_count;
265
266 /* serialize post to the work queue
267 */
268 spinlock_t lock;
269 int wqe_cnt;
270 int max_post;
271 int max_gs;
272 int offset;
273 int wqe_shift;
274 unsigned head;
275 unsigned tail;
276 u16 cur_post;
277 u16 last_poll;
278 void *qend;
279};
280
Maor Gottlieb03404e82017-05-30 10:29:13 +0300281enum mlx5_ib_wq_flags {
282 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300283 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300284};
285
Noa Osherovichb4f34592017-10-17 18:01:12 +0300286#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
287#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
288#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
289#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
290
Yishai Hadas79b20a62016-05-23 15:20:50 +0300291struct mlx5_ib_rwq {
292 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300293 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300294 u32 rq_num_pas;
295 u32 log_rq_stride;
296 u32 log_rq_size;
297 u32 rq_page_offset;
298 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300299 u32 log_num_strides;
300 u32 two_byte_shift_en;
301 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300302 struct ib_umem *umem;
303 size_t buf_size;
304 unsigned int page_shift;
305 int create_type;
306 struct mlx5_db db;
307 u32 user_index;
308 u32 wqe_count;
309 u32 wqe_shift;
310 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300311 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300312};
313
Eli Cohene126ba92013-07-07 17:25:49 +0300314enum {
315 MLX5_QP_USER,
316 MLX5_QP_KERNEL,
317 MLX5_QP_EMPTY
318};
319
Yishai Hadas79b20a62016-05-23 15:20:50 +0300320enum {
321 MLX5_WQ_USER,
322 MLX5_WQ_KERNEL
323};
324
Yishai Hadasc5f90922016-05-23 15:20:53 +0300325struct mlx5_ib_rwq_ind_table {
326 struct ib_rwq_ind_table ib_rwq_ind_tbl;
327 u32 rqtn;
Yishai Hadas5deba862018-09-20 21:39:28 +0300328 u16 uid;
Yishai Hadasc5f90922016-05-23 15:20:53 +0300329};
330
majd@mellanox.com19098df2016-01-14 19:13:03 +0200331struct mlx5_ib_ubuffer {
332 struct ib_umem *umem;
333 int buf_size;
334 u64 buf_addr;
335};
336
337struct mlx5_ib_qp_base {
338 struct mlx5_ib_qp *container_mibqp;
339 struct mlx5_core_qp mqp;
340 struct mlx5_ib_ubuffer ubuffer;
341};
342
343struct mlx5_ib_qp_trans {
344 struct mlx5_ib_qp_base base;
345 u16 xrcdn;
346 u8 alt_port;
347 u8 atomic_rd_en;
348 u8 resp_depth;
349};
350
Yishai Hadas28d61372016-05-23 15:20:56 +0300351struct mlx5_ib_rss_qp {
352 u32 tirn;
353};
354
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200355struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200356 struct mlx5_ib_qp_base base;
357 struct mlx5_ib_wq *rq;
358 struct mlx5_ib_ubuffer ubuffer;
359 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200360 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200361 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200362 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200363};
364
365struct mlx5_ib_sq {
366 struct mlx5_ib_qp_base base;
367 struct mlx5_ib_wq *sq;
368 struct mlx5_ib_ubuffer ubuffer;
369 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000370 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200371 u32 tisn;
372 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200373};
374
375struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200376 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200377 struct mlx5_ib_rq rq;
378};
379
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200380struct mlx5_bf {
381 int buf_size;
382 unsigned long offset;
383 struct mlx5_sq_bfreg *bfreg;
384};
385
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200386struct mlx5_ib_dct {
387 struct mlx5_core_dct mdct;
388 u32 *in;
389};
390
Eli Cohene126ba92013-07-07 17:25:49 +0300391struct mlx5_ib_qp {
392 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200393 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200394 struct mlx5_ib_qp_trans trans_qp;
395 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300396 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200397 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200398 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200399 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300400
401 struct mlx5_db db;
402 struct mlx5_ib_wq rq;
403
Eli Cohene126ba92013-07-07 17:25:49 +0300404 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300405 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300406 struct mlx5_ib_wq sq;
407
Eli Cohene126ba92013-07-07 17:25:49 +0300408 /* serialize qp state modifications
409 */
410 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300411 u32 flags;
412 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300413 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300414 int wq_sig;
415 int scat_cqe;
416 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200417 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300418 int has_rq;
419
420 /* only for user space QPs. For kernel
421 * we have it from the bf object
422 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200423 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200426
427 /* Store signature errors */
428 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200429
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300430 struct list_head qps_list;
431 struct list_head cq_recv_list;
432 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200433 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300434 u32 underlay_qpn;
Mark Bloch175edba2018-09-17 13:30:48 +0300435 u32 flags_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200436 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
437 enum ib_qp_type qp_sub_type;
Eli Cohene126ba92013-07-07 17:25:49 +0300438};
439
440struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200441 struct mlx5_frag_buf_ctrl fbc;
Tariq Toukan4972e6f2018-09-12 15:36:41 +0300442 struct mlx5_frag_buf frag_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300443 struct ib_umem *umem;
444 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200445 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300446};
447
448enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200449 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
450 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
451 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
452 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
453 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
454 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200455 /* QP uses 1 as its source QP number */
456 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300457 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300458 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200459 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300460 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200461 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300462 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300463};
464
Haggai Eran968e78d2014-12-11 17:04:11 +0200465struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100466 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200467 u64 virt_addr;
468 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200469 struct ib_pd *pd;
470 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200471 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200472 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200473 int access_flags;
474 u32 mkey;
475};
476
Bart Van Asschef696bf62018-07-18 09:25:14 -0700477static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100478{
479 return container_of(wr, struct mlx5_umr_wr, wr);
480}
481
Eli Cohene126ba92013-07-07 17:25:49 +0300482struct mlx5_shared_mr_info {
483 int mr_id;
484 struct ib_umem *umem;
485};
486
Guy Levi7a0c8f42017-10-19 08:25:53 +0300487enum mlx5_ib_cq_pr_flags {
488 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
489};
490
Eli Cohene126ba92013-07-07 17:25:49 +0300491struct mlx5_ib_cq {
492 struct ib_cq ibcq;
493 struct mlx5_core_cq mcq;
494 struct mlx5_ib_cq_buf buf;
495 struct mlx5_db db;
496
497 /* serialize access to the CQ
498 */
499 spinlock_t lock;
500
501 /* protect resize cq
502 */
503 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200504 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300505 struct ib_umem *resize_umem;
506 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300507 struct list_head list_send_qp;
508 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200509 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200510 struct list_head wc_list;
511 enum ib_cq_notify_flags notify_flags;
512 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300513 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200514};
515
516struct mlx5_ib_wc {
517 struct ib_wc wc;
518 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300519};
520
521struct mlx5_ib_srq {
522 struct ib_srq ibsrq;
523 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200524 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300525 struct mlx5_db db;
Guy Levi20e5a592018-11-26 08:15:39 +0200526 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300527 u64 *wrid;
528 /* protect SRQ hanlding
529 */
530 spinlock_t lock;
531 int head;
532 int tail;
533 u16 wqe_ctr;
534 struct ib_umem *umem;
535 /* serialize arming a SRQ
536 */
537 struct mutex mutex;
538 int wq_sig;
539};
540
541struct mlx5_ib_xrcd {
542 struct ib_xrcd ibxrcd;
543 u32 xrcdn;
Yishai Hadasd00614c2018-09-20 21:39:31 +0300544 u16 uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300545};
546
Haggai Erancc149f752014-12-11 17:04:21 +0200547enum mlx5_ib_mtt_access_flags {
548 MLX5_IB_MTT_READ = (1 << 0),
549 MLX5_IB_MTT_WRITE = (1 << 1),
550};
551
Ariel Levkovich24da0012018-04-05 18:53:27 +0300552struct mlx5_ib_dm {
553 struct ib_dm ibdm;
554 phys_addr_t dev_addr;
555};
556
Haggai Erancc149f752014-12-11 17:04:21 +0200557#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
558
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300559#define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
560 IB_ACCESS_REMOTE_WRITE |\
561 IB_ACCESS_REMOTE_READ |\
562 IB_ACCESS_REMOTE_ATOMIC |\
563 IB_ZERO_BASED)
564
Eli Cohene126ba92013-07-07 17:25:49 +0300565struct mlx5_ib_mr {
566 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300567 void *descs;
568 dma_addr_t desc_map;
569 int ndescs;
570 int max_descs;
571 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200572 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200573 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300574 struct ib_umem *umem;
575 struct mlx5_shared_mr_info *smr_info;
576 struct list_head list;
577 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300578 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300579 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300580 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300581 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200582 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200583 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300584 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200585 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200586
587 struct mlx5_ib_mr *parent;
588 atomic_t num_leaf_free;
589 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300590};
591
Matan Barakd2370e02016-02-29 18:05:30 +0200592struct mlx5_ib_mw {
593 struct ib_mw ibmw;
594 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300595 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300596};
597
Shachar Raindela74d2412014-05-22 14:50:12 +0300598struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100599 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300600 enum ib_wc_status status;
601 struct completion done;
602};
603
Eli Cohene126ba92013-07-07 17:25:49 +0300604struct umr_common {
605 struct ib_pd *pd;
606 struct ib_cq *cq;
607 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300608 /* control access to UMR QP
609 */
610 struct semaphore sem;
611};
612
613enum {
614 MLX5_FMR_INVALID,
615 MLX5_FMR_VALID,
616 MLX5_FMR_BUSY,
617};
618
Eli Cohene126ba92013-07-07 17:25:49 +0300619struct mlx5_cache_ent {
620 struct list_head head;
621 /* sync access to the cahce entry
622 */
623 spinlock_t lock;
624
625
626 struct dentry *dir;
627 char name[4];
628 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200629 u32 xlt;
630 u32 access_mode;
631 u32 page;
632
Eli Cohene126ba92013-07-07 17:25:49 +0300633 u32 size;
634 u32 cur;
635 u32 miss;
636 u32 limit;
637
638 struct dentry *fsize;
639 struct dentry *fcur;
640 struct dentry *fmiss;
641 struct dentry *flimit;
642
643 struct mlx5_ib_dev *dev;
644 struct work_struct work;
645 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300646 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200647 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300648};
649
650struct mlx5_mr_cache {
651 struct workqueue_struct *wq;
652 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
653 int stopped;
654 struct dentry *root;
655 unsigned long last_add;
656};
657
Haggai Erand16e91d2016-02-29 15:45:05 +0200658struct mlx5_ib_gsi_qp;
659
660struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200661 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200662 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200663 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200664};
665
Eli Cohene126ba92013-07-07 17:25:49 +0300666struct mlx5_ib_resources {
667 struct ib_cq *c0;
668 struct ib_xrcd *x0;
669 struct ib_xrcd *x1;
670 struct ib_pd *p0;
671 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300672 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200673 struct mlx5_ib_port_resources ports[2];
674 /* Protects changes to the port resources */
675 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300676};
677
Parav Pandite1f24a72017-04-16 07:29:29 +0300678struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200679 const char **names;
680 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300681 u32 num_q_counters;
682 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300683 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200684 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200685 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200686};
687
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200688struct mlx5_ib_multiport_info;
689
690struct mlx5_ib_multiport {
691 struct mlx5_ib_multiport_info *mpi;
692 /* To be held when accessing the multiport info */
693 spinlock_t mpi_lock;
694};
695
Mark Bloch0837e862016-06-17 15:10:55 +0300696struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300697 struct mlx5_ib_counters cnts;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200698 struct mlx5_ib_multiport mp;
Parav Pandita9e546e2018-01-04 17:25:39 +0200699 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Mark Bloch0837e862016-06-17 15:10:55 +0300700};
701
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200702struct mlx5_roce {
703 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
704 * netdev pointer
705 */
706 rwlock_t netdev_lock;
707 struct net_device *netdev;
708 struct notifier_block nb;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300709 atomic_t tx_port_affinity;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300710 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200711 struct mlx5_ib_dev *dev;
712 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200713};
714
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300715struct mlx5_ib_dbg_param {
716 int offset;
717 struct mlx5_ib_dev *dev;
718 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200719 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300720};
721
722enum mlx5_ib_dbg_cc_types {
723 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
724 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
725 MLX5_IB_DBG_CC_RP_TIME_RESET,
726 MLX5_IB_DBG_CC_RP_BYTE_RESET,
727 MLX5_IB_DBG_CC_RP_THRESHOLD,
728 MLX5_IB_DBG_CC_RP_AI_RATE,
729 MLX5_IB_DBG_CC_RP_HAI_RATE,
730 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
731 MLX5_IB_DBG_CC_RP_MIN_RATE,
732 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
733 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
734 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
735 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
736 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
737 MLX5_IB_DBG_CC_RP_GD,
738 MLX5_IB_DBG_CC_NP_CNP_DSCP,
739 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
740 MLX5_IB_DBG_CC_NP_CNP_PRIO,
741 MLX5_IB_DBG_CC_MAX,
742};
743
744struct mlx5_ib_dbg_cc_params {
745 struct dentry *root;
746 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
747};
748
Maor Gottlieb03404e82017-05-30 10:29:13 +0300749enum {
750 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
751};
752
Maor Gottliebfe248c32017-05-30 10:29:14 +0300753struct mlx5_ib_dbg_delay_drop {
754 struct dentry *dir_debugfs;
755 struct dentry *rqs_cnt_debugfs;
756 struct dentry *events_cnt_debugfs;
757 struct dentry *timeout_debugfs;
758};
759
Maor Gottlieb03404e82017-05-30 10:29:13 +0300760struct mlx5_ib_delay_drop {
761 struct mlx5_ib_dev *dev;
762 struct work_struct delay_drop_work;
763 /* serialize setting of delay drop */
764 struct mutex lock;
765 u32 timeout;
766 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300767 atomic_t events_cnt;
768 atomic_t rqs_cnt;
769 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300770};
771
Mark Bloch16c19752018-01-01 13:06:58 +0200772enum mlx5_ib_stages {
773 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000774 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200775 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000776 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200777 MLX5_IB_STAGE_ROCE,
778 MLX5_IB_STAGE_DEVICE_RESOURCES,
779 MLX5_IB_STAGE_ODP,
780 MLX5_IB_STAGE_COUNTERS,
781 MLX5_IB_STAGE_CONG_DEBUGFS,
782 MLX5_IB_STAGE_UAR,
783 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200784 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200785 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200786 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200787 MLX5_IB_STAGE_DELAY_DROP,
788 MLX5_IB_STAGE_CLASS_ATTR,
Mark Blochfc385b72018-01-16 14:34:48 +0000789 MLX5_IB_STAGE_REP_REG,
Mark Bloch16c19752018-01-01 13:06:58 +0200790 MLX5_IB_STAGE_MAX,
791};
792
793struct mlx5_ib_stage {
794 int (*init)(struct mlx5_ib_dev *dev);
795 void (*cleanup)(struct mlx5_ib_dev *dev);
796};
797
798#define STAGE_CREATE(_stage, _init, _cleanup) \
799 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
800
801struct mlx5_ib_profile {
802 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
803};
804
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200805struct mlx5_ib_multiport_info {
806 struct list_head list;
807 struct mlx5_ib_dev *ibdev;
808 struct mlx5_core_dev *mdev;
809 struct completion unref_comp;
810 u64 sys_image_guid;
811 u32 mdev_refcnt;
812 bool is_master;
813 bool unaffiliate;
814};
815
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300816struct mlx5_ib_flow_action {
817 struct ib_flow_action ib_action;
818 union {
819 struct {
820 u64 ib_flags;
821 struct mlx5_accel_esp_xfrm *ctx;
822 } esp_aes_gcm;
Mark Blochb4749bf2018-08-28 14:18:51 +0300823 struct {
824 struct mlx5_ib_dev *dev;
825 u32 sub_type;
826 u32 action_id;
827 } flow_action_raw;
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300828 };
829};
830
Ariel Levkovich24da0012018-04-05 18:53:27 +0300831struct mlx5_memic {
832 struct mlx5_core_dev *dev;
833 spinlock_t memic_lock;
834 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
835};
836
Raed Salem5e95af52018-05-31 16:43:40 +0300837struct mlx5_read_counters_attr {
838 struct mlx5_fc *hw_cntrs_hndl;
839 u64 *out;
840 u32 flags;
841};
842
Raed Salem3b3233f2018-05-31 16:43:39 +0300843enum mlx5_ib_counters_type {
844 MLX5_IB_COUNTERS_FLOW,
845};
846
Raed Salemb29e2a12018-05-31 16:43:38 +0300847struct mlx5_ib_mcounters {
848 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300849 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300850 /* number of counters supported for this counters type */
851 u32 counters_num;
852 struct mlx5_fc *hw_cntrs_hndl;
853 /* read function for this counters type */
854 int (*read_counters)(struct ib_device *ibdev,
855 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300856 /* max index set as part of create_flow */
857 u32 cntrs_max_index;
858 /* number of counters data entries (<description,index> pair) */
859 u32 ncounters;
860 /* counters data array for descriptions and indexes */
861 struct mlx5_ib_flow_counters_desc *counters_data;
862 /* protects access to mcounters internal data */
863 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300864};
865
866static inline struct mlx5_ib_mcounters *
867to_mcounters(struct ib_counters *ibcntrs)
868{
869 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
870}
871
Mark Bloch2ea26202018-09-06 17:27:03 +0300872int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
873 bool is_egress,
874 struct mlx5_flow_act *action);
Mark Blocha560f1d2018-09-17 13:30:47 +0300875struct mlx5_ib_lb_state {
876 /* protect the user_td */
877 struct mutex mutex;
878 u32 user_td;
Mark Bloch0042f9e2018-09-17 13:30:49 +0300879 int qps;
880 bool enabled;
Mark Blocha560f1d2018-09-17 13:30:47 +0300881};
882
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800883struct mlx5_ib_pf_eq {
884 struct mlx5_ib_dev *dev;
885 struct mlx5_eq *core;
886 struct work_struct work;
887 spinlock_t lock; /* Pagefaults spinlock */
888 struct workqueue_struct *wq;
889 mempool_t *pool;
890};
891
Eli Cohene126ba92013-07-07 17:25:49 +0300892struct mlx5_ib_dev {
893 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300894 struct mlx5_core_dev *mdev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200895 struct mlx5_roce roce[MLX5_MAX_PORTS];
Eli Cohene126ba92013-07-07 17:25:49 +0300896 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300897 /* serialize update of capability mask
898 */
899 struct mutex cap_mask_mutex;
900 bool ib_active;
901 struct umr_common umrc;
902 /* sync used page count stats
903 */
Eli Cohene126ba92013-07-07 17:25:49 +0300904 struct mlx5_ib_resources devr;
905 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300906 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300907 /* Prevents soft lock on massive reg MRs */
908 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300909 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200910#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
911 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200912 u64 odp_max_size;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800913 struct mlx5_ib_pf_eq odp_pf_eq;
914
Haggai Eran6aec21f2014-12-11 17:04:23 +0200915 /*
916 * Sleepable RCU that prevents destruction of MRs while they are still
917 * being used by a page fault handler.
918 */
919 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200920 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200921#endif
Mark Bloch9a4ca382018-01-16 14:42:35 +0000922 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300923 /* protect resources needed as part of reset flow */
924 spinlock_t reset_flow_resource_lock;
925 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300926 /* Array with num_ports elements */
927 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300928 struct mlx5_sq_bfreg bfreg;
929 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300930 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200931 const struct mlx5_ib_profile *profile;
Mark Blochfc385b72018-01-16 14:34:48 +0000932 struct mlx5_eswitch_rep *rep;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300933
Mark Blocha560f1d2018-09-17 13:30:47 +0300934 struct mlx5_ib_lb_state lb;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300935 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200936 struct list_head ib_dev_list;
937 u64 sys_image_guid;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300938 struct mlx5_memic memic;
Yishai Hadas76dc5a82018-09-20 21:45:19 +0300939 u16 devx_whitelist_uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300940};
941
942static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
943{
944 return container_of(mcq, struct mlx5_ib_cq, mcq);
945}
946
947static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
948{
949 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
950}
951
952static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
953{
954 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
955}
956
Eli Cohene126ba92013-07-07 17:25:49 +0300957static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
958{
959 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
960}
961
962static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
963{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200964 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300965}
966
Yishai Hadas350d0e42016-08-28 14:58:18 +0300967static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
968{
969 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
970}
971
Matan Baraka606b0f2016-02-29 18:05:28 +0200972static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200973{
Matan Baraka606b0f2016-02-29 18:05:28 +0200974 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200975}
976
Eli Cohene126ba92013-07-07 17:25:49 +0300977static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
978{
979 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
980}
981
982static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
983{
984 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
985}
986
987static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
988{
989 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
990}
991
Yishai Hadas79b20a62016-05-23 15:20:50 +0300992static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
993{
994 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
995}
996
Yishai Hadasc5f90922016-05-23 15:20:53 +0300997static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
998{
999 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1000}
1001
Eli Cohene126ba92013-07-07 17:25:49 +03001002static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1003{
1004 return container_of(msrq, struct mlx5_ib_srq, msrq);
1005}
1006
Ariel Levkovich24da0012018-04-05 18:53:27 +03001007static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1008{
1009 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1010}
1011
Eli Cohene126ba92013-07-07 17:25:49 +03001012static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1013{
1014 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1015}
1016
Matan Barakd2370e02016-02-29 18:05:30 +02001017static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1018{
1019 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1020}
1021
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03001022static inline struct mlx5_ib_flow_action *
1023to_mflow_act(struct ib_flow_action *ibact)
1024{
1025 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1026}
1027
Eli Cohene126ba92013-07-07 17:25:49 +03001028int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
1029 struct mlx5_db *db);
1030void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1031void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1032void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1033void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1034int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -04001035 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1036 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001037struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +02001038 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001039int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001040int mlx5_ib_destroy_ah(struct ib_ah *ah);
1041struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
1042 struct ib_srq_init_attr *init_attr,
1043 struct ib_udata *udata);
1044int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1045 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1046int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1047int mlx5_ib_destroy_srq(struct ib_srq *srq);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001048int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1049 const struct ib_recv_wr **bad_wr);
Mark Bloch0042f9e2018-09-17 13:30:49 +03001050int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1051void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
Eli Cohene126ba92013-07-07 17:25:49 +03001052struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1053 struct ib_qp_init_attr *init_attr,
1054 struct ib_udata *udata);
1055int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1056 int attr_mask, struct ib_udata *udata);
1057int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1058 struct ib_qp_init_attr *qp_init_attr);
1059int mlx5_ib_destroy_qp(struct ib_qp *qp);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001060void mlx5_ib_drain_sq(struct ib_qp *qp);
1061void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001062int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1063 const struct ib_send_wr **bad_wr);
1064int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1065 const struct ib_recv_wr **bad_wr);
Eli Cohene126ba92013-07-07 17:25:49 +03001066void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +02001067int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +02001068 void *buffer, u32 length,
1069 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +03001070struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1071 const struct ib_cq_init_attr *attr,
1072 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +03001073 struct ib_udata *udata);
1074int mlx5_ib_destroy_cq(struct ib_cq *cq);
1075int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1076int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1077int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1078int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1079struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1080struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1081 u64 virt_addr, int access_flags,
1082 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +02001083struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1084 struct ib_udata *udata);
1085int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001086int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1087 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001088struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1089 int access_flags);
1090void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001091int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1092 u64 length, u64 virt_addr, int access_flags,
1093 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001094int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001095struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1096 enum ib_mr_type mr_type,
1097 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001098int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001099 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001100int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001101 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -04001102 const struct ib_mad_hdr *in, size_t in_mad_size,
1103 struct ib_mad_hdr *out, size_t *out_mad_size,
1104 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001105struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1106 struct ib_ucontext *context,
1107 struct ib_udata *udata);
1108int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +03001109int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1110int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001111int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1112 struct ib_smp *out_mad);
1113int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1114 __be64 *sys_image_guid);
1115int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1116 u16 *max_pkeys);
1117int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1118 u32 *vendor_id);
1119int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1120int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1121int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1122 u16 *pkey);
1123int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1124 union ib_gid *gid);
1125int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1126 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001127int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1128 struct ib_port_attr *props);
1129int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1130void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001131void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1132 unsigned long max_page_shift,
1133 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001134 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001135void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1136 int page_shift, size_t offset, size_t num_pages,
1137 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001138void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001139 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001140void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
Yonatan Cohen5d6ff1b2018-10-09 12:05:13 +03001141int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
Eli Cohene126ba92013-07-07 17:25:49 +03001142int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1143int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001144
1145struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1146void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001147int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1148 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001149struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1150 struct ib_wq_init_attr *init_attr,
1151 struct ib_udata *udata);
1152int mlx5_ib_destroy_wq(struct ib_wq *wq);
1153int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1154 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001155struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1156 struct ib_rwq_ind_table_init_attr *init_attr,
1157 struct ib_udata *udata);
1158int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001159bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001160struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1161 struct ib_ucontext *context,
1162 struct ib_dm_alloc_attr *attr,
1163 struct uverbs_attr_bundle *attrs);
1164int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001165struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1166 struct ib_dm_mr_attr *attr,
1167 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001168
Haggai Eran8cdd3122014-12-11 17:04:20 +02001169#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001170void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001171int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001172void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001173int __init mlx5_ib_odp_init(void);
1174void mlx5_ib_odp_cleanup(void);
Jason Gunthorpeb5231b02018-09-16 20:48:04 +03001175void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
Haggai Eranb4cfe442014-12-11 17:04:26 +02001176 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001177void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1178void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1179 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001180#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001181static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001182{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001183 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001184}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001185
Haggai Eran6aec21f2014-12-11 17:04:23 +02001186static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001187static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001188static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001189static inline void mlx5_ib_odp_cleanup(void) {}
1190static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1191static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1192 size_t nentries, struct mlx5_ib_mr *mr,
1193 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001194
Haggai Eran8cdd3122014-12-11 17:04:20 +02001195#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1196
Mark Blochb5ca15a2018-01-23 11:16:30 +00001197/* Needed for rep profile */
1198int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1199void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1200int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1201int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1202int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1203int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1204void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1205int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1206void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1207int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1208void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1209int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1210void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001211void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001212int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1213void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001214int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001215void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1216 const struct mlx5_ib_profile *profile,
1217 int stage);
1218void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1219 const struct mlx5_ib_profile *profile);
1220
Arnd Bergmann9967c702016-03-23 11:37:45 +01001221int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1222 u8 port, struct ifla_vf_info *info);
1223int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1224 u8 port, int state);
1225int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1226 u8 port, struct ifla_vf_stats *stats);
1227int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1228 u64 guid, int type);
1229
Parav Pandit47ec3862018-06-13 10:22:06 +03001230__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1231 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001232
Parav Pandita9e546e2018-01-04 17:25:39 +02001233void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1234int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001235
Haggai Erand16e91d2016-02-29 15:45:05 +02001236/* GSI QP helper functions */
1237struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1238 struct ib_qp_init_attr *init_attr);
1239int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1240int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1241 int attr_mask);
1242int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1243 int qp_attr_mask,
1244 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001245int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1246 const struct ib_send_wr **bad_wr);
1247int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1248 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001249void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001250
Haggai Eran25361e02016-02-29 15:45:08 +02001251int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1252
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001253void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1254 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001255struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1256struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1257 u8 ib_port_num,
1258 u8 *native_port_num);
1259void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1260 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001261
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001262#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001263int mlx5_ib_devx_create(struct mlx5_ib_dev *dev);
1264void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
Yishai Hadasc59450c2018-06-17 13:00:06 +03001265const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
Jason Gunthorpe0cbf4322018-11-12 22:59:50 +02001266extern const struct uapi_definition mlx5_ib_devx_defs[];
1267extern const struct uapi_definition mlx5_ib_flow_defs[];
Yishai Hadas32269442018-07-23 15:25:09 +03001268struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1269 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
Mark Blochbfc5d832018-11-20 20:31:08 +02001270 struct mlx5_flow_act *flow_act, u32 counter_id,
1271 void *cmd_in, int inlen, int dest_id, int dest_type);
Yishai Hadas32269442018-07-23 15:25:09 +03001272bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Mark Blochbfc5d832018-11-20 20:31:08 +02001273bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
1274int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
Mark Blochb4749bf2018-08-28 14:18:51 +03001275void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001276#else
1277static inline int
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001278mlx5_ib_devx_create(struct mlx5_ib_dev *dev) { return -EOPNOTSUPP; };
1279static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
Yishai Hadas32269442018-07-23 15:25:09 +03001280static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1281 int *dest_type)
1282{
1283 return false;
1284}
Mark Blochb4749bf2018-08-28 14:18:51 +03001285static inline void
1286mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1287{
1288 return;
1289};
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001290#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001291static inline void init_query_mad(struct ib_smp *mad)
1292{
1293 mad->base_version = 1;
1294 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1295 mad->class_version = 1;
1296 mad->method = IB_MGMT_METHOD_GET;
1297}
1298
1299static inline u8 convert_access(int acc)
1300{
1301 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1302 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1303 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1304 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1305 MLX5_PERM_LOCAL_READ;
1306}
1307
Sagi Grimbergb6364012015-09-02 22:23:04 +03001308static inline int is_qp1(enum ib_qp_type qp_type)
1309{
Haggai Erand16e91d2016-02-29 15:45:05 +02001310 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001311}
1312
Haggai Erancc149f752014-12-11 17:04:21 +02001313#define MLX5_MAX_UMR_SHIFT 16
1314#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1315
Leon Romanovsky051f2632015-12-20 12:16:11 +02001316static inline u32 check_cq_create_flags(u32 flags)
1317{
1318 /*
1319 * It returns non-zero value for unsupported CQ
1320 * create flags, otherwise it returns zero.
1321 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001322 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1323 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001324}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001325
1326static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1327 u32 *user_index)
1328{
1329 if (cqe_version) {
1330 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1331 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1332 return -EINVAL;
1333 *user_index = cmd_uidx;
1334 } else {
1335 *user_index = MLX5_IB_DEFAULT_UIDX;
1336 }
1337
1338 return 0;
1339}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001340
1341static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1342 struct mlx5_ib_create_qp *ucmd,
1343 int inlen,
1344 u32 *user_index)
1345{
1346 u8 cqe_version = ucontext->cqe_version;
1347
1348 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1349 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1350 return 0;
1351
1352 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1353 !!cqe_version))
1354 return -EINVAL;
1355
1356 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1357}
1358
1359static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1360 struct mlx5_ib_create_srq *ucmd,
1361 int inlen,
1362 u32 *user_index)
1363{
1364 u8 cqe_version = ucontext->cqe_version;
1365
1366 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1367 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1368 return 0;
1369
1370 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1371 !!cqe_version))
1372 return -EINVAL;
1373
1374 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1375}
Eli Cohenb037c292017-01-03 23:55:26 +02001376
1377static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1378{
1379 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1380 MLX5_UARS_IN_PAGE : 1;
1381}
1382
Yishai Hadas31a78a52017-12-24 16:31:34 +02001383static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1384 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001385{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001386 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001387}
1388
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001389unsigned long mlx5_ib_get_xlt_emergency_page(void);
1390void mlx5_ib_put_xlt_emergency_page(void);
1391
Yishai Hadas7c043e92018-06-17 13:00:03 +03001392int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001393 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001394 bool dyn_bfreg);
Eli Cohene126ba92013-07-07 17:25:49 +03001395#endif /* MLX5_IB_H */