blob: 6c0bdc9a92c4dadc63da16abb6082052e35a37d0 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030076 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020078 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
Yishai Hadas4ed131d2017-12-24 16:31:35 +020080 MLX5_IB_MMAP_ALLOC_WC = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030081};
82
83enum {
84 MLX5_RES_SCAT_DATA32_CQE = 0x1,
85 MLX5_RES_SCAT_DATA64_CQE = 0x2,
86 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
87 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
88};
89
90enum mlx5_ib_latency_class {
91 MLX5_IB_LATENCY_CLASS_LOW,
92 MLX5_IB_LATENCY_CLASS_MEDIUM,
93 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030094};
95
96enum mlx5_ib_mad_ifc_flags {
97 MLX5_MAD_IFC_IGNORE_MKEY = 1,
98 MLX5_MAD_IFC_IGNORE_BKEY = 2,
99 MLX5_MAD_IFC_NET_VIEW = 4,
100};
101
Leon Romanovsky051f2632015-12-20 12:16:11 +0200102enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200103 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +0200104};
105
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200106enum {
107 MLX5_CQE_VERSION_V0,
108 MLX5_CQE_VERSION_V1,
109};
110
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300111enum {
112 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
113 MLX5_TM_MAX_SGE = 1,
114};
115
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200116enum {
117 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
118};
119
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300120struct mlx5_ib_vma_private_data {
121 struct list_head list;
122 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200123 /* protect vma_private_list add/del */
124 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300125};
126
Eli Cohene126ba92013-07-07 17:25:49 +0300127struct mlx5_ib_ucontext {
128 struct ib_ucontext ibucontext;
129 struct list_head db_page_list;
130
131 /* protect doorbell record alloc/free
132 */
133 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200134 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200135 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200136 /* Transport Domain number */
137 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300138 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200139 /* protect vma_private_list add/del */
140 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200141
142 unsigned long upd_xlt_page;
143 /* protect ODP/KSM */
144 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200145 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300146};
147
148static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
149{
150 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
151}
152
153struct mlx5_ib_pd {
154 struct ib_pd ibpd;
155 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300156};
157
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200158#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200159#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200160#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
161#error "Invalid number of bypass priorities"
162#endif
163#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
164
165#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300166#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200167struct mlx5_ib_flow_prio {
168 struct mlx5_flow_table *flow_table;
169 unsigned int refcount;
170};
171
172struct mlx5_ib_flow_handler {
173 struct list_head list;
174 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300175 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000176 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200177};
178
179struct mlx5_ib_flow_db {
180 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300181 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300182 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200183 /* Protect flow steering bypass flow tables
184 * when add/del flow rules.
185 * only single add/removal of flow steering rule could be done
186 * simultaneously.
187 */
188 struct mutex lock;
189};
190
Eli Cohene126ba92013-07-07 17:25:49 +0300191/* Use macros here so that don't have to duplicate
192 * enum ib_send_flags and enum ib_qp_type for low-level driver
193 */
194
Artemy Kovalyov31616252017-01-02 11:37:42 +0200195#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
196#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
197#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
198#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
199#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
200#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200201
Eli Cohene126ba92013-07-07 17:25:49 +0300202#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200203/*
204 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
205 * creates the actual hardware QP.
206 */
207#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300208#define MLX5_IB_WR_UMR IB_WR_RESERVED1
209
Artemy Kovalyov31616252017-01-02 11:37:42 +0200210#define MLX5_IB_UMR_OCTOWORD 16
211#define MLX5_IB_UMR_XLT_ALIGNMENT 64
212
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200213#define MLX5_IB_UPD_XLT_ZAP BIT(0)
214#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
215#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
216#define MLX5_IB_UPD_XLT_ADDR BIT(3)
217#define MLX5_IB_UPD_XLT_PD BIT(4)
218#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200219#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200220
Haggai Eranb11a4f92016-02-29 15:45:03 +0200221/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
222 *
223 * These flags are intended for internal use by the mlx5_ib driver, and they
224 * rely on the range reserved for that use in the ib_qp_create_flags enum.
225 */
226
227/* Create a UD QP whose source QP number is 1 */
228static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
229{
230 return IB_QP_CREATE_RESERVED_START;
231}
232
Eli Cohene126ba92013-07-07 17:25:49 +0300233struct wr_list {
234 u16 opcode;
235 u16 next;
236};
237
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200238enum mlx5_ib_rq_flags {
239 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200240 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200241};
242
Eli Cohene126ba92013-07-07 17:25:49 +0300243struct mlx5_ib_wq {
244 u64 *wrid;
245 u32 *wr_data;
246 struct wr_list *w_list;
247 unsigned *wqe_head;
248 u16 unsig_count;
249
250 /* serialize post to the work queue
251 */
252 spinlock_t lock;
253 int wqe_cnt;
254 int max_post;
255 int max_gs;
256 int offset;
257 int wqe_shift;
258 unsigned head;
259 unsigned tail;
260 u16 cur_post;
261 u16 last_poll;
262 void *qend;
263};
264
Maor Gottlieb03404e82017-05-30 10:29:13 +0300265enum mlx5_ib_wq_flags {
266 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300267 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300268};
269
Noa Osherovichb4f34592017-10-17 18:01:12 +0300270#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
271#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
272#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
273#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
274
Yishai Hadas79b20a62016-05-23 15:20:50 +0300275struct mlx5_ib_rwq {
276 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300277 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300278 u32 rq_num_pas;
279 u32 log_rq_stride;
280 u32 log_rq_size;
281 u32 rq_page_offset;
282 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300283 u32 log_num_strides;
284 u32 two_byte_shift_en;
285 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300286 struct ib_umem *umem;
287 size_t buf_size;
288 unsigned int page_shift;
289 int create_type;
290 struct mlx5_db db;
291 u32 user_index;
292 u32 wqe_count;
293 u32 wqe_shift;
294 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300295 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300296};
297
Eli Cohene126ba92013-07-07 17:25:49 +0300298enum {
299 MLX5_QP_USER,
300 MLX5_QP_KERNEL,
301 MLX5_QP_EMPTY
302};
303
Yishai Hadas79b20a62016-05-23 15:20:50 +0300304enum {
305 MLX5_WQ_USER,
306 MLX5_WQ_KERNEL
307};
308
Yishai Hadasc5f90922016-05-23 15:20:53 +0300309struct mlx5_ib_rwq_ind_table {
310 struct ib_rwq_ind_table ib_rwq_ind_tbl;
311 u32 rqtn;
312};
313
majd@mellanox.com19098df2016-01-14 19:13:03 +0200314struct mlx5_ib_ubuffer {
315 struct ib_umem *umem;
316 int buf_size;
317 u64 buf_addr;
318};
319
320struct mlx5_ib_qp_base {
321 struct mlx5_ib_qp *container_mibqp;
322 struct mlx5_core_qp mqp;
323 struct mlx5_ib_ubuffer ubuffer;
324};
325
326struct mlx5_ib_qp_trans {
327 struct mlx5_ib_qp_base base;
328 u16 xrcdn;
329 u8 alt_port;
330 u8 atomic_rd_en;
331 u8 resp_depth;
332};
333
Yishai Hadas28d61372016-05-23 15:20:56 +0300334struct mlx5_ib_rss_qp {
335 u32 tirn;
336};
337
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200338struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200339 struct mlx5_ib_qp_base base;
340 struct mlx5_ib_wq *rq;
341 struct mlx5_ib_ubuffer ubuffer;
342 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200343 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200344 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200345 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200346};
347
348struct mlx5_ib_sq {
349 struct mlx5_ib_qp_base base;
350 struct mlx5_ib_wq *sq;
351 struct mlx5_ib_ubuffer ubuffer;
352 struct mlx5_db *doorbell;
353 u32 tisn;
354 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200355};
356
357struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200358 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200359 struct mlx5_ib_rq rq;
360};
361
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200362struct mlx5_bf {
363 int buf_size;
364 unsigned long offset;
365 struct mlx5_sq_bfreg *bfreg;
366};
367
Eli Cohene126ba92013-07-07 17:25:49 +0300368struct mlx5_ib_qp {
369 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200370 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200371 struct mlx5_ib_qp_trans trans_qp;
372 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300373 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200374 };
Eli Cohene126ba92013-07-07 17:25:49 +0300375 struct mlx5_buf buf;
376
377 struct mlx5_db db;
378 struct mlx5_ib_wq rq;
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300381 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300382 struct mlx5_ib_wq sq;
383
Eli Cohene126ba92013-07-07 17:25:49 +0300384 /* serialize qp state modifications
385 */
386 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300387 u32 flags;
388 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300389 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300390 int wq_sig;
391 int scat_cqe;
392 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200393 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300394 int has_rq;
395
396 /* only for user space QPs. For kernel
397 * we have it from the bf object
398 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200399 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300400
401 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200402
403 /* Store signature errors */
404 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200405
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300406 struct list_head qps_list;
407 struct list_head cq_recv_list;
408 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200409 u32 rate_limit;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300410 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300411 bool tunnel_offload_en;
Eli Cohene126ba92013-07-07 17:25:49 +0300412};
413
414struct mlx5_ib_cq_buf {
415 struct mlx5_buf buf;
416 struct ib_umem *umem;
417 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200418 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300419};
420
421enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200422 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
423 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
424 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
425 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
426 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
427 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200428 /* QP uses 1 as its source QP number */
429 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300430 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300431 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200432 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300433 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200434 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300435 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300436};
437
Haggai Eran968e78d2014-12-11 17:04:11 +0200438struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100439 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200440 u64 virt_addr;
441 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200442 struct ib_pd *pd;
443 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200444 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200445 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200446 int access_flags;
447 u32 mkey;
448};
449
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100450static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
451{
452 return container_of(wr, struct mlx5_umr_wr, wr);
453}
454
Eli Cohene126ba92013-07-07 17:25:49 +0300455struct mlx5_shared_mr_info {
456 int mr_id;
457 struct ib_umem *umem;
458};
459
Guy Levi7a0c8f42017-10-19 08:25:53 +0300460enum mlx5_ib_cq_pr_flags {
461 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
462};
463
Eli Cohene126ba92013-07-07 17:25:49 +0300464struct mlx5_ib_cq {
465 struct ib_cq ibcq;
466 struct mlx5_core_cq mcq;
467 struct mlx5_ib_cq_buf buf;
468 struct mlx5_db db;
469
470 /* serialize access to the CQ
471 */
472 spinlock_t lock;
473
474 /* protect resize cq
475 */
476 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200477 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300478 struct ib_umem *resize_umem;
479 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300480 struct list_head list_send_qp;
481 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200482 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200483 struct list_head wc_list;
484 enum ib_cq_notify_flags notify_flags;
485 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300486 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200487};
488
489struct mlx5_ib_wc {
490 struct ib_wc wc;
491 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300492};
493
494struct mlx5_ib_srq {
495 struct ib_srq ibsrq;
496 struct mlx5_core_srq msrq;
497 struct mlx5_buf buf;
498 struct mlx5_db db;
499 u64 *wrid;
500 /* protect SRQ hanlding
501 */
502 spinlock_t lock;
503 int head;
504 int tail;
505 u16 wqe_ctr;
506 struct ib_umem *umem;
507 /* serialize arming a SRQ
508 */
509 struct mutex mutex;
510 int wq_sig;
511};
512
513struct mlx5_ib_xrcd {
514 struct ib_xrcd ibxrcd;
515 u32 xrcdn;
516};
517
Haggai Erancc149f752014-12-11 17:04:21 +0200518enum mlx5_ib_mtt_access_flags {
519 MLX5_IB_MTT_READ = (1 << 0),
520 MLX5_IB_MTT_WRITE = (1 << 1),
521};
522
523#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
524
Eli Cohene126ba92013-07-07 17:25:49 +0300525struct mlx5_ib_mr {
526 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300527 void *descs;
528 dma_addr_t desc_map;
529 int ndescs;
530 int max_descs;
531 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200532 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200533 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300534 struct ib_umem *umem;
535 struct mlx5_shared_mr_info *smr_info;
536 struct list_head list;
537 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300538 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300539 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300540 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300541 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200542 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200543 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300544 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200545 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200546
547 struct mlx5_ib_mr *parent;
548 atomic_t num_leaf_free;
549 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300550};
551
Matan Barakd2370e02016-02-29 18:05:30 +0200552struct mlx5_ib_mw {
553 struct ib_mw ibmw;
554 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300555 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300556};
557
Shachar Raindela74d2412014-05-22 14:50:12 +0300558struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100559 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300560 enum ib_wc_status status;
561 struct completion done;
562};
563
Eli Cohene126ba92013-07-07 17:25:49 +0300564struct umr_common {
565 struct ib_pd *pd;
566 struct ib_cq *cq;
567 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300568 /* control access to UMR QP
569 */
570 struct semaphore sem;
571};
572
573enum {
574 MLX5_FMR_INVALID,
575 MLX5_FMR_VALID,
576 MLX5_FMR_BUSY,
577};
578
Eli Cohene126ba92013-07-07 17:25:49 +0300579struct mlx5_cache_ent {
580 struct list_head head;
581 /* sync access to the cahce entry
582 */
583 spinlock_t lock;
584
585
586 struct dentry *dir;
587 char name[4];
588 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200589 u32 xlt;
590 u32 access_mode;
591 u32 page;
592
Eli Cohene126ba92013-07-07 17:25:49 +0300593 u32 size;
594 u32 cur;
595 u32 miss;
596 u32 limit;
597
598 struct dentry *fsize;
599 struct dentry *fcur;
600 struct dentry *fmiss;
601 struct dentry *flimit;
602
603 struct mlx5_ib_dev *dev;
604 struct work_struct work;
605 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300606 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200607 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300608};
609
610struct mlx5_mr_cache {
611 struct workqueue_struct *wq;
612 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
613 int stopped;
614 struct dentry *root;
615 unsigned long last_add;
616};
617
Haggai Erand16e91d2016-02-29 15:45:05 +0200618struct mlx5_ib_gsi_qp;
619
620struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200621 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200622 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200623 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200624};
625
Eli Cohene126ba92013-07-07 17:25:49 +0300626struct mlx5_ib_resources {
627 struct ib_cq *c0;
628 struct ib_xrcd *x0;
629 struct ib_xrcd *x1;
630 struct ib_pd *p0;
631 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300632 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200633 struct mlx5_ib_port_resources ports[2];
634 /* Protects changes to the port resources */
635 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300636};
637
Parav Pandite1f24a72017-04-16 07:29:29 +0300638struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200639 const char **names;
640 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300641 u32 num_q_counters;
642 u32 num_cong_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200643 u16 set_id;
644};
645
Mark Bloch0837e862016-06-17 15:10:55 +0300646struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300647 struct mlx5_ib_counters cnts;
Mark Bloch0837e862016-06-17 15:10:55 +0300648};
649
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200650struct mlx5_roce {
651 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
652 * netdev pointer
653 */
654 rwlock_t netdev_lock;
655 struct net_device *netdev;
656 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300657 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300658 enum ib_port_state last_port_state;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200659};
660
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300661struct mlx5_ib_dbg_param {
662 int offset;
663 struct mlx5_ib_dev *dev;
664 struct dentry *dentry;
665};
666
667enum mlx5_ib_dbg_cc_types {
668 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
669 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
670 MLX5_IB_DBG_CC_RP_TIME_RESET,
671 MLX5_IB_DBG_CC_RP_BYTE_RESET,
672 MLX5_IB_DBG_CC_RP_THRESHOLD,
673 MLX5_IB_DBG_CC_RP_AI_RATE,
674 MLX5_IB_DBG_CC_RP_HAI_RATE,
675 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
676 MLX5_IB_DBG_CC_RP_MIN_RATE,
677 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
678 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
679 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
680 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
681 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
682 MLX5_IB_DBG_CC_RP_GD,
683 MLX5_IB_DBG_CC_NP_CNP_DSCP,
684 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
685 MLX5_IB_DBG_CC_NP_CNP_PRIO,
686 MLX5_IB_DBG_CC_MAX,
687};
688
689struct mlx5_ib_dbg_cc_params {
690 struct dentry *root;
691 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
692};
693
Maor Gottlieb03404e82017-05-30 10:29:13 +0300694enum {
695 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
696};
697
Maor Gottliebfe248c32017-05-30 10:29:14 +0300698struct mlx5_ib_dbg_delay_drop {
699 struct dentry *dir_debugfs;
700 struct dentry *rqs_cnt_debugfs;
701 struct dentry *events_cnt_debugfs;
702 struct dentry *timeout_debugfs;
703};
704
Maor Gottlieb03404e82017-05-30 10:29:13 +0300705struct mlx5_ib_delay_drop {
706 struct mlx5_ib_dev *dev;
707 struct work_struct delay_drop_work;
708 /* serialize setting of delay drop */
709 struct mutex lock;
710 u32 timeout;
711 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300712 atomic_t events_cnt;
713 atomic_t rqs_cnt;
714 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300715};
716
Eli Cohene126ba92013-07-07 17:25:49 +0300717struct mlx5_ib_dev {
718 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300719 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200720 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300721 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300722 /* serialize update of capability mask
723 */
724 struct mutex cap_mask_mutex;
725 bool ib_active;
726 struct umr_common umrc;
727 /* sync used page count stats
728 */
Eli Cohene126ba92013-07-07 17:25:49 +0300729 struct mlx5_ib_resources devr;
730 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300731 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300732 /* Prevents soft lock on massive reg MRs */
733 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300734 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200735#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
736 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200737 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200738 /*
739 * Sleepable RCU that prevents destruction of MRs while they are still
740 * being used by a page fault handler.
741 */
742 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200743 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200744#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200745 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300746 /* protect resources needed as part of reset flow */
747 spinlock_t reset_flow_resource_lock;
748 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300749 /* Array with num_ports elements */
750 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300751 struct mlx5_sq_bfreg bfreg;
752 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300753 struct mlx5_ib_delay_drop delay_drop;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300754 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300755
756 /* protect the user_td */
757 struct mutex lb_mutex;
758 u32 user_td;
759 u8 umr_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300760};
761
762static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
763{
764 return container_of(mcq, struct mlx5_ib_cq, mcq);
765}
766
767static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
768{
769 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
770}
771
772static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
773{
774 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
775}
776
Eli Cohene126ba92013-07-07 17:25:49 +0300777static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
778{
779 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
780}
781
782static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
783{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200784 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300785}
786
Yishai Hadas350d0e42016-08-28 14:58:18 +0300787static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
788{
789 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
790}
791
Matan Baraka606b0f2016-02-29 18:05:28 +0200792static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200793{
Matan Baraka606b0f2016-02-29 18:05:28 +0200794 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200795}
796
Eli Cohene126ba92013-07-07 17:25:49 +0300797static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
798{
799 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
800}
801
802static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
803{
804 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
805}
806
807static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
808{
809 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
810}
811
Yishai Hadas79b20a62016-05-23 15:20:50 +0300812static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
813{
814 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
815}
816
Yishai Hadasc5f90922016-05-23 15:20:53 +0300817static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
818{
819 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
820}
821
Eli Cohene126ba92013-07-07 17:25:49 +0300822static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
823{
824 return container_of(msrq, struct mlx5_ib_srq, msrq);
825}
826
827static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
828{
829 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
830}
831
Matan Barakd2370e02016-02-29 18:05:30 +0200832static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
833{
834 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
835}
836
Eli Cohene126ba92013-07-07 17:25:49 +0300837int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
838 struct mlx5_db *db);
839void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
840void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
841void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
842void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
843int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400844 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
845 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400846struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +0200847 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400848int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300849int mlx5_ib_destroy_ah(struct ib_ah *ah);
850struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
851 struct ib_srq_init_attr *init_attr,
852 struct ib_udata *udata);
853int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
854 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
855int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
856int mlx5_ib_destroy_srq(struct ib_srq *srq);
857int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
858 struct ib_recv_wr **bad_wr);
859struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
860 struct ib_qp_init_attr *init_attr,
861 struct ib_udata *udata);
862int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
863 int attr_mask, struct ib_udata *udata);
864int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
865 struct ib_qp_init_attr *qp_init_attr);
866int mlx5_ib_destroy_qp(struct ib_qp *qp);
867int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
868 struct ib_send_wr **bad_wr);
869int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
870 struct ib_recv_wr **bad_wr);
871void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200872int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200873 void *buffer, u32 length,
874 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300875struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
876 const struct ib_cq_init_attr *attr,
877 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300878 struct ib_udata *udata);
879int mlx5_ib_destroy_cq(struct ib_cq *cq);
880int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
881int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
882int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
883int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
884struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
885struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
886 u64 virt_addr, int access_flags,
887 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200888struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
889 struct ib_udata *udata);
890int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200891int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
892 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200893struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
894 int access_flags);
895void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200896int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
897 u64 length, u64 virt_addr, int access_flags,
898 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300899int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300900struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
901 enum ib_mr_type mr_type,
902 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200903int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700904 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300905int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400906 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400907 const struct ib_mad_hdr *in, size_t in_mad_size,
908 struct ib_mad_hdr *out, size_t *out_mad_size,
909 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300910struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
911 struct ib_ucontext *context,
912 struct ib_udata *udata);
913int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300914int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
915int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300916int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
917 struct ib_smp *out_mad);
918int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
919 __be64 *sys_image_guid);
920int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
921 u16 *max_pkeys);
922int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
923 u32 *vendor_id);
924int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
925int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
926int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
927 u16 *pkey);
928int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
929 union ib_gid *gid);
930int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
931 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300932int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
933 struct ib_port_attr *props);
934int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
935void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +0300936void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
937 unsigned long max_page_shift,
938 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +0300939 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200940void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
941 int page_shift, size_t offset, size_t num_pages,
942 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300943void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200944 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300945void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
946int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
947int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
948int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200949
950struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
951void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200952int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
953 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300954struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
955 struct ib_wq_init_attr *init_attr,
956 struct ib_udata *udata);
957int mlx5_ib_destroy_wq(struct ib_wq *wq);
958int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
959 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300960struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
961 struct ib_rwq_ind_table_init_attr *init_attr,
962 struct ib_udata *udata);
963int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300964
Haggai Eran8cdd3122014-12-11 17:04:20 +0200965#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300966void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200967void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
968 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200969int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
970void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
971int __init mlx5_ib_odp_init(void);
972void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200973void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
974 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200975void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
976void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
977 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200978#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300979static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200980{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300981 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200982}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200983
Haggai Eran6aec21f2014-12-11 17:04:23 +0200984static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200985static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200986static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200987static inline void mlx5_ib_odp_cleanup(void) {}
988static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
989static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
990 size_t nentries, struct mlx5_ib_mr *mr,
991 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200992
Haggai Eran8cdd3122014-12-11 17:04:20 +0200993#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
994
Arnd Bergmann9967c702016-03-23 11:37:45 +0100995int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
996 u8 port, struct ifla_vf_info *info);
997int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
998 u8 port, int state);
999int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1000 u8 port, struct ifla_vf_stats *stats);
1001int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1002 u64 guid, int type);
1003
Achiad Shochat2811ba52015-12-23 18:47:24 +02001004__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1005 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +02001006int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1007 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001008
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001009void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
1010int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
1011
Haggai Erand16e91d2016-02-29 15:45:05 +02001012/* GSI QP helper functions */
1013struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1014 struct ib_qp_init_attr *init_attr);
1015int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1016int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1017 int attr_mask);
1018int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1019 int qp_attr_mask,
1020 struct ib_qp_init_attr *qp_init_attr);
1021int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1022 struct ib_send_wr **bad_wr);
1023int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1024 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001025void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001026
Haggai Eran25361e02016-02-29 15:45:08 +02001027int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1028
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001029void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1030 int bfregn);
1031
Eli Cohene126ba92013-07-07 17:25:49 +03001032static inline void init_query_mad(struct ib_smp *mad)
1033{
1034 mad->base_version = 1;
1035 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1036 mad->class_version = 1;
1037 mad->method = IB_MGMT_METHOD_GET;
1038}
1039
1040static inline u8 convert_access(int acc)
1041{
1042 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1043 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1044 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1045 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1046 MLX5_PERM_LOCAL_READ;
1047}
1048
Sagi Grimbergb6364012015-09-02 22:23:04 +03001049static inline int is_qp1(enum ib_qp_type qp_type)
1050{
Haggai Erand16e91d2016-02-29 15:45:05 +02001051 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001052}
1053
Haggai Erancc149f752014-12-11 17:04:21 +02001054#define MLX5_MAX_UMR_SHIFT 16
1055#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1056
Leon Romanovsky051f2632015-12-20 12:16:11 +02001057static inline u32 check_cq_create_flags(u32 flags)
1058{
1059 /*
1060 * It returns non-zero value for unsupported CQ
1061 * create flags, otherwise it returns zero.
1062 */
Leon Romanovsky34356f62015-12-29 17:01:30 +02001063 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1064 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001065}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001066
1067static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1068 u32 *user_index)
1069{
1070 if (cqe_version) {
1071 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1072 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1073 return -EINVAL;
1074 *user_index = cmd_uidx;
1075 } else {
1076 *user_index = MLX5_IB_DEFAULT_UIDX;
1077 }
1078
1079 return 0;
1080}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001081
1082static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1083 struct mlx5_ib_create_qp *ucmd,
1084 int inlen,
1085 u32 *user_index)
1086{
1087 u8 cqe_version = ucontext->cqe_version;
1088
1089 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1090 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1091 return 0;
1092
1093 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1094 !!cqe_version))
1095 return -EINVAL;
1096
1097 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1098}
1099
1100static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1101 struct mlx5_ib_create_srq *ucmd,
1102 int inlen,
1103 u32 *user_index)
1104{
1105 u8 cqe_version = ucontext->cqe_version;
1106
1107 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1108 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1109 return 0;
1110
1111 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1112 !!cqe_version))
1113 return -EINVAL;
1114
1115 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1116}
Eli Cohenb037c292017-01-03 23:55:26 +02001117
1118static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1119{
1120 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1121 MLX5_UARS_IN_PAGE : 1;
1122}
1123
Yishai Hadas31a78a52017-12-24 16:31:34 +02001124static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1125 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001126{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001127 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001128}
1129
Eli Cohene126ba92013-07-07 17:25:49 +03001130#endif /* MLX5_IB_H */