blob: ca435654c30b82c42882830f920110c41a9e014f [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030048#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030049#include <rdma/mlx5_user_ioctl_cmds.h>
Eli Cohene126ba92013-07-07 17:25:49 +030050
51#define mlx5_ib_dbg(dev, format, arg...) \
52pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
53 __LINE__, current->pid, ##arg)
54
55#define mlx5_ib_err(dev, format, arg...) \
56pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
57 __LINE__, current->pid, ##arg)
58
59#define mlx5_ib_warn(dev, format, arg...) \
60pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
61 __LINE__, current->pid, ##arg)
62
Matan Barakb368d7c2015-12-15 20:30:12 +020063#define field_avail(type, fld, sz) (offsetof(type, fld) + \
64 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020065#define MLX5_IB_DEFAULT_UIDX 0xffffff
66#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020067
Majd Dibbiny762f8992016-10-27 16:36:47 +030068#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
69
Eli Cohene126ba92013-07-07 17:25:49 +030070enum {
71 MLX5_IB_MMAP_CMD_SHIFT = 8,
72 MLX5_IB_MMAP_CMD_MASK = 0xff,
73};
74
Eli Cohene126ba92013-07-07 17:25:49 +030075enum {
76 MLX5_RES_SCAT_DATA32_CQE = 0x1,
77 MLX5_RES_SCAT_DATA64_CQE = 0x2,
78 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
79 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
80};
81
Eli Cohene126ba92013-07-07 17:25:49 +030082enum mlx5_ib_mad_ifc_flags {
83 MLX5_MAD_IFC_IGNORE_MKEY = 1,
84 MLX5_MAD_IFC_IGNORE_BKEY = 2,
85 MLX5_MAD_IFC_NET_VIEW = 4,
86};
87
Leon Romanovsky051f2632015-12-20 12:16:11 +020088enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020089 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020090};
91
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020092enum {
93 MLX5_CQE_VERSION_V0,
94 MLX5_CQE_VERSION_V1,
95};
96
Artemy Kovalyoveb761892017-08-17 15:52:09 +030097enum {
98 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
99 MLX5_TM_MAX_SGE = 1,
100};
101
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200102enum {
103 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200104 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200105};
106
Ariel Levkovich24da0012018-04-05 18:53:27 +0300107enum {
108 MLX5_MAX_MEMIC_PAGES = 0x100,
109 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
110};
111
112enum {
113 MLX5_MEMIC_BASE_ALIGN = 6,
114 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
115};
116
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300117struct mlx5_ib_vma_private_data {
118 struct list_head list;
119 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200120 /* protect vma_private_list add/del */
121 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300122};
123
Eli Cohene126ba92013-07-07 17:25:49 +0300124struct mlx5_ib_ucontext {
125 struct ib_ucontext ibucontext;
126 struct list_head db_page_list;
127
128 /* protect doorbell record alloc/free
129 */
130 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200131 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200132 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200133 /* Transport Domain number */
134 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300135 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200136 /* protect vma_private_list add/del */
137 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200138
Eli Cohenb037c292017-01-03 23:55:26 +0200139 u64 lib_caps;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300140 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300141 u16 devx_uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300142};
143
144static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
145{
146 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
147}
148
149struct mlx5_ib_pd {
150 struct ib_pd ibpd;
151 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300152};
153
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200154#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200155#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200156#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
157#error "Invalid number of bypass priorities"
158#endif
159#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
160
161#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300162#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300163#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200164struct mlx5_ib_flow_prio {
165 struct mlx5_flow_table *flow_table;
166 unsigned int refcount;
167};
168
169struct mlx5_ib_flow_handler {
170 struct list_head list;
171 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300172 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000173 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300174 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300175 struct mlx5_ib_dev *dev;
176 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200177};
178
Yishai Hadasfd44e382018-07-23 15:25:07 +0300179struct mlx5_ib_flow_matcher {
180 struct mlx5_ib_match_params matcher_mask;
181 int mask_len;
182 enum mlx5_ib_flow_type flow_type;
183 u16 priority;
184 struct mlx5_core_dev *mdev;
185 atomic_t usecnt;
186 u8 match_criteria_enable;
187};
188
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200189struct mlx5_ib_flow_db {
190 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300191 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300192 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300193 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200194 /* Protect flow steering bypass flow tables
195 * when add/del flow rules.
196 * only single add/removal of flow steering rule could be done
197 * simultaneously.
198 */
199 struct mutex lock;
200};
201
Eli Cohene126ba92013-07-07 17:25:49 +0300202/* Use macros here so that don't have to duplicate
203 * enum ib_send_flags and enum ib_qp_type for low-level driver
204 */
205
Artemy Kovalyov31616252017-01-02 11:37:42 +0200206#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
207#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
208#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
209#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
210#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
211#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200212
Eli Cohene126ba92013-07-07 17:25:49 +0300213#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200214/*
215 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
216 * creates the actual hardware QP.
217 */
218#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200219#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
220#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300221#define MLX5_IB_WR_UMR IB_WR_RESERVED1
222
Artemy Kovalyov31616252017-01-02 11:37:42 +0200223#define MLX5_IB_UMR_OCTOWORD 16
224#define MLX5_IB_UMR_XLT_ALIGNMENT 64
225
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200226#define MLX5_IB_UPD_XLT_ZAP BIT(0)
227#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
228#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
229#define MLX5_IB_UPD_XLT_ADDR BIT(3)
230#define MLX5_IB_UPD_XLT_PD BIT(4)
231#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200232#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200233
Haggai Eranb11a4f92016-02-29 15:45:03 +0200234/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
235 *
236 * These flags are intended for internal use by the mlx5_ib driver, and they
237 * rely on the range reserved for that use in the ib_qp_create_flags enum.
238 */
239
240/* Create a UD QP whose source QP number is 1 */
241static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
242{
243 return IB_QP_CREATE_RESERVED_START;
244}
245
Eli Cohene126ba92013-07-07 17:25:49 +0300246struct wr_list {
247 u16 opcode;
248 u16 next;
249};
250
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200251enum mlx5_ib_rq_flags {
252 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200253 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200254};
255
Eli Cohene126ba92013-07-07 17:25:49 +0300256struct mlx5_ib_wq {
257 u64 *wrid;
258 u32 *wr_data;
259 struct wr_list *w_list;
260 unsigned *wqe_head;
261 u16 unsig_count;
262
263 /* serialize post to the work queue
264 */
265 spinlock_t lock;
266 int wqe_cnt;
267 int max_post;
268 int max_gs;
269 int offset;
270 int wqe_shift;
271 unsigned head;
272 unsigned tail;
273 u16 cur_post;
274 u16 last_poll;
275 void *qend;
276};
277
Maor Gottlieb03404e82017-05-30 10:29:13 +0300278enum mlx5_ib_wq_flags {
279 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300280 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300281};
282
Noa Osherovichb4f34592017-10-17 18:01:12 +0300283#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
284#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
285#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
286#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
287
Yishai Hadas79b20a62016-05-23 15:20:50 +0300288struct mlx5_ib_rwq {
289 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300290 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300291 u32 rq_num_pas;
292 u32 log_rq_stride;
293 u32 log_rq_size;
294 u32 rq_page_offset;
295 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300296 u32 log_num_strides;
297 u32 two_byte_shift_en;
298 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300299 struct ib_umem *umem;
300 size_t buf_size;
301 unsigned int page_shift;
302 int create_type;
303 struct mlx5_db db;
304 u32 user_index;
305 u32 wqe_count;
306 u32 wqe_shift;
307 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300308 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300309};
310
Eli Cohene126ba92013-07-07 17:25:49 +0300311enum {
312 MLX5_QP_USER,
313 MLX5_QP_KERNEL,
314 MLX5_QP_EMPTY
315};
316
Yishai Hadas79b20a62016-05-23 15:20:50 +0300317enum {
318 MLX5_WQ_USER,
319 MLX5_WQ_KERNEL
320};
321
Yishai Hadasc5f90922016-05-23 15:20:53 +0300322struct mlx5_ib_rwq_ind_table {
323 struct ib_rwq_ind_table ib_rwq_ind_tbl;
324 u32 rqtn;
325};
326
majd@mellanox.com19098df2016-01-14 19:13:03 +0200327struct mlx5_ib_ubuffer {
328 struct ib_umem *umem;
329 int buf_size;
330 u64 buf_addr;
331};
332
333struct mlx5_ib_qp_base {
334 struct mlx5_ib_qp *container_mibqp;
335 struct mlx5_core_qp mqp;
336 struct mlx5_ib_ubuffer ubuffer;
337};
338
339struct mlx5_ib_qp_trans {
340 struct mlx5_ib_qp_base base;
341 u16 xrcdn;
342 u8 alt_port;
343 u8 atomic_rd_en;
344 u8 resp_depth;
345};
346
Yishai Hadas28d61372016-05-23 15:20:56 +0300347struct mlx5_ib_rss_qp {
348 u32 tirn;
349};
350
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200351struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200352 struct mlx5_ib_qp_base base;
353 struct mlx5_ib_wq *rq;
354 struct mlx5_ib_ubuffer ubuffer;
355 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200356 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200357 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200358 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200359};
360
361struct mlx5_ib_sq {
362 struct mlx5_ib_qp_base base;
363 struct mlx5_ib_wq *sq;
364 struct mlx5_ib_ubuffer ubuffer;
365 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000366 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200367 u32 tisn;
368 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200369};
370
371struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200372 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200373 struct mlx5_ib_rq rq;
374};
375
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200376struct mlx5_bf {
377 int buf_size;
378 unsigned long offset;
379 struct mlx5_sq_bfreg *bfreg;
380};
381
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200382struct mlx5_ib_dct {
383 struct mlx5_core_dct mdct;
384 u32 *in;
385};
386
Eli Cohene126ba92013-07-07 17:25:49 +0300387struct mlx5_ib_qp {
388 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200389 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200390 struct mlx5_ib_qp_trans trans_qp;
391 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300392 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200393 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200394 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200395 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300396
397 struct mlx5_db db;
398 struct mlx5_ib_wq rq;
399
Eli Cohene126ba92013-07-07 17:25:49 +0300400 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300401 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300402 struct mlx5_ib_wq sq;
403
Eli Cohene126ba92013-07-07 17:25:49 +0300404 /* serialize qp state modifications
405 */
406 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300407 u32 flags;
408 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300409 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300410 int wq_sig;
411 int scat_cqe;
412 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200413 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300414 int has_rq;
415
416 /* only for user space QPs. For kernel
417 * we have it from the bf object
418 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200419 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300420
421 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200422
423 /* Store signature errors */
424 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200425
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300426 struct list_head qps_list;
427 struct list_head cq_recv_list;
428 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200429 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300430 u32 underlay_qpn;
Mark Bloch175edba2018-09-17 13:30:48 +0300431 u32 flags_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200432 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
433 enum ib_qp_type qp_sub_type;
Eli Cohene126ba92013-07-07 17:25:49 +0300434};
435
436struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200437 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300438 struct ib_umem *umem;
439 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200440 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300441};
442
443enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200444 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
445 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
446 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
447 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
448 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
449 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200450 /* QP uses 1 as its source QP number */
451 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300452 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300453 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200454 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300455 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200456 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300457 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300458};
459
Haggai Eran968e78d2014-12-11 17:04:11 +0200460struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100461 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200462 u64 virt_addr;
463 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200464 struct ib_pd *pd;
465 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200466 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200467 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200468 int access_flags;
469 u32 mkey;
470};
471
Bart Van Asschef696bf62018-07-18 09:25:14 -0700472static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100473{
474 return container_of(wr, struct mlx5_umr_wr, wr);
475}
476
Eli Cohene126ba92013-07-07 17:25:49 +0300477struct mlx5_shared_mr_info {
478 int mr_id;
479 struct ib_umem *umem;
480};
481
Guy Levi7a0c8f42017-10-19 08:25:53 +0300482enum mlx5_ib_cq_pr_flags {
483 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
484};
485
Eli Cohene126ba92013-07-07 17:25:49 +0300486struct mlx5_ib_cq {
487 struct ib_cq ibcq;
488 struct mlx5_core_cq mcq;
489 struct mlx5_ib_cq_buf buf;
490 struct mlx5_db db;
491
492 /* serialize access to the CQ
493 */
494 spinlock_t lock;
495
496 /* protect resize cq
497 */
498 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200499 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300500 struct ib_umem *resize_umem;
501 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300502 struct list_head list_send_qp;
503 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200504 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200505 struct list_head wc_list;
506 enum ib_cq_notify_flags notify_flags;
507 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300508 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200509};
510
511struct mlx5_ib_wc {
512 struct ib_wc wc;
513 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300514};
515
516struct mlx5_ib_srq {
517 struct ib_srq ibsrq;
518 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200519 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300520 struct mlx5_db db;
521 u64 *wrid;
522 /* protect SRQ hanlding
523 */
524 spinlock_t lock;
525 int head;
526 int tail;
527 u16 wqe_ctr;
528 struct ib_umem *umem;
529 /* serialize arming a SRQ
530 */
531 struct mutex mutex;
532 int wq_sig;
533};
534
535struct mlx5_ib_xrcd {
536 struct ib_xrcd ibxrcd;
537 u32 xrcdn;
538};
539
Haggai Erancc149f752014-12-11 17:04:21 +0200540enum mlx5_ib_mtt_access_flags {
541 MLX5_IB_MTT_READ = (1 << 0),
542 MLX5_IB_MTT_WRITE = (1 << 1),
543};
544
Ariel Levkovich24da0012018-04-05 18:53:27 +0300545struct mlx5_ib_dm {
546 struct ib_dm ibdm;
547 phys_addr_t dev_addr;
548};
549
Haggai Erancc149f752014-12-11 17:04:21 +0200550#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
551
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300552#define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
553 IB_ACCESS_REMOTE_WRITE |\
554 IB_ACCESS_REMOTE_READ |\
555 IB_ACCESS_REMOTE_ATOMIC |\
556 IB_ZERO_BASED)
557
Eli Cohene126ba92013-07-07 17:25:49 +0300558struct mlx5_ib_mr {
559 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300560 void *descs;
561 dma_addr_t desc_map;
562 int ndescs;
563 int max_descs;
564 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200565 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200566 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300567 struct ib_umem *umem;
568 struct mlx5_shared_mr_info *smr_info;
569 struct list_head list;
570 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300571 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300572 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300573 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300574 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200575 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200576 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300577 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200578 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200579
580 struct mlx5_ib_mr *parent;
581 atomic_t num_leaf_free;
582 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300583};
584
Matan Barakd2370e02016-02-29 18:05:30 +0200585struct mlx5_ib_mw {
586 struct ib_mw ibmw;
587 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300588 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300589};
590
Shachar Raindela74d2412014-05-22 14:50:12 +0300591struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100592 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300593 enum ib_wc_status status;
594 struct completion done;
595};
596
Eli Cohene126ba92013-07-07 17:25:49 +0300597struct umr_common {
598 struct ib_pd *pd;
599 struct ib_cq *cq;
600 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300601 /* control access to UMR QP
602 */
603 struct semaphore sem;
604};
605
606enum {
607 MLX5_FMR_INVALID,
608 MLX5_FMR_VALID,
609 MLX5_FMR_BUSY,
610};
611
Eli Cohene126ba92013-07-07 17:25:49 +0300612struct mlx5_cache_ent {
613 struct list_head head;
614 /* sync access to the cahce entry
615 */
616 spinlock_t lock;
617
618
619 struct dentry *dir;
620 char name[4];
621 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200622 u32 xlt;
623 u32 access_mode;
624 u32 page;
625
Eli Cohene126ba92013-07-07 17:25:49 +0300626 u32 size;
627 u32 cur;
628 u32 miss;
629 u32 limit;
630
631 struct dentry *fsize;
632 struct dentry *fcur;
633 struct dentry *fmiss;
634 struct dentry *flimit;
635
636 struct mlx5_ib_dev *dev;
637 struct work_struct work;
638 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300639 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200640 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300641};
642
643struct mlx5_mr_cache {
644 struct workqueue_struct *wq;
645 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
646 int stopped;
647 struct dentry *root;
648 unsigned long last_add;
649};
650
Haggai Erand16e91d2016-02-29 15:45:05 +0200651struct mlx5_ib_gsi_qp;
652
653struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200654 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200655 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200656 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200657};
658
Eli Cohene126ba92013-07-07 17:25:49 +0300659struct mlx5_ib_resources {
660 struct ib_cq *c0;
661 struct ib_xrcd *x0;
662 struct ib_xrcd *x1;
663 struct ib_pd *p0;
664 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300665 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200666 struct mlx5_ib_port_resources ports[2];
667 /* Protects changes to the port resources */
668 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300669};
670
Parav Pandite1f24a72017-04-16 07:29:29 +0300671struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200672 const char **names;
673 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300674 u32 num_q_counters;
675 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300676 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200677 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200678 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200679};
680
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200681struct mlx5_ib_multiport_info;
682
683struct mlx5_ib_multiport {
684 struct mlx5_ib_multiport_info *mpi;
685 /* To be held when accessing the multiport info */
686 spinlock_t mpi_lock;
687};
688
Mark Bloch0837e862016-06-17 15:10:55 +0300689struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300690 struct mlx5_ib_counters cnts;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200691 struct mlx5_ib_multiport mp;
Parav Pandita9e546e2018-01-04 17:25:39 +0200692 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Mark Bloch0837e862016-06-17 15:10:55 +0300693};
694
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200695struct mlx5_roce {
696 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
697 * netdev pointer
698 */
699 rwlock_t netdev_lock;
700 struct net_device *netdev;
701 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300702 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300703 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200704 struct mlx5_ib_dev *dev;
705 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200706};
707
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300708struct mlx5_ib_dbg_param {
709 int offset;
710 struct mlx5_ib_dev *dev;
711 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200712 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300713};
714
715enum mlx5_ib_dbg_cc_types {
716 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
717 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
718 MLX5_IB_DBG_CC_RP_TIME_RESET,
719 MLX5_IB_DBG_CC_RP_BYTE_RESET,
720 MLX5_IB_DBG_CC_RP_THRESHOLD,
721 MLX5_IB_DBG_CC_RP_AI_RATE,
722 MLX5_IB_DBG_CC_RP_HAI_RATE,
723 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
724 MLX5_IB_DBG_CC_RP_MIN_RATE,
725 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
726 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
727 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
728 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
729 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
730 MLX5_IB_DBG_CC_RP_GD,
731 MLX5_IB_DBG_CC_NP_CNP_DSCP,
732 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
733 MLX5_IB_DBG_CC_NP_CNP_PRIO,
734 MLX5_IB_DBG_CC_MAX,
735};
736
737struct mlx5_ib_dbg_cc_params {
738 struct dentry *root;
739 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
740};
741
Maor Gottlieb03404e82017-05-30 10:29:13 +0300742enum {
743 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
744};
745
Maor Gottliebfe248c32017-05-30 10:29:14 +0300746struct mlx5_ib_dbg_delay_drop {
747 struct dentry *dir_debugfs;
748 struct dentry *rqs_cnt_debugfs;
749 struct dentry *events_cnt_debugfs;
750 struct dentry *timeout_debugfs;
751};
752
Maor Gottlieb03404e82017-05-30 10:29:13 +0300753struct mlx5_ib_delay_drop {
754 struct mlx5_ib_dev *dev;
755 struct work_struct delay_drop_work;
756 /* serialize setting of delay drop */
757 struct mutex lock;
758 u32 timeout;
759 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300760 atomic_t events_cnt;
761 atomic_t rqs_cnt;
762 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300763};
764
Mark Bloch16c19752018-01-01 13:06:58 +0200765enum mlx5_ib_stages {
766 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000767 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200768 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000769 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200770 MLX5_IB_STAGE_ROCE,
771 MLX5_IB_STAGE_DEVICE_RESOURCES,
772 MLX5_IB_STAGE_ODP,
773 MLX5_IB_STAGE_COUNTERS,
774 MLX5_IB_STAGE_CONG_DEBUGFS,
775 MLX5_IB_STAGE_UAR,
776 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200777 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Matan Barak8c846602018-03-28 09:27:41 +0300778 MLX5_IB_STAGE_SPECS,
Mark Bloch16c19752018-01-01 13:06:58 +0200779 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200780 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200781 MLX5_IB_STAGE_DELAY_DROP,
782 MLX5_IB_STAGE_CLASS_ATTR,
Mark Blochfc385b72018-01-16 14:34:48 +0000783 MLX5_IB_STAGE_REP_REG,
Mark Bloch16c19752018-01-01 13:06:58 +0200784 MLX5_IB_STAGE_MAX,
785};
786
787struct mlx5_ib_stage {
788 int (*init)(struct mlx5_ib_dev *dev);
789 void (*cleanup)(struct mlx5_ib_dev *dev);
790};
791
792#define STAGE_CREATE(_stage, _init, _cleanup) \
793 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
794
795struct mlx5_ib_profile {
796 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
797};
798
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200799struct mlx5_ib_multiport_info {
800 struct list_head list;
801 struct mlx5_ib_dev *ibdev;
802 struct mlx5_core_dev *mdev;
803 struct completion unref_comp;
804 u64 sys_image_guid;
805 u32 mdev_refcnt;
806 bool is_master;
807 bool unaffiliate;
808};
809
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300810struct mlx5_ib_flow_action {
811 struct ib_flow_action ib_action;
812 union {
813 struct {
814 u64 ib_flags;
815 struct mlx5_accel_esp_xfrm *ctx;
816 } esp_aes_gcm;
817 };
818};
819
Ariel Levkovich24da0012018-04-05 18:53:27 +0300820struct mlx5_memic {
821 struct mlx5_core_dev *dev;
822 spinlock_t memic_lock;
823 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
824};
825
Raed Salem5e95af52018-05-31 16:43:40 +0300826struct mlx5_read_counters_attr {
827 struct mlx5_fc *hw_cntrs_hndl;
828 u64 *out;
829 u32 flags;
830};
831
Raed Salem3b3233f2018-05-31 16:43:39 +0300832enum mlx5_ib_counters_type {
833 MLX5_IB_COUNTERS_FLOW,
834};
835
Raed Salemb29e2a12018-05-31 16:43:38 +0300836struct mlx5_ib_mcounters {
837 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300838 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300839 /* number of counters supported for this counters type */
840 u32 counters_num;
841 struct mlx5_fc *hw_cntrs_hndl;
842 /* read function for this counters type */
843 int (*read_counters)(struct ib_device *ibdev,
844 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300845 /* max index set as part of create_flow */
846 u32 cntrs_max_index;
847 /* number of counters data entries (<description,index> pair) */
848 u32 ncounters;
849 /* counters data array for descriptions and indexes */
850 struct mlx5_ib_flow_counters_desc *counters_data;
851 /* protects access to mcounters internal data */
852 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300853};
854
855static inline struct mlx5_ib_mcounters *
856to_mcounters(struct ib_counters *ibcntrs)
857{
858 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
859}
860
Mark Blocha560f1d2018-09-17 13:30:47 +0300861struct mlx5_ib_lb_state {
862 /* protect the user_td */
863 struct mutex mutex;
864 u32 user_td;
865};
866
Eli Cohene126ba92013-07-07 17:25:49 +0300867struct mlx5_ib_dev {
868 struct ib_device ib_dev;
Jason Gunthorpe7d96c9b2018-08-09 20:14:35 -0600869 const struct uverbs_object_tree_def *driver_trees[6];
Jack Morgenstein9603b612014-07-28 23:30:22 +0300870 struct mlx5_core_dev *mdev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200871 struct mlx5_roce roce[MLX5_MAX_PORTS];
Eli Cohene126ba92013-07-07 17:25:49 +0300872 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300873 /* serialize update of capability mask
874 */
875 struct mutex cap_mask_mutex;
876 bool ib_active;
877 struct umr_common umrc;
878 /* sync used page count stats
879 */
Eli Cohene126ba92013-07-07 17:25:49 +0300880 struct mlx5_ib_resources devr;
881 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300882 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300883 /* Prevents soft lock on massive reg MRs */
884 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300885 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200886#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
887 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200888 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200889 /*
890 * Sleepable RCU that prevents destruction of MRs while they are still
891 * being used by a page fault handler.
892 */
893 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200894 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200895#endif
Mark Bloch9a4ca382018-01-16 14:42:35 +0000896 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300897 /* protect resources needed as part of reset flow */
898 spinlock_t reset_flow_resource_lock;
899 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300900 /* Array with num_ports elements */
901 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300902 struct mlx5_sq_bfreg bfreg;
903 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300904 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200905 const struct mlx5_ib_profile *profile;
Mark Blochfc385b72018-01-16 14:34:48 +0000906 struct mlx5_eswitch_rep *rep;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300907
Mark Blocha560f1d2018-09-17 13:30:47 +0300908 struct mlx5_ib_lb_state lb;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300909 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200910 struct list_head ib_dev_list;
911 u64 sys_image_guid;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300912 struct mlx5_memic memic;
Eli Cohene126ba92013-07-07 17:25:49 +0300913};
914
915static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
916{
917 return container_of(mcq, struct mlx5_ib_cq, mcq);
918}
919
920static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
921{
922 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
923}
924
925static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
926{
927 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
928}
929
Eli Cohene126ba92013-07-07 17:25:49 +0300930static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
931{
932 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
933}
934
935static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
936{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200937 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300938}
939
Yishai Hadas350d0e42016-08-28 14:58:18 +0300940static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
941{
942 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
943}
944
Matan Baraka606b0f2016-02-29 18:05:28 +0200945static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200946{
Matan Baraka606b0f2016-02-29 18:05:28 +0200947 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200948}
949
Eli Cohene126ba92013-07-07 17:25:49 +0300950static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
951{
952 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
953}
954
955static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
956{
957 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
958}
959
960static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
961{
962 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
963}
964
Yishai Hadas79b20a62016-05-23 15:20:50 +0300965static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
966{
967 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
968}
969
Yishai Hadasc5f90922016-05-23 15:20:53 +0300970static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
971{
972 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
973}
974
Eli Cohene126ba92013-07-07 17:25:49 +0300975static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
976{
977 return container_of(msrq, struct mlx5_ib_srq, msrq);
978}
979
Ariel Levkovich24da0012018-04-05 18:53:27 +0300980static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
981{
982 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
983}
984
Eli Cohene126ba92013-07-07 17:25:49 +0300985static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
986{
987 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
988}
989
Matan Barakd2370e02016-02-29 18:05:30 +0200990static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
991{
992 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
993}
994
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300995static inline struct mlx5_ib_flow_action *
996to_mflow_act(struct ib_flow_action *ibact)
997{
998 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
999}
1000
Eli Cohene126ba92013-07-07 17:25:49 +03001001int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
1002 struct mlx5_db *db);
1003void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1004void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1005void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1006void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1007int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -04001008 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1009 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001010struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +02001011 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001012int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001013int mlx5_ib_destroy_ah(struct ib_ah *ah);
1014struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
1015 struct ib_srq_init_attr *init_attr,
1016 struct ib_udata *udata);
1017int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1018 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1019int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1020int mlx5_ib_destroy_srq(struct ib_srq *srq);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001021int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1022 const struct ib_recv_wr **bad_wr);
Eli Cohene126ba92013-07-07 17:25:49 +03001023struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1024 struct ib_qp_init_attr *init_attr,
1025 struct ib_udata *udata);
1026int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1027 int attr_mask, struct ib_udata *udata);
1028int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1029 struct ib_qp_init_attr *qp_init_attr);
1030int mlx5_ib_destroy_qp(struct ib_qp *qp);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001031void mlx5_ib_drain_sq(struct ib_qp *qp);
1032void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001033int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1034 const struct ib_send_wr **bad_wr);
1035int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1036 const struct ib_recv_wr **bad_wr);
Eli Cohene126ba92013-07-07 17:25:49 +03001037void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +02001038int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +02001039 void *buffer, u32 length,
1040 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +03001041struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1042 const struct ib_cq_init_attr *attr,
1043 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +03001044 struct ib_udata *udata);
1045int mlx5_ib_destroy_cq(struct ib_cq *cq);
1046int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1047int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1048int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1049int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1050struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1051struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1052 u64 virt_addr, int access_flags,
1053 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +02001054struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1055 struct ib_udata *udata);
1056int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001057int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1058 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001059struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1060 int access_flags);
1061void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001062int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1063 u64 length, u64 virt_addr, int access_flags,
1064 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001065int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001066struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1067 enum ib_mr_type mr_type,
1068 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001069int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001070 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001071int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001072 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -04001073 const struct ib_mad_hdr *in, size_t in_mad_size,
1074 struct ib_mad_hdr *out, size_t *out_mad_size,
1075 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001076struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1077 struct ib_ucontext *context,
1078 struct ib_udata *udata);
1079int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +03001080int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1081int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001082int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1083 struct ib_smp *out_mad);
1084int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1085 __be64 *sys_image_guid);
1086int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1087 u16 *max_pkeys);
1088int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1089 u32 *vendor_id);
1090int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1091int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1092int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1093 u16 *pkey);
1094int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1095 union ib_gid *gid);
1096int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1097 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001098int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1099 struct ib_port_attr *props);
1100int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1101void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001102void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1103 unsigned long max_page_shift,
1104 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001105 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001106void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1107 int page_shift, size_t offset, size_t num_pages,
1108 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001109void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001110 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001111void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1112int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1113int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1114int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001115
1116struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1117void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001118int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1119 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001120struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1121 struct ib_wq_init_attr *init_attr,
1122 struct ib_udata *udata);
1123int mlx5_ib_destroy_wq(struct ib_wq *wq);
1124int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1125 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001126struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1127 struct ib_rwq_ind_table_init_attr *init_attr,
1128 struct ib_udata *udata);
1129int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001130bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001131struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1132 struct ib_ucontext *context,
1133 struct ib_dm_alloc_attr *attr,
1134 struct uverbs_attr_bundle *attrs);
1135int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001136struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1137 struct ib_dm_mr_attr *attr,
1138 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001139
Haggai Eran8cdd3122014-12-11 17:04:20 +02001140#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001141void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001142void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1143 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001144int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001145int __init mlx5_ib_odp_init(void);
1146void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001147void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1148 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001149void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1150void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1151 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001152#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001153static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001154{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001155 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001156}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001157
Haggai Eran6aec21f2014-12-11 17:04:23 +02001158static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Haggai Eran6aec21f2014-12-11 17:04:23 +02001159static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001160static inline void mlx5_ib_odp_cleanup(void) {}
1161static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1162static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1163 size_t nentries, struct mlx5_ib_mr *mr,
1164 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001165
Haggai Eran8cdd3122014-12-11 17:04:20 +02001166#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1167
Mark Blochb5ca15a2018-01-23 11:16:30 +00001168/* Needed for rep profile */
1169int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1170void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1171int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1172int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1173int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1174int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1175void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1176int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1177void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1178int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1179void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1180int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1181void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001182void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001183int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1184void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001185int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001186int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev);
1187void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1188 const struct mlx5_ib_profile *profile,
1189 int stage);
1190void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1191 const struct mlx5_ib_profile *profile);
1192
Arnd Bergmann9967c702016-03-23 11:37:45 +01001193int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1194 u8 port, struct ifla_vf_info *info);
1195int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1196 u8 port, int state);
1197int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1198 u8 port, struct ifla_vf_stats *stats);
1199int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1200 u64 guid, int type);
1201
Parav Pandit47ec3862018-06-13 10:22:06 +03001202__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1203 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001204
Parav Pandita9e546e2018-01-04 17:25:39 +02001205void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1206int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001207
Haggai Erand16e91d2016-02-29 15:45:05 +02001208/* GSI QP helper functions */
1209struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1210 struct ib_qp_init_attr *init_attr);
1211int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1212int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1213 int attr_mask);
1214int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1215 int qp_attr_mask,
1216 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001217int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1218 const struct ib_send_wr **bad_wr);
1219int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1220 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001221void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001222
Haggai Eran25361e02016-02-29 15:45:08 +02001223int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1224
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001225void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1226 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001227struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1228struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1229 u8 ib_port_num,
1230 u8 *native_port_num);
1231void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1232 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001233
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001234#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1235int mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1236 struct mlx5_ib_ucontext *context);
1237void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1238 struct mlx5_ib_ucontext *context);
Yishai Hadasc59450c2018-06-17 13:00:06 +03001239const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
Yishai Hadas32269442018-07-23 15:25:09 +03001240struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1241 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1242 void *cmd_in, int inlen, int dest_id, int dest_type);
1243bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Yishai Hadascb80fb12018-07-23 15:25:12 +03001244int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001245#else
1246static inline int
1247mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1248 struct mlx5_ib_ucontext *context) { return -EOPNOTSUPP; };
1249static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1250 struct mlx5_ib_ucontext *context) {}
Yishai Hadasc59450c2018-06-17 13:00:06 +03001251static inline const struct uverbs_object_tree_def *
1252mlx5_ib_get_devx_tree(void) { return NULL; }
Yishai Hadas32269442018-07-23 15:25:09 +03001253static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1254 int *dest_type)
1255{
1256 return false;
1257}
Yishai Hadascb80fb12018-07-23 15:25:12 +03001258static inline int
1259mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root)
1260{
1261 return 0;
1262}
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001263#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001264static inline void init_query_mad(struct ib_smp *mad)
1265{
1266 mad->base_version = 1;
1267 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1268 mad->class_version = 1;
1269 mad->method = IB_MGMT_METHOD_GET;
1270}
1271
1272static inline u8 convert_access(int acc)
1273{
1274 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1275 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1276 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1277 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1278 MLX5_PERM_LOCAL_READ;
1279}
1280
Sagi Grimbergb6364012015-09-02 22:23:04 +03001281static inline int is_qp1(enum ib_qp_type qp_type)
1282{
Haggai Erand16e91d2016-02-29 15:45:05 +02001283 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001284}
1285
Haggai Erancc149f752014-12-11 17:04:21 +02001286#define MLX5_MAX_UMR_SHIFT 16
1287#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1288
Leon Romanovsky051f2632015-12-20 12:16:11 +02001289static inline u32 check_cq_create_flags(u32 flags)
1290{
1291 /*
1292 * It returns non-zero value for unsupported CQ
1293 * create flags, otherwise it returns zero.
1294 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001295 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1296 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001297}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001298
1299static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1300 u32 *user_index)
1301{
1302 if (cqe_version) {
1303 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1304 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1305 return -EINVAL;
1306 *user_index = cmd_uidx;
1307 } else {
1308 *user_index = MLX5_IB_DEFAULT_UIDX;
1309 }
1310
1311 return 0;
1312}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001313
1314static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1315 struct mlx5_ib_create_qp *ucmd,
1316 int inlen,
1317 u32 *user_index)
1318{
1319 u8 cqe_version = ucontext->cqe_version;
1320
1321 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1322 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1323 return 0;
1324
1325 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1326 !!cqe_version))
1327 return -EINVAL;
1328
1329 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1330}
1331
1332static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1333 struct mlx5_ib_create_srq *ucmd,
1334 int inlen,
1335 u32 *user_index)
1336{
1337 u8 cqe_version = ucontext->cqe_version;
1338
1339 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1340 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1341 return 0;
1342
1343 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1344 !!cqe_version))
1345 return -EINVAL;
1346
1347 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1348}
Eli Cohenb037c292017-01-03 23:55:26 +02001349
1350static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1351{
1352 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1353 MLX5_UARS_IN_PAGE : 1;
1354}
1355
Yishai Hadas31a78a52017-12-24 16:31:34 +02001356static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1357 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001358{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001359 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001360}
1361
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001362unsigned long mlx5_ib_get_xlt_emergency_page(void);
1363void mlx5_ib_put_xlt_emergency_page(void);
1364
Yishai Hadas7c043e92018-06-17 13:00:03 +03001365int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001366 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001367 bool dyn_bfreg);
Eli Cohene126ba92013-07-07 17:25:49 +03001368#endif /* MLX5_IB_H */