blob: 4dd98b1e91652932c4858165c58ede7a9fefa3cb [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
Eli Cohene126ba92013-07-07 17:25:49 +030073enum {
74 MLX5_RES_SCAT_DATA32_CQE = 0x1,
75 MLX5_RES_SCAT_DATA64_CQE = 0x2,
76 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
77 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
78};
79
80enum mlx5_ib_latency_class {
81 MLX5_IB_LATENCY_CLASS_LOW,
82 MLX5_IB_LATENCY_CLASS_MEDIUM,
83 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030084};
85
86enum mlx5_ib_mad_ifc_flags {
87 MLX5_MAD_IFC_IGNORE_MKEY = 1,
88 MLX5_MAD_IFC_IGNORE_BKEY = 2,
89 MLX5_MAD_IFC_NET_VIEW = 4,
90};
91
Leon Romanovsky051f2632015-12-20 12:16:11 +020092enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020093 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020094};
95
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020096enum {
97 MLX5_CQE_VERSION_V0,
98 MLX5_CQE_VERSION_V1,
99};
100
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300101enum {
102 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
103 MLX5_TM_MAX_SGE = 1,
104};
105
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200106enum {
107 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200108 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200109};
110
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300111struct mlx5_ib_vma_private_data {
112 struct list_head list;
113 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200114 /* protect vma_private_list add/del */
115 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300116};
117
Eli Cohene126ba92013-07-07 17:25:49 +0300118struct mlx5_ib_ucontext {
119 struct ib_ucontext ibucontext;
120 struct list_head db_page_list;
121
122 /* protect doorbell record alloc/free
123 */
124 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200125 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200126 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200127 /* Transport Domain number */
128 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300129 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200130 /* protect vma_private_list add/del */
131 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200132
133 unsigned long upd_xlt_page;
134 /* protect ODP/KSM */
135 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200136 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300137};
138
139static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
140{
141 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
142}
143
144struct mlx5_ib_pd {
145 struct ib_pd ibpd;
146 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300147};
148
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200149#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200150#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200151#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
152#error "Invalid number of bypass priorities"
153#endif
154#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
155
156#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300157#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200158struct mlx5_ib_flow_prio {
159 struct mlx5_flow_table *flow_table;
160 unsigned int refcount;
161};
162
163struct mlx5_ib_flow_handler {
164 struct list_head list;
165 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300166 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000167 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200168};
169
170struct mlx5_ib_flow_db {
171 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300172 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300173 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200174 /* Protect flow steering bypass flow tables
175 * when add/del flow rules.
176 * only single add/removal of flow steering rule could be done
177 * simultaneously.
178 */
179 struct mutex lock;
180};
181
Eli Cohene126ba92013-07-07 17:25:49 +0300182/* Use macros here so that don't have to duplicate
183 * enum ib_send_flags and enum ib_qp_type for low-level driver
184 */
185
Artemy Kovalyov31616252017-01-02 11:37:42 +0200186#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
187#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
188#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
189#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
190#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
191#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200192
Eli Cohene126ba92013-07-07 17:25:49 +0300193#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200194/*
195 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
196 * creates the actual hardware QP.
197 */
198#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200199#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
200#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300201#define MLX5_IB_WR_UMR IB_WR_RESERVED1
202
Artemy Kovalyov31616252017-01-02 11:37:42 +0200203#define MLX5_IB_UMR_OCTOWORD 16
204#define MLX5_IB_UMR_XLT_ALIGNMENT 64
205
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200206#define MLX5_IB_UPD_XLT_ZAP BIT(0)
207#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
208#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
209#define MLX5_IB_UPD_XLT_ADDR BIT(3)
210#define MLX5_IB_UPD_XLT_PD BIT(4)
211#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200212#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200213
Haggai Eranb11a4f92016-02-29 15:45:03 +0200214/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
215 *
216 * These flags are intended for internal use by the mlx5_ib driver, and they
217 * rely on the range reserved for that use in the ib_qp_create_flags enum.
218 */
219
220/* Create a UD QP whose source QP number is 1 */
221static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
222{
223 return IB_QP_CREATE_RESERVED_START;
224}
225
Eli Cohene126ba92013-07-07 17:25:49 +0300226struct wr_list {
227 u16 opcode;
228 u16 next;
229};
230
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200231enum mlx5_ib_rq_flags {
232 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200233 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200234};
235
Eli Cohene126ba92013-07-07 17:25:49 +0300236struct mlx5_ib_wq {
237 u64 *wrid;
238 u32 *wr_data;
239 struct wr_list *w_list;
240 unsigned *wqe_head;
241 u16 unsig_count;
242
243 /* serialize post to the work queue
244 */
245 spinlock_t lock;
246 int wqe_cnt;
247 int max_post;
248 int max_gs;
249 int offset;
250 int wqe_shift;
251 unsigned head;
252 unsigned tail;
253 u16 cur_post;
254 u16 last_poll;
255 void *qend;
256};
257
Maor Gottlieb03404e82017-05-30 10:29:13 +0300258enum mlx5_ib_wq_flags {
259 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300260 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300261};
262
Noa Osherovichb4f34592017-10-17 18:01:12 +0300263#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
264#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
265#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
266#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
267
Yishai Hadas79b20a62016-05-23 15:20:50 +0300268struct mlx5_ib_rwq {
269 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300270 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300271 u32 rq_num_pas;
272 u32 log_rq_stride;
273 u32 log_rq_size;
274 u32 rq_page_offset;
275 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300276 u32 log_num_strides;
277 u32 two_byte_shift_en;
278 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300279 struct ib_umem *umem;
280 size_t buf_size;
281 unsigned int page_shift;
282 int create_type;
283 struct mlx5_db db;
284 u32 user_index;
285 u32 wqe_count;
286 u32 wqe_shift;
287 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300288 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300289};
290
Eli Cohene126ba92013-07-07 17:25:49 +0300291enum {
292 MLX5_QP_USER,
293 MLX5_QP_KERNEL,
294 MLX5_QP_EMPTY
295};
296
Yishai Hadas79b20a62016-05-23 15:20:50 +0300297enum {
298 MLX5_WQ_USER,
299 MLX5_WQ_KERNEL
300};
301
Yishai Hadasc5f90922016-05-23 15:20:53 +0300302struct mlx5_ib_rwq_ind_table {
303 struct ib_rwq_ind_table ib_rwq_ind_tbl;
304 u32 rqtn;
305};
306
majd@mellanox.com19098df2016-01-14 19:13:03 +0200307struct mlx5_ib_ubuffer {
308 struct ib_umem *umem;
309 int buf_size;
310 u64 buf_addr;
311};
312
313struct mlx5_ib_qp_base {
314 struct mlx5_ib_qp *container_mibqp;
315 struct mlx5_core_qp mqp;
316 struct mlx5_ib_ubuffer ubuffer;
317};
318
319struct mlx5_ib_qp_trans {
320 struct mlx5_ib_qp_base base;
321 u16 xrcdn;
322 u8 alt_port;
323 u8 atomic_rd_en;
324 u8 resp_depth;
325};
326
Yishai Hadas28d61372016-05-23 15:20:56 +0300327struct mlx5_ib_rss_qp {
328 u32 tirn;
329};
330
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200331struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200332 struct mlx5_ib_qp_base base;
333 struct mlx5_ib_wq *rq;
334 struct mlx5_ib_ubuffer ubuffer;
335 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200336 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200337 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200338 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200339};
340
341struct mlx5_ib_sq {
342 struct mlx5_ib_qp_base base;
343 struct mlx5_ib_wq *sq;
344 struct mlx5_ib_ubuffer ubuffer;
345 struct mlx5_db *doorbell;
346 u32 tisn;
347 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200348};
349
350struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200351 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200352 struct mlx5_ib_rq rq;
353};
354
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200355struct mlx5_bf {
356 int buf_size;
357 unsigned long offset;
358 struct mlx5_sq_bfreg *bfreg;
359};
360
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200361struct mlx5_ib_dct {
362 struct mlx5_core_dct mdct;
363 u32 *in;
364};
365
Eli Cohene126ba92013-07-07 17:25:49 +0300366struct mlx5_ib_qp {
367 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200368 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200369 struct mlx5_ib_qp_trans trans_qp;
370 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300371 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200372 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200373 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200374 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300375
376 struct mlx5_db db;
377 struct mlx5_ib_wq rq;
378
Eli Cohene126ba92013-07-07 17:25:49 +0300379 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300380 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300381 struct mlx5_ib_wq sq;
382
Eli Cohene126ba92013-07-07 17:25:49 +0300383 /* serialize qp state modifications
384 */
385 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300386 u32 flags;
387 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300388 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300389 int wq_sig;
390 int scat_cqe;
391 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200392 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300393 int has_rq;
394
395 /* only for user space QPs. For kernel
396 * we have it from the bf object
397 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200398 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300399
400 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200401
402 /* Store signature errors */
403 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200404
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300405 struct list_head qps_list;
406 struct list_head cq_recv_list;
407 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200408 u32 rate_limit;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300409 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300410 bool tunnel_offload_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200411 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
412 enum ib_qp_type qp_sub_type;
Eli Cohene126ba92013-07-07 17:25:49 +0300413};
414
415struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200416 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300417 struct ib_umem *umem;
418 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200419 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300420};
421
422enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200423 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
424 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
425 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
426 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
427 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
428 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200429 /* QP uses 1 as its source QP number */
430 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300431 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300432 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200433 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300434 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200435 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300436 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300437};
438
Haggai Eran968e78d2014-12-11 17:04:11 +0200439struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100440 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200441 u64 virt_addr;
442 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200443 struct ib_pd *pd;
444 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200445 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200446 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200447 int access_flags;
448 u32 mkey;
449};
450
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100451static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
452{
453 return container_of(wr, struct mlx5_umr_wr, wr);
454}
455
Eli Cohene126ba92013-07-07 17:25:49 +0300456struct mlx5_shared_mr_info {
457 int mr_id;
458 struct ib_umem *umem;
459};
460
Guy Levi7a0c8f42017-10-19 08:25:53 +0300461enum mlx5_ib_cq_pr_flags {
462 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
463};
464
Eli Cohene126ba92013-07-07 17:25:49 +0300465struct mlx5_ib_cq {
466 struct ib_cq ibcq;
467 struct mlx5_core_cq mcq;
468 struct mlx5_ib_cq_buf buf;
469 struct mlx5_db db;
470
471 /* serialize access to the CQ
472 */
473 spinlock_t lock;
474
475 /* protect resize cq
476 */
477 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200478 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300479 struct ib_umem *resize_umem;
480 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300481 struct list_head list_send_qp;
482 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200483 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200484 struct list_head wc_list;
485 enum ib_cq_notify_flags notify_flags;
486 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300487 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200488};
489
490struct mlx5_ib_wc {
491 struct ib_wc wc;
492 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300493};
494
495struct mlx5_ib_srq {
496 struct ib_srq ibsrq;
497 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200498 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300499 struct mlx5_db db;
500 u64 *wrid;
501 /* protect SRQ hanlding
502 */
503 spinlock_t lock;
504 int head;
505 int tail;
506 u16 wqe_ctr;
507 struct ib_umem *umem;
508 /* serialize arming a SRQ
509 */
510 struct mutex mutex;
511 int wq_sig;
512};
513
514struct mlx5_ib_xrcd {
515 struct ib_xrcd ibxrcd;
516 u32 xrcdn;
517};
518
Haggai Erancc149f752014-12-11 17:04:21 +0200519enum mlx5_ib_mtt_access_flags {
520 MLX5_IB_MTT_READ = (1 << 0),
521 MLX5_IB_MTT_WRITE = (1 << 1),
522};
523
524#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
525
Eli Cohene126ba92013-07-07 17:25:49 +0300526struct mlx5_ib_mr {
527 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300528 void *descs;
529 dma_addr_t desc_map;
530 int ndescs;
531 int max_descs;
532 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200533 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200534 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300535 struct ib_umem *umem;
536 struct mlx5_shared_mr_info *smr_info;
537 struct list_head list;
538 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300539 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300540 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300541 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300542 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200543 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200544 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300545 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200546 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200547
548 struct mlx5_ib_mr *parent;
549 atomic_t num_leaf_free;
550 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300551};
552
Matan Barakd2370e02016-02-29 18:05:30 +0200553struct mlx5_ib_mw {
554 struct ib_mw ibmw;
555 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300556 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300557};
558
Shachar Raindela74d2412014-05-22 14:50:12 +0300559struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100560 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300561 enum ib_wc_status status;
562 struct completion done;
563};
564
Eli Cohene126ba92013-07-07 17:25:49 +0300565struct umr_common {
566 struct ib_pd *pd;
567 struct ib_cq *cq;
568 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300569 /* control access to UMR QP
570 */
571 struct semaphore sem;
572};
573
574enum {
575 MLX5_FMR_INVALID,
576 MLX5_FMR_VALID,
577 MLX5_FMR_BUSY,
578};
579
Eli Cohene126ba92013-07-07 17:25:49 +0300580struct mlx5_cache_ent {
581 struct list_head head;
582 /* sync access to the cahce entry
583 */
584 spinlock_t lock;
585
586
587 struct dentry *dir;
588 char name[4];
589 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200590 u32 xlt;
591 u32 access_mode;
592 u32 page;
593
Eli Cohene126ba92013-07-07 17:25:49 +0300594 u32 size;
595 u32 cur;
596 u32 miss;
597 u32 limit;
598
599 struct dentry *fsize;
600 struct dentry *fcur;
601 struct dentry *fmiss;
602 struct dentry *flimit;
603
604 struct mlx5_ib_dev *dev;
605 struct work_struct work;
606 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300607 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200608 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300609};
610
611struct mlx5_mr_cache {
612 struct workqueue_struct *wq;
613 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
614 int stopped;
615 struct dentry *root;
616 unsigned long last_add;
617};
618
Haggai Erand16e91d2016-02-29 15:45:05 +0200619struct mlx5_ib_gsi_qp;
620
621struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200622 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200623 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200624 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200625};
626
Eli Cohene126ba92013-07-07 17:25:49 +0300627struct mlx5_ib_resources {
628 struct ib_cq *c0;
629 struct ib_xrcd *x0;
630 struct ib_xrcd *x1;
631 struct ib_pd *p0;
632 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300633 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200634 struct mlx5_ib_port_resources ports[2];
635 /* Protects changes to the port resources */
636 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300637};
638
Parav Pandite1f24a72017-04-16 07:29:29 +0300639struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200640 const char **names;
641 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300642 u32 num_q_counters;
643 u32 num_cong_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200644 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200645 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200646};
647
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200648struct mlx5_ib_multiport_info;
649
650struct mlx5_ib_multiport {
651 struct mlx5_ib_multiport_info *mpi;
652 /* To be held when accessing the multiport info */
653 spinlock_t mpi_lock;
654};
655
Mark Bloch0837e862016-06-17 15:10:55 +0300656struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300657 struct mlx5_ib_counters cnts;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200658 struct mlx5_ib_multiport mp;
Parav Pandita9e546e2018-01-04 17:25:39 +0200659 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Mark Bloch0837e862016-06-17 15:10:55 +0300660};
661
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200662struct mlx5_roce {
663 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
664 * netdev pointer
665 */
666 rwlock_t netdev_lock;
667 struct net_device *netdev;
668 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300669 atomic_t next_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300670 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200671 struct mlx5_ib_dev *dev;
672 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200673};
674
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300675struct mlx5_ib_dbg_param {
676 int offset;
677 struct mlx5_ib_dev *dev;
678 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200679 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300680};
681
682enum mlx5_ib_dbg_cc_types {
683 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
684 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
685 MLX5_IB_DBG_CC_RP_TIME_RESET,
686 MLX5_IB_DBG_CC_RP_BYTE_RESET,
687 MLX5_IB_DBG_CC_RP_THRESHOLD,
688 MLX5_IB_DBG_CC_RP_AI_RATE,
689 MLX5_IB_DBG_CC_RP_HAI_RATE,
690 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
691 MLX5_IB_DBG_CC_RP_MIN_RATE,
692 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
693 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
694 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
695 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
696 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
697 MLX5_IB_DBG_CC_RP_GD,
698 MLX5_IB_DBG_CC_NP_CNP_DSCP,
699 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
700 MLX5_IB_DBG_CC_NP_CNP_PRIO,
701 MLX5_IB_DBG_CC_MAX,
702};
703
704struct mlx5_ib_dbg_cc_params {
705 struct dentry *root;
706 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
707};
708
Maor Gottlieb03404e82017-05-30 10:29:13 +0300709enum {
710 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
711};
712
Maor Gottliebfe248c32017-05-30 10:29:14 +0300713struct mlx5_ib_dbg_delay_drop {
714 struct dentry *dir_debugfs;
715 struct dentry *rqs_cnt_debugfs;
716 struct dentry *events_cnt_debugfs;
717 struct dentry *timeout_debugfs;
718};
719
Maor Gottlieb03404e82017-05-30 10:29:13 +0300720struct mlx5_ib_delay_drop {
721 struct mlx5_ib_dev *dev;
722 struct work_struct delay_drop_work;
723 /* serialize setting of delay drop */
724 struct mutex lock;
725 u32 timeout;
726 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300727 atomic_t events_cnt;
728 atomic_t rqs_cnt;
729 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300730};
731
Mark Bloch16c19752018-01-01 13:06:58 +0200732enum mlx5_ib_stages {
733 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000734 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200735 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000736 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200737 MLX5_IB_STAGE_ROCE,
738 MLX5_IB_STAGE_DEVICE_RESOURCES,
739 MLX5_IB_STAGE_ODP,
740 MLX5_IB_STAGE_COUNTERS,
741 MLX5_IB_STAGE_CONG_DEBUGFS,
742 MLX5_IB_STAGE_UAR,
743 MLX5_IB_STAGE_BFREG,
744 MLX5_IB_STAGE_IB_REG,
745 MLX5_IB_STAGE_UMR_RESOURCES,
746 MLX5_IB_STAGE_DELAY_DROP,
747 MLX5_IB_STAGE_CLASS_ATTR,
Mark Blochfc385b72018-01-16 14:34:48 +0000748 MLX5_IB_STAGE_REP_REG,
Mark Bloch16c19752018-01-01 13:06:58 +0200749 MLX5_IB_STAGE_MAX,
750};
751
752struct mlx5_ib_stage {
753 int (*init)(struct mlx5_ib_dev *dev);
754 void (*cleanup)(struct mlx5_ib_dev *dev);
755};
756
757#define STAGE_CREATE(_stage, _init, _cleanup) \
758 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
759
760struct mlx5_ib_profile {
761 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
762};
763
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200764struct mlx5_ib_multiport_info {
765 struct list_head list;
766 struct mlx5_ib_dev *ibdev;
767 struct mlx5_core_dev *mdev;
768 struct completion unref_comp;
769 u64 sys_image_guid;
770 u32 mdev_refcnt;
771 bool is_master;
772 bool unaffiliate;
773};
774
Eli Cohene126ba92013-07-07 17:25:49 +0300775struct mlx5_ib_dev {
776 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300777 struct mlx5_core_dev *mdev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200778 struct mlx5_roce roce[MLX5_MAX_PORTS];
Eli Cohene126ba92013-07-07 17:25:49 +0300779 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300780 /* serialize update of capability mask
781 */
782 struct mutex cap_mask_mutex;
783 bool ib_active;
784 struct umr_common umrc;
785 /* sync used page count stats
786 */
Eli Cohene126ba92013-07-07 17:25:49 +0300787 struct mlx5_ib_resources devr;
788 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300789 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300790 /* Prevents soft lock on massive reg MRs */
791 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300792 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200793#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
794 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200795 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200796 /*
797 * Sleepable RCU that prevents destruction of MRs while they are still
798 * being used by a page fault handler.
799 */
800 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200801 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200802#endif
Mark Bloch9a4ca382018-01-16 14:42:35 +0000803 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300804 /* protect resources needed as part of reset flow */
805 spinlock_t reset_flow_resource_lock;
806 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300807 /* Array with num_ports elements */
808 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300809 struct mlx5_sq_bfreg bfreg;
810 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300811 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200812 const struct mlx5_ib_profile *profile;
Mark Blochfc385b72018-01-16 14:34:48 +0000813 struct mlx5_eswitch_rep *rep;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300814
815 /* protect the user_td */
816 struct mutex lb_mutex;
817 u32 user_td;
818 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200819 struct list_head ib_dev_list;
820 u64 sys_image_guid;
Eli Cohene126ba92013-07-07 17:25:49 +0300821};
822
823static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
824{
825 return container_of(mcq, struct mlx5_ib_cq, mcq);
826}
827
828static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
829{
830 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
831}
832
833static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
834{
835 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
836}
837
Eli Cohene126ba92013-07-07 17:25:49 +0300838static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
839{
840 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
841}
842
843static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
844{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200845 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300846}
847
Yishai Hadas350d0e42016-08-28 14:58:18 +0300848static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
849{
850 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
851}
852
Matan Baraka606b0f2016-02-29 18:05:28 +0200853static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200854{
Matan Baraka606b0f2016-02-29 18:05:28 +0200855 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200856}
857
Eli Cohene126ba92013-07-07 17:25:49 +0300858static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
859{
860 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
861}
862
863static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
864{
865 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
866}
867
868static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
869{
870 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
871}
872
Yishai Hadas79b20a62016-05-23 15:20:50 +0300873static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
874{
875 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
876}
877
Yishai Hadasc5f90922016-05-23 15:20:53 +0300878static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
879{
880 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
881}
882
Eli Cohene126ba92013-07-07 17:25:49 +0300883static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
884{
885 return container_of(msrq, struct mlx5_ib_srq, msrq);
886}
887
888static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
889{
890 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
891}
892
Matan Barakd2370e02016-02-29 18:05:30 +0200893static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
894{
895 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
896}
897
Eli Cohene126ba92013-07-07 17:25:49 +0300898int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
899 struct mlx5_db *db);
900void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
901void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
902void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
903void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
904int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400905 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
906 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400907struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +0200908 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -0400909int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300910int mlx5_ib_destroy_ah(struct ib_ah *ah);
911struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
912 struct ib_srq_init_attr *init_attr,
913 struct ib_udata *udata);
914int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
915 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
916int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
917int mlx5_ib_destroy_srq(struct ib_srq *srq);
918int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
919 struct ib_recv_wr **bad_wr);
920struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
921 struct ib_qp_init_attr *init_attr,
922 struct ib_udata *udata);
923int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
924 int attr_mask, struct ib_udata *udata);
925int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
926 struct ib_qp_init_attr *qp_init_attr);
927int mlx5_ib_destroy_qp(struct ib_qp *qp);
928int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
929 struct ib_send_wr **bad_wr);
930int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
931 struct ib_recv_wr **bad_wr);
932void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200933int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200934 void *buffer, u32 length,
935 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300936struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
937 const struct ib_cq_init_attr *attr,
938 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300939 struct ib_udata *udata);
940int mlx5_ib_destroy_cq(struct ib_cq *cq);
941int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
942int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
943int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
944int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
945struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
946struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
947 u64 virt_addr, int access_flags,
948 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200949struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
950 struct ib_udata *udata);
951int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200952int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
953 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200954struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
955 int access_flags);
956void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200957int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
958 u64 length, u64 virt_addr, int access_flags,
959 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300960int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300961struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
962 enum ib_mr_type mr_type,
963 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200964int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700965 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300966int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400967 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400968 const struct ib_mad_hdr *in, size_t in_mad_size,
969 struct ib_mad_hdr *out, size_t *out_mad_size,
970 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300971struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
972 struct ib_ucontext *context,
973 struct ib_udata *udata);
974int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300975int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
976int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300977int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
978 struct ib_smp *out_mad);
979int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
980 __be64 *sys_image_guid);
981int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
982 u16 *max_pkeys);
983int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
984 u32 *vendor_id);
985int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
986int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
987int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
988 u16 *pkey);
989int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
990 union ib_gid *gid);
991int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
992 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300993int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
994 struct ib_port_attr *props);
995int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
996void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +0300997void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
998 unsigned long max_page_shift,
999 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001000 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001001void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1002 int page_shift, size_t offset, size_t num_pages,
1003 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001004void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001005 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001006void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1007int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1008int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1009int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001010
1011struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1012void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001013int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1014 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001015struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1016 struct ib_wq_init_attr *init_attr,
1017 struct ib_udata *udata);
1018int mlx5_ib_destroy_wq(struct ib_wq *wq);
1019int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1020 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001021struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1022 struct ib_rwq_ind_table_init_attr *init_attr,
1023 struct ib_udata *udata);
1024int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001025bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1026
Eli Cohene126ba92013-07-07 17:25:49 +03001027
Haggai Eran8cdd3122014-12-11 17:04:20 +02001028#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001029void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001030void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1031 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001032int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001033int __init mlx5_ib_odp_init(void);
1034void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001035void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1036 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001037void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1038void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1039 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001040#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001041static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001042{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001043 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001044}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001045
Haggai Eran6aec21f2014-12-11 17:04:23 +02001046static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Haggai Eran6aec21f2014-12-11 17:04:23 +02001047static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001048static inline void mlx5_ib_odp_cleanup(void) {}
1049static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1050static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1051 size_t nentries, struct mlx5_ib_mr *mr,
1052 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001053
Haggai Eran8cdd3122014-12-11 17:04:20 +02001054#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1055
Arnd Bergmann9967c702016-03-23 11:37:45 +01001056int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1057 u8 port, struct ifla_vf_info *info);
1058int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1059 u8 port, int state);
1060int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1061 u8 port, struct ifla_vf_stats *stats);
1062int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1063 u64 guid, int type);
1064
Achiad Shochat2811ba52015-12-23 18:47:24 +02001065__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1066 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +02001067int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1068 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001069
Parav Pandita9e546e2018-01-04 17:25:39 +02001070void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1071int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001072
Haggai Erand16e91d2016-02-29 15:45:05 +02001073/* GSI QP helper functions */
1074struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1075 struct ib_qp_init_attr *init_attr);
1076int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1077int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1078 int attr_mask);
1079int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1080 int qp_attr_mask,
1081 struct ib_qp_init_attr *qp_init_attr);
1082int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1083 struct ib_send_wr **bad_wr);
1084int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1085 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001086void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001087
Haggai Eran25361e02016-02-29 15:45:08 +02001088int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1089
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001090void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1091 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001092struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1093struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1094 u8 ib_port_num,
1095 u8 *native_port_num);
1096void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1097 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001098
Eli Cohene126ba92013-07-07 17:25:49 +03001099static inline void init_query_mad(struct ib_smp *mad)
1100{
1101 mad->base_version = 1;
1102 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1103 mad->class_version = 1;
1104 mad->method = IB_MGMT_METHOD_GET;
1105}
1106
1107static inline u8 convert_access(int acc)
1108{
1109 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1110 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1111 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1112 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1113 MLX5_PERM_LOCAL_READ;
1114}
1115
Sagi Grimbergb6364012015-09-02 22:23:04 +03001116static inline int is_qp1(enum ib_qp_type qp_type)
1117{
Haggai Erand16e91d2016-02-29 15:45:05 +02001118 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001119}
1120
Haggai Erancc149f752014-12-11 17:04:21 +02001121#define MLX5_MAX_UMR_SHIFT 16
1122#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1123
Leon Romanovsky051f2632015-12-20 12:16:11 +02001124static inline u32 check_cq_create_flags(u32 flags)
1125{
1126 /*
1127 * It returns non-zero value for unsupported CQ
1128 * create flags, otherwise it returns zero.
1129 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001130 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1131 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001132}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001133
1134static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1135 u32 *user_index)
1136{
1137 if (cqe_version) {
1138 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1139 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1140 return -EINVAL;
1141 *user_index = cmd_uidx;
1142 } else {
1143 *user_index = MLX5_IB_DEFAULT_UIDX;
1144 }
1145
1146 return 0;
1147}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001148
1149static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1150 struct mlx5_ib_create_qp *ucmd,
1151 int inlen,
1152 u32 *user_index)
1153{
1154 u8 cqe_version = ucontext->cqe_version;
1155
1156 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1157 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1158 return 0;
1159
1160 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1161 !!cqe_version))
1162 return -EINVAL;
1163
1164 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1165}
1166
1167static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1168 struct mlx5_ib_create_srq *ucmd,
1169 int inlen,
1170 u32 *user_index)
1171{
1172 u8 cqe_version = ucontext->cqe_version;
1173
1174 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1175 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1176 return 0;
1177
1178 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1179 !!cqe_version))
1180 return -EINVAL;
1181
1182 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1183}
Eli Cohenb037c292017-01-03 23:55:26 +02001184
1185static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1186{
1187 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1188 MLX5_UARS_IN_PAGE : 1;
1189}
1190
Yishai Hadas31a78a52017-12-24 16:31:34 +02001191static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1192 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001193{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001194 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001195}
1196
Eli Cohene126ba92013-07-07 17:25:49 +03001197#endif /* MLX5_IB_H */