blob: 648d2e2e445ba77871af6c06f00c99fe7f22eee1 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030047
48#define mlx5_ib_dbg(dev, format, arg...) \
49pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
50 __LINE__, current->pid, ##arg)
51
52#define mlx5_ib_err(dev, format, arg...) \
53pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
54 __LINE__, current->pid, ##arg)
55
56#define mlx5_ib_warn(dev, format, arg...) \
57pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
58 __LINE__, current->pid, ##arg)
59
Matan Barakb368d7c2015-12-15 20:30:12 +020060#define field_avail(type, fld, sz) (offsetof(type, fld) + \
61 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020062#define MLX5_IB_DEFAULT_UIDX 0xffffff
63#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020064
Eli Cohene126ba92013-07-07 17:25:49 +030065enum {
66 MLX5_IB_MMAP_CMD_SHIFT = 8,
67 MLX5_IB_MMAP_CMD_MASK = 0xff,
68};
69
70enum mlx5_ib_mmap_cmd {
71 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020072 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
73 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
74 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030075};
76
77enum {
78 MLX5_RES_SCAT_DATA32_CQE = 0x1,
79 MLX5_RES_SCAT_DATA64_CQE = 0x2,
80 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
81 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
82};
83
84enum mlx5_ib_latency_class {
85 MLX5_IB_LATENCY_CLASS_LOW,
86 MLX5_IB_LATENCY_CLASS_MEDIUM,
87 MLX5_IB_LATENCY_CLASS_HIGH,
88 MLX5_IB_LATENCY_CLASS_FAST_PATH
89};
90
91enum mlx5_ib_mad_ifc_flags {
92 MLX5_MAD_IFC_IGNORE_MKEY = 1,
93 MLX5_MAD_IFC_IGNORE_BKEY = 2,
94 MLX5_MAD_IFC_NET_VIEW = 4,
95};
96
Leon Romanovsky051f2632015-12-20 12:16:11 +020097enum {
98 MLX5_CROSS_CHANNEL_UUAR = 0,
99};
100
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200101enum {
102 MLX5_CQE_VERSION_V0,
103 MLX5_CQE_VERSION_V1,
104};
105
Eli Cohene126ba92013-07-07 17:25:49 +0300106struct mlx5_ib_ucontext {
107 struct ib_ucontext ibucontext;
108 struct list_head db_page_list;
109
110 /* protect doorbell record alloc/free
111 */
112 struct mutex db_page_mutex;
113 struct mlx5_uuar_info uuari;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200114 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200115 /* Transport Domain number */
116 u32 tdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300117};
118
119static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
120{
121 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
122}
123
124struct mlx5_ib_pd {
125 struct ib_pd ibpd;
126 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300127};
128
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200129#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
130#define MLX5_IB_FLOW_LAST_PRIO (MLX5_IB_FLOW_MCAST_PRIO - 1)
131#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
132#error "Invalid number of bypass priorities"
133#endif
134#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
135
136#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
137struct mlx5_ib_flow_prio {
138 struct mlx5_flow_table *flow_table;
139 unsigned int refcount;
140};
141
142struct mlx5_ib_flow_handler {
143 struct list_head list;
144 struct ib_flow ibflow;
145 unsigned int prio;
146 struct mlx5_flow_rule *rule;
147};
148
149struct mlx5_ib_flow_db {
150 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
151 /* Protect flow steering bypass flow tables
152 * when add/del flow rules.
153 * only single add/removal of flow steering rule could be done
154 * simultaneously.
155 */
156 struct mutex lock;
157};
158
Eli Cohene126ba92013-07-07 17:25:49 +0300159/* Use macros here so that don't have to duplicate
160 * enum ib_send_flags and enum ib_qp_type for low-level driver
161 */
162
163#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
Haggai Eran968e78d2014-12-11 17:04:11 +0200164#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
165#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
Noa Osherovich56e11d62016-02-29 16:46:51 +0200166
167#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
168#define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
169#define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
170
Eli Cohene126ba92013-07-07 17:25:49 +0300171#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200172/*
173 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
174 * creates the actual hardware QP.
175 */
176#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300177#define MLX5_IB_WR_UMR IB_WR_RESERVED1
178
Haggai Eranb11a4f92016-02-29 15:45:03 +0200179/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
180 *
181 * These flags are intended for internal use by the mlx5_ib driver, and they
182 * rely on the range reserved for that use in the ib_qp_create_flags enum.
183 */
184
185/* Create a UD QP whose source QP number is 1 */
186static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
187{
188 return IB_QP_CREATE_RESERVED_START;
189}
190
Eli Cohene126ba92013-07-07 17:25:49 +0300191struct wr_list {
192 u16 opcode;
193 u16 next;
194};
195
196struct mlx5_ib_wq {
197 u64 *wrid;
198 u32 *wr_data;
199 struct wr_list *w_list;
200 unsigned *wqe_head;
201 u16 unsig_count;
202
203 /* serialize post to the work queue
204 */
205 spinlock_t lock;
206 int wqe_cnt;
207 int max_post;
208 int max_gs;
209 int offset;
210 int wqe_shift;
211 unsigned head;
212 unsigned tail;
213 u16 cur_post;
214 u16 last_poll;
215 void *qend;
216};
217
218enum {
219 MLX5_QP_USER,
220 MLX5_QP_KERNEL,
221 MLX5_QP_EMPTY
222};
223
Haggai Eran6aec21f2014-12-11 17:04:23 +0200224/*
225 * Connect-IB can trigger up to four concurrent pagefaults
226 * per-QP.
227 */
228enum mlx5_ib_pagefault_context {
229 MLX5_IB_PAGEFAULT_RESPONDER_READ,
230 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
231 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
232 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
233 MLX5_IB_PAGEFAULT_CONTEXTS
234};
235
236static inline enum mlx5_ib_pagefault_context
237 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
238{
239 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
240}
241
242struct mlx5_ib_pfault {
243 struct work_struct work;
244 struct mlx5_pagefault mpfault;
245};
246
majd@mellanox.com19098df2016-01-14 19:13:03 +0200247struct mlx5_ib_ubuffer {
248 struct ib_umem *umem;
249 int buf_size;
250 u64 buf_addr;
251};
252
253struct mlx5_ib_qp_base {
254 struct mlx5_ib_qp *container_mibqp;
255 struct mlx5_core_qp mqp;
256 struct mlx5_ib_ubuffer ubuffer;
257};
258
259struct mlx5_ib_qp_trans {
260 struct mlx5_ib_qp_base base;
261 u16 xrcdn;
262 u8 alt_port;
263 u8 atomic_rd_en;
264 u8 resp_depth;
265};
266
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200267struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200268 struct mlx5_ib_qp_base base;
269 struct mlx5_ib_wq *rq;
270 struct mlx5_ib_ubuffer ubuffer;
271 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200272 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200273 u8 state;
274};
275
276struct mlx5_ib_sq {
277 struct mlx5_ib_qp_base base;
278 struct mlx5_ib_wq *sq;
279 struct mlx5_ib_ubuffer ubuffer;
280 struct mlx5_db *doorbell;
281 u32 tisn;
282 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200283};
284
285struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200286 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200287 struct mlx5_ib_rq rq;
288};
289
Eli Cohene126ba92013-07-07 17:25:49 +0300290struct mlx5_ib_qp {
291 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200292 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200293 struct mlx5_ib_qp_trans trans_qp;
294 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200295 };
Eli Cohene126ba92013-07-07 17:25:49 +0300296 struct mlx5_buf buf;
297
298 struct mlx5_db db;
299 struct mlx5_ib_wq rq;
300
Eli Cohene126ba92013-07-07 17:25:49 +0300301 u8 sq_signal_bits;
302 u8 fm_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300303 struct mlx5_ib_wq sq;
304
Eli Cohene126ba92013-07-07 17:25:49 +0300305 /* serialize qp state modifications
306 */
307 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300308 u32 flags;
309 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300310 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300311 int wq_sig;
312 int scat_cqe;
313 int max_inline_data;
314 struct mlx5_bf *bf;
315 int has_rq;
316
317 /* only for user space QPs. For kernel
318 * we have it from the bf object
319 */
320 int uuarn;
321
322 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200323
324 /* Store signature errors */
325 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200326
327#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
328 /*
329 * A flag that is true for QP's that are in a state that doesn't
330 * allow page faults, and shouldn't schedule any more faults.
331 */
332 int disable_page_faults;
333 /*
334 * The disable_page_faults_lock protects a QP's disable_page_faults
335 * field, allowing for a thread to atomically check whether the QP
336 * allows page faults, and if so schedule a page fault.
337 */
338 spinlock_t disable_page_faults_lock;
339 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
340#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300341};
342
343struct mlx5_ib_cq_buf {
344 struct mlx5_buf buf;
345 struct ib_umem *umem;
346 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200347 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300348};
349
350enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200351 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
352 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
353 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
354 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
355 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
356 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200357 /* QP uses 1 as its source QP number */
358 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Eli Cohene126ba92013-07-07 17:25:49 +0300359};
360
Haggai Eran968e78d2014-12-11 17:04:11 +0200361struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100362 struct ib_send_wr wr;
Haggai Eran968e78d2014-12-11 17:04:11 +0200363 union {
364 u64 virt_addr;
365 u64 offset;
366 } target;
367 struct ib_pd *pd;
368 unsigned int page_shift;
369 unsigned int npages;
370 u32 length;
371 int access_flags;
372 u32 mkey;
373};
374
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100375static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
376{
377 return container_of(wr, struct mlx5_umr_wr, wr);
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380struct mlx5_shared_mr_info {
381 int mr_id;
382 struct ib_umem *umem;
383};
384
385struct mlx5_ib_cq {
386 struct ib_cq ibcq;
387 struct mlx5_core_cq mcq;
388 struct mlx5_ib_cq_buf buf;
389 struct mlx5_db db;
390
391 /* serialize access to the CQ
392 */
393 spinlock_t lock;
394
395 /* protect resize cq
396 */
397 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200398 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300399 struct ib_umem *resize_umem;
400 int cqe_size;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200401 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200402 struct list_head wc_list;
403 enum ib_cq_notify_flags notify_flags;
404 struct work_struct notify_work;
405};
406
407struct mlx5_ib_wc {
408 struct ib_wc wc;
409 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300410};
411
412struct mlx5_ib_srq {
413 struct ib_srq ibsrq;
414 struct mlx5_core_srq msrq;
415 struct mlx5_buf buf;
416 struct mlx5_db db;
417 u64 *wrid;
418 /* protect SRQ hanlding
419 */
420 spinlock_t lock;
421 int head;
422 int tail;
423 u16 wqe_ctr;
424 struct ib_umem *umem;
425 /* serialize arming a SRQ
426 */
427 struct mutex mutex;
428 int wq_sig;
429};
430
431struct mlx5_ib_xrcd {
432 struct ib_xrcd ibxrcd;
433 u32 xrcdn;
434};
435
Haggai Erancc149f752014-12-11 17:04:21 +0200436enum mlx5_ib_mtt_access_flags {
437 MLX5_IB_MTT_READ = (1 << 0),
438 MLX5_IB_MTT_WRITE = (1 << 1),
439};
440
441#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
442
Eli Cohene126ba92013-07-07 17:25:49 +0300443struct mlx5_ib_mr {
444 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300445 void *descs;
446 dma_addr_t desc_map;
447 int ndescs;
448 int max_descs;
449 int desc_size;
Matan Baraka606b0f2016-02-29 18:05:28 +0200450 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300451 struct ib_umem *umem;
452 struct mlx5_shared_mr_info *smr_info;
453 struct list_head list;
454 int order;
455 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300456 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300457 struct mlx5_ib_dev *dev;
458 struct mlx5_create_mkey_mbox_out out;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200459 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200460 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300461 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200462 int access_flags; /* Needed for rereg MR */
Eli Cohene126ba92013-07-07 17:25:49 +0300463};
464
Matan Barakd2370e02016-02-29 18:05:30 +0200465struct mlx5_ib_mw {
466 struct ib_mw ibmw;
467 struct mlx5_core_mkey mmkey;
468};
469
Shachar Raindela74d2412014-05-22 14:50:12 +0300470struct mlx5_ib_umr_context {
471 enum ib_wc_status status;
472 struct completion done;
473};
474
475static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
476{
477 context->status = -1;
478 init_completion(&context->done);
479}
480
Eli Cohene126ba92013-07-07 17:25:49 +0300481struct umr_common {
482 struct ib_pd *pd;
483 struct ib_cq *cq;
484 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300485 /* control access to UMR QP
486 */
487 struct semaphore sem;
488};
489
490enum {
491 MLX5_FMR_INVALID,
492 MLX5_FMR_VALID,
493 MLX5_FMR_BUSY,
494};
495
Eli Cohene126ba92013-07-07 17:25:49 +0300496struct mlx5_cache_ent {
497 struct list_head head;
498 /* sync access to the cahce entry
499 */
500 spinlock_t lock;
501
502
503 struct dentry *dir;
504 char name[4];
505 u32 order;
506 u32 size;
507 u32 cur;
508 u32 miss;
509 u32 limit;
510
511 struct dentry *fsize;
512 struct dentry *fcur;
513 struct dentry *fmiss;
514 struct dentry *flimit;
515
516 struct mlx5_ib_dev *dev;
517 struct work_struct work;
518 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300519 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300520};
521
522struct mlx5_mr_cache {
523 struct workqueue_struct *wq;
524 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
525 int stopped;
526 struct dentry *root;
527 unsigned long last_add;
528};
529
Haggai Erand16e91d2016-02-29 15:45:05 +0200530struct mlx5_ib_gsi_qp;
531
532struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200533 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200534 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200535 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200536};
537
Eli Cohene126ba92013-07-07 17:25:49 +0300538struct mlx5_ib_resources {
539 struct ib_cq *c0;
540 struct ib_xrcd *x0;
541 struct ib_xrcd *x1;
542 struct ib_pd *p0;
543 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300544 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200545 struct mlx5_ib_port_resources ports[2];
546 /* Protects changes to the port resources */
547 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300548};
549
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200550struct mlx5_roce {
551 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
552 * netdev pointer
553 */
554 rwlock_t netdev_lock;
555 struct net_device *netdev;
556 struct notifier_block nb;
557};
558
Eli Cohene126ba92013-07-07 17:25:49 +0300559struct mlx5_ib_dev {
560 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300561 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200562 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300564 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300565 /* serialize update of capability mask
566 */
567 struct mutex cap_mask_mutex;
568 bool ib_active;
569 struct umr_common umrc;
570 /* sync used page count stats
571 */
Eli Cohene126ba92013-07-07 17:25:49 +0300572 struct mlx5_ib_resources devr;
573 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300574 struct timer_list delay_timer;
575 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200576#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
577 struct ib_odp_caps odp_caps;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200578 /*
579 * Sleepable RCU that prevents destruction of MRs while they are still
580 * being used by a page fault handler.
581 */
582 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200583#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200584 struct mlx5_ib_flow_db flow_db;
Eli Cohene126ba92013-07-07 17:25:49 +0300585};
586
587static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
588{
589 return container_of(mcq, struct mlx5_ib_cq, mcq);
590}
591
592static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
593{
594 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
595}
596
597static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
598{
599 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
600}
601
Eli Cohene126ba92013-07-07 17:25:49 +0300602static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
603{
604 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
605}
606
607static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
608{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200609 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300610}
611
Matan Baraka606b0f2016-02-29 18:05:28 +0200612static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200613{
Matan Baraka606b0f2016-02-29 18:05:28 +0200614 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200615}
616
Eli Cohene126ba92013-07-07 17:25:49 +0300617static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
618{
619 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
620}
621
622static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
623{
624 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
625}
626
627static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
628{
629 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
630}
631
632static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
633{
634 return container_of(msrq, struct mlx5_ib_srq, msrq);
635}
636
637static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
638{
639 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
640}
641
Matan Barakd2370e02016-02-29 18:05:30 +0200642static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
643{
644 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
645}
646
Eli Cohene126ba92013-07-07 17:25:49 +0300647struct mlx5_ib_ah {
648 struct ib_ah ibah;
649 struct mlx5_av av;
650};
651
652static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
653{
654 return container_of(ibah, struct mlx5_ib_ah, ibah);
655}
656
Eli Cohene126ba92013-07-07 17:25:49 +0300657int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
658 struct mlx5_db *db);
659void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
660void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
661void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
662void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
663int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400664 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
665 const void *in_mad, void *response_mad);
Eli Cohene126ba92013-07-07 17:25:49 +0300666struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
667int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
668int mlx5_ib_destroy_ah(struct ib_ah *ah);
669struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
670 struct ib_srq_init_attr *init_attr,
671 struct ib_udata *udata);
672int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
673 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
674int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
675int mlx5_ib_destroy_srq(struct ib_srq *srq);
676int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
677 struct ib_recv_wr **bad_wr);
678struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
679 struct ib_qp_init_attr *init_attr,
680 struct ib_udata *udata);
681int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
682 int attr_mask, struct ib_udata *udata);
683int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
684 struct ib_qp_init_attr *qp_init_attr);
685int mlx5_ib_destroy_qp(struct ib_qp *qp);
686int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
687 struct ib_send_wr **bad_wr);
688int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
689 struct ib_recv_wr **bad_wr);
690void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200691int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200692 void *buffer, u32 length,
693 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300694struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
695 const struct ib_cq_init_attr *attr,
696 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300697 struct ib_udata *udata);
698int mlx5_ib_destroy_cq(struct ib_cq *cq);
699int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
700int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
701int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
702int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
703struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
704struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
705 u64 virt_addr, int access_flags,
706 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200707struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
708 struct ib_udata *udata);
709int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Haggai Eran832a6b02014-12-11 17:04:22 +0200710int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
711 int npages, int zap);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200712int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
713 u64 length, u64 virt_addr, int access_flags,
714 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300715int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300716struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
717 enum ib_mr_type mr_type,
718 u32 max_num_sg);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300719int mlx5_ib_map_mr_sg(struct ib_mr *ibmr,
720 struct scatterlist *sg,
721 int sg_nents);
Eli Cohene126ba92013-07-07 17:25:49 +0300722int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400723 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400724 const struct ib_mad_hdr *in, size_t in_mad_size,
725 struct ib_mad_hdr *out, size_t *out_mad_size,
726 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300727struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
728 struct ib_ucontext *context,
729 struct ib_udata *udata);
730int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300731int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
732int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300733int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
734 struct ib_smp *out_mad);
735int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
736 __be64 *sys_image_guid);
737int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
738 u16 *max_pkeys);
739int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
740 u32 *vendor_id);
741int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
742int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
743int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
744 u16 *pkey);
745int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
746 union ib_gid *gid);
747int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
748 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300749int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
750 struct ib_port_attr *props);
751int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
752void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
753void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
754 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200755void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
756 int page_shift, size_t offset, size_t num_pages,
757 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300758void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200759 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300760void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
761int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
762int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
763int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
764int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
765void mlx5_umr_cq_handler(struct ib_cq *cq, void *cq_context);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200766int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
767 struct ib_mr_status *mr_status);
Eli Cohene126ba92013-07-07 17:25:49 +0300768
Haggai Eran8cdd3122014-12-11 17:04:20 +0200769#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eran6aec21f2014-12-11 17:04:23 +0200770extern struct workqueue_struct *mlx5_ib_page_fault_wq;
771
Saeed Mahameed938fe832015-05-28 22:28:41 +0300772void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200773void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
774 struct mlx5_ib_pfault *pfault);
775void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
776int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
777void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
778int __init mlx5_ib_odp_init(void);
779void mlx5_ib_odp_cleanup(void);
780void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
781void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200782void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
783 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200784
785#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300786static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200787{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300788 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200789}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200790
791static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
792static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
793static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
794static inline int mlx5_ib_odp_init(void) { return 0; }
795static inline void mlx5_ib_odp_cleanup(void) {}
796static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
797static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
798
Haggai Eran8cdd3122014-12-11 17:04:20 +0200799#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
800
Achiad Shochat2811ba52015-12-23 18:47:24 +0200801__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
802 int index);
803
Haggai Erand16e91d2016-02-29 15:45:05 +0200804/* GSI QP helper functions */
805struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
806 struct ib_qp_init_attr *init_attr);
807int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
808int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
809 int attr_mask);
810int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
811 int qp_attr_mask,
812 struct ib_qp_init_attr *qp_init_attr);
813int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
814 struct ib_send_wr **bad_wr);
815int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
816 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +0200817void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +0200818
Haggai Eran25361e02016-02-29 15:45:08 +0200819int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
820
Eli Cohene126ba92013-07-07 17:25:49 +0300821static inline void init_query_mad(struct ib_smp *mad)
822{
823 mad->base_version = 1;
824 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
825 mad->class_version = 1;
826 mad->method = IB_MGMT_METHOD_GET;
827}
828
829static inline u8 convert_access(int acc)
830{
831 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
832 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
833 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
834 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
835 MLX5_PERM_LOCAL_READ;
836}
837
Sagi Grimbergb6364012015-09-02 22:23:04 +0300838static inline int is_qp1(enum ib_qp_type qp_type)
839{
Haggai Erand16e91d2016-02-29 15:45:05 +0200840 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +0300841}
842
Haggai Erancc149f752014-12-11 17:04:21 +0200843#define MLX5_MAX_UMR_SHIFT 16
844#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
845
Leon Romanovsky051f2632015-12-20 12:16:11 +0200846static inline u32 check_cq_create_flags(u32 flags)
847{
848 /*
849 * It returns non-zero value for unsupported CQ
850 * create flags, otherwise it returns zero.
851 */
Leon Romanovsky34356f62015-12-29 17:01:30 +0200852 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
853 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +0200854}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200855
856static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
857 u32 *user_index)
858{
859 if (cqe_version) {
860 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
861 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
862 return -EINVAL;
863 *user_index = cmd_uidx;
864 } else {
865 *user_index = MLX5_IB_DEFAULT_UIDX;
866 }
867
868 return 0;
869}
Eli Cohene126ba92013-07-07 17:25:49 +0300870#endif /* MLX5_IB_H */