blob: 0e831e48047a566b1d42440adcb430f2626da1be [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
Mark Bloch2ea26202018-09-06 17:27:03 +030044#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020046#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020047#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030048#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030049#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030050#include <rdma/mlx5_user_ioctl_cmds.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051
52#define mlx5_ib_dbg(dev, format, arg...) \
53pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
54 __LINE__, current->pid, ##arg)
55
56#define mlx5_ib_err(dev, format, arg...) \
57pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
58 __LINE__, current->pid, ##arg)
59
60#define mlx5_ib_warn(dev, format, arg...) \
61pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
62 __LINE__, current->pid, ##arg)
63
Matan Barakb368d7c2015-12-15 20:30:12 +020064#define field_avail(type, fld, sz) (offsetof(type, fld) + \
65 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020066#define MLX5_IB_DEFAULT_UIDX 0xffffff
67#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020068
Majd Dibbiny762f8992016-10-27 16:36:47 +030069#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
70
Eli Cohene126ba92013-07-07 17:25:49 +030071enum {
72 MLX5_IB_MMAP_CMD_SHIFT = 8,
73 MLX5_IB_MMAP_CMD_MASK = 0xff,
74};
75
Eli Cohene126ba92013-07-07 17:25:49 +030076enum {
77 MLX5_RES_SCAT_DATA32_CQE = 0x1,
78 MLX5_RES_SCAT_DATA64_CQE = 0x2,
79 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
80 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
81};
82
Eli Cohene126ba92013-07-07 17:25:49 +030083enum mlx5_ib_mad_ifc_flags {
84 MLX5_MAD_IFC_IGNORE_MKEY = 1,
85 MLX5_MAD_IFC_IGNORE_BKEY = 2,
86 MLX5_MAD_IFC_NET_VIEW = 4,
87};
88
Leon Romanovsky051f2632015-12-20 12:16:11 +020089enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020090 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020091};
92
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020093enum {
94 MLX5_CQE_VERSION_V0,
95 MLX5_CQE_VERSION_V1,
96};
97
Artemy Kovalyoveb761892017-08-17 15:52:09 +030098enum {
99 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
100 MLX5_TM_MAX_SGE = 1,
101};
102
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200103enum {
104 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200105 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200106};
107
Ariel Levkovich24da0012018-04-05 18:53:27 +0300108enum {
109 MLX5_MAX_MEMIC_PAGES = 0x100,
110 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
111};
112
113enum {
114 MLX5_MEMIC_BASE_ALIGN = 6,
115 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
116};
117
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300118struct mlx5_ib_vma_private_data {
119 struct list_head list;
120 struct vm_area_struct *vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200121 /* protect vma_private_list add/del */
122 struct mutex *vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300123};
124
Eli Cohene126ba92013-07-07 17:25:49 +0300125struct mlx5_ib_ucontext {
126 struct ib_ucontext ibucontext;
127 struct list_head db_page_list;
128
129 /* protect doorbell record alloc/free
130 */
131 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200132 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200133 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200134 /* Transport Domain number */
135 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300136 struct list_head vma_private_list;
Majd Dibbinyad9a3662017-12-24 13:54:56 +0200137 /* protect vma_private_list add/del */
138 struct mutex vma_private_list_mutex;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200139
Eli Cohenb037c292017-01-03 23:55:26 +0200140 u64 lib_caps;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300141 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300142 u16 devx_uid;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300143 /* For RoCE LAG TX affinity */
144 atomic_t tx_port_affinity;
Eli Cohene126ba92013-07-07 17:25:49 +0300145};
146
147static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
148{
149 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
150}
151
152struct mlx5_ib_pd {
153 struct ib_pd ibpd;
154 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300155};
156
Mark Blochb4749bf2018-08-28 14:18:51 +0300157enum {
158 MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
Mark Blocha090d0d2018-08-28 14:18:54 +0300159 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
Mark Bloch08aeb972018-08-28 14:18:53 +0300160 MLX5_IB_FLOW_ACTION_DECAP,
Mark Blochb4749bf2018-08-28 14:18:51 +0300161};
162
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200163#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200164#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200165#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
166#error "Invalid number of bypass priorities"
167#endif
168#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
169
170#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300171#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300172#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200173struct mlx5_ib_flow_prio {
174 struct mlx5_flow_table *flow_table;
175 unsigned int refcount;
176};
177
178struct mlx5_ib_flow_handler {
179 struct list_head list;
180 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300181 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000182 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300183 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300184 struct mlx5_ib_dev *dev;
185 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200186};
187
Yishai Hadasfd44e382018-07-23 15:25:07 +0300188struct mlx5_ib_flow_matcher {
189 struct mlx5_ib_match_params matcher_mask;
190 int mask_len;
191 enum mlx5_ib_flow_type flow_type;
192 u16 priority;
193 struct mlx5_core_dev *mdev;
194 atomic_t usecnt;
195 u8 match_criteria_enable;
196};
197
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200198struct mlx5_ib_flow_db {
199 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Mark Bloch78dd0c42018-09-02 12:51:31 +0300200 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300201 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300202 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300203 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200204 /* Protect flow steering bypass flow tables
205 * when add/del flow rules.
206 * only single add/removal of flow steering rule could be done
207 * simultaneously.
208 */
209 struct mutex lock;
210};
211
Eli Cohene126ba92013-07-07 17:25:49 +0300212/* Use macros here so that don't have to duplicate
213 * enum ib_send_flags and enum ib_qp_type for low-level driver
214 */
215
Artemy Kovalyov31616252017-01-02 11:37:42 +0200216#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
217#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
218#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
219#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
220#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
221#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200222
Eli Cohene126ba92013-07-07 17:25:49 +0300223#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200224/*
225 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
226 * creates the actual hardware QP.
227 */
228#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200229#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
230#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300231#define MLX5_IB_WR_UMR IB_WR_RESERVED1
232
Artemy Kovalyov31616252017-01-02 11:37:42 +0200233#define MLX5_IB_UMR_OCTOWORD 16
234#define MLX5_IB_UMR_XLT_ALIGNMENT 64
235
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200236#define MLX5_IB_UPD_XLT_ZAP BIT(0)
237#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
238#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
239#define MLX5_IB_UPD_XLT_ADDR BIT(3)
240#define MLX5_IB_UPD_XLT_PD BIT(4)
241#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200242#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200243
Haggai Eranb11a4f92016-02-29 15:45:03 +0200244/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
245 *
246 * These flags are intended for internal use by the mlx5_ib driver, and they
247 * rely on the range reserved for that use in the ib_qp_create_flags enum.
248 */
249
250/* Create a UD QP whose source QP number is 1 */
251static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
252{
253 return IB_QP_CREATE_RESERVED_START;
254}
255
Eli Cohene126ba92013-07-07 17:25:49 +0300256struct wr_list {
257 u16 opcode;
258 u16 next;
259};
260
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200261enum mlx5_ib_rq_flags {
262 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200263 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200264};
265
Eli Cohene126ba92013-07-07 17:25:49 +0300266struct mlx5_ib_wq {
267 u64 *wrid;
268 u32 *wr_data;
269 struct wr_list *w_list;
270 unsigned *wqe_head;
271 u16 unsig_count;
272
273 /* serialize post to the work queue
274 */
275 spinlock_t lock;
276 int wqe_cnt;
277 int max_post;
278 int max_gs;
279 int offset;
280 int wqe_shift;
281 unsigned head;
282 unsigned tail;
283 u16 cur_post;
284 u16 last_poll;
285 void *qend;
286};
287
Maor Gottlieb03404e82017-05-30 10:29:13 +0300288enum mlx5_ib_wq_flags {
289 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300290 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300291};
292
Noa Osherovichb4f34592017-10-17 18:01:12 +0300293#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
294#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
295#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
296#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
297
Yishai Hadas79b20a62016-05-23 15:20:50 +0300298struct mlx5_ib_rwq {
299 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300300 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300301 u32 rq_num_pas;
302 u32 log_rq_stride;
303 u32 log_rq_size;
304 u32 rq_page_offset;
305 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300306 u32 log_num_strides;
307 u32 two_byte_shift_en;
308 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300309 struct ib_umem *umem;
310 size_t buf_size;
311 unsigned int page_shift;
312 int create_type;
313 struct mlx5_db db;
314 u32 user_index;
315 u32 wqe_count;
316 u32 wqe_shift;
317 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300318 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300319};
320
Eli Cohene126ba92013-07-07 17:25:49 +0300321enum {
322 MLX5_QP_USER,
323 MLX5_QP_KERNEL,
324 MLX5_QP_EMPTY
325};
326
Yishai Hadas79b20a62016-05-23 15:20:50 +0300327enum {
328 MLX5_WQ_USER,
329 MLX5_WQ_KERNEL
330};
331
Yishai Hadasc5f90922016-05-23 15:20:53 +0300332struct mlx5_ib_rwq_ind_table {
333 struct ib_rwq_ind_table ib_rwq_ind_tbl;
334 u32 rqtn;
335};
336
majd@mellanox.com19098df2016-01-14 19:13:03 +0200337struct mlx5_ib_ubuffer {
338 struct ib_umem *umem;
339 int buf_size;
340 u64 buf_addr;
341};
342
343struct mlx5_ib_qp_base {
344 struct mlx5_ib_qp *container_mibqp;
345 struct mlx5_core_qp mqp;
346 struct mlx5_ib_ubuffer ubuffer;
347};
348
349struct mlx5_ib_qp_trans {
350 struct mlx5_ib_qp_base base;
351 u16 xrcdn;
352 u8 alt_port;
353 u8 atomic_rd_en;
354 u8 resp_depth;
355};
356
Yishai Hadas28d61372016-05-23 15:20:56 +0300357struct mlx5_ib_rss_qp {
358 u32 tirn;
359};
360
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200361struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200362 struct mlx5_ib_qp_base base;
363 struct mlx5_ib_wq *rq;
364 struct mlx5_ib_ubuffer ubuffer;
365 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200366 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200367 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200368 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200369};
370
371struct mlx5_ib_sq {
372 struct mlx5_ib_qp_base base;
373 struct mlx5_ib_wq *sq;
374 struct mlx5_ib_ubuffer ubuffer;
375 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000376 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200377 u32 tisn;
378 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200379};
380
381struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200382 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200383 struct mlx5_ib_rq rq;
384};
385
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200386struct mlx5_bf {
387 int buf_size;
388 unsigned long offset;
389 struct mlx5_sq_bfreg *bfreg;
390};
391
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200392struct mlx5_ib_dct {
393 struct mlx5_core_dct mdct;
394 u32 *in;
395};
396
Eli Cohene126ba92013-07-07 17:25:49 +0300397struct mlx5_ib_qp {
398 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200399 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200400 struct mlx5_ib_qp_trans trans_qp;
401 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300402 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200403 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200404 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200405 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300406
407 struct mlx5_db db;
408 struct mlx5_ib_wq rq;
409
Eli Cohene126ba92013-07-07 17:25:49 +0300410 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300411 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300412 struct mlx5_ib_wq sq;
413
Eli Cohene126ba92013-07-07 17:25:49 +0300414 /* serialize qp state modifications
415 */
416 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300417 u32 flags;
418 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300419 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300420 int wq_sig;
421 int scat_cqe;
422 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200423 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300424 int has_rq;
425
426 /* only for user space QPs. For kernel
427 * we have it from the bf object
428 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200429 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300430
431 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200432
433 /* Store signature errors */
434 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200435
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300436 struct list_head qps_list;
437 struct list_head cq_recv_list;
438 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200439 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300440 u32 underlay_qpn;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300441 bool tunnel_offload_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200442 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
443 enum ib_qp_type qp_sub_type;
Eli Cohene126ba92013-07-07 17:25:49 +0300444};
445
446struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200447 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300448 struct ib_umem *umem;
449 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200450 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300451};
452
453enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200454 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
455 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
456 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
457 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
458 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
459 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200460 /* QP uses 1 as its source QP number */
461 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300462 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300463 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200464 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300465 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200466 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300467 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Eli Cohene126ba92013-07-07 17:25:49 +0300468};
469
Haggai Eran968e78d2014-12-11 17:04:11 +0200470struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100471 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200472 u64 virt_addr;
473 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200474 struct ib_pd *pd;
475 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200476 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200477 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200478 int access_flags;
479 u32 mkey;
480};
481
Bart Van Asschef696bf62018-07-18 09:25:14 -0700482static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100483{
484 return container_of(wr, struct mlx5_umr_wr, wr);
485}
486
Eli Cohene126ba92013-07-07 17:25:49 +0300487struct mlx5_shared_mr_info {
488 int mr_id;
489 struct ib_umem *umem;
490};
491
Guy Levi7a0c8f42017-10-19 08:25:53 +0300492enum mlx5_ib_cq_pr_flags {
493 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
494};
495
Eli Cohene126ba92013-07-07 17:25:49 +0300496struct mlx5_ib_cq {
497 struct ib_cq ibcq;
498 struct mlx5_core_cq mcq;
499 struct mlx5_ib_cq_buf buf;
500 struct mlx5_db db;
501
502 /* serialize access to the CQ
503 */
504 spinlock_t lock;
505
506 /* protect resize cq
507 */
508 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200509 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300510 struct ib_umem *resize_umem;
511 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300512 struct list_head list_send_qp;
513 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200514 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200515 struct list_head wc_list;
516 enum ib_cq_notify_flags notify_flags;
517 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300518 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200519};
520
521struct mlx5_ib_wc {
522 struct ib_wc wc;
523 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300524};
525
526struct mlx5_ib_srq {
527 struct ib_srq ibsrq;
528 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200529 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300530 struct mlx5_db db;
531 u64 *wrid;
532 /* protect SRQ hanlding
533 */
534 spinlock_t lock;
535 int head;
536 int tail;
537 u16 wqe_ctr;
538 struct ib_umem *umem;
539 /* serialize arming a SRQ
540 */
541 struct mutex mutex;
542 int wq_sig;
543};
544
545struct mlx5_ib_xrcd {
546 struct ib_xrcd ibxrcd;
547 u32 xrcdn;
548};
549
Haggai Erancc149f752014-12-11 17:04:21 +0200550enum mlx5_ib_mtt_access_flags {
551 MLX5_IB_MTT_READ = (1 << 0),
552 MLX5_IB_MTT_WRITE = (1 << 1),
553};
554
Ariel Levkovich24da0012018-04-05 18:53:27 +0300555struct mlx5_ib_dm {
556 struct ib_dm ibdm;
557 phys_addr_t dev_addr;
558};
559
Haggai Erancc149f752014-12-11 17:04:21 +0200560#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
561
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300562#define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
563 IB_ACCESS_REMOTE_WRITE |\
564 IB_ACCESS_REMOTE_READ |\
565 IB_ACCESS_REMOTE_ATOMIC |\
566 IB_ZERO_BASED)
567
Eli Cohene126ba92013-07-07 17:25:49 +0300568struct mlx5_ib_mr {
569 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300570 void *descs;
571 dma_addr_t desc_map;
572 int ndescs;
573 int max_descs;
574 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200575 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200576 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300577 struct ib_umem *umem;
578 struct mlx5_shared_mr_info *smr_info;
579 struct list_head list;
580 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300581 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300582 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300583 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300584 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200585 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200586 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300587 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200588 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200589
590 struct mlx5_ib_mr *parent;
591 atomic_t num_leaf_free;
592 wait_queue_head_t q_leaf_free;
Eli Cohene126ba92013-07-07 17:25:49 +0300593};
594
Matan Barakd2370e02016-02-29 18:05:30 +0200595struct mlx5_ib_mw {
596 struct ib_mw ibmw;
597 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300598 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300599};
600
Shachar Raindela74d2412014-05-22 14:50:12 +0300601struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100602 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300603 enum ib_wc_status status;
604 struct completion done;
605};
606
Eli Cohene126ba92013-07-07 17:25:49 +0300607struct umr_common {
608 struct ib_pd *pd;
609 struct ib_cq *cq;
610 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300611 /* control access to UMR QP
612 */
613 struct semaphore sem;
614};
615
616enum {
617 MLX5_FMR_INVALID,
618 MLX5_FMR_VALID,
619 MLX5_FMR_BUSY,
620};
621
Eli Cohene126ba92013-07-07 17:25:49 +0300622struct mlx5_cache_ent {
623 struct list_head head;
624 /* sync access to the cahce entry
625 */
626 spinlock_t lock;
627
628
629 struct dentry *dir;
630 char name[4];
631 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200632 u32 xlt;
633 u32 access_mode;
634 u32 page;
635
Eli Cohene126ba92013-07-07 17:25:49 +0300636 u32 size;
637 u32 cur;
638 u32 miss;
639 u32 limit;
640
641 struct dentry *fsize;
642 struct dentry *fcur;
643 struct dentry *fmiss;
644 struct dentry *flimit;
645
646 struct mlx5_ib_dev *dev;
647 struct work_struct work;
648 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300649 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200650 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300651};
652
653struct mlx5_mr_cache {
654 struct workqueue_struct *wq;
655 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
656 int stopped;
657 struct dentry *root;
658 unsigned long last_add;
659};
660
Haggai Erand16e91d2016-02-29 15:45:05 +0200661struct mlx5_ib_gsi_qp;
662
663struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200664 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200665 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200666 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200667};
668
Eli Cohene126ba92013-07-07 17:25:49 +0300669struct mlx5_ib_resources {
670 struct ib_cq *c0;
671 struct ib_xrcd *x0;
672 struct ib_xrcd *x1;
673 struct ib_pd *p0;
674 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300675 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200676 struct mlx5_ib_port_resources ports[2];
677 /* Protects changes to the port resources */
678 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300679};
680
Parav Pandite1f24a72017-04-16 07:29:29 +0300681struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200682 const char **names;
683 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300684 u32 num_q_counters;
685 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300686 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200687 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200688 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200689};
690
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200691struct mlx5_ib_multiport_info;
692
693struct mlx5_ib_multiport {
694 struct mlx5_ib_multiport_info *mpi;
695 /* To be held when accessing the multiport info */
696 spinlock_t mpi_lock;
697};
698
Mark Bloch0837e862016-06-17 15:10:55 +0300699struct mlx5_ib_port {
Parav Pandite1f24a72017-04-16 07:29:29 +0300700 struct mlx5_ib_counters cnts;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200701 struct mlx5_ib_multiport mp;
Parav Pandita9e546e2018-01-04 17:25:39 +0200702 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
Mark Bloch0837e862016-06-17 15:10:55 +0300703};
704
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200705struct mlx5_roce {
706 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
707 * netdev pointer
708 */
709 rwlock_t netdev_lock;
710 struct net_device *netdev;
711 struct notifier_block nb;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300712 atomic_t tx_port_affinity;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300713 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200714 struct mlx5_ib_dev *dev;
715 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200716};
717
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300718struct mlx5_ib_dbg_param {
719 int offset;
720 struct mlx5_ib_dev *dev;
721 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200722 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300723};
724
725enum mlx5_ib_dbg_cc_types {
726 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
727 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
728 MLX5_IB_DBG_CC_RP_TIME_RESET,
729 MLX5_IB_DBG_CC_RP_BYTE_RESET,
730 MLX5_IB_DBG_CC_RP_THRESHOLD,
731 MLX5_IB_DBG_CC_RP_AI_RATE,
732 MLX5_IB_DBG_CC_RP_HAI_RATE,
733 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
734 MLX5_IB_DBG_CC_RP_MIN_RATE,
735 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
736 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
737 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
738 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
739 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
740 MLX5_IB_DBG_CC_RP_GD,
741 MLX5_IB_DBG_CC_NP_CNP_DSCP,
742 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
743 MLX5_IB_DBG_CC_NP_CNP_PRIO,
744 MLX5_IB_DBG_CC_MAX,
745};
746
747struct mlx5_ib_dbg_cc_params {
748 struct dentry *root;
749 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
750};
751
Maor Gottlieb03404e82017-05-30 10:29:13 +0300752enum {
753 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
754};
755
Maor Gottliebfe248c32017-05-30 10:29:14 +0300756struct mlx5_ib_dbg_delay_drop {
757 struct dentry *dir_debugfs;
758 struct dentry *rqs_cnt_debugfs;
759 struct dentry *events_cnt_debugfs;
760 struct dentry *timeout_debugfs;
761};
762
Maor Gottlieb03404e82017-05-30 10:29:13 +0300763struct mlx5_ib_delay_drop {
764 struct mlx5_ib_dev *dev;
765 struct work_struct delay_drop_work;
766 /* serialize setting of delay drop */
767 struct mutex lock;
768 u32 timeout;
769 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300770 atomic_t events_cnt;
771 atomic_t rqs_cnt;
772 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300773};
774
Mark Bloch16c19752018-01-01 13:06:58 +0200775enum mlx5_ib_stages {
776 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000777 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200778 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000779 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200780 MLX5_IB_STAGE_ROCE,
781 MLX5_IB_STAGE_DEVICE_RESOURCES,
782 MLX5_IB_STAGE_ODP,
783 MLX5_IB_STAGE_COUNTERS,
784 MLX5_IB_STAGE_CONG_DEBUGFS,
785 MLX5_IB_STAGE_UAR,
786 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200787 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Matan Barak8c846602018-03-28 09:27:41 +0300788 MLX5_IB_STAGE_SPECS,
Mark Bloch16c19752018-01-01 13:06:58 +0200789 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200790 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200791 MLX5_IB_STAGE_DELAY_DROP,
792 MLX5_IB_STAGE_CLASS_ATTR,
Mark Blochfc385b72018-01-16 14:34:48 +0000793 MLX5_IB_STAGE_REP_REG,
Mark Bloch16c19752018-01-01 13:06:58 +0200794 MLX5_IB_STAGE_MAX,
795};
796
797struct mlx5_ib_stage {
798 int (*init)(struct mlx5_ib_dev *dev);
799 void (*cleanup)(struct mlx5_ib_dev *dev);
800};
801
802#define STAGE_CREATE(_stage, _init, _cleanup) \
803 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
804
805struct mlx5_ib_profile {
806 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
807};
808
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200809struct mlx5_ib_multiport_info {
810 struct list_head list;
811 struct mlx5_ib_dev *ibdev;
812 struct mlx5_core_dev *mdev;
813 struct completion unref_comp;
814 u64 sys_image_guid;
815 u32 mdev_refcnt;
816 bool is_master;
817 bool unaffiliate;
818};
819
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300820struct mlx5_ib_flow_action {
821 struct ib_flow_action ib_action;
822 union {
823 struct {
824 u64 ib_flags;
825 struct mlx5_accel_esp_xfrm *ctx;
826 } esp_aes_gcm;
Mark Blochb4749bf2018-08-28 14:18:51 +0300827 struct {
828 struct mlx5_ib_dev *dev;
829 u32 sub_type;
830 u32 action_id;
831 } flow_action_raw;
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300832 };
833};
834
Ariel Levkovich24da0012018-04-05 18:53:27 +0300835struct mlx5_memic {
836 struct mlx5_core_dev *dev;
837 spinlock_t memic_lock;
838 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
839};
840
Raed Salem5e95af52018-05-31 16:43:40 +0300841struct mlx5_read_counters_attr {
842 struct mlx5_fc *hw_cntrs_hndl;
843 u64 *out;
844 u32 flags;
845};
846
Raed Salem3b3233f2018-05-31 16:43:39 +0300847enum mlx5_ib_counters_type {
848 MLX5_IB_COUNTERS_FLOW,
849};
850
Raed Salemb29e2a12018-05-31 16:43:38 +0300851struct mlx5_ib_mcounters {
852 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300853 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300854 /* number of counters supported for this counters type */
855 u32 counters_num;
856 struct mlx5_fc *hw_cntrs_hndl;
857 /* read function for this counters type */
858 int (*read_counters)(struct ib_device *ibdev,
859 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300860 /* max index set as part of create_flow */
861 u32 cntrs_max_index;
862 /* number of counters data entries (<description,index> pair) */
863 u32 ncounters;
864 /* counters data array for descriptions and indexes */
865 struct mlx5_ib_flow_counters_desc *counters_data;
866 /* protects access to mcounters internal data */
867 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300868};
869
870static inline struct mlx5_ib_mcounters *
871to_mcounters(struct ib_counters *ibcntrs)
872{
873 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
874}
875
Mark Bloch2ea26202018-09-06 17:27:03 +0300876int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
877 bool is_egress,
878 struct mlx5_flow_act *action);
Eli Cohene126ba92013-07-07 17:25:49 +0300879struct mlx5_ib_dev {
880 struct ib_device ib_dev;
Mark Blochb4749bf2018-08-28 14:18:51 +0300881 const struct uverbs_object_tree_def *driver_trees[7];
Jack Morgenstein9603b612014-07-28 23:30:22 +0300882 struct mlx5_core_dev *mdev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200883 struct mlx5_roce roce[MLX5_MAX_PORTS];
Eli Cohene126ba92013-07-07 17:25:49 +0300884 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300885 /* serialize update of capability mask
886 */
887 struct mutex cap_mask_mutex;
888 bool ib_active;
889 struct umr_common umrc;
890 /* sync used page count stats
891 */
Eli Cohene126ba92013-07-07 17:25:49 +0300892 struct mlx5_ib_resources devr;
893 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300894 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300895 /* Prevents soft lock on massive reg MRs */
896 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300897 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200898#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
899 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200900 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200901 /*
902 * Sleepable RCU that prevents destruction of MRs while they are still
903 * being used by a page fault handler.
904 */
905 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200906 u32 null_mkey;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200907#endif
Mark Bloch9a4ca382018-01-16 14:42:35 +0000908 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300909 /* protect resources needed as part of reset flow */
910 spinlock_t reset_flow_resource_lock;
911 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300912 /* Array with num_ports elements */
913 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300914 struct mlx5_sq_bfreg bfreg;
915 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300916 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200917 const struct mlx5_ib_profile *profile;
Mark Blochfc385b72018-01-16 14:34:48 +0000918 struct mlx5_eswitch_rep *rep;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300919
920 /* protect the user_td */
921 struct mutex lb_mutex;
922 u32 user_td;
923 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200924 struct list_head ib_dev_list;
925 u64 sys_image_guid;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300926 struct mlx5_memic memic;
Eli Cohene126ba92013-07-07 17:25:49 +0300927};
928
929static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
930{
931 return container_of(mcq, struct mlx5_ib_cq, mcq);
932}
933
934static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
935{
936 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
937}
938
939static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
940{
941 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
942}
943
Eli Cohene126ba92013-07-07 17:25:49 +0300944static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
945{
946 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
947}
948
949static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
950{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200951 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300952}
953
Yishai Hadas350d0e42016-08-28 14:58:18 +0300954static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
955{
956 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
957}
958
Matan Baraka606b0f2016-02-29 18:05:28 +0200959static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200960{
Matan Baraka606b0f2016-02-29 18:05:28 +0200961 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200962}
963
Eli Cohene126ba92013-07-07 17:25:49 +0300964static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
965{
966 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
967}
968
969static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
970{
971 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
972}
973
974static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
975{
976 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
977}
978
Yishai Hadas79b20a62016-05-23 15:20:50 +0300979static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
980{
981 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
982}
983
Yishai Hadasc5f90922016-05-23 15:20:53 +0300984static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
985{
986 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
987}
988
Eli Cohene126ba92013-07-07 17:25:49 +0300989static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
990{
991 return container_of(msrq, struct mlx5_ib_srq, msrq);
992}
993
Ariel Levkovich24da0012018-04-05 18:53:27 +0300994static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
995{
996 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
997}
998
Eli Cohene126ba92013-07-07 17:25:49 +0300999static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1000{
1001 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1002}
1003
Matan Barakd2370e02016-02-29 18:05:30 +02001004static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1005{
1006 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1007}
1008
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03001009static inline struct mlx5_ib_flow_action *
1010to_mflow_act(struct ib_flow_action *ibact)
1011{
1012 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1013}
1014
Eli Cohene126ba92013-07-07 17:25:49 +03001015int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
1016 struct mlx5_db *db);
1017void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1018void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1019void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1020void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1021int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -04001022 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1023 const void *in_mad, void *response_mad);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001024struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
Moni Shoua477864c2016-11-23 08:23:24 +02001025 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001026int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001027int mlx5_ib_destroy_ah(struct ib_ah *ah);
1028struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
1029 struct ib_srq_init_attr *init_attr,
1030 struct ib_udata *udata);
1031int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1032 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1033int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1034int mlx5_ib_destroy_srq(struct ib_srq *srq);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001035int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1036 const struct ib_recv_wr **bad_wr);
Eli Cohene126ba92013-07-07 17:25:49 +03001037struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1038 struct ib_qp_init_attr *init_attr,
1039 struct ib_udata *udata);
1040int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1041 int attr_mask, struct ib_udata *udata);
1042int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1043 struct ib_qp_init_attr *qp_init_attr);
1044int mlx5_ib_destroy_qp(struct ib_qp *qp);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001045void mlx5_ib_drain_sq(struct ib_qp *qp);
1046void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001047int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1048 const struct ib_send_wr **bad_wr);
1049int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1050 const struct ib_recv_wr **bad_wr);
Eli Cohene126ba92013-07-07 17:25:49 +03001051void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +02001052int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +02001053 void *buffer, u32 length,
1054 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +03001055struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1056 const struct ib_cq_init_attr *attr,
1057 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +03001058 struct ib_udata *udata);
1059int mlx5_ib_destroy_cq(struct ib_cq *cq);
1060int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1061int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1062int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1063int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1064struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1065struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1066 u64 virt_addr, int access_flags,
1067 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +02001068struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1069 struct ib_udata *udata);
1070int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001071int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1072 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001073struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1074 int access_flags);
1075void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001076int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1077 u64 length, u64 virt_addr, int access_flags,
1078 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001079int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001080struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1081 enum ib_mr_type mr_type,
1082 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001083int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001084 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001085int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001086 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -04001087 const struct ib_mad_hdr *in, size_t in_mad_size,
1088 struct ib_mad_hdr *out, size_t *out_mad_size,
1089 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001090struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1091 struct ib_ucontext *context,
1092 struct ib_udata *udata);
1093int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +03001094int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1095int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001096int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1097 struct ib_smp *out_mad);
1098int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1099 __be64 *sys_image_guid);
1100int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1101 u16 *max_pkeys);
1102int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1103 u32 *vendor_id);
1104int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1105int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1106int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1107 u16 *pkey);
1108int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1109 union ib_gid *gid);
1110int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1111 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001112int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1113 struct ib_port_attr *props);
1114int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1115void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001116void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1117 unsigned long max_page_shift,
1118 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001119 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001120void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1121 int page_shift, size_t offset, size_t num_pages,
1122 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001123void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001124 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001125void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1126int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
1127int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1128int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001129
1130struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1131void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001132int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1133 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001134struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1135 struct ib_wq_init_attr *init_attr,
1136 struct ib_udata *udata);
1137int mlx5_ib_destroy_wq(struct ib_wq *wq);
1138int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1139 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001140struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1141 struct ib_rwq_ind_table_init_attr *init_attr,
1142 struct ib_udata *udata);
1143int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001144bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001145struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1146 struct ib_ucontext *context,
1147 struct ib_dm_alloc_attr *attr,
1148 struct uverbs_attr_bundle *attrs);
1149int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001150struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1151 struct ib_dm_mr_attr *attr,
1152 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001153
Haggai Eran8cdd3122014-12-11 17:04:20 +02001154#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001155void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001156void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
1157 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001158int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001159int __init mlx5_ib_odp_init(void);
1160void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001161void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
1162 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001163void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1164void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1165 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001166#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001167static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001168{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001169 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001170}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001171
Haggai Eran6aec21f2014-12-11 17:04:23 +02001172static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Haggai Eran6aec21f2014-12-11 17:04:23 +02001173static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001174static inline void mlx5_ib_odp_cleanup(void) {}
1175static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1176static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1177 size_t nentries, struct mlx5_ib_mr *mr,
1178 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001179
Haggai Eran8cdd3122014-12-11 17:04:20 +02001180#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1181
Mark Blochb5ca15a2018-01-23 11:16:30 +00001182/* Needed for rep profile */
1183int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1184void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1185int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1186int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1187int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1188int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1189void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1190int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1191void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1192int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1193void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1194int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1195void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001196void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001197int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1198void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
Doug Ledford2d873442018-03-14 18:49:12 -04001199int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
Mark Blochb5ca15a2018-01-23 11:16:30 +00001200int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev);
1201void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1202 const struct mlx5_ib_profile *profile,
1203 int stage);
1204void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1205 const struct mlx5_ib_profile *profile);
1206
Arnd Bergmann9967c702016-03-23 11:37:45 +01001207int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1208 u8 port, struct ifla_vf_info *info);
1209int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1210 u8 port, int state);
1211int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1212 u8 port, struct ifla_vf_stats *stats);
1213int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1214 u64 guid, int type);
1215
Parav Pandit47ec3862018-06-13 10:22:06 +03001216__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1217 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001218
Parav Pandita9e546e2018-01-04 17:25:39 +02001219void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1220int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001221
Haggai Erand16e91d2016-02-29 15:45:05 +02001222/* GSI QP helper functions */
1223struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1224 struct ib_qp_init_attr *init_attr);
1225int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1226int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1227 int attr_mask);
1228int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1229 int qp_attr_mask,
1230 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001231int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1232 const struct ib_send_wr **bad_wr);
1233int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1234 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001235void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001236
Haggai Eran25361e02016-02-29 15:45:08 +02001237int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1238
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001239void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1240 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001241struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1242struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1243 u8 ib_port_num,
1244 u8 *native_port_num);
1245void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1246 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001247
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001248#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1249int mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1250 struct mlx5_ib_ucontext *context);
1251void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1252 struct mlx5_ib_ucontext *context);
Yishai Hadasc59450c2018-06-17 13:00:06 +03001253const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
Yishai Hadas32269442018-07-23 15:25:09 +03001254struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1255 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1256 void *cmd_in, int inlen, int dest_id, int dest_type);
1257bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Yishai Hadascb80fb12018-07-23 15:25:12 +03001258int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
Mark Blochb4749bf2018-08-28 14:18:51 +03001259void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001260#else
1261static inline int
1262mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1263 struct mlx5_ib_ucontext *context) { return -EOPNOTSUPP; };
1264static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev,
1265 struct mlx5_ib_ucontext *context) {}
Yishai Hadasc59450c2018-06-17 13:00:06 +03001266static inline const struct uverbs_object_tree_def *
1267mlx5_ib_get_devx_tree(void) { return NULL; }
Yishai Hadas32269442018-07-23 15:25:09 +03001268static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1269 int *dest_type)
1270{
1271 return false;
1272}
Yishai Hadascb80fb12018-07-23 15:25:12 +03001273static inline int
1274mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root)
1275{
1276 return 0;
1277}
Mark Blochb4749bf2018-08-28 14:18:51 +03001278static inline void
1279mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1280{
1281 return;
1282};
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001283#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001284static inline void init_query_mad(struct ib_smp *mad)
1285{
1286 mad->base_version = 1;
1287 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1288 mad->class_version = 1;
1289 mad->method = IB_MGMT_METHOD_GET;
1290}
1291
1292static inline u8 convert_access(int acc)
1293{
1294 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1295 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1296 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1297 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1298 MLX5_PERM_LOCAL_READ;
1299}
1300
Sagi Grimbergb6364012015-09-02 22:23:04 +03001301static inline int is_qp1(enum ib_qp_type qp_type)
1302{
Haggai Erand16e91d2016-02-29 15:45:05 +02001303 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001304}
1305
Haggai Erancc149f752014-12-11 17:04:21 +02001306#define MLX5_MAX_UMR_SHIFT 16
1307#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1308
Leon Romanovsky051f2632015-12-20 12:16:11 +02001309static inline u32 check_cq_create_flags(u32 flags)
1310{
1311 /*
1312 * It returns non-zero value for unsupported CQ
1313 * create flags, otherwise it returns zero.
1314 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001315 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1316 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001317}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001318
1319static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1320 u32 *user_index)
1321{
1322 if (cqe_version) {
1323 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1324 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1325 return -EINVAL;
1326 *user_index = cmd_uidx;
1327 } else {
1328 *user_index = MLX5_IB_DEFAULT_UIDX;
1329 }
1330
1331 return 0;
1332}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001333
1334static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1335 struct mlx5_ib_create_qp *ucmd,
1336 int inlen,
1337 u32 *user_index)
1338{
1339 u8 cqe_version = ucontext->cqe_version;
1340
1341 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1342 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1343 return 0;
1344
1345 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1346 !!cqe_version))
1347 return -EINVAL;
1348
1349 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1350}
1351
1352static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1353 struct mlx5_ib_create_srq *ucmd,
1354 int inlen,
1355 u32 *user_index)
1356{
1357 u8 cqe_version = ucontext->cqe_version;
1358
1359 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1360 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1361 return 0;
1362
1363 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1364 !!cqe_version))
1365 return -EINVAL;
1366
1367 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1368}
Eli Cohenb037c292017-01-03 23:55:26 +02001369
1370static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1371{
1372 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1373 MLX5_UARS_IN_PAGE : 1;
1374}
1375
Yishai Hadas31a78a52017-12-24 16:31:34 +02001376static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1377 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001378{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001379 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001380}
1381
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001382unsigned long mlx5_ib_get_xlt_emergency_page(void);
1383void mlx5_ib_put_xlt_emergency_page(void);
1384
Yishai Hadas7c043e92018-06-17 13:00:03 +03001385int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001386 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001387 bool dyn_bfreg);
Eli Cohene126ba92013-07-07 17:25:49 +03001388#endif /* MLX5_IB_H */