blob: b5bf68e747320bdbaa981da441e699c318e0c721 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Anshuman Khandualc2280be2021-05-04 18:38:09 -07009 select ARCH_HAS_CACHE_LINE_SIZE
Anshuman Khandual399145f2020-06-04 16:47:15 -070010 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwigf73c9042019-06-14 16:26:41 +020011 select ARCH_HAS_DMA_PREP_COHERENT
Vineet Guptac27d0e92018-08-16 10:20:33 -070012 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050013 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020014 select ARCH_HAS_SYNC_DMA_FOR_CPU
15 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053016 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030017 select ARCH_32BIT_OFF_T
Shile Zhang10916702019-12-04 08:46:31 +080018 select BUILDTIME_TABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053019 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053020 select COMMON_CLK
Christoph Hellwigf73c9042019-06-14 16:26:41 +020021 select DMA_DIRECT_REMAP
Vineet Guptace636522015-07-27 17:23:28 +053022 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_FIND_FIRST_BIT
24 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
25 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060026 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053027 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030028 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053029 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053030 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053031 select HAVE_ARCH_TRACEHOOK
Anshuman Khanduale8003bf62021-05-04 18:38:29 -070032 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARC_MMU_V4
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_DEBUG_STACKOVERFLOW
Eugeniy Paltsev9fbea0b2019-11-19 18:26:15 +030034 select HAVE_DEBUG_KMEMLEAK
Vineet Gupta5464d032017-09-29 14:46:50 -070035 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053036 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070037 select HAVE_KERNEL_GZIP
38 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053039 select HAVE_KPROBES
40 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080041 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +030050 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020051 select SET_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053052
Vineet Gupta0dafafc2013-09-06 14:18:17 +053053config TRACE_IRQFLAGS_SUPPORT
54 def_bool y
55
56config LOCKDEP_SUPPORT
57 def_bool y
58
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053059config SCHED_OMIT_FRAME_POINTER
60 def_bool y
61
62config GENERIC_CSUM
63 def_bool y
64
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053065config ARCH_FLATMEM_ENABLE
66 def_bool y
67
68config MMU
69 def_bool y
70
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070071config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053072 def_bool y
73
74config GENERIC_CALIBRATE_DELAY
75 def_bool y
76
77config GENERIC_HWEIGHT
78 def_bool y
79
Vineet Gupta44c8bb92013-01-18 15:12:23 +053080config STACKTRACE_SUPPORT
81 def_bool y
82 select STACKTRACE
83
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053084menu "ARC Architecture Configuration"
85
Vineet Gupta93ad7002013-01-22 16:51:50 +053086menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053087
Christian Ruppert072eb692013-04-12 08:40:59 +020088source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010089source "arch/arc/plat-axs10x/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +030090source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +053091
Vineet Gupta53d98952013-01-18 15:12:25 +053092endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053093
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053094choice
95 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +030096 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053097
98config ISA_ARCOMPACT
99 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700100 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530101 help
102 The original ARC ISA of ARC600/700 cores
103
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530104config ISA_ARCV2
105 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700106 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530107 help
108 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530109
110endchoice
111
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530112menu "ARC CPU Configuration"
113
114choice
115 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530116 default ARC_CPU_770 if ISA_ARCOMPACT
117 default ARC_CPU_HS if ISA_ARCV2
118
119if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530120
121config ARC_CPU_750D
122 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530123 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530124 help
125 Support for ARC750 core
126
127config ARC_CPU_770
128 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530129 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530130 help
131 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
132 This core has a bunch of cool new features:
133 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100134 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530135 -Caches: New Prog Model, Region Flush
136 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
137
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100138endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530139
140config ARC_CPU_HS
141 bool "ARC-HS"
142 depends on ISA_ARCV2
143 help
144 Support for ARC HS38x Cores based on ARCv2 ISA
145 The notable features are:
Randy Dunlapa5760db2020-01-31 17:49:33 -0800146 - SMP configurations of up to 4 cores with coherency
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530147 - Optional L2 Cache and IO-Coherency
148 - Revised Interrupt Architecture (multiple priorites, reg banks,
149 auto stack switch, auto regfile save/restore)
150 - MMUv4 (PIPT dcache, Huge Pages)
151 - Instructions for
152 * 64bit load/store: LDD, STD
153 * Hardware assisted divide/remainder: DIV, REM
154 * Function prologue/epilogue: ENTER_S, LEAVE_S
155 * IRQ enable/disable: CLRI, SETI
156 * pop count: FFS, FLS
157 * SETcc, BMSKN, XBFU...
158
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530159endchoice
160
Eugeniy Paltsev0bdd6e72020-06-04 20:39:24 +0300161config ARC_TUNE_MCPU
162 string "Override default -mcpu compiler flag"
163 default ""
164 help
165 Override default -mcpu=xxx compiler flag (which is set depending on
166 the ISA version) with the specified value.
167 NOTE: If specified flag isn't supported by current compiler the
168 ISA default value will be used as a fallback.
169
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530170config CPU_BIG_ENDIAN
171 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530172 help
173 Build kernel for Big Endian Mode of ARC CPU
174
Vineet Gupta41195d22013-01-18 15:12:23 +0530175config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530176 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530177 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530178 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530179 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530180
181if SMP
182
Vineet Gupta41195d22013-01-18 15:12:23 +0530183config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300184 int "Maximum number of CPUs (2-4096)"
185 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530186 default "4"
187
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530188config ARC_SMP_HALT_ON_RESET
189 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530190 help
191 In SMP configuration cores can be configured as Halt-on-reset
192 or they could all start at same time. For Halt-on-reset, non
Randy Dunlapa5760db2020-01-31 17:49:33 -0800193 masters are parked until Master kicks them so they can start off
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530194 at designated entry point. For other case, all jump to common
195 entry point and spin wait for Master's signal.
196
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100197endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530198
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700199config ARC_MCIP
200 bool "ARConnect Multicore IP (MCIP) Support "
201 depends on ISA_ARCV2
202 default y if SMP
203 help
204 This IP block enables SMP in ARC-HS38 cores.
205 It provides for cross-core interrupts, multi-core debug
206 hardware semaphores, shared memory,....
207
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530208menuconfig ARC_CACHE
209 bool "Enable Cache Support"
210 default y
211
212if ARC_CACHE
213
214config ARC_CACHE_LINE_SHIFT
215 int "Cache Line Length (as power of 2)"
216 range 5 7
217 default "6"
218 help
219 Starting with ARC700 4.9, Cache line length is configurable,
220 This option specifies "N", with Line-len = 2 power N
221 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
222 Linux only supports same line lengths for I and D caches.
223
224config ARC_HAS_ICACHE
225 bool "Use Instruction Cache"
226 default y
227
228config ARC_HAS_DCACHE
229 bool "Use Data Cache"
230 default y
231
232config ARC_CACHE_PAGES
233 bool "Per Page Cache Control"
234 default y
235 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
236 help
237 This can be used to over-ride the global I/D Cache Enable on a
238 per-page basis (but only for pages accessed via MMU such as
239 Kernel Virtual address or User Virtual Address)
240 TLB entries have a per-page Cache Enable Bit.
241 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
242 Global DISABLE + Per Page ENABLE won't work
243
Vineet Gupta4102b532013-05-09 21:54:51 +0530244config ARC_CACHE_VIPT_ALIASING
245 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530246 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530247
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100248endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530249
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530250config ARC_HAS_ICCM
251 bool "Use ICCM"
252 help
253 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530254
255config ARC_ICCM_SZ
256 int "ICCM Size in KB"
257 default "64"
258 depends on ARC_HAS_ICCM
259
260config ARC_HAS_DCCM
261 bool "Use DCCM"
262 help
263 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530264
265config ARC_DCCM_SZ
266 int "DCCM Size in KB"
267 default "64"
268 depends on ARC_HAS_DCCM
269
270config ARC_DCCM_BASE
271 hex "DCCM map address"
272 default "0xA0000000"
273 depends on ARC_HAS_DCCM
274
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530275choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530276 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530277 default ARC_MMU_V3 if ARC_CPU_770
278 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530279 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530280
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530281if ISA_ARCOMPACT
282
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530283config ARC_MMU_V1
284 bool "MMU v1"
285 help
286 Orig ARC700 MMU
287
288config ARC_MMU_V2
289 bool "MMU v2"
290 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900291 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530292 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
293
294config ARC_MMU_V3
295 bool "MMU v3"
296 depends on ARC_CPU_770
297 help
298 Introduced with ARC700 4.10: New Features
299 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
300 Shared Address Spaces (SASID)
301
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530302endif
303
Vineet Guptad7a512b2015-04-06 17:22:39 +0530304config ARC_MMU_V4
305 bool "MMU v4"
306 depends on ISA_ARCV2
307
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530308endchoice
309
310
311choice
312 prompt "MMU Page Size"
313 default ARC_PAGE_SIZE_8K
314
315config ARC_PAGE_SIZE_8K
316 bool "8KB"
317 help
318 Choose between 8k vs 16k
319
320config ARC_PAGE_SIZE_16K
321 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300322 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530323
324config ARC_PAGE_SIZE_4K
325 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300326 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530327
328endchoice
329
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530330choice
331 prompt "MMU Super Page Size"
332 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
333 default ARC_HUGEPAGE_2M
334
335config ARC_HUGEPAGE_2M
336 bool "2MB"
337
338config ARC_HUGEPAGE_16M
339 bool "16MB"
340
341endchoice
342
Vineet Gupta4788a592013-01-18 15:12:22 +0530343config ARC_COMPACT_IRQ_LEVELS
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800344 depends on ISA_ARCOMPACT
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530345 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530346 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530347 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530348
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530349config ARC_FPU_SAVE_RESTORE
350 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530351 help
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800352 ARCompact FPU has internal registers to assist with Double precision
353 Floating Point operations. There are control and stauts registers
354 for floating point exceptions and rounding modes. These are
355 preserved across task context switch when enabled.
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530356
Vineet Guptafbf8e132013-03-30 15:07:47 +0530357config ARC_CANT_LLSC
358 def_bool n
359
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530360config ARC_HAS_LLSC
361 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
362 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530363 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530364
365config ARC_HAS_SWAPE
366 bool "Insn: SWAPE (endian-swap)"
367 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530368
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530369if ISA_ARCV2
370
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300371config ARC_USE_UNALIGNED_MEM_ACCESS
372 bool "Enable unaligned access in HW"
373 default y
374 select HAVE_EFFICIENT_UNALIGNED_ACCESS
375 help
376 The ARC HS architecture supports unaligned memory access
377 which is disabled by default. Enable unaligned access in
378 hardware and use software to use it
379
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530380config ARC_HAS_LL64
381 bool "Insn: 64bit LDD/STD"
382 help
383 Enable gcc to generate 64-bit load/store instructions
384 ISA mandates even/odd registers to allow encoding of two
385 dest operands with 2 possible source operands.
386 default y
387
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300388config ARC_HAS_DIV_REM
389 bool "Insn: div, divu, rem, remu"
390 default y
391
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700392config ARC_HAS_ACCL_REGS
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300393 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700394 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700395 help
396 Depending on the configuration, CPU can contain accumulator reg-pair
397 (also referred to as r58:r59). These can also be used by gcc as GPR so
398 kernel needs to save/restore per process
399
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300400config ARC_DSP_HANDLED
401 def_bool n
402
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300403config ARC_DSP_SAVE_RESTORE_REGS
404 def_bool n
405
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300406choice
407 prompt "DSP support"
408 default ARC_DSP_NONE
409 help
410 Depending on the configuration, CPU can contain DSP registers
411 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
Colin Ian King81e82fa2021-07-04 10:28:24 +0100412 Below are options describing how to handle these registers in
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300413 interrupt entry / exit and in context switch.
414
415config ARC_DSP_NONE
416 bool "No DSP extension presence in HW"
417 help
418 No DSP extension presence in HW
419
420config ARC_DSP_KERNEL
421 bool "DSP extension in HW, no support for userspace"
422 select ARC_HAS_ACCL_REGS
423 select ARC_DSP_HANDLED
424 help
425 DSP extension presence in HW, no support for DSP-enabled userspace
426 applications. We don't save / restore DSP registers and only do
427 some minimal preparations so userspace won't be able to break kernel
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300428
429config ARC_DSP_USERSPACE
430 bool "Support DSP for userspace apps"
431 select ARC_HAS_ACCL_REGS
432 select ARC_DSP_HANDLED
433 select ARC_DSP_SAVE_RESTORE_REGS
434 help
435 DSP extension presence in HW, support save / restore DSP registers to
436 run DSP-enabled userspace applications
Eugeniy Paltsevf09d3172020-03-05 23:02:52 +0300437
438config ARC_DSP_AGU_USERSPACE
439 bool "Support DSP with AGU for userspace apps"
440 select ARC_HAS_ACCL_REGS
441 select ARC_DSP_HANDLED
442 select ARC_DSP_SAVE_RESTORE_REGS
443 help
444 DSP and AGU extensions presence in HW, support save / restore DSP
445 and AGU registers to run DSP-enabled userspace applications
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300446endchoice
447
Vineet Guptae4942392018-06-06 10:20:37 -0700448config ARC_IRQ_NO_AUTOSAVE
449 bool "Disable hardware autosave regfile on interrupts"
450 default n
451 help
452 On HS cores, taken interrupt auto saves the regfile on stack.
453 This is programmable and can be optionally disabled in which case
454 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
455
Eugeniy Paltsev10011f72020-06-04 20:39:25 +0300456config ARC_LPB_DISABLE
457 bool "Disable loop buffer (LPB)"
458 help
459 On HS cores, loop buffer (LPB) is programmable in runtime and can
460 be optionally disabled.
461
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100462endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530463
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530464endmenu # "ARC CPU Configuration"
465
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530466config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300467 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530468 default "0x80000000"
469 help
470 ARC700 divides the 32 bit phy address space into two equal halves
471 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
472 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
473 Typically Linux kernel is linked at the start of untransalted addr,
474 hence the default value of 0x8zs.
475 However some customers have peripherals mapped at this addr, so
476 Linux needs to be scooted a bit.
477 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530478 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530479
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300480config LINUX_RAM_BASE
481 hex "RAM base address"
482 default LINUX_LINK_BASE
483 help
484 By default Linux is linked at base of RAM. However in some special
485 cases (such as HSDK), Linux can't be linked at start of DDR, hence
486 this option.
487
Vineet Gupta45890f62015-03-09 18:53:49 +0530488config HIGHMEM
489 bool "High Memory Support"
Mike Rapoport050b2da2020-12-14 19:10:04 -0800490 select HAVE_ARCH_PFN_VALID
Thomas Gleixner39cac192020-11-03 10:27:21 +0100491 select KMAP_LOCAL
Vineet Gupta45890f62015-03-09 18:53:49 +0530492 help
493 With ARC 2G:2G address split, only upper 2G is directly addressable by
494 kernel. Enable this to potentially allow access to rest of 2G and PAE
495 in future
496
Vineet Gupta5a364c22015-02-06 18:44:57 +0300497config ARC_HAS_PAE40
498 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300499 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300500 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200501 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300502 help
503 Enable access to physical memory beyond 4G, only supported on
504 ARC cores with 40 bit Physical Addressing support
505
Noam Camus15ca68a2014-09-07 22:52:33 +0300506config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900507 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300508 range 0 512
509 default "256"
510 help
511 The kernel address space is carved out of 256MB of translated address
512 space for catering to vmalloc, modules, pkmap, fixmap. This however may
513 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
514 this to be stretched to 512 MB (by extending into the reserved
515 kernel-user gutter)
516
Vineet Gupta080c3742013-02-11 19:52:57 +0530517config ARC_CURR_IN_REG
518 bool "Dedicate Register r25 for current_task pointer"
519 default y
520 help
521 This reserved Register R25 to point to Current Task in
522 kernel mode. This saves memory access for each such access
523
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530524
Vineet Gupta1736a562014-09-08 11:18:15 +0530525config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530526 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530527 select SYSCTL_ARCH_UNALIGN_NO_WARN
528 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530529 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530530 help
531 This enables misaligned 16 & 32 bit memory access from user space.
532 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
533 potential bugs in code
534
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530535config HZ
536 int "Timer Frequency"
537 default 100
538
Vineet Guptacbe056f2013-01-18 15:12:25 +0530539config ARC_METAWARE_HLINK
540 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530541 help
542 This options allows a Linux userland apps to directly access
543 host file system (open/creat/read/write etc) with help from
544 Metaware Debugger. This can come in handy for Linux-host communication
545 when there is no real usable peripheral such as EMAC.
546
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530547menuconfig ARC_DBG
548 bool "ARC debugging"
549 default y
550
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530551if ARC_DBG
552
Vineet Gupta854a0d92013-01-22 17:03:19 +0530553config ARC_DW2_UNWIND
554 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530555 default y
556 select KALLSYMS
557 help
558 Compiles the kernel with DWARF unwind information and can be used
559 to get stack backtraces.
560
561 If you say Y here the resulting kernel image will be slightly larger
562 but not slower, and it will give very useful debugging information.
563 If you don't debug the kernel, you can say N, but we may not be able
564 to solve problems without frame unwind information
565
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530566config ARC_DBG_TLB_PARANOIA
567 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530568
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +0300569config ARC_DBG_JUMP_LABEL
570 bool "Paranoid checks in Static Keys (jump labels) code"
571 depends on JUMP_LABEL
572 default y if STATIC_KEYS_SELFTEST
573 help
574 Enable paranoid checks and self-test of both ARC-specific and generic
575 part of static keys (jump labels) related code.
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530576endif
577
Vineet Gupta999159a2013-01-22 17:00:52 +0530578config ARC_BUILTIN_DTB_NAME
579 string "Built in DTB"
580 help
581 Set the name of the DTB to embed in the vmlinux binary
582 Leaving it blank selects the minimal "skeleton" dtb
583
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530584endmenu # "ARC Architecture Configuration"
585
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530586config FORCE_MAX_ZONEORDER
587 int "Maximum zone order"
588 default "12" if ARC_HUGEPAGE_16M
589 default "11"
590
Alexey Brodkin996bad62014-10-29 15:26:25 +0300591source "kernel/power/Kconfig"