blob: 7215f52b341378380ce9c07e192a6ce4a6d5a003 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -070011 select ARC_TIMERS
Christoph Hellwig58b04402018-09-11 08:55:28 +020012 select ARCH_HAS_DMA_COHERENT_TO_PFN
Vineet Guptac27d0e92018-08-16 10:20:33 -070013 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020014 select ARCH_HAS_SYNC_DMA_FOR_CPU
15 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053016 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053017 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Vineet Guptace636522015-07-27 17:23:28 +053020 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053021 select GENERIC_CLOCKEVENTS
22 select GENERIC_FIND_FIRST_BIT
23 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
24 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060025 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053026 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030027 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053029 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053030 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070031 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070032 select HAVE_FUTEX_CMPXCHG if FUTEX
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_GENERIC_DMA_COHERENT
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053034 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070035 select HAVE_KERNEL_GZIP
36 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053037 select HAVE_KPROBES
38 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080039 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053040 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053041 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053042 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053043 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053044 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053045 select OF
46 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030047 select OF_RESERVED_MEM
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053050
Eugeniy Paltseveb277732018-07-26 16:15:43 +030051config ARCH_HAS_CACHE_LINE_SIZE
52 def_bool y
53
Vineet Gupta0dafafc2013-09-06 14:18:17 +053054config TRACE_IRQFLAGS_SUPPORT
55 def_bool y
56
57config LOCKDEP_SUPPORT
58 def_bool y
59
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053060config SCHED_OMIT_FRAME_POINTER
61 def_bool y
62
63config GENERIC_CSUM
64 def_bool y
65
66config RWSEM_GENERIC_SPINLOCK
67 def_bool y
68
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053069config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053070 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053071
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053072config ARCH_FLATMEM_ENABLE
73 def_bool y
74
75config MMU
76 def_bool y
77
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070078config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053079 def_bool y
80
81config GENERIC_CALIBRATE_DELAY
82 def_bool y
83
84config GENERIC_HWEIGHT
85 def_bool y
86
Vineet Gupta44c8bb92013-01-18 15:12:23 +053087config STACKTRACE_SUPPORT
88 def_bool y
89 select STACKTRACE
90
Vineet Guptafe6c1b82014-07-08 18:43:47 +053091config HAVE_ARCH_TRANSPARENT_HUGEPAGE
92 def_bool y
93 depends on ARC_MMU_V4
94
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095menu "ARC Architecture Configuration"
96
Vineet Gupta93ad7002013-01-22 16:51:50 +053097menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098
Christian Ruppert072eb692013-04-12 08:40:59 +020099source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +0100100source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530101#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300102source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300103source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530104
Vineet Gupta53d98952013-01-18 15:12:25 +0530105endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530106
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530107choice
108 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300109 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530110
111config ISA_ARCOMPACT
112 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700113 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530114 help
115 The original ARC ISA of ARC600/700 cores
116
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530117config ISA_ARCV2
118 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700119 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530120 help
121 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530122
123endchoice
124
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530125menu "ARC CPU Configuration"
126
127choice
128 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530129 default ARC_CPU_770 if ISA_ARCOMPACT
130 default ARC_CPU_HS if ISA_ARCV2
131
132if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530133
134config ARC_CPU_750D
135 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530136 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530137 help
138 Support for ARC750 core
139
140config ARC_CPU_770
141 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530142 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530143 help
144 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
145 This core has a bunch of cool new features:
146 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Colin Ian King7c2020c2018-09-14 12:27:27 +0100147 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530148 -Caches: New Prog Model, Region Flush
149 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
150
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530151endif #ISA_ARCOMPACT
152
153config ARC_CPU_HS
154 bool "ARC-HS"
155 depends on ISA_ARCV2
156 help
157 Support for ARC HS38x Cores based on ARCv2 ISA
158 The notable features are:
159 - SMP configurations of upto 4 core with coherency
160 - Optional L2 Cache and IO-Coherency
161 - Revised Interrupt Architecture (multiple priorites, reg banks,
162 auto stack switch, auto regfile save/restore)
163 - MMUv4 (PIPT dcache, Huge Pages)
164 - Instructions for
165 * 64bit load/store: LDD, STD
166 * Hardware assisted divide/remainder: DIV, REM
167 * Function prologue/epilogue: ENTER_S, LEAVE_S
168 * IRQ enable/disable: CLRI, SETI
169 * pop count: FFS, FLS
170 * SETcc, BMSKN, XBFU...
171
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530172endchoice
173
174config CPU_BIG_ENDIAN
175 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530176 help
177 Build kernel for Big Endian Mode of ARC CPU
178
Vineet Gupta41195d22013-01-18 15:12:23 +0530179config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530180 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530181 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530182 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530183 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530184
185if SMP
186
Vineet Gupta41195d22013-01-18 15:12:23 +0530187config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300188 int "Maximum number of CPUs (2-4096)"
189 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530190 default "4"
191
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530192config ARC_SMP_HALT_ON_RESET
193 bool "Enable Halt-on-reset boot mode"
194 default y if ARC_UBOOT_SUPPORT
195 help
196 In SMP configuration cores can be configured as Halt-on-reset
197 or they could all start at same time. For Halt-on-reset, non
198 masters are parked until Master kicks them so they can start of
199 at designated entry point. For other case, all jump to common
200 entry point and spin wait for Master's signal.
201
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530202endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530203
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700204config ARC_MCIP
205 bool "ARConnect Multicore IP (MCIP) Support "
206 depends on ISA_ARCV2
207 default y if SMP
208 help
209 This IP block enables SMP in ARC-HS38 cores.
210 It provides for cross-core interrupts, multi-core debug
211 hardware semaphores, shared memory,....
212
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530213menuconfig ARC_CACHE
214 bool "Enable Cache Support"
215 default y
216
217if ARC_CACHE
218
219config ARC_CACHE_LINE_SHIFT
220 int "Cache Line Length (as power of 2)"
221 range 5 7
222 default "6"
223 help
224 Starting with ARC700 4.9, Cache line length is configurable,
225 This option specifies "N", with Line-len = 2 power N
226 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
227 Linux only supports same line lengths for I and D caches.
228
229config ARC_HAS_ICACHE
230 bool "Use Instruction Cache"
231 default y
232
233config ARC_HAS_DCACHE
234 bool "Use Data Cache"
235 default y
236
237config ARC_CACHE_PAGES
238 bool "Per Page Cache Control"
239 default y
240 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
241 help
242 This can be used to over-ride the global I/D Cache Enable on a
243 per-page basis (but only for pages accessed via MMU such as
244 Kernel Virtual address or User Virtual Address)
245 TLB entries have a per-page Cache Enable Bit.
246 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
247 Global DISABLE + Per Page ENABLE won't work
248
Vineet Gupta4102b532013-05-09 21:54:51 +0530249config ARC_CACHE_VIPT_ALIASING
250 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530251 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530252
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530253endif #ARC_CACHE
254
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530255config ARC_HAS_ICCM
256 bool "Use ICCM"
257 help
258 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530259
260config ARC_ICCM_SZ
261 int "ICCM Size in KB"
262 default "64"
263 depends on ARC_HAS_ICCM
264
265config ARC_HAS_DCCM
266 bool "Use DCCM"
267 help
268 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530269
270config ARC_DCCM_SZ
271 int "DCCM Size in KB"
272 default "64"
273 depends on ARC_HAS_DCCM
274
275config ARC_DCCM_BASE
276 hex "DCCM map address"
277 default "0xA0000000"
278 depends on ARC_HAS_DCCM
279
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530280choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530281 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530282 default ARC_MMU_V3 if ARC_CPU_770
283 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530284 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530285
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530286if ISA_ARCOMPACT
287
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530288config ARC_MMU_V1
289 bool "MMU v1"
290 help
291 Orig ARC700 MMU
292
293config ARC_MMU_V2
294 bool "MMU v2"
295 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900296 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530297 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
298
299config ARC_MMU_V3
300 bool "MMU v3"
301 depends on ARC_CPU_770
302 help
303 Introduced with ARC700 4.10: New Features
304 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
305 Shared Address Spaces (SASID)
306
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530307endif
308
Vineet Guptad7a512b2015-04-06 17:22:39 +0530309config ARC_MMU_V4
310 bool "MMU v4"
311 depends on ISA_ARCV2
312
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530313endchoice
314
315
316choice
317 prompt "MMU Page Size"
318 default ARC_PAGE_SIZE_8K
319
320config ARC_PAGE_SIZE_8K
321 bool "8KB"
322 help
323 Choose between 8k vs 16k
324
325config ARC_PAGE_SIZE_16K
326 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300327 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530328
329config ARC_PAGE_SIZE_4K
330 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300331 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530332
333endchoice
334
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530335choice
336 prompt "MMU Super Page Size"
337 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
338 default ARC_HUGEPAGE_2M
339
340config ARC_HUGEPAGE_2M
341 bool "2MB"
342
343config ARC_HUGEPAGE_16M
344 bool "16MB"
345
346endchoice
347
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530348config NODES_SHIFT
349 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300350 default "0" if !DISCONTIGMEM
351 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530352 depends on NEED_MULTIPLE_NODES
353 ---help---
354 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
355 zones.
356
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530357if ISA_ARCOMPACT
358
Vineet Gupta4788a592013-01-18 15:12:22 +0530359config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530360 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530361 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530362 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530363
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530364config ARC_FPU_SAVE_RESTORE
365 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530366 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900367 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530368 need to be saved/restored across context-switch.
369 Note that ARC FPU is overly simplistic, unlike say x86, which has
370 hardware pieces to allow software to conditionally save/restore,
371 based on actual usage of FPU by a task. Thus our implemn does
372 this for all tasks in system.
373
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530374endif #ISA_ARCOMPACT
375
Vineet Guptafbf8e132013-03-30 15:07:47 +0530376config ARC_CANT_LLSC
377 def_bool n
378
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530379config ARC_HAS_LLSC
380 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
381 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530382 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530383
384config ARC_HAS_SWAPE
385 bool "Insn: SWAPE (endian-swap)"
386 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530387
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530388if ISA_ARCV2
389
390config ARC_HAS_LL64
391 bool "Insn: 64bit LDD/STD"
392 help
393 Enable gcc to generate 64-bit load/store instructions
394 ISA mandates even/odd registers to allow encoding of two
395 dest operands with 2 possible source operands.
396 default y
397
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300398config ARC_HAS_DIV_REM
399 bool "Insn: div, divu, rem, remu"
400 default y
401
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700402config ARC_HAS_ACCL_REGS
403 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700404 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700405 help
406 Depending on the configuration, CPU can contain accumulator reg-pair
407 (also referred to as r58:r59). These can also be used by gcc as GPR so
408 kernel needs to save/restore per process
409
Vineet Guptae4942392018-06-06 10:20:37 -0700410config ARC_IRQ_NO_AUTOSAVE
411 bool "Disable hardware autosave regfile on interrupts"
412 default n
413 help
414 On HS cores, taken interrupt auto saves the regfile on stack.
415 This is programmable and can be optionally disabled in which case
416 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
417
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530418endif # ISA_ARCV2
419
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530420endmenu # "ARC CPU Configuration"
421
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530422config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300423 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530424 default "0x80000000"
425 help
426 ARC700 divides the 32 bit phy address space into two equal halves
427 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
428 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
429 Typically Linux kernel is linked at the start of untransalted addr,
430 hence the default value of 0x8zs.
431 However some customers have peripherals mapped at this addr, so
432 Linux needs to be scooted a bit.
433 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530434 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530435
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300436config LINUX_RAM_BASE
437 hex "RAM base address"
438 default LINUX_LINK_BASE
439 help
440 By default Linux is linked at base of RAM. However in some special
441 cases (such as HSDK), Linux can't be linked at start of DDR, hence
442 this option.
443
Vineet Gupta45890f62015-03-09 18:53:49 +0530444config HIGHMEM
445 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530446 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530447 help
448 With ARC 2G:2G address split, only upper 2G is directly addressable by
449 kernel. Enable this to potentially allow access to rest of 2G and PAE
450 in future
451
Vineet Gupta5a364c22015-02-06 18:44:57 +0300452config ARC_HAS_PAE40
453 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300454 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300455 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200456 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300457 help
458 Enable access to physical memory beyond 4G, only supported on
459 ARC cores with 40 bit Physical Addressing support
460
Noam Camus15ca68a2014-09-07 22:52:33 +0300461config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900462 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300463 range 0 512
464 default "256"
465 help
466 The kernel address space is carved out of 256MB of translated address
467 space for catering to vmalloc, modules, pkmap, fixmap. This however may
468 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
469 this to be stretched to 512 MB (by extending into the reserved
470 kernel-user gutter)
471
Vineet Gupta080c3742013-02-11 19:52:57 +0530472config ARC_CURR_IN_REG
473 bool "Dedicate Register r25 for current_task pointer"
474 default y
475 help
476 This reserved Register R25 to point to Current Task in
477 kernel mode. This saves memory access for each such access
478
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530479
Vineet Gupta1736a562014-09-08 11:18:15 +0530480config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530481 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530482 select SYSCTL_ARCH_UNALIGN_NO_WARN
483 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530484 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530485 help
486 This enables misaligned 16 & 32 bit memory access from user space.
487 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
488 potential bugs in code
489
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530490config HZ
491 int "Timer Frequency"
492 default 100
493
Vineet Guptacbe056f2013-01-18 15:12:25 +0530494config ARC_METAWARE_HLINK
495 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530496 help
497 This options allows a Linux userland apps to directly access
498 host file system (open/creat/read/write etc) with help from
499 Metaware Debugger. This can come in handy for Linux-host communication
500 when there is no real usable peripheral such as EMAC.
501
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530502menuconfig ARC_DBG
503 bool "ARC debugging"
504 default y
505
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530506if ARC_DBG
507
Vineet Gupta854a0d92013-01-22 17:03:19 +0530508config ARC_DW2_UNWIND
509 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530510 default y
511 select KALLSYMS
512 help
513 Compiles the kernel with DWARF unwind information and can be used
514 to get stack backtraces.
515
516 If you say Y here the resulting kernel image will be slightly larger
517 but not slower, and it will give very useful debugging information.
518 If you don't debug the kernel, you can say N, but we may not be able
519 to solve problems without frame unwind information
520
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530521config ARC_DBG_TLB_PARANOIA
522 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530523
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530524endif
525
Vineet Gupta036b2c52015-03-09 19:40:09 +0530526config ARC_UBOOT_SUPPORT
527 bool "Support uboot arg Handling"
Vineet Gupta036b2c52015-03-09 19:40:09 +0530528 help
529 ARC Linux by default checks for uboot provided args as pointers to
530 external cmdline or DTB. This however breaks in absence of uboot,
531 when booting from Metaware debugger directly, as the registers are
532 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
533 registers look like uboot args to kernel which then chokes.
534 So only enable the uboot arg checking/processing if users are sure
535 of uboot being in play.
536
Vineet Gupta999159a2013-01-22 17:00:52 +0530537config ARC_BUILTIN_DTB_NAME
538 string "Built in DTB"
539 help
540 Set the name of the DTB to embed in the vmlinux binary
541 Leaving it blank selects the minimal "skeleton" dtb
542
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530543endmenu # "ARC Architecture Configuration"
544
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530545config FORCE_MAX_ZONEORDER
546 int "Maximum zone order"
547 default "12" if ARC_HUGEPAGE_16M
548 default "11"
549
Alexey Brodkin996bad62014-10-29 15:26:25 +0300550source "kernel/power/Kconfig"