blob: 471ef22216c4ed3565ccf95d184cbab99a4c9115 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Anshuman Khandual399145f2020-06-04 16:47:15 -07009 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwigf73c9042019-06-14 16:26:41 +020010 select ARCH_HAS_DMA_PREP_COHERENT
Vineet Guptac27d0e92018-08-16 10:20:33 -070011 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050012 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020013 select ARCH_HAS_SYNC_DMA_FOR_CPU
14 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053015 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030016 select ARCH_32BIT_OFF_T
Shile Zhang10916702019-12-04 08:46:31 +080017 select BUILDTIME_TABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Christoph Hellwigf73c9042019-06-14 16:26:41 +020020 select DMA_DIRECT_REMAP
Vineet Guptace636522015-07-27 17:23:28 +053021 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_CLOCKEVENTS
23 select GENERIC_FIND_FIRST_BIT
24 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
25 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060026 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053027 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030028 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053029 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053030 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053031 select HAVE_ARCH_TRACEHOOK
Vineet Guptabd71c452020-01-15 16:08:12 -080032 select HAVE_COPY_THREAD_TLS
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_DEBUG_STACKOVERFLOW
Eugeniy Paltsev9fbea0b2019-11-19 18:26:15 +030034 select HAVE_DEBUG_KMEMLEAK
Vineet Gupta5464d032017-09-29 14:46:50 -070035 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053036 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070037 select HAVE_KERNEL_GZIP
38 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053039 select HAVE_KPROBES
40 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080041 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053042 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053043 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053044 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053045 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053046 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053047 select OF
48 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010049 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070050 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +030051 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053052
Eugeniy Paltseveb277732018-07-26 16:15:43 +030053config ARCH_HAS_CACHE_LINE_SIZE
54 def_bool y
55
Vineet Gupta0dafafc2013-09-06 14:18:17 +053056config TRACE_IRQFLAGS_SUPPORT
57 def_bool y
58
59config LOCKDEP_SUPPORT
60 def_bool y
61
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053062config SCHED_OMIT_FRAME_POINTER
63 def_bool y
64
65config GENERIC_CSUM
66 def_bool y
67
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053068config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053069 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053070
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053071config ARCH_FLATMEM_ENABLE
72 def_bool y
73
74config MMU
75 def_bool y
76
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070077config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053078 def_bool y
79
80config GENERIC_CALIBRATE_DELAY
81 def_bool y
82
83config GENERIC_HWEIGHT
84 def_bool y
85
Vineet Gupta44c8bb92013-01-18 15:12:23 +053086config STACKTRACE_SUPPORT
87 def_bool y
88 select STACKTRACE
89
Vineet Guptafe6c1b82014-07-08 18:43:47 +053090config HAVE_ARCH_TRANSPARENT_HUGEPAGE
91 def_bool y
92 depends on ARC_MMU_V4
93
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053094menu "ARC Architecture Configuration"
95
Vineet Gupta93ad7002013-01-22 16:51:50 +053096menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053097
Christian Ruppert072eb692013-04-12 08:40:59 +020098source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010099source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530100#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300101source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300102source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530103
Vineet Gupta53d98952013-01-18 15:12:25 +0530104endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530105
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530106choice
107 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300108 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530109
110config ISA_ARCOMPACT
111 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700112 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530113 help
114 The original ARC ISA of ARC600/700 cores
115
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530116config ISA_ARCV2
117 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700118 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530119 help
120 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530121
122endchoice
123
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530124menu "ARC CPU Configuration"
125
126choice
127 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530128 default ARC_CPU_770 if ISA_ARCOMPACT
129 default ARC_CPU_HS if ISA_ARCV2
130
131if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530132
133config ARC_CPU_750D
134 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530135 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530136 help
137 Support for ARC750 core
138
139config ARC_CPU_770
140 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530141 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530142 help
143 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
144 This core has a bunch of cool new features:
145 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100146 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530147 -Caches: New Prog Model, Region Flush
148 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
149
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100150endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530151
152config ARC_CPU_HS
153 bool "ARC-HS"
154 depends on ISA_ARCV2
155 help
156 Support for ARC HS38x Cores based on ARCv2 ISA
157 The notable features are:
Randy Dunlapa5760db2020-01-31 17:49:33 -0800158 - SMP configurations of up to 4 cores with coherency
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530159 - Optional L2 Cache and IO-Coherency
160 - Revised Interrupt Architecture (multiple priorites, reg banks,
161 auto stack switch, auto regfile save/restore)
162 - MMUv4 (PIPT dcache, Huge Pages)
163 - Instructions for
164 * 64bit load/store: LDD, STD
165 * Hardware assisted divide/remainder: DIV, REM
166 * Function prologue/epilogue: ENTER_S, LEAVE_S
167 * IRQ enable/disable: CLRI, SETI
168 * pop count: FFS, FLS
169 * SETcc, BMSKN, XBFU...
170
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530171endchoice
172
173config CPU_BIG_ENDIAN
174 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530175 help
176 Build kernel for Big Endian Mode of ARC CPU
177
Vineet Gupta41195d22013-01-18 15:12:23 +0530178config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530179 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530180 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530181 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530182 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530183
184if SMP
185
Vineet Gupta41195d22013-01-18 15:12:23 +0530186config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300187 int "Maximum number of CPUs (2-4096)"
188 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530189 default "4"
190
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530191config ARC_SMP_HALT_ON_RESET
192 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530193 help
194 In SMP configuration cores can be configured as Halt-on-reset
195 or they could all start at same time. For Halt-on-reset, non
Randy Dunlapa5760db2020-01-31 17:49:33 -0800196 masters are parked until Master kicks them so they can start off
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530197 at designated entry point. For other case, all jump to common
198 entry point and spin wait for Master's signal.
199
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100200endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530201
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700202config ARC_MCIP
203 bool "ARConnect Multicore IP (MCIP) Support "
204 depends on ISA_ARCV2
205 default y if SMP
206 help
207 This IP block enables SMP in ARC-HS38 cores.
208 It provides for cross-core interrupts, multi-core debug
209 hardware semaphores, shared memory,....
210
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530211menuconfig ARC_CACHE
212 bool "Enable Cache Support"
213 default y
214
215if ARC_CACHE
216
217config ARC_CACHE_LINE_SHIFT
218 int "Cache Line Length (as power of 2)"
219 range 5 7
220 default "6"
221 help
222 Starting with ARC700 4.9, Cache line length is configurable,
223 This option specifies "N", with Line-len = 2 power N
224 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
225 Linux only supports same line lengths for I and D caches.
226
227config ARC_HAS_ICACHE
228 bool "Use Instruction Cache"
229 default y
230
231config ARC_HAS_DCACHE
232 bool "Use Data Cache"
233 default y
234
235config ARC_CACHE_PAGES
236 bool "Per Page Cache Control"
237 default y
238 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
239 help
240 This can be used to over-ride the global I/D Cache Enable on a
241 per-page basis (but only for pages accessed via MMU such as
242 Kernel Virtual address or User Virtual Address)
243 TLB entries have a per-page Cache Enable Bit.
244 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
245 Global DISABLE + Per Page ENABLE won't work
246
Vineet Gupta4102b532013-05-09 21:54:51 +0530247config ARC_CACHE_VIPT_ALIASING
248 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530249 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530250
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100251endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530252
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530253config ARC_HAS_ICCM
254 bool "Use ICCM"
255 help
256 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530257
258config ARC_ICCM_SZ
259 int "ICCM Size in KB"
260 default "64"
261 depends on ARC_HAS_ICCM
262
263config ARC_HAS_DCCM
264 bool "Use DCCM"
265 help
266 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530267
268config ARC_DCCM_SZ
269 int "DCCM Size in KB"
270 default "64"
271 depends on ARC_HAS_DCCM
272
273config ARC_DCCM_BASE
274 hex "DCCM map address"
275 default "0xA0000000"
276 depends on ARC_HAS_DCCM
277
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530278choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530279 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530280 default ARC_MMU_V3 if ARC_CPU_770
281 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530282 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530283
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530284if ISA_ARCOMPACT
285
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530286config ARC_MMU_V1
287 bool "MMU v1"
288 help
289 Orig ARC700 MMU
290
291config ARC_MMU_V2
292 bool "MMU v2"
293 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900294 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530295 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
296
297config ARC_MMU_V3
298 bool "MMU v3"
299 depends on ARC_CPU_770
300 help
301 Introduced with ARC700 4.10: New Features
302 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
303 Shared Address Spaces (SASID)
304
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530305endif
306
Vineet Guptad7a512b2015-04-06 17:22:39 +0530307config ARC_MMU_V4
308 bool "MMU v4"
309 depends on ISA_ARCV2
310
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530311endchoice
312
313
314choice
315 prompt "MMU Page Size"
316 default ARC_PAGE_SIZE_8K
317
318config ARC_PAGE_SIZE_8K
319 bool "8KB"
320 help
321 Choose between 8k vs 16k
322
323config ARC_PAGE_SIZE_16K
324 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300325 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530326
327config ARC_PAGE_SIZE_4K
328 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300329 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530330
331endchoice
332
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530333choice
334 prompt "MMU Super Page Size"
335 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
336 default ARC_HUGEPAGE_2M
337
338config ARC_HUGEPAGE_2M
339 bool "2MB"
340
341config ARC_HUGEPAGE_16M
342 bool "16MB"
343
344endchoice
345
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530346config NODES_SHIFT
347 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300348 default "0" if !DISCONTIGMEM
349 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530350 depends on NEED_MULTIPLE_NODES
351 ---help---
352 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
353 zones.
354
Vineet Gupta4788a592013-01-18 15:12:22 +0530355config ARC_COMPACT_IRQ_LEVELS
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800356 depends on ISA_ARCOMPACT
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530357 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530358 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530359 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530360
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530361config ARC_FPU_SAVE_RESTORE
362 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530363 help
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800364 ARCompact FPU has internal registers to assist with Double precision
365 Floating Point operations. There are control and stauts registers
366 for floating point exceptions and rounding modes. These are
367 preserved across task context switch when enabled.
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530368
Vineet Guptafbf8e132013-03-30 15:07:47 +0530369config ARC_CANT_LLSC
370 def_bool n
371
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530372config ARC_HAS_LLSC
373 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
374 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530375 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530376
377config ARC_HAS_SWAPE
378 bool "Insn: SWAPE (endian-swap)"
379 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530380
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530381if ISA_ARCV2
382
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300383config ARC_USE_UNALIGNED_MEM_ACCESS
384 bool "Enable unaligned access in HW"
385 default y
386 select HAVE_EFFICIENT_UNALIGNED_ACCESS
387 help
388 The ARC HS architecture supports unaligned memory access
389 which is disabled by default. Enable unaligned access in
390 hardware and use software to use it
391
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530392config ARC_HAS_LL64
393 bool "Insn: 64bit LDD/STD"
394 help
395 Enable gcc to generate 64-bit load/store instructions
396 ISA mandates even/odd registers to allow encoding of two
397 dest operands with 2 possible source operands.
398 default y
399
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300400config ARC_HAS_DIV_REM
401 bool "Insn: div, divu, rem, remu"
402 default y
403
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700404config ARC_HAS_ACCL_REGS
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300405 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700406 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700407 help
408 Depending on the configuration, CPU can contain accumulator reg-pair
409 (also referred to as r58:r59). These can also be used by gcc as GPR so
410 kernel needs to save/restore per process
411
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300412config ARC_DSP_HANDLED
413 def_bool n
414
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300415config ARC_DSP_SAVE_RESTORE_REGS
416 def_bool n
417
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300418choice
419 prompt "DSP support"
420 default ARC_DSP_NONE
421 help
422 Depending on the configuration, CPU can contain DSP registers
423 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
424 Bellow is options describing how to handle these registers in
425 interrupt entry / exit and in context switch.
426
427config ARC_DSP_NONE
428 bool "No DSP extension presence in HW"
429 help
430 No DSP extension presence in HW
431
432config ARC_DSP_KERNEL
433 bool "DSP extension in HW, no support for userspace"
434 select ARC_HAS_ACCL_REGS
435 select ARC_DSP_HANDLED
436 help
437 DSP extension presence in HW, no support for DSP-enabled userspace
438 applications. We don't save / restore DSP registers and only do
439 some minimal preparations so userspace won't be able to break kernel
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300440
441config ARC_DSP_USERSPACE
442 bool "Support DSP for userspace apps"
443 select ARC_HAS_ACCL_REGS
444 select ARC_DSP_HANDLED
445 select ARC_DSP_SAVE_RESTORE_REGS
446 help
447 DSP extension presence in HW, support save / restore DSP registers to
448 run DSP-enabled userspace applications
Eugeniy Paltsevf09d3172020-03-05 23:02:52 +0300449
450config ARC_DSP_AGU_USERSPACE
451 bool "Support DSP with AGU for userspace apps"
452 select ARC_HAS_ACCL_REGS
453 select ARC_DSP_HANDLED
454 select ARC_DSP_SAVE_RESTORE_REGS
455 help
456 DSP and AGU extensions presence in HW, support save / restore DSP
457 and AGU registers to run DSP-enabled userspace applications
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300458endchoice
459
Vineet Guptae4942392018-06-06 10:20:37 -0700460config ARC_IRQ_NO_AUTOSAVE
461 bool "Disable hardware autosave regfile on interrupts"
462 default n
463 help
464 On HS cores, taken interrupt auto saves the regfile on stack.
465 This is programmable and can be optionally disabled in which case
466 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
467
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100468endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530469
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530470endmenu # "ARC CPU Configuration"
471
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530472config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300473 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530474 default "0x80000000"
475 help
476 ARC700 divides the 32 bit phy address space into two equal halves
477 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
478 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
479 Typically Linux kernel is linked at the start of untransalted addr,
480 hence the default value of 0x8zs.
481 However some customers have peripherals mapped at this addr, so
482 Linux needs to be scooted a bit.
483 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530484 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530485
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300486config LINUX_RAM_BASE
487 hex "RAM base address"
488 default LINUX_LINK_BASE
489 help
490 By default Linux is linked at base of RAM. However in some special
491 cases (such as HSDK), Linux can't be linked at start of DDR, hence
492 this option.
493
Vineet Gupta45890f62015-03-09 18:53:49 +0530494config HIGHMEM
495 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530496 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530497 help
498 With ARC 2G:2G address split, only upper 2G is directly addressable by
499 kernel. Enable this to potentially allow access to rest of 2G and PAE
500 in future
501
Vineet Gupta5a364c22015-02-06 18:44:57 +0300502config ARC_HAS_PAE40
503 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300504 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300505 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200506 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300507 help
508 Enable access to physical memory beyond 4G, only supported on
509 ARC cores with 40 bit Physical Addressing support
510
Noam Camus15ca68a2014-09-07 22:52:33 +0300511config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900512 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300513 range 0 512
514 default "256"
515 help
516 The kernel address space is carved out of 256MB of translated address
517 space for catering to vmalloc, modules, pkmap, fixmap. This however may
518 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
519 this to be stretched to 512 MB (by extending into the reserved
520 kernel-user gutter)
521
Vineet Gupta080c3742013-02-11 19:52:57 +0530522config ARC_CURR_IN_REG
523 bool "Dedicate Register r25 for current_task pointer"
524 default y
525 help
526 This reserved Register R25 to point to Current Task in
527 kernel mode. This saves memory access for each such access
528
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530529
Vineet Gupta1736a562014-09-08 11:18:15 +0530530config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530531 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530532 select SYSCTL_ARCH_UNALIGN_NO_WARN
533 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530534 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530535 help
536 This enables misaligned 16 & 32 bit memory access from user space.
537 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
538 potential bugs in code
539
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530540config HZ
541 int "Timer Frequency"
542 default 100
543
Vineet Guptacbe056f2013-01-18 15:12:25 +0530544config ARC_METAWARE_HLINK
545 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530546 help
547 This options allows a Linux userland apps to directly access
548 host file system (open/creat/read/write etc) with help from
549 Metaware Debugger. This can come in handy for Linux-host communication
550 when there is no real usable peripheral such as EMAC.
551
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530552menuconfig ARC_DBG
553 bool "ARC debugging"
554 default y
555
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530556if ARC_DBG
557
Vineet Gupta854a0d92013-01-22 17:03:19 +0530558config ARC_DW2_UNWIND
559 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530560 default y
561 select KALLSYMS
562 help
563 Compiles the kernel with DWARF unwind information and can be used
564 to get stack backtraces.
565
566 If you say Y here the resulting kernel image will be slightly larger
567 but not slower, and it will give very useful debugging information.
568 If you don't debug the kernel, you can say N, but we may not be able
569 to solve problems without frame unwind information
570
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530571config ARC_DBG_TLB_PARANOIA
572 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530573
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +0300574config ARC_DBG_JUMP_LABEL
575 bool "Paranoid checks in Static Keys (jump labels) code"
576 depends on JUMP_LABEL
577 default y if STATIC_KEYS_SELFTEST
578 help
579 Enable paranoid checks and self-test of both ARC-specific and generic
580 part of static keys (jump labels) related code.
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530581endif
582
Vineet Gupta999159a2013-01-22 17:00:52 +0530583config ARC_BUILTIN_DTB_NAME
584 string "Built in DTB"
585 help
586 Set the name of the DTB to embed in the vmlinux binary
587 Leaving it blank selects the minimal "skeleton" dtb
588
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530589endmenu # "ARC Architecture Configuration"
590
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530591config FORCE_MAX_ZONEORDER
592 int "Maximum zone order"
593 default "12" if ARC_HUGEPAGE_16M
594 default "11"
595
Alexey Brodkin996bad62014-10-29 15:26:25 +0300596source "kernel/power/Kconfig"