blob: 95fb11a85566eb128acd3437d7c4e60b8cc07170 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -070011 select ARC_TIMERS
Christoph Hellwig58b04402018-09-11 08:55:28 +020012 select ARCH_HAS_DMA_COHERENT_TO_PFN
Vineet Guptac27d0e92018-08-16 10:20:33 -070013 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020014 select ARCH_HAS_SYNC_DMA_FOR_CPU
15 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053016 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053017 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Vineet Guptace636522015-07-27 17:23:28 +053020 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053021 select GENERIC_CLOCKEVENTS
22 select GENERIC_FIND_FIRST_BIT
23 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
24 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060025 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053026 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030027 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053029 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053030 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070031 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070032 select HAVE_FUTEX_CMPXCHG if FUTEX
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_GENERIC_DMA_COHERENT
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053034 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070035 select HAVE_KERNEL_GZIP
36 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053037 select HAVE_KPROBES
38 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080039 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053040 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053041 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053042 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053043 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053044 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053045 select OF
46 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030047 select OF_RESERVED_MEM
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053050
Eugeniy Paltseveb277732018-07-26 16:15:43 +030051config ARCH_HAS_CACHE_LINE_SIZE
52 def_bool y
53
Vineet Gupta0dafafc2013-09-06 14:18:17 +053054config TRACE_IRQFLAGS_SUPPORT
55 def_bool y
56
57config LOCKDEP_SUPPORT
58 def_bool y
59
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053060config SCHED_OMIT_FRAME_POINTER
61 def_bool y
62
63config GENERIC_CSUM
64 def_bool y
65
66config RWSEM_GENERIC_SPINLOCK
67 def_bool y
68
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053069config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053070 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053071
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053072config ARCH_FLATMEM_ENABLE
73 def_bool y
74
75config MMU
76 def_bool y
77
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070078config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053079 def_bool y
80
81config GENERIC_CALIBRATE_DELAY
82 def_bool y
83
84config GENERIC_HWEIGHT
85 def_bool y
86
Vineet Gupta44c8bb92013-01-18 15:12:23 +053087config STACKTRACE_SUPPORT
88 def_bool y
89 select STACKTRACE
90
Vineet Guptafe6c1b82014-07-08 18:43:47 +053091config HAVE_ARCH_TRANSPARENT_HUGEPAGE
92 def_bool y
93 depends on ARC_MMU_V4
94
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095menu "ARC Architecture Configuration"
96
Vineet Gupta93ad7002013-01-22 16:51:50 +053097menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098
Christian Ruppert072eb692013-04-12 08:40:59 +020099source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +0100100source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530101#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300102source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300103source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530104
Vineet Gupta53d98952013-01-18 15:12:25 +0530105endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530106
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530107choice
108 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300109 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530110
111config ISA_ARCOMPACT
112 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700113 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530114 help
115 The original ARC ISA of ARC600/700 cores
116
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530117config ISA_ARCV2
118 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700119 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530120 help
121 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530122
123endchoice
124
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530125menu "ARC CPU Configuration"
126
127choice
128 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530129 default ARC_CPU_770 if ISA_ARCOMPACT
130 default ARC_CPU_HS if ISA_ARCV2
131
132if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530133
134config ARC_CPU_750D
135 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530136 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530137 help
138 Support for ARC750 core
139
140config ARC_CPU_770
141 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530142 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530143 help
144 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
145 This core has a bunch of cool new features:
146 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Colin Ian King7c2020c2018-09-14 12:27:27 +0100147 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530148 -Caches: New Prog Model, Region Flush
149 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
150
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530151endif #ISA_ARCOMPACT
152
153config ARC_CPU_HS
154 bool "ARC-HS"
155 depends on ISA_ARCV2
156 help
157 Support for ARC HS38x Cores based on ARCv2 ISA
158 The notable features are:
159 - SMP configurations of upto 4 core with coherency
160 - Optional L2 Cache and IO-Coherency
161 - Revised Interrupt Architecture (multiple priorites, reg banks,
162 auto stack switch, auto regfile save/restore)
163 - MMUv4 (PIPT dcache, Huge Pages)
164 - Instructions for
165 * 64bit load/store: LDD, STD
166 * Hardware assisted divide/remainder: DIV, REM
167 * Function prologue/epilogue: ENTER_S, LEAVE_S
168 * IRQ enable/disable: CLRI, SETI
169 * pop count: FFS, FLS
170 * SETcc, BMSKN, XBFU...
171
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530172endchoice
173
174config CPU_BIG_ENDIAN
175 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530176 help
177 Build kernel for Big Endian Mode of ARC CPU
178
Vineet Gupta41195d22013-01-18 15:12:23 +0530179config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530180 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530181 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530182 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530183 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530184
185if SMP
186
Vineet Gupta41195d22013-01-18 15:12:23 +0530187config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300188 int "Maximum number of CPUs (2-4096)"
189 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530190 default "4"
191
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530192config ARC_SMP_HALT_ON_RESET
193 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530194 help
195 In SMP configuration cores can be configured as Halt-on-reset
196 or they could all start at same time. For Halt-on-reset, non
197 masters are parked until Master kicks them so they can start of
198 at designated entry point. For other case, all jump to common
199 entry point and spin wait for Master's signal.
200
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530201endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530202
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700203config ARC_MCIP
204 bool "ARConnect Multicore IP (MCIP) Support "
205 depends on ISA_ARCV2
206 default y if SMP
207 help
208 This IP block enables SMP in ARC-HS38 cores.
209 It provides for cross-core interrupts, multi-core debug
210 hardware semaphores, shared memory,....
211
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530212menuconfig ARC_CACHE
213 bool "Enable Cache Support"
214 default y
215
216if ARC_CACHE
217
218config ARC_CACHE_LINE_SHIFT
219 int "Cache Line Length (as power of 2)"
220 range 5 7
221 default "6"
222 help
223 Starting with ARC700 4.9, Cache line length is configurable,
224 This option specifies "N", with Line-len = 2 power N
225 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
226 Linux only supports same line lengths for I and D caches.
227
228config ARC_HAS_ICACHE
229 bool "Use Instruction Cache"
230 default y
231
232config ARC_HAS_DCACHE
233 bool "Use Data Cache"
234 default y
235
236config ARC_CACHE_PAGES
237 bool "Per Page Cache Control"
238 default y
239 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
240 help
241 This can be used to over-ride the global I/D Cache Enable on a
242 per-page basis (but only for pages accessed via MMU such as
243 Kernel Virtual address or User Virtual Address)
244 TLB entries have a per-page Cache Enable Bit.
245 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
246 Global DISABLE + Per Page ENABLE won't work
247
Vineet Gupta4102b532013-05-09 21:54:51 +0530248config ARC_CACHE_VIPT_ALIASING
249 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530250 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530251
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530252endif #ARC_CACHE
253
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530254config ARC_HAS_ICCM
255 bool "Use ICCM"
256 help
257 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530258
259config ARC_ICCM_SZ
260 int "ICCM Size in KB"
261 default "64"
262 depends on ARC_HAS_ICCM
263
264config ARC_HAS_DCCM
265 bool "Use DCCM"
266 help
267 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530268
269config ARC_DCCM_SZ
270 int "DCCM Size in KB"
271 default "64"
272 depends on ARC_HAS_DCCM
273
274config ARC_DCCM_BASE
275 hex "DCCM map address"
276 default "0xA0000000"
277 depends on ARC_HAS_DCCM
278
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530279choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530280 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530281 default ARC_MMU_V3 if ARC_CPU_770
282 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530283 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530284
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530285if ISA_ARCOMPACT
286
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530287config ARC_MMU_V1
288 bool "MMU v1"
289 help
290 Orig ARC700 MMU
291
292config ARC_MMU_V2
293 bool "MMU v2"
294 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900295 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530296 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
297
298config ARC_MMU_V3
299 bool "MMU v3"
300 depends on ARC_CPU_770
301 help
302 Introduced with ARC700 4.10: New Features
303 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
304 Shared Address Spaces (SASID)
305
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530306endif
307
Vineet Guptad7a512b2015-04-06 17:22:39 +0530308config ARC_MMU_V4
309 bool "MMU v4"
310 depends on ISA_ARCV2
311
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530312endchoice
313
314
315choice
316 prompt "MMU Page Size"
317 default ARC_PAGE_SIZE_8K
318
319config ARC_PAGE_SIZE_8K
320 bool "8KB"
321 help
322 Choose between 8k vs 16k
323
324config ARC_PAGE_SIZE_16K
325 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300326 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530327
328config ARC_PAGE_SIZE_4K
329 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300330 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530331
332endchoice
333
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530334choice
335 prompt "MMU Super Page Size"
336 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
337 default ARC_HUGEPAGE_2M
338
339config ARC_HUGEPAGE_2M
340 bool "2MB"
341
342config ARC_HUGEPAGE_16M
343 bool "16MB"
344
345endchoice
346
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530347config NODES_SHIFT
348 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300349 default "0" if !DISCONTIGMEM
350 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530351 depends on NEED_MULTIPLE_NODES
352 ---help---
353 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
354 zones.
355
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530356if ISA_ARCOMPACT
357
Vineet Gupta4788a592013-01-18 15:12:22 +0530358config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530359 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530360 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530361 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530362
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530363config ARC_FPU_SAVE_RESTORE
364 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530365 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900366 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530367 need to be saved/restored across context-switch.
368 Note that ARC FPU is overly simplistic, unlike say x86, which has
369 hardware pieces to allow software to conditionally save/restore,
370 based on actual usage of FPU by a task. Thus our implemn does
371 this for all tasks in system.
372
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530373endif #ISA_ARCOMPACT
374
Vineet Guptafbf8e132013-03-30 15:07:47 +0530375config ARC_CANT_LLSC
376 def_bool n
377
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530378config ARC_HAS_LLSC
379 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
380 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530381 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530382
383config ARC_HAS_SWAPE
384 bool "Insn: SWAPE (endian-swap)"
385 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530386
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530387if ISA_ARCV2
388
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300389config ARC_USE_UNALIGNED_MEM_ACCESS
390 bool "Enable unaligned access in HW"
391 default y
392 select HAVE_EFFICIENT_UNALIGNED_ACCESS
393 help
394 The ARC HS architecture supports unaligned memory access
395 which is disabled by default. Enable unaligned access in
396 hardware and use software to use it
397
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530398config ARC_HAS_LL64
399 bool "Insn: 64bit LDD/STD"
400 help
401 Enable gcc to generate 64-bit load/store instructions
402 ISA mandates even/odd registers to allow encoding of two
403 dest operands with 2 possible source operands.
404 default y
405
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300406config ARC_HAS_DIV_REM
407 bool "Insn: div, divu, rem, remu"
408 default y
409
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700410config ARC_HAS_ACCL_REGS
411 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700412 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700413 help
414 Depending on the configuration, CPU can contain accumulator reg-pair
415 (also referred to as r58:r59). These can also be used by gcc as GPR so
416 kernel needs to save/restore per process
417
Vineet Guptae4942392018-06-06 10:20:37 -0700418config ARC_IRQ_NO_AUTOSAVE
419 bool "Disable hardware autosave regfile on interrupts"
420 default n
421 help
422 On HS cores, taken interrupt auto saves the regfile on stack.
423 This is programmable and can be optionally disabled in which case
424 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
425
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530426endif # ISA_ARCV2
427
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530428endmenu # "ARC CPU Configuration"
429
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530430config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300431 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530432 default "0x80000000"
433 help
434 ARC700 divides the 32 bit phy address space into two equal halves
435 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
436 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
437 Typically Linux kernel is linked at the start of untransalted addr,
438 hence the default value of 0x8zs.
439 However some customers have peripherals mapped at this addr, so
440 Linux needs to be scooted a bit.
441 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530442 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530443
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300444config LINUX_RAM_BASE
445 hex "RAM base address"
446 default LINUX_LINK_BASE
447 help
448 By default Linux is linked at base of RAM. However in some special
449 cases (such as HSDK), Linux can't be linked at start of DDR, hence
450 this option.
451
Vineet Gupta45890f62015-03-09 18:53:49 +0530452config HIGHMEM
453 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530454 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530455 help
456 With ARC 2G:2G address split, only upper 2G is directly addressable by
457 kernel. Enable this to potentially allow access to rest of 2G and PAE
458 in future
459
Vineet Gupta5a364c22015-02-06 18:44:57 +0300460config ARC_HAS_PAE40
461 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300462 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300463 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200464 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300465 help
466 Enable access to physical memory beyond 4G, only supported on
467 ARC cores with 40 bit Physical Addressing support
468
Noam Camus15ca68a2014-09-07 22:52:33 +0300469config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900470 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300471 range 0 512
472 default "256"
473 help
474 The kernel address space is carved out of 256MB of translated address
475 space for catering to vmalloc, modules, pkmap, fixmap. This however may
476 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
477 this to be stretched to 512 MB (by extending into the reserved
478 kernel-user gutter)
479
Vineet Gupta080c3742013-02-11 19:52:57 +0530480config ARC_CURR_IN_REG
481 bool "Dedicate Register r25 for current_task pointer"
482 default y
483 help
484 This reserved Register R25 to point to Current Task in
485 kernel mode. This saves memory access for each such access
486
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530487
Vineet Gupta1736a562014-09-08 11:18:15 +0530488config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530489 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530490 select SYSCTL_ARCH_UNALIGN_NO_WARN
491 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530492 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530493 help
494 This enables misaligned 16 & 32 bit memory access from user space.
495 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
496 potential bugs in code
497
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530498config HZ
499 int "Timer Frequency"
500 default 100
501
Vineet Guptacbe056f2013-01-18 15:12:25 +0530502config ARC_METAWARE_HLINK
503 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530504 help
505 This options allows a Linux userland apps to directly access
506 host file system (open/creat/read/write etc) with help from
507 Metaware Debugger. This can come in handy for Linux-host communication
508 when there is no real usable peripheral such as EMAC.
509
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530510menuconfig ARC_DBG
511 bool "ARC debugging"
512 default y
513
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530514if ARC_DBG
515
Vineet Gupta854a0d92013-01-22 17:03:19 +0530516config ARC_DW2_UNWIND
517 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530518 default y
519 select KALLSYMS
520 help
521 Compiles the kernel with DWARF unwind information and can be used
522 to get stack backtraces.
523
524 If you say Y here the resulting kernel image will be slightly larger
525 but not slower, and it will give very useful debugging information.
526 If you don't debug the kernel, you can say N, but we may not be able
527 to solve problems without frame unwind information
528
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530529config ARC_DBG_TLB_PARANOIA
530 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530531
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530532endif
533
Vineet Gupta999159a2013-01-22 17:00:52 +0530534config ARC_BUILTIN_DTB_NAME
535 string "Built in DTB"
536 help
537 Set the name of the DTB to embed in the vmlinux binary
538 Leaving it blank selects the minimal "skeleton" dtb
539
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530540endmenu # "ARC Architecture Configuration"
541
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530542config FORCE_MAX_ZONEORDER
543 int "Maximum zone order"
544 default "12" if ARC_HUGEPAGE_16M
545 default "11"
546
Alexey Brodkin996bad62014-10-29 15:26:25 +0300547source "kernel/power/Kconfig"