blob: ff306246d0f80717c1951082be54d5433eda6210 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Christoph Hellwigf73c9042019-06-14 16:26:41 +02009 select ARCH_HAS_DMA_PREP_COHERENT
Vineet Guptac27d0e92018-08-16 10:20:33 -070010 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050011 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020012 select ARCH_HAS_SYNC_DMA_FOR_CPU
13 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053014 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030015 select ARCH_32BIT_OFF_T
Shile Zhang10916702019-12-04 08:46:31 +080016 select BUILDTIME_TABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053017 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053018 select COMMON_CLK
Christoph Hellwigf73c9042019-06-14 16:26:41 +020019 select DMA_DIRECT_REMAP
Vineet Guptace636522015-07-27 17:23:28 +053020 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053021 select GENERIC_CLOCKEVENTS
22 select GENERIC_FIND_FIRST_BIT
23 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
24 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060025 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053026 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030027 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053029 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053030 select HAVE_ARCH_TRACEHOOK
Vineet Guptabd71c452020-01-15 16:08:12 -080031 select HAVE_COPY_THREAD_TLS
Vineet Guptac27d0e92018-08-16 10:20:33 -070032 select HAVE_DEBUG_STACKOVERFLOW
Eugeniy Paltsev9fbea0b2019-11-19 18:26:15 +030033 select HAVE_DEBUG_KMEMLEAK
Vineet Gupta5464d032017-09-29 14:46:50 -070034 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053035 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070036 select HAVE_KERNEL_GZIP
37 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053038 select HAVE_KPROBES
39 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080040 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053041 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +030050 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053051
Eugeniy Paltseveb277732018-07-26 16:15:43 +030052config ARCH_HAS_CACHE_LINE_SIZE
53 def_bool y
54
Vineet Gupta0dafafc2013-09-06 14:18:17 +053055config TRACE_IRQFLAGS_SUPPORT
56 def_bool y
57
58config LOCKDEP_SUPPORT
59 def_bool y
60
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053061config SCHED_OMIT_FRAME_POINTER
62 def_bool y
63
64config GENERIC_CSUM
65 def_bool y
66
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053067config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053068 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053069
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053070config ARCH_FLATMEM_ENABLE
71 def_bool y
72
73config MMU
74 def_bool y
75
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070076config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053077 def_bool y
78
79config GENERIC_CALIBRATE_DELAY
80 def_bool y
81
82config GENERIC_HWEIGHT
83 def_bool y
84
Vineet Gupta44c8bb92013-01-18 15:12:23 +053085config STACKTRACE_SUPPORT
86 def_bool y
87 select STACKTRACE
88
Vineet Guptafe6c1b82014-07-08 18:43:47 +053089config HAVE_ARCH_TRANSPARENT_HUGEPAGE
90 def_bool y
91 depends on ARC_MMU_V4
92
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053093menu "ARC Architecture Configuration"
94
Vineet Gupta93ad7002013-01-22 16:51:50 +053095menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053096
Christian Ruppert072eb692013-04-12 08:40:59 +020097source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010098source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053099#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300100source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300101source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530102
Vineet Gupta53d98952013-01-18 15:12:25 +0530103endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530104
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530105choice
106 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300107 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530108
109config ISA_ARCOMPACT
110 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700111 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530112 help
113 The original ARC ISA of ARC600/700 cores
114
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530115config ISA_ARCV2
116 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700117 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530118 help
119 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530120
121endchoice
122
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530123menu "ARC CPU Configuration"
124
125choice
126 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530127 default ARC_CPU_770 if ISA_ARCOMPACT
128 default ARC_CPU_HS if ISA_ARCV2
129
130if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530131
132config ARC_CPU_750D
133 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530134 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530135 help
136 Support for ARC750 core
137
138config ARC_CPU_770
139 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530140 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530141 help
142 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
143 This core has a bunch of cool new features:
144 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100145 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530146 -Caches: New Prog Model, Region Flush
147 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
148
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100149endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530150
151config ARC_CPU_HS
152 bool "ARC-HS"
153 depends on ISA_ARCV2
154 help
155 Support for ARC HS38x Cores based on ARCv2 ISA
156 The notable features are:
Randy Dunlapa5760db2020-01-31 17:49:33 -0800157 - SMP configurations of up to 4 cores with coherency
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530158 - Optional L2 Cache and IO-Coherency
159 - Revised Interrupt Architecture (multiple priorites, reg banks,
160 auto stack switch, auto regfile save/restore)
161 - MMUv4 (PIPT dcache, Huge Pages)
162 - Instructions for
163 * 64bit load/store: LDD, STD
164 * Hardware assisted divide/remainder: DIV, REM
165 * Function prologue/epilogue: ENTER_S, LEAVE_S
166 * IRQ enable/disable: CLRI, SETI
167 * pop count: FFS, FLS
168 * SETcc, BMSKN, XBFU...
169
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530170endchoice
171
172config CPU_BIG_ENDIAN
173 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530174 help
175 Build kernel for Big Endian Mode of ARC CPU
176
Vineet Gupta41195d22013-01-18 15:12:23 +0530177config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530178 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530179 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530180 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530181 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530182
183if SMP
184
Vineet Gupta41195d22013-01-18 15:12:23 +0530185config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300186 int "Maximum number of CPUs (2-4096)"
187 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530188 default "4"
189
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530190config ARC_SMP_HALT_ON_RESET
191 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530192 help
193 In SMP configuration cores can be configured as Halt-on-reset
194 or they could all start at same time. For Halt-on-reset, non
Randy Dunlapa5760db2020-01-31 17:49:33 -0800195 masters are parked until Master kicks them so they can start off
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530196 at designated entry point. For other case, all jump to common
197 entry point and spin wait for Master's signal.
198
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100199endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530200
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700201config ARC_MCIP
202 bool "ARConnect Multicore IP (MCIP) Support "
203 depends on ISA_ARCV2
204 default y if SMP
205 help
206 This IP block enables SMP in ARC-HS38 cores.
207 It provides for cross-core interrupts, multi-core debug
208 hardware semaphores, shared memory,....
209
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530210menuconfig ARC_CACHE
211 bool "Enable Cache Support"
212 default y
213
214if ARC_CACHE
215
216config ARC_CACHE_LINE_SHIFT
217 int "Cache Line Length (as power of 2)"
218 range 5 7
219 default "6"
220 help
221 Starting with ARC700 4.9, Cache line length is configurable,
222 This option specifies "N", with Line-len = 2 power N
223 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
224 Linux only supports same line lengths for I and D caches.
225
226config ARC_HAS_ICACHE
227 bool "Use Instruction Cache"
228 default y
229
230config ARC_HAS_DCACHE
231 bool "Use Data Cache"
232 default y
233
234config ARC_CACHE_PAGES
235 bool "Per Page Cache Control"
236 default y
237 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
238 help
239 This can be used to over-ride the global I/D Cache Enable on a
240 per-page basis (but only for pages accessed via MMU such as
241 Kernel Virtual address or User Virtual Address)
242 TLB entries have a per-page Cache Enable Bit.
243 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
244 Global DISABLE + Per Page ENABLE won't work
245
Vineet Gupta4102b532013-05-09 21:54:51 +0530246config ARC_CACHE_VIPT_ALIASING
247 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530248 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530249
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100250endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530251
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530252config ARC_HAS_ICCM
253 bool "Use ICCM"
254 help
255 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530256
257config ARC_ICCM_SZ
258 int "ICCM Size in KB"
259 default "64"
260 depends on ARC_HAS_ICCM
261
262config ARC_HAS_DCCM
263 bool "Use DCCM"
264 help
265 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530266
267config ARC_DCCM_SZ
268 int "DCCM Size in KB"
269 default "64"
270 depends on ARC_HAS_DCCM
271
272config ARC_DCCM_BASE
273 hex "DCCM map address"
274 default "0xA0000000"
275 depends on ARC_HAS_DCCM
276
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530277choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530278 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530279 default ARC_MMU_V3 if ARC_CPU_770
280 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530281 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530282
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530283if ISA_ARCOMPACT
284
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530285config ARC_MMU_V1
286 bool "MMU v1"
287 help
288 Orig ARC700 MMU
289
290config ARC_MMU_V2
291 bool "MMU v2"
292 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900293 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530294 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
295
296config ARC_MMU_V3
297 bool "MMU v3"
298 depends on ARC_CPU_770
299 help
300 Introduced with ARC700 4.10: New Features
301 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
302 Shared Address Spaces (SASID)
303
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530304endif
305
Vineet Guptad7a512b2015-04-06 17:22:39 +0530306config ARC_MMU_V4
307 bool "MMU v4"
308 depends on ISA_ARCV2
309
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530310endchoice
311
312
313choice
314 prompt "MMU Page Size"
315 default ARC_PAGE_SIZE_8K
316
317config ARC_PAGE_SIZE_8K
318 bool "8KB"
319 help
320 Choose between 8k vs 16k
321
322config ARC_PAGE_SIZE_16K
323 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300324 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530325
326config ARC_PAGE_SIZE_4K
327 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300328 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530329
330endchoice
331
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530332choice
333 prompt "MMU Super Page Size"
334 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
335 default ARC_HUGEPAGE_2M
336
337config ARC_HUGEPAGE_2M
338 bool "2MB"
339
340config ARC_HUGEPAGE_16M
341 bool "16MB"
342
343endchoice
344
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530345config NODES_SHIFT
346 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300347 default "0" if !DISCONTIGMEM
348 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530349 depends on NEED_MULTIPLE_NODES
350 ---help---
351 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
352 zones.
353
Vineet Gupta4788a592013-01-18 15:12:22 +0530354config ARC_COMPACT_IRQ_LEVELS
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800355 depends on ISA_ARCOMPACT
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530356 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530357 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530358 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530359
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530360config ARC_FPU_SAVE_RESTORE
361 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530362 help
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800363 ARCompact FPU has internal registers to assist with Double precision
364 Floating Point operations. There are control and stauts registers
365 for floating point exceptions and rounding modes. These are
366 preserved across task context switch when enabled.
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530367
Vineet Guptafbf8e132013-03-30 15:07:47 +0530368config ARC_CANT_LLSC
369 def_bool n
370
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530371config ARC_HAS_LLSC
372 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
373 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530374 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530375
376config ARC_HAS_SWAPE
377 bool "Insn: SWAPE (endian-swap)"
378 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530379
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530380if ISA_ARCV2
381
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300382config ARC_USE_UNALIGNED_MEM_ACCESS
383 bool "Enable unaligned access in HW"
384 default y
385 select HAVE_EFFICIENT_UNALIGNED_ACCESS
386 help
387 The ARC HS architecture supports unaligned memory access
388 which is disabled by default. Enable unaligned access in
389 hardware and use software to use it
390
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530391config ARC_HAS_LL64
392 bool "Insn: 64bit LDD/STD"
393 help
394 Enable gcc to generate 64-bit load/store instructions
395 ISA mandates even/odd registers to allow encoding of two
396 dest operands with 2 possible source operands.
397 default y
398
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300399config ARC_HAS_DIV_REM
400 bool "Insn: div, divu, rem, remu"
401 default y
402
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700403config ARC_HAS_ACCL_REGS
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300404 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700405 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700406 help
407 Depending on the configuration, CPU can contain accumulator reg-pair
408 (also referred to as r58:r59). These can also be used by gcc as GPR so
409 kernel needs to save/restore per process
410
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300411config ARC_DSP_HANDLED
412 def_bool n
413
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300414config ARC_DSP_SAVE_RESTORE_REGS
415 def_bool n
416
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300417choice
418 prompt "DSP support"
419 default ARC_DSP_NONE
420 help
421 Depending on the configuration, CPU can contain DSP registers
422 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
423 Bellow is options describing how to handle these registers in
424 interrupt entry / exit and in context switch.
425
426config ARC_DSP_NONE
427 bool "No DSP extension presence in HW"
428 help
429 No DSP extension presence in HW
430
431config ARC_DSP_KERNEL
432 bool "DSP extension in HW, no support for userspace"
433 select ARC_HAS_ACCL_REGS
434 select ARC_DSP_HANDLED
435 help
436 DSP extension presence in HW, no support for DSP-enabled userspace
437 applications. We don't save / restore DSP registers and only do
438 some minimal preparations so userspace won't be able to break kernel
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300439
440config ARC_DSP_USERSPACE
441 bool "Support DSP for userspace apps"
442 select ARC_HAS_ACCL_REGS
443 select ARC_DSP_HANDLED
444 select ARC_DSP_SAVE_RESTORE_REGS
445 help
446 DSP extension presence in HW, support save / restore DSP registers to
447 run DSP-enabled userspace applications
Eugeniy Paltsevf09d3172020-03-05 23:02:52 +0300448
449config ARC_DSP_AGU_USERSPACE
450 bool "Support DSP with AGU for userspace apps"
451 select ARC_HAS_ACCL_REGS
452 select ARC_DSP_HANDLED
453 select ARC_DSP_SAVE_RESTORE_REGS
454 help
455 DSP and AGU extensions presence in HW, support save / restore DSP
456 and AGU registers to run DSP-enabled userspace applications
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300457endchoice
458
Vineet Guptae4942392018-06-06 10:20:37 -0700459config ARC_IRQ_NO_AUTOSAVE
460 bool "Disable hardware autosave regfile on interrupts"
461 default n
462 help
463 On HS cores, taken interrupt auto saves the regfile on stack.
464 This is programmable and can be optionally disabled in which case
465 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
466
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100467endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530468
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530469endmenu # "ARC CPU Configuration"
470
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530471config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300472 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530473 default "0x80000000"
474 help
475 ARC700 divides the 32 bit phy address space into two equal halves
476 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
477 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
478 Typically Linux kernel is linked at the start of untransalted addr,
479 hence the default value of 0x8zs.
480 However some customers have peripherals mapped at this addr, so
481 Linux needs to be scooted a bit.
482 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530483 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530484
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300485config LINUX_RAM_BASE
486 hex "RAM base address"
487 default LINUX_LINK_BASE
488 help
489 By default Linux is linked at base of RAM. However in some special
490 cases (such as HSDK), Linux can't be linked at start of DDR, hence
491 this option.
492
Vineet Gupta45890f62015-03-09 18:53:49 +0530493config HIGHMEM
494 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530495 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530496 help
497 With ARC 2G:2G address split, only upper 2G is directly addressable by
498 kernel. Enable this to potentially allow access to rest of 2G and PAE
499 in future
500
Vineet Gupta5a364c22015-02-06 18:44:57 +0300501config ARC_HAS_PAE40
502 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300503 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300504 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200505 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300506 help
507 Enable access to physical memory beyond 4G, only supported on
508 ARC cores with 40 bit Physical Addressing support
509
Noam Camus15ca68a2014-09-07 22:52:33 +0300510config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900511 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300512 range 0 512
513 default "256"
514 help
515 The kernel address space is carved out of 256MB of translated address
516 space for catering to vmalloc, modules, pkmap, fixmap. This however may
517 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
518 this to be stretched to 512 MB (by extending into the reserved
519 kernel-user gutter)
520
Vineet Gupta080c3742013-02-11 19:52:57 +0530521config ARC_CURR_IN_REG
522 bool "Dedicate Register r25 for current_task pointer"
523 default y
524 help
525 This reserved Register R25 to point to Current Task in
526 kernel mode. This saves memory access for each such access
527
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530528
Vineet Gupta1736a562014-09-08 11:18:15 +0530529config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530530 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530531 select SYSCTL_ARCH_UNALIGN_NO_WARN
532 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530533 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530534 help
535 This enables misaligned 16 & 32 bit memory access from user space.
536 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
537 potential bugs in code
538
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530539config HZ
540 int "Timer Frequency"
541 default 100
542
Vineet Guptacbe056f2013-01-18 15:12:25 +0530543config ARC_METAWARE_HLINK
544 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530545 help
546 This options allows a Linux userland apps to directly access
547 host file system (open/creat/read/write etc) with help from
548 Metaware Debugger. This can come in handy for Linux-host communication
549 when there is no real usable peripheral such as EMAC.
550
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530551menuconfig ARC_DBG
552 bool "ARC debugging"
553 default y
554
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530555if ARC_DBG
556
Vineet Gupta854a0d92013-01-22 17:03:19 +0530557config ARC_DW2_UNWIND
558 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530559 default y
560 select KALLSYMS
561 help
562 Compiles the kernel with DWARF unwind information and can be used
563 to get stack backtraces.
564
565 If you say Y here the resulting kernel image will be slightly larger
566 but not slower, and it will give very useful debugging information.
567 If you don't debug the kernel, you can say N, but we may not be able
568 to solve problems without frame unwind information
569
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530570config ARC_DBG_TLB_PARANOIA
571 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530572
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +0300573config ARC_DBG_JUMP_LABEL
574 bool "Paranoid checks in Static Keys (jump labels) code"
575 depends on JUMP_LABEL
576 default y if STATIC_KEYS_SELFTEST
577 help
578 Enable paranoid checks and self-test of both ARC-specific and generic
579 part of static keys (jump labels) related code.
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530580endif
581
Vineet Gupta999159a2013-01-22 17:00:52 +0530582config ARC_BUILTIN_DTB_NAME
583 string "Built in DTB"
584 help
585 Set the name of the DTB to embed in the vmlinux binary
586 Leaving it blank selects the minimal "skeleton" dtb
587
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530588endmenu # "ARC Architecture Configuration"
589
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530590config FORCE_MAX_ZONEORDER
591 int "Maximum zone order"
592 default "12" if ARC_HUGEPAGE_16M
593 default "11"
594
Alexey Brodkin996bad62014-10-29 15:26:25 +0300595source "kernel/power/Kconfig"