blob: c874f8ab0341aaf67174c8efe47b8504a4e75ddc [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Anshuman Khandual399145f2020-06-04 16:47:15 -07009 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwigf73c9042019-06-14 16:26:41 +020010 select ARCH_HAS_DMA_PREP_COHERENT
Vineet Guptac27d0e92018-08-16 10:20:33 -070011 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050012 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020013 select ARCH_HAS_SYNC_DMA_FOR_CPU
14 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053015 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030016 select ARCH_32BIT_OFF_T
Shile Zhang10916702019-12-04 08:46:31 +080017 select BUILDTIME_TABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Christoph Hellwigf73c9042019-06-14 16:26:41 +020020 select DMA_DIRECT_REMAP
Vineet Guptace636522015-07-27 17:23:28 +053021 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_CLOCKEVENTS
23 select GENERIC_FIND_FIRST_BIT
24 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
25 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060026 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053027 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030028 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053029 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053030 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053031 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070032 select HAVE_DEBUG_STACKOVERFLOW
Eugeniy Paltsev9fbea0b2019-11-19 18:26:15 +030033 select HAVE_DEBUG_KMEMLEAK
Vineet Gupta5464d032017-09-29 14:46:50 -070034 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053035 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070036 select HAVE_KERNEL_GZIP
37 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053038 select HAVE_KPROBES
39 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080040 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053041 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +030050 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020051 select SET_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053052
Eugeniy Paltseveb277732018-07-26 16:15:43 +030053config ARCH_HAS_CACHE_LINE_SIZE
54 def_bool y
55
Vineet Gupta0dafafc2013-09-06 14:18:17 +053056config TRACE_IRQFLAGS_SUPPORT
57 def_bool y
58
59config LOCKDEP_SUPPORT
60 def_bool y
61
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053062config SCHED_OMIT_FRAME_POINTER
63 def_bool y
64
65config GENERIC_CSUM
66 def_bool y
67
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053068config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053069 def_bool n
Mike Rapoport050b2da2020-12-14 19:10:04 -080070 depends on BROKEN
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053071
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053072config ARCH_FLATMEM_ENABLE
73 def_bool y
74
75config MMU
76 def_bool y
77
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070078config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053079 def_bool y
80
81config GENERIC_CALIBRATE_DELAY
82 def_bool y
83
84config GENERIC_HWEIGHT
85 def_bool y
86
Vineet Gupta44c8bb92013-01-18 15:12:23 +053087config STACKTRACE_SUPPORT
88 def_bool y
89 select STACKTRACE
90
Vineet Guptafe6c1b82014-07-08 18:43:47 +053091config HAVE_ARCH_TRANSPARENT_HUGEPAGE
92 def_bool y
93 depends on ARC_MMU_V4
94
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095menu "ARC Architecture Configuration"
96
Vineet Gupta93ad7002013-01-22 16:51:50 +053097menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098
Christian Ruppert072eb692013-04-12 08:40:59 +020099source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +0100100source "arch/arc/plat-axs10x/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300101source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530102
Vineet Gupta53d98952013-01-18 15:12:25 +0530103endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530104
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530105choice
106 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300107 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530108
109config ISA_ARCOMPACT
110 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700111 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530112 help
113 The original ARC ISA of ARC600/700 cores
114
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530115config ISA_ARCV2
116 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700117 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530118 help
119 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530120
121endchoice
122
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530123menu "ARC CPU Configuration"
124
125choice
126 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530127 default ARC_CPU_770 if ISA_ARCOMPACT
128 default ARC_CPU_HS if ISA_ARCV2
129
130if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530131
132config ARC_CPU_750D
133 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530134 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530135 help
136 Support for ARC750 core
137
138config ARC_CPU_770
139 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530140 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530141 help
142 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
143 This core has a bunch of cool new features:
144 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100145 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530146 -Caches: New Prog Model, Region Flush
147 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
148
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100149endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530150
151config ARC_CPU_HS
152 bool "ARC-HS"
153 depends on ISA_ARCV2
154 help
155 Support for ARC HS38x Cores based on ARCv2 ISA
156 The notable features are:
Randy Dunlapa5760db2020-01-31 17:49:33 -0800157 - SMP configurations of up to 4 cores with coherency
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530158 - Optional L2 Cache and IO-Coherency
159 - Revised Interrupt Architecture (multiple priorites, reg banks,
160 auto stack switch, auto regfile save/restore)
161 - MMUv4 (PIPT dcache, Huge Pages)
162 - Instructions for
163 * 64bit load/store: LDD, STD
164 * Hardware assisted divide/remainder: DIV, REM
165 * Function prologue/epilogue: ENTER_S, LEAVE_S
166 * IRQ enable/disable: CLRI, SETI
167 * pop count: FFS, FLS
168 * SETcc, BMSKN, XBFU...
169
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530170endchoice
171
Eugeniy Paltsev0bdd6e72020-06-04 20:39:24 +0300172config ARC_TUNE_MCPU
173 string "Override default -mcpu compiler flag"
174 default ""
175 help
176 Override default -mcpu=xxx compiler flag (which is set depending on
177 the ISA version) with the specified value.
178 NOTE: If specified flag isn't supported by current compiler the
179 ISA default value will be used as a fallback.
180
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530181config CPU_BIG_ENDIAN
182 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530183 help
184 Build kernel for Big Endian Mode of ARC CPU
185
Vineet Gupta41195d22013-01-18 15:12:23 +0530186config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530187 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530188 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530189 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530190 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530191
192if SMP
193
Vineet Gupta41195d22013-01-18 15:12:23 +0530194config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300195 int "Maximum number of CPUs (2-4096)"
196 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530197 default "4"
198
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530199config ARC_SMP_HALT_ON_RESET
200 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530201 help
202 In SMP configuration cores can be configured as Halt-on-reset
203 or they could all start at same time. For Halt-on-reset, non
Randy Dunlapa5760db2020-01-31 17:49:33 -0800204 masters are parked until Master kicks them so they can start off
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530205 at designated entry point. For other case, all jump to common
206 entry point and spin wait for Master's signal.
207
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100208endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530209
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700210config ARC_MCIP
211 bool "ARConnect Multicore IP (MCIP) Support "
212 depends on ISA_ARCV2
213 default y if SMP
214 help
215 This IP block enables SMP in ARC-HS38 cores.
216 It provides for cross-core interrupts, multi-core debug
217 hardware semaphores, shared memory,....
218
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530219menuconfig ARC_CACHE
220 bool "Enable Cache Support"
221 default y
222
223if ARC_CACHE
224
225config ARC_CACHE_LINE_SHIFT
226 int "Cache Line Length (as power of 2)"
227 range 5 7
228 default "6"
229 help
230 Starting with ARC700 4.9, Cache line length is configurable,
231 This option specifies "N", with Line-len = 2 power N
232 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
233 Linux only supports same line lengths for I and D caches.
234
235config ARC_HAS_ICACHE
236 bool "Use Instruction Cache"
237 default y
238
239config ARC_HAS_DCACHE
240 bool "Use Data Cache"
241 default y
242
243config ARC_CACHE_PAGES
244 bool "Per Page Cache Control"
245 default y
246 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
247 help
248 This can be used to over-ride the global I/D Cache Enable on a
249 per-page basis (but only for pages accessed via MMU such as
250 Kernel Virtual address or User Virtual Address)
251 TLB entries have a per-page Cache Enable Bit.
252 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
253 Global DISABLE + Per Page ENABLE won't work
254
Vineet Gupta4102b532013-05-09 21:54:51 +0530255config ARC_CACHE_VIPT_ALIASING
256 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530257 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530258
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100259endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530260
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530261config ARC_HAS_ICCM
262 bool "Use ICCM"
263 help
264 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530265
266config ARC_ICCM_SZ
267 int "ICCM Size in KB"
268 default "64"
269 depends on ARC_HAS_ICCM
270
271config ARC_HAS_DCCM
272 bool "Use DCCM"
273 help
274 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530275
276config ARC_DCCM_SZ
277 int "DCCM Size in KB"
278 default "64"
279 depends on ARC_HAS_DCCM
280
281config ARC_DCCM_BASE
282 hex "DCCM map address"
283 default "0xA0000000"
284 depends on ARC_HAS_DCCM
285
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530286choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530287 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530288 default ARC_MMU_V3 if ARC_CPU_770
289 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530290 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530291
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530292if ISA_ARCOMPACT
293
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530294config ARC_MMU_V1
295 bool "MMU v1"
296 help
297 Orig ARC700 MMU
298
299config ARC_MMU_V2
300 bool "MMU v2"
301 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900302 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530303 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
304
305config ARC_MMU_V3
306 bool "MMU v3"
307 depends on ARC_CPU_770
308 help
309 Introduced with ARC700 4.10: New Features
310 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
311 Shared Address Spaces (SASID)
312
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530313endif
314
Vineet Guptad7a512b2015-04-06 17:22:39 +0530315config ARC_MMU_V4
316 bool "MMU v4"
317 depends on ISA_ARCV2
318
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530319endchoice
320
321
322choice
323 prompt "MMU Page Size"
324 default ARC_PAGE_SIZE_8K
325
326config ARC_PAGE_SIZE_8K
327 bool "8KB"
328 help
329 Choose between 8k vs 16k
330
331config ARC_PAGE_SIZE_16K
332 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300333 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530334
335config ARC_PAGE_SIZE_4K
336 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300337 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530338
339endchoice
340
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530341choice
342 prompt "MMU Super Page Size"
343 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
344 default ARC_HUGEPAGE_2M
345
346config ARC_HUGEPAGE_2M
347 bool "2MB"
348
349config ARC_HUGEPAGE_16M
350 bool "16MB"
351
352endchoice
353
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530354config NODES_SHIFT
355 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300356 default "0" if !DISCONTIGMEM
357 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530358 depends on NEED_MULTIPLE_NODES
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +0900359 help
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530360 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
361 zones.
362
Vineet Gupta4788a592013-01-18 15:12:22 +0530363config ARC_COMPACT_IRQ_LEVELS
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800364 depends on ISA_ARCOMPACT
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530365 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530366 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530367 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530368
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530369config ARC_FPU_SAVE_RESTORE
370 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530371 help
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800372 ARCompact FPU has internal registers to assist with Double precision
373 Floating Point operations. There are control and stauts registers
374 for floating point exceptions and rounding modes. These are
375 preserved across task context switch when enabled.
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530376
Vineet Guptafbf8e132013-03-30 15:07:47 +0530377config ARC_CANT_LLSC
378 def_bool n
379
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530380config ARC_HAS_LLSC
381 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
382 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530383 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530384
385config ARC_HAS_SWAPE
386 bool "Insn: SWAPE (endian-swap)"
387 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530388
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530389if ISA_ARCV2
390
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300391config ARC_USE_UNALIGNED_MEM_ACCESS
392 bool "Enable unaligned access in HW"
393 default y
394 select HAVE_EFFICIENT_UNALIGNED_ACCESS
395 help
396 The ARC HS architecture supports unaligned memory access
397 which is disabled by default. Enable unaligned access in
398 hardware and use software to use it
399
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530400config ARC_HAS_LL64
401 bool "Insn: 64bit LDD/STD"
402 help
403 Enable gcc to generate 64-bit load/store instructions
404 ISA mandates even/odd registers to allow encoding of two
405 dest operands with 2 possible source operands.
406 default y
407
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300408config ARC_HAS_DIV_REM
409 bool "Insn: div, divu, rem, remu"
410 default y
411
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700412config ARC_HAS_ACCL_REGS
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300413 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700414 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700415 help
416 Depending on the configuration, CPU can contain accumulator reg-pair
417 (also referred to as r58:r59). These can also be used by gcc as GPR so
418 kernel needs to save/restore per process
419
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300420config ARC_DSP_HANDLED
421 def_bool n
422
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300423config ARC_DSP_SAVE_RESTORE_REGS
424 def_bool n
425
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300426choice
427 prompt "DSP support"
428 default ARC_DSP_NONE
429 help
430 Depending on the configuration, CPU can contain DSP registers
431 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
432 Bellow is options describing how to handle these registers in
433 interrupt entry / exit and in context switch.
434
435config ARC_DSP_NONE
436 bool "No DSP extension presence in HW"
437 help
438 No DSP extension presence in HW
439
440config ARC_DSP_KERNEL
441 bool "DSP extension in HW, no support for userspace"
442 select ARC_HAS_ACCL_REGS
443 select ARC_DSP_HANDLED
444 help
445 DSP extension presence in HW, no support for DSP-enabled userspace
446 applications. We don't save / restore DSP registers and only do
447 some minimal preparations so userspace won't be able to break kernel
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300448
449config ARC_DSP_USERSPACE
450 bool "Support DSP for userspace apps"
451 select ARC_HAS_ACCL_REGS
452 select ARC_DSP_HANDLED
453 select ARC_DSP_SAVE_RESTORE_REGS
454 help
455 DSP extension presence in HW, support save / restore DSP registers to
456 run DSP-enabled userspace applications
Eugeniy Paltsevf09d3172020-03-05 23:02:52 +0300457
458config ARC_DSP_AGU_USERSPACE
459 bool "Support DSP with AGU for userspace apps"
460 select ARC_HAS_ACCL_REGS
461 select ARC_DSP_HANDLED
462 select ARC_DSP_SAVE_RESTORE_REGS
463 help
464 DSP and AGU extensions presence in HW, support save / restore DSP
465 and AGU registers to run DSP-enabled userspace applications
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300466endchoice
467
Vineet Guptae4942392018-06-06 10:20:37 -0700468config ARC_IRQ_NO_AUTOSAVE
469 bool "Disable hardware autosave regfile on interrupts"
470 default n
471 help
472 On HS cores, taken interrupt auto saves the regfile on stack.
473 This is programmable and can be optionally disabled in which case
474 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
475
Eugeniy Paltsev10011f72020-06-04 20:39:25 +0300476config ARC_LPB_DISABLE
477 bool "Disable loop buffer (LPB)"
478 help
479 On HS cores, loop buffer (LPB) is programmable in runtime and can
480 be optionally disabled.
481
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100482endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530483
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530484endmenu # "ARC CPU Configuration"
485
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530486config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300487 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530488 default "0x80000000"
489 help
490 ARC700 divides the 32 bit phy address space into two equal halves
491 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
492 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
493 Typically Linux kernel is linked at the start of untransalted addr,
494 hence the default value of 0x8zs.
495 However some customers have peripherals mapped at this addr, so
496 Linux needs to be scooted a bit.
497 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530498 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530499
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300500config LINUX_RAM_BASE
501 hex "RAM base address"
502 default LINUX_LINK_BASE
503 help
504 By default Linux is linked at base of RAM. However in some special
505 cases (such as HSDK), Linux can't be linked at start of DDR, hence
506 this option.
507
Vineet Gupta45890f62015-03-09 18:53:49 +0530508config HIGHMEM
509 bool "High Memory Support"
Mike Rapoport050b2da2020-12-14 19:10:04 -0800510 select HAVE_ARCH_PFN_VALID
Vineet Gupta45890f62015-03-09 18:53:49 +0530511 help
512 With ARC 2G:2G address split, only upper 2G is directly addressable by
513 kernel. Enable this to potentially allow access to rest of 2G and PAE
514 in future
515
Vineet Gupta5a364c22015-02-06 18:44:57 +0300516config ARC_HAS_PAE40
517 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300518 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300519 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200520 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300521 help
522 Enable access to physical memory beyond 4G, only supported on
523 ARC cores with 40 bit Physical Addressing support
524
Noam Camus15ca68a2014-09-07 22:52:33 +0300525config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900526 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300527 range 0 512
528 default "256"
529 help
530 The kernel address space is carved out of 256MB of translated address
531 space for catering to vmalloc, modules, pkmap, fixmap. This however may
532 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
533 this to be stretched to 512 MB (by extending into the reserved
534 kernel-user gutter)
535
Vineet Gupta080c3742013-02-11 19:52:57 +0530536config ARC_CURR_IN_REG
537 bool "Dedicate Register r25 for current_task pointer"
538 default y
539 help
540 This reserved Register R25 to point to Current Task in
541 kernel mode. This saves memory access for each such access
542
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530543
Vineet Gupta1736a562014-09-08 11:18:15 +0530544config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530545 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530546 select SYSCTL_ARCH_UNALIGN_NO_WARN
547 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530548 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530549 help
550 This enables misaligned 16 & 32 bit memory access from user space.
551 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
552 potential bugs in code
553
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530554config HZ
555 int "Timer Frequency"
556 default 100
557
Vineet Guptacbe056f2013-01-18 15:12:25 +0530558config ARC_METAWARE_HLINK
559 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530560 help
561 This options allows a Linux userland apps to directly access
562 host file system (open/creat/read/write etc) with help from
563 Metaware Debugger. This can come in handy for Linux-host communication
564 when there is no real usable peripheral such as EMAC.
565
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530566menuconfig ARC_DBG
567 bool "ARC debugging"
568 default y
569
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530570if ARC_DBG
571
Vineet Gupta854a0d92013-01-22 17:03:19 +0530572config ARC_DW2_UNWIND
573 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530574 default y
575 select KALLSYMS
576 help
577 Compiles the kernel with DWARF unwind information and can be used
578 to get stack backtraces.
579
580 If you say Y here the resulting kernel image will be slightly larger
581 but not slower, and it will give very useful debugging information.
582 If you don't debug the kernel, you can say N, but we may not be able
583 to solve problems without frame unwind information
584
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530585config ARC_DBG_TLB_PARANOIA
586 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530587
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +0300588config ARC_DBG_JUMP_LABEL
589 bool "Paranoid checks in Static Keys (jump labels) code"
590 depends on JUMP_LABEL
591 default y if STATIC_KEYS_SELFTEST
592 help
593 Enable paranoid checks and self-test of both ARC-specific and generic
594 part of static keys (jump labels) related code.
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530595endif
596
Vineet Gupta999159a2013-01-22 17:00:52 +0530597config ARC_BUILTIN_DTB_NAME
598 string "Built in DTB"
599 help
600 Set the name of the DTB to embed in the vmlinux binary
601 Leaving it blank selects the minimal "skeleton" dtb
602
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530603endmenu # "ARC Architecture Configuration"
604
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530605config FORCE_MAX_ZONEORDER
606 int "Maximum zone order"
607 default "12" if ARC_HUGEPAGE_16M
608 default "11"
609
Alexey Brodkin996bad62014-10-29 15:26:25 +0300610source "kernel/power/Kconfig"