blob: 1c8137e7247b40526de5d703977e3cf7cbcbf148 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Christoph Hellwig58b04402018-09-11 08:55:28 +02009 select ARCH_HAS_DMA_COHERENT_TO_PFN
Vineet Guptac27d0e92018-08-16 10:20:33 -070010 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050011 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020012 select ARCH_HAS_SYNC_DMA_FOR_CPU
13 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053014 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030015 select ARCH_32BIT_OFF_T
Vineet Guptaf06d19e2013-11-15 12:08:05 +053016 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053017 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053018 select COMMON_CLK
Vineet Guptace636522015-07-27 17:23:28 +053019 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053020 select GENERIC_CLOCKEVENTS
21 select GENERIC_FIND_FIRST_BIT
22 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
23 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060024 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053025 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030026 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053027 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053028 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053029 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070030 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070031 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053032 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_KERNEL_GZIP
34 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053035 select HAVE_KPROBES
36 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080037 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053038 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053039 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053040 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053041 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053042 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053043 select OF
44 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010045 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070046 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053047
Eugeniy Paltseveb277732018-07-26 16:15:43 +030048config ARCH_HAS_CACHE_LINE_SIZE
49 def_bool y
50
Vineet Gupta0dafafc2013-09-06 14:18:17 +053051config TRACE_IRQFLAGS_SUPPORT
52 def_bool y
53
54config LOCKDEP_SUPPORT
55 def_bool y
56
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053057config SCHED_OMIT_FRAME_POINTER
58 def_bool y
59
60config GENERIC_CSUM
61 def_bool y
62
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053063config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053064 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053065
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053066config ARCH_FLATMEM_ENABLE
67 def_bool y
68
69config MMU
70 def_bool y
71
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070072config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053073 def_bool y
74
75config GENERIC_CALIBRATE_DELAY
76 def_bool y
77
78config GENERIC_HWEIGHT
79 def_bool y
80
Vineet Gupta44c8bb92013-01-18 15:12:23 +053081config STACKTRACE_SUPPORT
82 def_bool y
83 select STACKTRACE
84
Vineet Guptafe6c1b82014-07-08 18:43:47 +053085config HAVE_ARCH_TRANSPARENT_HUGEPAGE
86 def_bool y
87 depends on ARC_MMU_V4
88
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053089menu "ARC Architecture Configuration"
90
Vineet Gupta93ad7002013-01-22 16:51:50 +053091menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053092
Christian Ruppert072eb692013-04-12 08:40:59 +020093source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010094source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +030096source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +030097source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +053098
Vineet Gupta53d98952013-01-18 15:12:25 +053099endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530100
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530101choice
102 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300103 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530104
105config ISA_ARCOMPACT
106 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700107 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530108 help
109 The original ARC ISA of ARC600/700 cores
110
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530111config ISA_ARCV2
112 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700113 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530114 help
115 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530116
117endchoice
118
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530119menu "ARC CPU Configuration"
120
121choice
122 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530123 default ARC_CPU_770 if ISA_ARCOMPACT
124 default ARC_CPU_HS if ISA_ARCV2
125
126if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530127
128config ARC_CPU_750D
129 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530130 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530131 help
132 Support for ARC750 core
133
134config ARC_CPU_770
135 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530136 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530137 help
138 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
139 This core has a bunch of cool new features:
140 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100141 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530142 -Caches: New Prog Model, Region Flush
143 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
144
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100145endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530146
147config ARC_CPU_HS
148 bool "ARC-HS"
149 depends on ISA_ARCV2
150 help
151 Support for ARC HS38x Cores based on ARCv2 ISA
152 The notable features are:
153 - SMP configurations of upto 4 core with coherency
154 - Optional L2 Cache and IO-Coherency
155 - Revised Interrupt Architecture (multiple priorites, reg banks,
156 auto stack switch, auto regfile save/restore)
157 - MMUv4 (PIPT dcache, Huge Pages)
158 - Instructions for
159 * 64bit load/store: LDD, STD
160 * Hardware assisted divide/remainder: DIV, REM
161 * Function prologue/epilogue: ENTER_S, LEAVE_S
162 * IRQ enable/disable: CLRI, SETI
163 * pop count: FFS, FLS
164 * SETcc, BMSKN, XBFU...
165
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530166endchoice
167
168config CPU_BIG_ENDIAN
169 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530170 help
171 Build kernel for Big Endian Mode of ARC CPU
172
Vineet Gupta41195d22013-01-18 15:12:23 +0530173config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530174 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530175 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530176 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530177 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530178
179if SMP
180
Vineet Gupta41195d22013-01-18 15:12:23 +0530181config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300182 int "Maximum number of CPUs (2-4096)"
183 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530184 default "4"
185
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530186config ARC_SMP_HALT_ON_RESET
187 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530188 help
189 In SMP configuration cores can be configured as Halt-on-reset
190 or they could all start at same time. For Halt-on-reset, non
191 masters are parked until Master kicks them so they can start of
192 at designated entry point. For other case, all jump to common
193 entry point and spin wait for Master's signal.
194
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100195endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530196
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700197config ARC_MCIP
198 bool "ARConnect Multicore IP (MCIP) Support "
199 depends on ISA_ARCV2
200 default y if SMP
201 help
202 This IP block enables SMP in ARC-HS38 cores.
203 It provides for cross-core interrupts, multi-core debug
204 hardware semaphores, shared memory,....
205
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530206menuconfig ARC_CACHE
207 bool "Enable Cache Support"
208 default y
209
210if ARC_CACHE
211
212config ARC_CACHE_LINE_SHIFT
213 int "Cache Line Length (as power of 2)"
214 range 5 7
215 default "6"
216 help
217 Starting with ARC700 4.9, Cache line length is configurable,
218 This option specifies "N", with Line-len = 2 power N
219 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
220 Linux only supports same line lengths for I and D caches.
221
222config ARC_HAS_ICACHE
223 bool "Use Instruction Cache"
224 default y
225
226config ARC_HAS_DCACHE
227 bool "Use Data Cache"
228 default y
229
230config ARC_CACHE_PAGES
231 bool "Per Page Cache Control"
232 default y
233 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
234 help
235 This can be used to over-ride the global I/D Cache Enable on a
236 per-page basis (but only for pages accessed via MMU such as
237 Kernel Virtual address or User Virtual Address)
238 TLB entries have a per-page Cache Enable Bit.
239 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
240 Global DISABLE + Per Page ENABLE won't work
241
Vineet Gupta4102b532013-05-09 21:54:51 +0530242config ARC_CACHE_VIPT_ALIASING
243 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530244 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530245
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100246endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530247
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530248config ARC_HAS_ICCM
249 bool "Use ICCM"
250 help
251 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530252
253config ARC_ICCM_SZ
254 int "ICCM Size in KB"
255 default "64"
256 depends on ARC_HAS_ICCM
257
258config ARC_HAS_DCCM
259 bool "Use DCCM"
260 help
261 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530262
263config ARC_DCCM_SZ
264 int "DCCM Size in KB"
265 default "64"
266 depends on ARC_HAS_DCCM
267
268config ARC_DCCM_BASE
269 hex "DCCM map address"
270 default "0xA0000000"
271 depends on ARC_HAS_DCCM
272
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530273choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530274 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530275 default ARC_MMU_V3 if ARC_CPU_770
276 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530277 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530278
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530279if ISA_ARCOMPACT
280
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530281config ARC_MMU_V1
282 bool "MMU v1"
283 help
284 Orig ARC700 MMU
285
286config ARC_MMU_V2
287 bool "MMU v2"
288 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900289 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530290 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
291
292config ARC_MMU_V3
293 bool "MMU v3"
294 depends on ARC_CPU_770
295 help
296 Introduced with ARC700 4.10: New Features
297 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
298 Shared Address Spaces (SASID)
299
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530300endif
301
Vineet Guptad7a512b2015-04-06 17:22:39 +0530302config ARC_MMU_V4
303 bool "MMU v4"
304 depends on ISA_ARCV2
305
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530306endchoice
307
308
309choice
310 prompt "MMU Page Size"
311 default ARC_PAGE_SIZE_8K
312
313config ARC_PAGE_SIZE_8K
314 bool "8KB"
315 help
316 Choose between 8k vs 16k
317
318config ARC_PAGE_SIZE_16K
319 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300320 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530321
322config ARC_PAGE_SIZE_4K
323 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300324 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530325
326endchoice
327
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530328choice
329 prompt "MMU Super Page Size"
330 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
331 default ARC_HUGEPAGE_2M
332
333config ARC_HUGEPAGE_2M
334 bool "2MB"
335
336config ARC_HUGEPAGE_16M
337 bool "16MB"
338
339endchoice
340
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530341config NODES_SHIFT
342 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300343 default "0" if !DISCONTIGMEM
344 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530345 depends on NEED_MULTIPLE_NODES
346 ---help---
347 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
348 zones.
349
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530350if ISA_ARCOMPACT
351
Vineet Gupta4788a592013-01-18 15:12:22 +0530352config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530353 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530354 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530355 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530356
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530357config ARC_FPU_SAVE_RESTORE
358 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530359 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900360 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530361 need to be saved/restored across context-switch.
362 Note that ARC FPU is overly simplistic, unlike say x86, which has
363 hardware pieces to allow software to conditionally save/restore,
364 based on actual usage of FPU by a task. Thus our implemn does
365 this for all tasks in system.
366
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100367endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530368
Vineet Guptafbf8e132013-03-30 15:07:47 +0530369config ARC_CANT_LLSC
370 def_bool n
371
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530372config ARC_HAS_LLSC
373 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
374 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530375 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530376
377config ARC_HAS_SWAPE
378 bool "Insn: SWAPE (endian-swap)"
379 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530380
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530381if ISA_ARCV2
382
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300383config ARC_USE_UNALIGNED_MEM_ACCESS
384 bool "Enable unaligned access in HW"
385 default y
386 select HAVE_EFFICIENT_UNALIGNED_ACCESS
387 help
388 The ARC HS architecture supports unaligned memory access
389 which is disabled by default. Enable unaligned access in
390 hardware and use software to use it
391
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530392config ARC_HAS_LL64
393 bool "Insn: 64bit LDD/STD"
394 help
395 Enable gcc to generate 64-bit load/store instructions
396 ISA mandates even/odd registers to allow encoding of two
397 dest operands with 2 possible source operands.
398 default y
399
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300400config ARC_HAS_DIV_REM
401 bool "Insn: div, divu, rem, remu"
402 default y
403
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700404config ARC_HAS_ACCL_REGS
405 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700406 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700407 help
408 Depending on the configuration, CPU can contain accumulator reg-pair
409 (also referred to as r58:r59). These can also be used by gcc as GPR so
410 kernel needs to save/restore per process
411
Vineet Guptae4942392018-06-06 10:20:37 -0700412config ARC_IRQ_NO_AUTOSAVE
413 bool "Disable hardware autosave regfile on interrupts"
414 default n
415 help
416 On HS cores, taken interrupt auto saves the regfile on stack.
417 This is programmable and can be optionally disabled in which case
418 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
419
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100420endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530421
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530422endmenu # "ARC CPU Configuration"
423
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530424config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300425 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530426 default "0x80000000"
427 help
428 ARC700 divides the 32 bit phy address space into two equal halves
429 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
430 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
431 Typically Linux kernel is linked at the start of untransalted addr,
432 hence the default value of 0x8zs.
433 However some customers have peripherals mapped at this addr, so
434 Linux needs to be scooted a bit.
435 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530436 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530437
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300438config LINUX_RAM_BASE
439 hex "RAM base address"
440 default LINUX_LINK_BASE
441 help
442 By default Linux is linked at base of RAM. However in some special
443 cases (such as HSDK), Linux can't be linked at start of DDR, hence
444 this option.
445
Vineet Gupta45890f62015-03-09 18:53:49 +0530446config HIGHMEM
447 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530448 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530449 help
450 With ARC 2G:2G address split, only upper 2G is directly addressable by
451 kernel. Enable this to potentially allow access to rest of 2G and PAE
452 in future
453
Vineet Gupta5a364c22015-02-06 18:44:57 +0300454config ARC_HAS_PAE40
455 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300456 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300457 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200458 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300459 help
460 Enable access to physical memory beyond 4G, only supported on
461 ARC cores with 40 bit Physical Addressing support
462
Noam Camus15ca68a2014-09-07 22:52:33 +0300463config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900464 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300465 range 0 512
466 default "256"
467 help
468 The kernel address space is carved out of 256MB of translated address
469 space for catering to vmalloc, modules, pkmap, fixmap. This however may
470 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
471 this to be stretched to 512 MB (by extending into the reserved
472 kernel-user gutter)
473
Vineet Gupta080c3742013-02-11 19:52:57 +0530474config ARC_CURR_IN_REG
475 bool "Dedicate Register r25 for current_task pointer"
476 default y
477 help
478 This reserved Register R25 to point to Current Task in
479 kernel mode. This saves memory access for each such access
480
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530481
Vineet Gupta1736a562014-09-08 11:18:15 +0530482config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530483 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530484 select SYSCTL_ARCH_UNALIGN_NO_WARN
485 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530486 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530487 help
488 This enables misaligned 16 & 32 bit memory access from user space.
489 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
490 potential bugs in code
491
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530492config HZ
493 int "Timer Frequency"
494 default 100
495
Vineet Guptacbe056f2013-01-18 15:12:25 +0530496config ARC_METAWARE_HLINK
497 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530498 help
499 This options allows a Linux userland apps to directly access
500 host file system (open/creat/read/write etc) with help from
501 Metaware Debugger. This can come in handy for Linux-host communication
502 when there is no real usable peripheral such as EMAC.
503
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530504menuconfig ARC_DBG
505 bool "ARC debugging"
506 default y
507
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530508if ARC_DBG
509
Vineet Gupta854a0d92013-01-22 17:03:19 +0530510config ARC_DW2_UNWIND
511 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530512 default y
513 select KALLSYMS
514 help
515 Compiles the kernel with DWARF unwind information and can be used
516 to get stack backtraces.
517
518 If you say Y here the resulting kernel image will be slightly larger
519 but not slower, and it will give very useful debugging information.
520 If you don't debug the kernel, you can say N, but we may not be able
521 to solve problems without frame unwind information
522
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530523config ARC_DBG_TLB_PARANOIA
524 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530525
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530526endif
527
Vineet Gupta999159a2013-01-22 17:00:52 +0530528config ARC_BUILTIN_DTB_NAME
529 string "Built in DTB"
530 help
531 Set the name of the DTB to embed in the vmlinux binary
532 Leaving it blank selects the minimal "skeleton" dtb
533
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530534endmenu # "ARC Architecture Configuration"
535
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530536config FORCE_MAX_ZONEORDER
537 int "Maximum zone order"
538 default "12" if ARC_HUGEPAGE_16M
539 default "11"
540
Alexey Brodkin996bad62014-10-29 15:26:25 +0300541source "kernel/power/Kconfig"