blob: ae3943435abf0853d69b27c8674643cf4ed4f3c7 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Gupta2a440162015-08-08 17:51:58 +053011 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053012 select BUILDTIME_EXTABLE_SORT
Noam Camus69fbd092016-01-14 12:20:08 +053013 select CLKSRC_OF
Vineet Gupta4adeefe2013-01-18 15:12:18 +053014 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053015 select COMMON_CLK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053016 select GENERIC_ATOMIC64
17 select GENERIC_CLOCKEVENTS
18 select GENERIC_FIND_FIRST_BIT
19 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
20 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060021 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_PENDING_IRQ if SMP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053024 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053025 select HAVE_ARCH_TRACEHOOK
Vineet Gupta5e057422015-08-06 17:55:34 +053026 select HAVE_FUTEX_CMPXCHG
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053027 select HAVE_IOREMAP_PROT
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053028 select HAVE_KPROBES
29 select HAVE_KRETPROBES
Vineet Guptac121c502013-01-18 15:12:20 +053030 select HAVE_MEMBLOCK
Vineet Gupta854a0d92013-01-22 17:03:19 +053031 select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND
Vineet Gupta769bc1f2013-01-22 17:02:38 +053032 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053033 select HAVE_PERF_EVENTS
Vineet Gupta999159a2013-01-22 17:00:52 +053034 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053035 select MODULES_USE_ELF_RELA
Vineet Guptac121c502013-01-18 15:12:20 +053036 select NO_BOOTMEM
Vineet Gupta999159a2013-01-22 17:00:52 +053037 select OF
38 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030039 select OF_RESERVED_MEM
Vineet Gupta9c575642013-01-18 15:12:24 +053040 select PERF_USE_VMALLOC
Dave Hansend1a1dc02013-07-01 13:04:42 -070041 select HAVE_DEBUG_STACKOVERFLOW
Alexey Brodkin32ed9a02016-04-26 19:29:33 +030042 select HAVE_GENERIC_DMA_COHERENT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053043
Joao Pintoc1678ff2016-03-10 14:44:13 -060044config MIGHT_HAVE_PCI
45 bool
46
Vineet Gupta0dafafc2013-09-06 14:18:17 +053047config TRACE_IRQFLAGS_SUPPORT
48 def_bool y
49
50config LOCKDEP_SUPPORT
51 def_bool y
52
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053053config SCHED_OMIT_FRAME_POINTER
54 def_bool y
55
56config GENERIC_CSUM
57 def_bool y
58
59config RWSEM_GENERIC_SPINLOCK
60 def_bool y
61
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053062config ARCH_DISCONTIGMEM_ENABLE
63 def_bool y
64
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053065config ARCH_FLATMEM_ENABLE
66 def_bool y
67
68config MMU
69 def_bool y
70
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070071config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053072 def_bool y
73
74config GENERIC_CALIBRATE_DELAY
75 def_bool y
76
77config GENERIC_HWEIGHT
78 def_bool y
79
Vineet Gupta44c8bb92013-01-18 15:12:23 +053080config STACKTRACE_SUPPORT
81 def_bool y
82 select STACKTRACE
83
Vineet Guptafe6c1b82014-07-08 18:43:47 +053084config HAVE_ARCH_TRANSPARENT_HUGEPAGE
85 def_bool y
86 depends on ARC_MMU_V4
87
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053088source "init/Kconfig"
89source "kernel/Kconfig.freezer"
90
91menu "ARC Architecture Configuration"
92
Vineet Gupta93ad7002013-01-22 16:51:50 +053093menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053094
Vineet Guptafd155792015-02-20 19:12:18 +053095source "arch/arc/plat-sim/Kconfig"
Christian Ruppert072eb692013-04-12 08:40:59 +020096source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010097source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098#New platform adds here
Vineet Gupta93ad7002013-01-22 16:51:50 +053099
Vineet Gupta53d98952013-01-18 15:12:25 +0530100endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530101
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530102choice
103 prompt "ARC Instruction Set"
104 default ISA_ARCOMPACT
105
106config ISA_ARCOMPACT
107 bool "ARCompact ISA"
108 help
109 The original ARC ISA of ARC600/700 cores
110
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530111config ISA_ARCV2
112 bool "ARC ISA v2"
113 help
114 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530115
116endchoice
117
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530118menu "ARC CPU Configuration"
119
120choice
121 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530122 default ARC_CPU_770 if ISA_ARCOMPACT
123 default ARC_CPU_HS if ISA_ARCV2
124
125if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530126
127config ARC_CPU_750D
128 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530129 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530130 help
131 Support for ARC750 core
132
133config ARC_CPU_770
134 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530135 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530136 help
137 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
138 This core has a bunch of cool new features:
139 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
140 Shared Address Spaces (for sharing TLB entires in MMU)
141 -Caches: New Prog Model, Region Flush
142 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
143
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530144endif #ISA_ARCOMPACT
145
146config ARC_CPU_HS
147 bool "ARC-HS"
148 depends on ISA_ARCV2
149 help
150 Support for ARC HS38x Cores based on ARCv2 ISA
151 The notable features are:
152 - SMP configurations of upto 4 core with coherency
153 - Optional L2 Cache and IO-Coherency
154 - Revised Interrupt Architecture (multiple priorites, reg banks,
155 auto stack switch, auto regfile save/restore)
156 - MMUv4 (PIPT dcache, Huge Pages)
157 - Instructions for
158 * 64bit load/store: LDD, STD
159 * Hardware assisted divide/remainder: DIV, REM
160 * Function prologue/epilogue: ENTER_S, LEAVE_S
161 * IRQ enable/disable: CLRI, SETI
162 * pop count: FFS, FLS
163 * SETcc, BMSKN, XBFU...
164
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530165endchoice
166
167config CPU_BIG_ENDIAN
168 bool "Enable Big Endian Mode"
169 default n
170 help
171 Build kernel for Big Endian Mode of ARC CPU
172
Vineet Gupta41195d22013-01-18 15:12:23 +0530173config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530174 bool "Symmetric Multi-Processing"
Vineet Gupta41195d22013-01-18 15:12:23 +0530175 default n
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530176 select ARC_HAS_COH_CACHES if ISA_ARCV2
177 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530178 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530179 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530180
181if SMP
182
183config ARC_HAS_COH_CACHES
184 def_bool n
185
Vineet Gupta41195d22013-01-18 15:12:23 +0530186config ARC_HAS_REENTRANT_IRQ_LV2
187 def_bool n
188
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530189config ARC_MCIP
190 bool "ARConnect Multicore IP (MCIP) Support "
191 depends on ISA_ARCV2
192 help
193 This IP block enables SMP in ARC-HS38 cores.
194 It provides for cross-core interrupts, multi-core debug
195 hardware semaphores, shared memory,....
Vineet Gupta41195d22013-01-18 15:12:23 +0530196
197config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300198 int "Maximum number of CPUs (2-4096)"
199 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530200 default "4"
201
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530202config ARC_SMP_HALT_ON_RESET
203 bool "Enable Halt-on-reset boot mode"
204 default y if ARC_UBOOT_SUPPORT
205 help
206 In SMP configuration cores can be configured as Halt-on-reset
207 or they could all start at same time. For Halt-on-reset, non
208 masters are parked until Master kicks them so they can start of
209 at designated entry point. For other case, all jump to common
210 entry point and spin wait for Master's signal.
211
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530212endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530213
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530214menuconfig ARC_CACHE
215 bool "Enable Cache Support"
216 default y
Vineet Gupta41195d22013-01-18 15:12:23 +0530217 # if SMP, cache enabled ONLY if ARC implementation has cache coherency
218 depends on !SMP || ARC_HAS_COH_CACHES
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530219
220if ARC_CACHE
221
222config ARC_CACHE_LINE_SHIFT
223 int "Cache Line Length (as power of 2)"
224 range 5 7
225 default "6"
226 help
227 Starting with ARC700 4.9, Cache line length is configurable,
228 This option specifies "N", with Line-len = 2 power N
229 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
230 Linux only supports same line lengths for I and D caches.
231
232config ARC_HAS_ICACHE
233 bool "Use Instruction Cache"
234 default y
235
236config ARC_HAS_DCACHE
237 bool "Use Data Cache"
238 default y
239
240config ARC_CACHE_PAGES
241 bool "Per Page Cache Control"
242 default y
243 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
244 help
245 This can be used to over-ride the global I/D Cache Enable on a
246 per-page basis (but only for pages accessed via MMU such as
247 Kernel Virtual address or User Virtual Address)
248 TLB entries have a per-page Cache Enable Bit.
249 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
250 Global DISABLE + Per Page ENABLE won't work
251
Vineet Gupta4102b532013-05-09 21:54:51 +0530252config ARC_CACHE_VIPT_ALIASING
253 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530254 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530255 default n
256
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530257endif #ARC_CACHE
258
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530259config ARC_HAS_ICCM
260 bool "Use ICCM"
261 help
262 Single Cycle RAMS to store Fast Path Code
263 default n
264
265config ARC_ICCM_SZ
266 int "ICCM Size in KB"
267 default "64"
268 depends on ARC_HAS_ICCM
269
270config ARC_HAS_DCCM
271 bool "Use DCCM"
272 help
273 Single Cycle RAMS to store Fast Path Data
274 default n
275
276config ARC_DCCM_SZ
277 int "DCCM Size in KB"
278 default "64"
279 depends on ARC_HAS_DCCM
280
281config ARC_DCCM_BASE
282 hex "DCCM map address"
283 default "0xA0000000"
284 depends on ARC_HAS_DCCM
285
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530286choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530287 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530288 default ARC_MMU_V3 if ARC_CPU_770
289 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530290 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530291
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530292if ISA_ARCOMPACT
293
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530294config ARC_MMU_V1
295 bool "MMU v1"
296 help
297 Orig ARC700 MMU
298
299config ARC_MMU_V2
300 bool "MMU v2"
301 help
302 Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio
303 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
304
305config ARC_MMU_V3
306 bool "MMU v3"
307 depends on ARC_CPU_770
308 help
309 Introduced with ARC700 4.10: New Features
310 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
311 Shared Address Spaces (SASID)
312
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530313endif
314
Vineet Guptad7a512b2015-04-06 17:22:39 +0530315config ARC_MMU_V4
316 bool "MMU v4"
317 depends on ISA_ARCV2
318
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530319endchoice
320
321
322choice
323 prompt "MMU Page Size"
324 default ARC_PAGE_SIZE_8K
325
326config ARC_PAGE_SIZE_8K
327 bool "8KB"
328 help
329 Choose between 8k vs 16k
330
331config ARC_PAGE_SIZE_16K
332 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300333 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530334
335config ARC_PAGE_SIZE_4K
336 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300337 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530338
339endchoice
340
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530341choice
342 prompt "MMU Super Page Size"
343 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
344 default ARC_HUGEPAGE_2M
345
346config ARC_HUGEPAGE_2M
347 bool "2MB"
348
349config ARC_HUGEPAGE_16M
350 bool "16MB"
351
352endchoice
353
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530354config NODES_SHIFT
355 int "Maximum NUMA Nodes (as a power of 2)"
356 default "1" if !DISCONTIGMEM
357 default "2" if DISCONTIGMEM
358 depends on NEED_MULTIPLE_NODES
359 ---help---
360 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
361 zones.
362
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530363if ISA_ARCOMPACT
364
Vineet Gupta4788a592013-01-18 15:12:22 +0530365config ARC_COMPACT_IRQ_LEVELS
366 bool "ARCompact IRQ Priorities: High(2)/Low(1)"
367 default n
368 # Timer HAS to be high priority, for any other high priority config
369 select ARC_IRQ3_LV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530370 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
371 depends on !SMP || ARC_HAS_REENTRANT_IRQ_LV2
Vineet Gupta4788a592013-01-18 15:12:22 +0530372
373if ARC_COMPACT_IRQ_LEVELS
374
375config ARC_IRQ3_LV2
376 bool
377
378config ARC_IRQ5_LV2
379 bool
380
381config ARC_IRQ6_LV2
382 bool
383
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530384endif #ARC_COMPACT_IRQ_LEVELS
Vineet Gupta4788a592013-01-18 15:12:22 +0530385
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530386config ARC_FPU_SAVE_RESTORE
387 bool "Enable FPU state persistence across context switch"
388 default n
389 help
390 Double Precision Floating Point unit had dedictaed regs which
391 need to be saved/restored across context-switch.
392 Note that ARC FPU is overly simplistic, unlike say x86, which has
393 hardware pieces to allow software to conditionally save/restore,
394 based on actual usage of FPU by a task. Thus our implemn does
395 this for all tasks in system.
396
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530397endif #ISA_ARCOMPACT
398
Vineet Guptafbf8e132013-03-30 15:07:47 +0530399config ARC_CANT_LLSC
400 def_bool n
401
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530402config ARC_HAS_LLSC
403 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
404 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530405 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530406
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530407config ARC_STAR_9000923308
408 bool "Workaround for llock/scond livelock"
Vineet Guptab31ac422016-03-15 11:36:43 +0530409 default n
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530410 depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC
411
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530412config ARC_HAS_SWAPE
413 bool "Insn: SWAPE (endian-swap)"
414 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530415
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530416if ISA_ARCV2
417
418config ARC_HAS_LL64
419 bool "Insn: 64bit LDD/STD"
420 help
421 Enable gcc to generate 64-bit load/store instructions
422 ISA mandates even/odd registers to allow encoding of two
423 dest operands with 2 possible source operands.
424 default y
425
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300426config ARC_HAS_DIV_REM
427 bool "Insn: div, divu, rem, remu"
428 default y
429
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530430config ARC_HAS_RTC
431 bool "Local 64-bit r/o cycle counter"
432 default n
433 depends on !SMP
434
Vineet Guptad584f0f2016-01-22 14:27:50 +0530435config ARC_HAS_GFRC
Vineet Gupta72d72882014-12-24 18:41:55 +0530436 bool "SMP synchronized 64-bit cycle counter"
437 default y
438 depends on SMP
439
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530440config ARC_NUMBER_OF_INTERRUPTS
441 int "Number of interrupts"
442 range 8 240
443 default 32
444 help
445 This defines the number of interrupts on the ARCv2HS core.
446 It affects the size of vector table.
447 The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable
448 in hardware, it keep things simple for Linux to assume they are always
449 present.
450
451endif # ISA_ARCV2
452
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530453endmenu # "ARC CPU Configuration"
454
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530455config LINUX_LINK_BASE
456 hex "Linux Link Address"
457 default "0x80000000"
458 help
459 ARC700 divides the 32 bit phy address space into two equal halves
460 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
461 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
462 Typically Linux kernel is linked at the start of untransalted addr,
463 hence the default value of 0x8zs.
464 However some customers have peripherals mapped at this addr, so
465 Linux needs to be scooted a bit.
466 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530467 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530468
Vineet Gupta45890f62015-03-09 18:53:49 +0530469config HIGHMEM
470 bool "High Memory Support"
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530471 select DISCONTIGMEM
Vineet Gupta45890f62015-03-09 18:53:49 +0530472 help
473 With ARC 2G:2G address split, only upper 2G is directly addressable by
474 kernel. Enable this to potentially allow access to rest of 2G and PAE
475 in future
476
Vineet Gupta5a364c22015-02-06 18:44:57 +0300477config ARC_HAS_PAE40
478 bool "Support for the 40-bit Physical Address Extension"
479 default n
480 depends on ISA_ARCV2
Vineet Gupta5a364c22015-02-06 18:44:57 +0300481 help
482 Enable access to physical memory beyond 4G, only supported on
483 ARC cores with 40 bit Physical Addressing support
484
485config ARCH_PHYS_ADDR_T_64BIT
486 def_bool ARC_HAS_PAE40
487
488config ARCH_DMA_ADDR_T_64BIT
489 bool
490
Vineet Guptaf2e3d552016-03-16 16:38:57 +0530491config ARC_PLAT_NEEDS_PHYS_TO_DMA
492 bool
493
Vineet Gupta080c3742013-02-11 19:52:57 +0530494config ARC_CURR_IN_REG
495 bool "Dedicate Register r25 for current_task pointer"
496 default y
497 help
498 This reserved Register R25 to point to Current Task in
499 kernel mode. This saves memory access for each such access
500
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530501
Vineet Gupta1736a562014-09-08 11:18:15 +0530502config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530503 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530504 default N
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530505 select SYSCTL_ARCH_UNALIGN_NO_WARN
506 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530507 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530508 help
509 This enables misaligned 16 & 32 bit memory access from user space.
510 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
511 potential bugs in code
512
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530513config HZ
514 int "Timer Frequency"
515 default 100
516
Vineet Guptacbe056f2013-01-18 15:12:25 +0530517config ARC_METAWARE_HLINK
518 bool "Support for Metaware debugger assisted Host access"
519 default n
520 help
521 This options allows a Linux userland apps to directly access
522 host file system (open/creat/read/write etc) with help from
523 Metaware Debugger. This can come in handy for Linux-host communication
524 when there is no real usable peripheral such as EMAC.
525
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530526menuconfig ARC_DBG
527 bool "ARC debugging"
528 default y
529
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530530if ARC_DBG
531
Vineet Gupta854a0d92013-01-22 17:03:19 +0530532config ARC_DW2_UNWIND
533 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530534 default y
535 select KALLSYMS
536 help
537 Compiles the kernel with DWARF unwind information and can be used
538 to get stack backtraces.
539
540 If you say Y here the resulting kernel image will be slightly larger
541 but not slower, and it will give very useful debugging information.
542 If you don't debug the kernel, you can say N, but we may not be able
543 to solve problems without frame unwind information
544
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530545config ARC_DBG_TLB_PARANOIA
546 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530547 default n
548
549config ARC_DBG_TLB_MISS_COUNT
550 bool "Profile TLB Misses"
551 default n
552 select DEBUG_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530553 help
554 Counts number of I and D TLB Misses and exports them via Debugfs
555 The counters can be cleared via Debugfs as well
556
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530557endif
558
Vineet Gupta036b2c52015-03-09 19:40:09 +0530559config ARC_UBOOT_SUPPORT
560 bool "Support uboot arg Handling"
561 default n
562 help
563 ARC Linux by default checks for uboot provided args as pointers to
564 external cmdline or DTB. This however breaks in absence of uboot,
565 when booting from Metaware debugger directly, as the registers are
566 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
567 registers look like uboot args to kernel which then chokes.
568 So only enable the uboot arg checking/processing if users are sure
569 of uboot being in play.
570
Vineet Gupta999159a2013-01-22 17:00:52 +0530571config ARC_BUILTIN_DTB_NAME
572 string "Built in DTB"
573 help
574 Set the name of the DTB to embed in the vmlinux binary
575 Leaving it blank selects the minimal "skeleton" dtb
576
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530577source "kernel/Kconfig.preempt"
578
Vineet Gupta56288322013-04-06 14:16:20 +0530579menu "Executable file formats"
580source "fs/Kconfig.binfmt"
581endmenu
582
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530583endmenu # "ARC Architecture Configuration"
584
585source "mm/Kconfig"
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530586
587config FORCE_MAX_ZONEORDER
588 int "Maximum zone order"
589 default "12" if ARC_HUGEPAGE_16M
590 default "11"
591
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530592source "net/Kconfig"
593source "drivers/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600594
595menu "Bus Support"
596
597config PCI
598 bool "PCI support" if MIGHT_HAVE_PCI
599 help
600 PCI is the name of a bus system, i.e., the way the CPU talks to
601 the other stuff inside your box. Find out if your board/platform
602 has PCI.
603
604 Note: PCIe support for Synopsys Device will be available only
605 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
606 say Y, otherwise N.
607
608config PCI_SYSCALL
609 def_bool PCI
610
611source "drivers/pci/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600612
613endmenu
614
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530615source "fs/Kconfig"
616source "arch/arc/Kconfig.debug"
617source "security/Kconfig"
618source "crypto/Kconfig"
619source "lib/Kconfig"
Alexey Brodkin996bad62014-10-29 15:26:25 +0300620source "kernel/power/Kconfig"