blob: f2cf0e168141ccfb32e73b42abfe42adde219516 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Ben Widawsky84b790f2014-07-24 17:04:36 +0100209enum {
210 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
Michel Thierry2dba3232015-07-30 11:06:23 +0100215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000226#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
227#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100228
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000229static int intel_lr_context_pin(struct intel_context *ctx,
230 struct intel_engine_cs *engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000231static void lrc_setup_hardware_status_page(struct intel_engine_cs *engine,
232 struct drm_i915_gem_object *default_ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +0100233
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000234
Oscar Mateo73e4d072014-07-24 17:04:48 +0100235/**
236 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
237 * @dev: DRM device.
238 * @enable_execlists: value of i915.enable_execlists module parameter.
239 *
240 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000241 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100242 *
243 * Return: 1 if Execlists is supported and has to be enabled.
244 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100245int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
246{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200247 WARN_ON(i915.enable_ppgtt == -1);
248
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800249 /* On platforms with execlist available, vGPU will only
250 * support execlist mode, no ring buffer mode.
251 */
252 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
253 return 1;
254
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000255 if (INTEL_INFO(dev)->gen >= 9)
256 return 1;
257
Oscar Mateo127f1002014-07-24 17:04:11 +0100258 if (enable_execlists == 0)
259 return 0;
260
Oscar Mateo14bf9932014-07-24 17:04:34 +0100261 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
262 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100263 return 1;
264
265 return 0;
266}
Oscar Mateoede7d422014-07-24 17:04:12 +0100267
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000269logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000273 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000275
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000280 engine->ctx_desc_template = GEN8_CTX_VALID;
281 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000282 GEN8_CTX_ADDRESSING_MODE_SHIFT;
283 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
285 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286
287 /* TODO: WaDisableLiteRestore when we start using semaphore
288 * signalling between Command Streamers */
289 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
290
291 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
292 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 if (engine->disable_lite_restore_wa)
294 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000295}
296
297/**
298 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
299 * descriptor for a pinned context
300 *
301 * @ctx: Context to work on
302 * @ring: Engine the descriptor will be used with
303 *
304 * The context descriptor encodes various attributes of a context,
305 * including its GTT address and some flags. Because it's fairly
306 * expensive to calculate, we'll just do it once and cache the result,
307 * which remains valid until the context is unpinned.
308 *
309 * This is what a descriptor looks like, from LSB to MSB:
310 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
311 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
312 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
313 * bits 52-63: reserved, may encode the engine ID (for GuC)
314 */
315static void
316intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000317 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318{
319 uint64_t lrca, desc;
320
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000321 lrca = ctx->engine[engine->id].lrc_vma->node.start +
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000322 LRC_PPHWSP_PN * PAGE_SIZE;
323
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000324 desc = engine->ctx_desc_template; /* bits 0-11 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000325 desc |= lrca; /* bits 12-31 */
326 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
327
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
331uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000335}
336
Oscar Mateo73e4d072014-07-24 17:04:48 +0100337/**
338 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000339 * @ctx: Context to get the ID for
340 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100341 *
342 * Do not confuse with ctx->id! Unfortunately we have a name overload
343 * here: the old context ID we pass to userspace as a handler so that
344 * they can refer to a context, and the new context ID we pass to the
345 * ELSP so that the GPU can inform us of the context status via
346 * interrupts.
347 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000348 * The context ID is a portion of the context descriptor, so we can
349 * just extract the required part from the cached descriptor.
350 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100351 * Return: 20-bits globally unique context ID.
352 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000353u32 intel_execlists_ctx_id(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000354 struct intel_engine_cs *engine)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000356 return intel_lr_context_descriptor(ctx, engine) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100357}
358
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300359static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
360 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100361{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300362
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000363 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000364 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000365 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100367
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300368 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000369 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300370 rq1->elsp_submitted++;
371 } else {
372 desc[1] = 0;
373 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100374
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000375 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100377
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300378 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000379 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
380 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200381
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000384 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100385
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300386 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000387 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100388}
389
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000390static void
391execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
392{
393 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
395 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
396 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
397}
398
399static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100400{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000401 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300402 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000403 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Mika Kuoppala05d98242015-07-03 17:09:33 +0300405 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100406
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000407 /* True 32b PPGTT with dynamic page allocation: update PDP
408 * registers and point the unallocated PDPs to scratch page.
409 * PML4 is allocated during ppgtt init, so this is not needed
410 * in 48-bit mode.
411 */
412 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
413 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100414}
415
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300416static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
417 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100418{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300419 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100420
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300421 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300422 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100423
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300424 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100425}
426
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000427static void execlists_context_unqueue__locked(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100428{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000429 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000430 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100433
Peter Antoine779949f2015-05-11 16:03:27 +0100434 /*
435 * If irqs are not active generate a warning as batches that finish
436 * without the irqs may get lost and a GPU Hang may occur.
437 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100439
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100442 execlist_link) {
443 if (!req0) {
444 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000445 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100446 /* Same ctx: ignore first request, as second request
447 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100448 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000449 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000450 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100451 req0 = cursor;
452 } else {
453 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000454 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100455 break;
456 }
457 }
458
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000459 if (unlikely(!req0))
460 return;
461
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100463 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000464 * WaIdleLiteRestore: make sure we never cause a lite restore
465 * with HEAD==TAIL.
466 *
467 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
468 * resubmit the request. See gen8_emit_request() for where we
469 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100470 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000471 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100472
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000473 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000474 req0->tail += 8;
475 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100476 }
477
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300478 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100479}
480
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000481static void execlists_context_unqueue(struct intel_engine_cs *engine)
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000482{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000483 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000484
485 spin_lock(&dev_priv->uncore.lock);
486 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
487
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000488 execlists_context_unqueue__locked(engine);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000489
490 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
491 spin_unlock(&dev_priv->uncore.lock);
492}
493
494static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000497 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000501 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000502 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100503 execlist_link);
504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 if (!head_req)
506 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100507
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000508 if (unlikely(intel_execlists_ctx_id(head_req->ctx, engine) != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000509 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100510
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000511 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
512
513 if (--head_req->elsp_submitted > 0)
514 return 0;
515
516 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518
519 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100520}
521
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000522static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800525{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000527 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000531 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000532
533 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
534 return 0;
535
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000536 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000537 read_pointer));
538
539 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800540}
541
Oscar Mateo73e4d072014-07-24 17:04:48 +0100542/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100543 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100544 * @ring: Engine Command Streamer to handle.
545 *
546 * Check the unread Context Status Buffers and manage the submission of new
547 * contexts to the ELSP accordingly.
548 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549void intel_lrc_irq_handler(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000551 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000553 unsigned int read_pointer, write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100554 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100555 u32 status_id;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000556 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558 spin_lock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000559
560 spin_lock(&dev_priv->uncore.lock);
561 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800566 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100568 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Thomas Daniele981e7b2014-07-24 17:04:39 +0100570 while (read_pointer < write_pointer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 status = get_context_status(engine, ++read_pointer,
572 &status_id);
Ben Widawsky91a41032016-01-05 10:30:07 -0800573
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000574 if (unlikely(status & GEN8_CTX_STATUS_PREEMPTED)) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100575 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 if (execlists_check_remove_request(engine, status_id))
Oscar Mateoe1fee722014-07-24 17:04:40 +0100577 WARN(1, "Lite Restored request removed from queue\n");
578 } else
579 WARN(1, "Preemption without Lite Restore\n");
580 }
581
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000582 if (status & (GEN8_CTX_STATUS_ACTIVE_IDLE |
583 GEN8_CTX_STATUS_ELEMENT_SWITCH))
584 submit_contexts +=
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000585 execlists_check_remove_request(engine,
586 status_id);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100587 }
588
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000589 if (submit_contexts) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000590 if (!engine->disable_lite_restore_wa ||
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000591 (status & GEN8_CTX_STATUS_ACTIVE_IDLE))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000592 execlists_context_unqueue__locked(engine);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100593 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000595 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100596
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800597 /* Update the read pointer to the old write pointer. Manual ringbuffer
598 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000599 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000600 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000601 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000602
603 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
604 spin_unlock(&dev_priv->uncore.lock);
605
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000606 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000607
608 if (unlikely(submit_contexts > 2))
609 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100610}
611
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000612static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100613{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000614 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000615 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100616 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100617
Dave Gordoned54c1a2016-01-19 19:02:54 +0000618 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 intel_lr_context_pin(request->ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100620
John Harrison9bb1af42015-05-29 17:44:13 +0100621 i915_gem_request_reference(request);
622
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 spin_lock_irq(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100624
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100626 if (++num_elements > 2)
627 break;
628
629 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000630 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100631
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000632 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000633 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100634 execlist_link);
635
John Harrisonae707972015-05-29 17:44:14 +0100636 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100637 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000638 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000639 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100641 }
642 }
643
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000644 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100645 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100647
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000648 spin_unlock_irq(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100649}
650
John Harrison2f200552015-05-29 17:43:53 +0100651static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100652{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000653 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100654 uint32_t flush_domains;
655 int ret;
656
657 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 flush_domains = I915_GEM_GPU_DOMAINS;
660
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000661 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100662 if (ret)
663 return ret;
664
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000665 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100666 return 0;
667}
668
John Harrison535fbe82015-05-29 17:43:32 +0100669static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct list_head *vmas)
671{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000672 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100673 struct i915_vma *vma;
674 uint32_t flush_domains = 0;
675 bool flush_chipset = false;
676 int ret;
677
678 list_for_each_entry(vma, vmas, exec_list) {
679 struct drm_i915_gem_object *obj = vma->obj;
680
Chris Wilson03ade512015-04-27 13:41:18 +0100681 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000682 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100683 if (ret)
684 return ret;
685 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100686
687 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
688 flush_chipset |= i915_gem_clflush_object(obj, false);
689
690 flush_domains |= obj->base.write_domain;
691 }
692
693 if (flush_domains & I915_GEM_DOMAIN_GTT)
694 wmb();
695
696 /* Unconditionally invalidate gpu caches and ensure that we do flush
697 * any residual writes from the previous batch.
698 */
John Harrison2f200552015-05-29 17:43:53 +0100699 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100700}
701
John Harrison40e895c2015-05-29 17:43:26 +0100702int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000703{
Dave Gordone28e4042016-01-19 19:02:55 +0000704 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000705
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 request->ringbuf = request->ctx->engine[request->engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300707
Alex Daia7e02192015-12-16 11:45:55 -0800708 if (i915.enable_guc_submission) {
709 /*
710 * Check that the GuC has space for the request before
711 * going any further, as the i915_add_request() call
712 * later on mustn't fail ...
713 */
714 struct intel_guc *guc = &request->i915->guc;
715
716 ret = i915_guc_wq_check_space(guc->execbuf_client);
717 if (ret)
718 return ret;
719 }
720
Dave Gordone28e4042016-01-19 19:02:55 +0000721 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000722 ret = intel_lr_context_pin(request->ctx, request->engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000723
724 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000725}
726
John Harrisonae707972015-05-29 17:44:14 +0100727static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100728 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000729{
John Harrisonae707972015-05-29 17:44:14 +0100730 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000731 struct intel_engine_cs *engine = req->engine;
John Harrisonae707972015-05-29 17:44:14 +0100732 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100733 unsigned space;
734 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000735
736 if (intel_ring_space(ringbuf) >= bytes)
737 return 0;
738
John Harrison79bbcc22015-06-30 12:40:55 +0100739 /* The whole point of reserving space is to not wait! */
740 WARN_ON(ringbuf->reserved_in_use);
741
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000742 list_for_each_entry(target, &engine->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000743 /*
744 * The request queue is per-engine, so can contain requests
745 * from multiple ringbuffers. Here, we must ignore any that
746 * aren't from the ringbuffer we're considering.
747 */
John Harrisonae707972015-05-29 17:44:14 +0100748 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000749 continue;
750
751 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100752 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100753 ringbuf->size);
754 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000755 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000756 }
757
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000758 if (WARN_ON(&target->list == &engine->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000759 return -ENOSPC;
760
John Harrisonae707972015-05-29 17:44:14 +0100761 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000762 if (ret)
763 return ret;
764
Chris Wilsonb4716182015-04-27 13:41:17 +0100765 ringbuf->space = space;
766 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000767}
768
769/*
770 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100771 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000772 *
773 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
774 * really happens during submission is that the context and current tail will be placed
775 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
776 * point, the tail *inside* the context is updated and the ELSP written to.
777 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200778static int
John Harrisonae707972015-05-29 17:44:14 +0100779intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000780{
Chris Wilson7c17d372016-01-20 15:43:35 +0200781 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100782 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000783 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000784
Chris Wilson7c17d372016-01-20 15:43:35 +0200785 intel_logical_ring_advance(ringbuf);
786 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000787
Chris Wilson7c17d372016-01-20 15:43:35 +0200788 /*
789 * Here we add two extra NOOPs as padding to avoid
790 * lite restore of a context with HEAD==TAIL.
791 *
792 * Caller must reserve WA_TAIL_DWORDS for us!
793 */
794 intel_logical_ring_emit(ringbuf, MI_NOOP);
795 intel_logical_ring_emit(ringbuf, MI_NOOP);
796 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100797
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000798 if (intel_ring_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200799 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000800
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000801 if (engine->last_context != request->ctx) {
802 if (engine->last_context)
803 intel_lr_context_unpin(engine->last_context, engine);
804 if (request->ctx != request->i915->kernel_context) {
805 intel_lr_context_pin(request->ctx, engine);
806 engine->last_context = request->ctx;
807 } else {
808 engine->last_context = NULL;
809 }
810 }
811
Alex Daid1675192015-08-12 15:43:43 +0100812 if (dev_priv->guc.execbuf_client)
813 i915_guc_submit(dev_priv->guc.execbuf_client, request);
814 else
815 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200816
817 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000818}
819
John Harrison79bbcc22015-06-30 12:40:55 +0100820static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000821{
822 uint32_t __iomem *virt;
823 int rem = ringbuf->size - ringbuf->tail;
824
John Harrisonbc0dce32015-03-19 12:30:07 +0000825 virt = ringbuf->virtual_start + ringbuf->tail;
826 rem /= 4;
827 while (rem--)
828 iowrite32(MI_NOOP, virt++);
829
830 ringbuf->tail = 0;
831 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000832}
833
John Harrisonae707972015-05-29 17:44:14 +0100834static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000835{
John Harrisonae707972015-05-29 17:44:14 +0100836 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100837 int remain_usable = ringbuf->effective_size - ringbuf->tail;
838 int remain_actual = ringbuf->size - ringbuf->tail;
839 int ret, total_bytes, wait_bytes = 0;
840 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000841
John Harrison79bbcc22015-06-30 12:40:55 +0100842 if (ringbuf->reserved_in_use)
843 total_bytes = bytes;
844 else
845 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100846
John Harrison79bbcc22015-06-30 12:40:55 +0100847 if (unlikely(bytes > remain_usable)) {
848 /*
849 * Not enough space for the basic request. So need to flush
850 * out the remainder and then wait for base + reserved.
851 */
852 wait_bytes = remain_actual + total_bytes;
853 need_wrap = true;
854 } else {
855 if (unlikely(total_bytes > remain_usable)) {
856 /*
857 * The base request will fit but the reserved space
858 * falls off the end. So only need to to wait for the
859 * reserved size after flushing out the remainder.
860 */
861 wait_bytes = remain_actual + ringbuf->reserved_size;
862 need_wrap = true;
863 } else if (total_bytes > ringbuf->space) {
864 /* No wrapping required, just waiting. */
865 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100866 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000867 }
868
John Harrison79bbcc22015-06-30 12:40:55 +0100869 if (wait_bytes) {
870 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000871 if (unlikely(ret))
872 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100873
874 if (need_wrap)
875 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000876 }
877
878 return 0;
879}
880
881/**
882 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
883 *
Masanari Iida374887b2015-09-13 21:08:31 +0900884 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000885 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
886 *
887 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
888 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
889 * and also preallocates a request (every workload submission is still mediated through
890 * requests, same as it did with legacy ringbuffer submission).
891 *
892 * Return: non-zero if the ringbuffer is not ready to be written to.
893 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300894int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000895{
John Harrison4d616a22015-05-29 17:44:08 +0100896 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000897 int ret;
898
John Harrison4d616a22015-05-29 17:44:08 +0100899 WARN_ON(req == NULL);
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000900 dev_priv = req->engine->dev->dev_private;
John Harrison4d616a22015-05-29 17:44:08 +0100901
John Harrisonbc0dce32015-03-19 12:30:07 +0000902 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
903 dev_priv->mm.interruptible);
904 if (ret)
905 return ret;
906
John Harrisonae707972015-05-29 17:44:14 +0100907 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000908 if (ret)
909 return ret;
910
John Harrison4d616a22015-05-29 17:44:08 +0100911 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000912 return 0;
913}
914
John Harrisonccd98fe2015-05-29 17:44:09 +0100915int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
916{
917 /*
918 * The first call merely notes the reserve request and is common for
919 * all back ends. The subsequent localised _begin() call actually
920 * ensures that the reservation is available. Without the begin, if
921 * the request creator immediately submitted the request without
922 * adding any commands to it then there might not actually be
923 * sufficient room for the submission commands.
924 */
925 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
926
927 return intel_logical_ring_begin(request, 0);
928}
929
Oscar Mateo73e4d072014-07-24 17:04:48 +0100930/**
931 * execlists_submission() - submit a batchbuffer for execution, Execlists style
932 * @dev: DRM device.
933 * @file: DRM file.
934 * @ring: Engine Command Streamer to submit to.
935 * @ctx: Context to employ for this submission.
936 * @args: execbuffer call arguments.
937 * @vmas: list of vmas.
938 * @batch_obj: the batchbuffer to submit.
939 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000940 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100941 *
942 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
943 * away the submission details of the execbuffer ioctl call.
944 *
945 * Return: non-zero if the submission fails.
946 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100947int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100948 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100949 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100950{
John Harrison5f19e2b2015-05-29 17:43:27 +0100951 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000952 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100953 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000954 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100955 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100956 int instp_mode;
957 u32 instp_mask;
958 int ret;
959
960 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
961 instp_mask = I915_EXEC_CONSTANTS_MASK;
962 switch (instp_mode) {
963 case I915_EXEC_CONSTANTS_REL_GENERAL:
964 case I915_EXEC_CONSTANTS_ABSOLUTE:
965 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000966 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100967 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
968 return -EINVAL;
969 }
970
971 if (instp_mode != dev_priv->relative_constants_mode) {
972 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
973 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
974 return -EINVAL;
975 }
976
977 /* The HW changed the meaning on this bit on gen6 */
978 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
979 }
980 break;
981 default:
982 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
983 return -EINVAL;
984 }
985
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100986 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
987 DRM_DEBUG("sol reset is gen7 only\n");
988 return -EINVAL;
989 }
990
John Harrison535fbe82015-05-29 17:43:32 +0100991 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100992 if (ret)
993 return ret;
994
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000995 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100996 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100997 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100998 if (ret)
999 return ret;
1000
1001 intel_logical_ring_emit(ringbuf, MI_NOOP);
1002 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001003 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001004 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
1005 intel_logical_ring_advance(ringbuf);
1006
1007 dev_priv->relative_constants_mode = instp_mode;
1008 }
1009
John Harrison5f19e2b2015-05-29 17:43:27 +01001010 exec_start = params->batch_obj_vm_offset +
1011 args->batch_start_offset;
1012
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001013 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001014 if (ret)
1015 return ret;
1016
John Harrison95c24162015-05-29 17:43:31 +01001017 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +00001018
John Harrison8a8edb52015-05-29 17:43:33 +01001019 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +01001020 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001021
Oscar Mateo454afeb2014-07-24 17:04:22 +01001022 return 0;
1023}
1024
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001025void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001026{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001027 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001028 struct list_head retired_list;
1029
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001030 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
1031 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001032 return;
1033
1034 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001035 spin_lock_irq(&engine->execlist_lock);
1036 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
1037 spin_unlock_irq(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001038
1039 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001040 struct intel_context *ctx = req->ctx;
1041 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001042 ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001043
Dave Gordoned54c1a2016-01-19 19:02:54 +00001044 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001045 intel_lr_context_unpin(ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001046
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001047 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001048 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001049 }
1050}
1051
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001052void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001053{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001054 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001055 int ret;
1056
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001057 if (!intel_ring_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001058 return;
1059
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001060 ret = intel_engine_idle(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001061 if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001062 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001063 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001064
1065 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001066 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
1067 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
1068 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001069 return;
1070 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001071 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001072}
1073
John Harrison4866d722015-05-29 17:43:55 +01001074int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001075{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001076 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001077 int ret;
1078
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001079 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001080 return 0;
1081
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001082 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001083 if (ret)
1084 return ret;
1085
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001086 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001087 return 0;
1088}
1089
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001090static int intel_lr_context_do_pin(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001091 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001092{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001093 struct drm_device *dev = engine->dev;
Nick Hoathe84fe802015-09-11 12:53:46 +01001094 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001095 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
1096 struct intel_ringbuffer *ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001097 struct page *lrc_state_page;
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001098 uint32_t *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001099 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001100
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001102
Nick Hoathe84fe802015-09-11 12:53:46 +01001103 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1104 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1105 if (ret)
1106 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001107
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001108 lrc_state_page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
1109 if (WARN_ON(!lrc_state_page)) {
1110 ret = -ENODEV;
1111 goto unpin_ctx_obj;
1112 }
1113
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001114 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01001115 if (ret)
1116 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001117
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001118 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1119 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001120 lrc_reg_state = kmap(lrc_state_page);
1121 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001122 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +01001123 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001124
Nick Hoathe84fe802015-09-11 12:53:46 +01001125 /* Invalidate GuC TLB. */
1126 if (i915.enable_guc_submission)
1127 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001128
1129 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001130
1131unpin_ctx_obj:
1132 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001133
1134 return ret;
1135}
1136
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001137static int intel_lr_context_pin(struct intel_context *ctx,
1138 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +01001139{
1140 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +01001141
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001142 if (ctx->engine[engine->id].pin_count++ == 0) {
1143 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001144 if (ret)
1145 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001146
1147 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001148 }
1149 return ret;
1150
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001151reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001152 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001153 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001154}
1155
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001156void intel_lr_context_unpin(struct intel_context *ctx,
1157 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001158{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001159 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001160
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001161 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001162 if (--ctx->engine[engine->id].pin_count == 0) {
1163 kunmap(kmap_to_page(ctx->engine[engine->id].lrc_reg_state));
1164 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001165 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001166 ctx->engine[engine->id].lrc_vma = NULL;
1167 ctx->engine[engine->id].lrc_desc = 0;
1168 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001169
1170 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001171 }
1172}
1173
John Harrisone2be4fa2015-05-29 17:43:54 +01001174static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001175{
1176 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001177 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001178 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001179 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001180 struct drm_i915_private *dev_priv = dev->dev_private;
1181 struct i915_workarounds *w = &dev_priv->workarounds;
1182
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001183 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001184 return 0;
1185
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001186 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001187 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001188 if (ret)
1189 return ret;
1190
John Harrison4d616a22015-05-29 17:44:08 +01001191 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001192 if (ret)
1193 return ret;
1194
1195 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1196 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001197 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001198 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1199 }
1200 intel_logical_ring_emit(ringbuf, MI_NOOP);
1201
1202 intel_logical_ring_advance(ringbuf);
1203
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001204 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001205 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001206 if (ret)
1207 return ret;
1208
1209 return 0;
1210}
1211
Arun Siluvery83b8a982015-07-08 10:27:05 +01001212#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001213 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001214 int __index = (index)++; \
1215 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001216 return -ENOSPC; \
1217 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001218 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001219 } while (0)
1220
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001221#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001222 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001223
1224/*
1225 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1226 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1227 * but there is a slight complication as this is applied in WA batch where the
1228 * values are only initialized once so we cannot take register value at the
1229 * beginning and reuse it further; hence we save its value to memory, upload a
1230 * constant value with bit21 set and then we restore it back with the saved value.
1231 * To simplify the WA, a constant value is formed by using the default value
1232 * of this register. This shouldn't be a problem because we are only modifying
1233 * it for a short period and this batch in non-premptible. We can ofcourse
1234 * use additional instructions that read the actual value of the register
1235 * at that time and set our bit of interest but it makes the WA complicated.
1236 *
1237 * This WA is also required for Gen9 so extracting as a function avoids
1238 * code duplication.
1239 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001241 uint32_t *const batch,
1242 uint32_t index)
1243{
1244 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1245
Arun Siluverya4106a72015-07-14 15:01:29 +01001246 /*
1247 * WaDisableLSQCROPERFforOCL:skl
1248 * This WA is implemented in skl_init_clock_gating() but since
1249 * this batch updates GEN8_L3SQCREG4 with default value we need to
1250 * set this bit here to retain the WA during flush.
1251 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001253 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1254
Arun Siluveryf1afe242015-08-04 16:22:20 +01001255 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001256 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001257 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001259 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001260
Arun Siluvery83b8a982015-07-08 10:27:05 +01001261 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001262 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001263 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001264
Arun Siluvery83b8a982015-07-08 10:27:05 +01001265 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1266 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1267 PIPE_CONTROL_DC_FLUSH_ENABLE));
1268 wa_ctx_emit(batch, index, 0);
1269 wa_ctx_emit(batch, index, 0);
1270 wa_ctx_emit(batch, index, 0);
1271 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001272
Arun Siluveryf1afe242015-08-04 16:22:20 +01001273 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001274 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001275 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001276 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001277 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001278
1279 return index;
1280}
1281
Arun Siluvery17ee9502015-06-19 19:07:01 +01001282static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1283 uint32_t offset,
1284 uint32_t start_alignment)
1285{
1286 return wa_ctx->offset = ALIGN(offset, start_alignment);
1287}
1288
1289static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1290 uint32_t offset,
1291 uint32_t size_alignment)
1292{
1293 wa_ctx->size = offset - wa_ctx->offset;
1294
1295 WARN(wa_ctx->size % size_alignment,
1296 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1297 wa_ctx->size, size_alignment);
1298 return 0;
1299}
1300
1301/**
1302 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1303 *
1304 * @ring: only applicable for RCS
1305 * @wa_ctx: structure representing wa_ctx
1306 * offset: specifies start of the batch, should be cache-aligned. This is updated
1307 * with the offset value received as input.
1308 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1309 * @batch: page in which WA are loaded
1310 * @offset: This field specifies the start of the batch, it should be
1311 * cache-aligned otherwise it is adjusted accordingly.
1312 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1313 * initialized at the beginning and shared across all contexts but this field
1314 * helps us to have multiple batches at different offsets and select them based
1315 * on a criteria. At the moment this batch always start at the beginning of the page
1316 * and at this point we don't have multiple wa_ctx batch buffers.
1317 *
1318 * The number of WA applied are not known at the beginning; we use this field
1319 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001320 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001321 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1322 * so it adds NOOPs as padding to make it cacheline aligned.
1323 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1324 * makes a complete batch buffer.
1325 *
1326 * Return: non-zero if we exceed the PAGE_SIZE limit.
1327 */
1328
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001329static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001330 struct i915_wa_ctx_bb *wa_ctx,
1331 uint32_t *const batch,
1332 uint32_t *offset)
1333{
Arun Siluvery0160f052015-06-23 15:46:57 +01001334 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001335 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1336
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001337 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001338 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001339
Arun Siluveryc82435b2015-06-19 18:37:13 +01001340 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001341 if (IS_BROADWELL(engine->dev)) {
1342 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001343 if (rc < 0)
1344 return rc;
1345 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001346 }
1347
Arun Siluvery0160f052015-06-23 15:46:57 +01001348 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1349 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001350 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001351
Arun Siluvery83b8a982015-07-08 10:27:05 +01001352 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1353 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1354 PIPE_CONTROL_GLOBAL_GTT_IVB |
1355 PIPE_CONTROL_CS_STALL |
1356 PIPE_CONTROL_QW_WRITE));
1357 wa_ctx_emit(batch, index, scratch_addr);
1358 wa_ctx_emit(batch, index, 0);
1359 wa_ctx_emit(batch, index, 0);
1360 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001361
Arun Siluvery17ee9502015-06-19 19:07:01 +01001362 /* Pad to end of cacheline */
1363 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001364 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001365
1366 /*
1367 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1368 * execution depends on the length specified in terms of cache lines
1369 * in the register CTX_RCS_INDIRECT_CTX
1370 */
1371
1372 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1373}
1374
1375/**
1376 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1377 *
1378 * @ring: only applicable for RCS
1379 * @wa_ctx: structure representing wa_ctx
1380 * offset: specifies start of the batch, should be cache-aligned.
1381 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001382 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001383 * @offset: This field specifies the start of this batch.
1384 * This batch is started immediately after indirect_ctx batch. Since we ensure
1385 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1386 *
1387 * The number of DWORDS written are returned using this field.
1388 *
1389 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1390 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1391 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001392static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001393 struct i915_wa_ctx_bb *wa_ctx,
1394 uint32_t *const batch,
1395 uint32_t *offset)
1396{
1397 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1398
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001399 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001400 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001401
Arun Siluvery83b8a982015-07-08 10:27:05 +01001402 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001403
1404 return wa_ctx_end(wa_ctx, *offset = index, 1);
1405}
1406
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001407static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001408 struct i915_wa_ctx_bb *wa_ctx,
1409 uint32_t *const batch,
1410 uint32_t *offset)
1411{
Arun Siluverya4106a72015-07-14 15:01:29 +01001412 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001413 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001414 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1415
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001416 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001417 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001418 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001419 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001420
Arun Siluverya4106a72015-07-14 15:01:29 +01001421 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001422 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001423 if (ret < 0)
1424 return ret;
1425 index = ret;
1426
Arun Siluvery0504cff2015-07-14 15:01:27 +01001427 /* Pad to end of cacheline */
1428 while (index % CACHELINE_DWORDS)
1429 wa_ctx_emit(batch, index, MI_NOOP);
1430
1431 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1432}
1433
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001434static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001435 struct i915_wa_ctx_bb *wa_ctx,
1436 uint32_t *const batch,
1437 uint32_t *offset)
1438{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001439 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001440 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1441
Arun Siluvery9b014352015-07-14 15:01:30 +01001442 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001443 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001444 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001445 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001446 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001447 wa_ctx_emit(batch, index,
1448 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1449 wa_ctx_emit(batch, index, MI_NOOP);
1450 }
1451
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001452 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001453 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001454 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001455 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1456
Arun Siluvery0504cff2015-07-14 15:01:27 +01001457 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1458
1459 return wa_ctx_end(wa_ctx, *offset = index, 1);
1460}
1461
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001462static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001463{
1464 int ret;
1465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001466 engine->wa_ctx.obj = i915_gem_alloc_object(engine->dev,
1467 PAGE_ALIGN(size));
1468 if (!engine->wa_ctx.obj) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001469 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1470 return -ENOMEM;
1471 }
1472
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001473 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001474 if (ret) {
1475 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1476 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001477 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001478 return ret;
1479 }
1480
1481 return 0;
1482}
1483
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001484static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001485{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001486 if (engine->wa_ctx.obj) {
1487 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1488 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1489 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490 }
1491}
1492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001494{
1495 int ret;
1496 uint32_t *batch;
1497 uint32_t offset;
1498 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001499 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001501 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001502
Arun Siluvery5e60d792015-06-23 15:50:44 +01001503 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001504 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001505 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001506 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001507 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001508 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001509
Arun Siluveryc4db7592015-06-19 18:37:11 +01001510 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001511 if (engine->scratch.obj == NULL) {
1512 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001513 return -EINVAL;
1514 }
1515
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001516 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001517 if (ret) {
1518 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1519 return ret;
1520 }
1521
Dave Gordon033908a2015-12-10 18:51:23 +00001522 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001523 batch = kmap_atomic(page);
1524 offset = 0;
1525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001526 if (INTEL_INFO(engine->dev)->gen == 8) {
1527 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001528 &wa_ctx->indirect_ctx,
1529 batch,
1530 &offset);
1531 if (ret)
1532 goto out;
1533
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001534 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001535 &wa_ctx->per_ctx,
1536 batch,
1537 &offset);
1538 if (ret)
1539 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001540 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1541 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001542 &wa_ctx->indirect_ctx,
1543 batch,
1544 &offset);
1545 if (ret)
1546 goto out;
1547
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001548 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001549 &wa_ctx->per_ctx,
1550 batch,
1551 &offset);
1552 if (ret)
1553 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001554 }
1555
1556out:
1557 kunmap_atomic(batch);
1558 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001559 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001560
1561 return ret;
1562}
1563
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001564static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001565{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001566 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001567 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001568 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001570 lrc_setup_hardware_status_page(engine,
1571 dev_priv->kernel_context->engine[engine->id].state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001572
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001573 I915_WRITE_IMR(engine,
1574 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1575 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001577 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001578 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1579 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001580 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001581
1582 /*
1583 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1584 * zero, we need to read the write pointer from hardware and use its
1585 * value because "this register is power context save restored".
1586 * Effectively, these states have been observed:
1587 *
1588 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1589 * BDW | CSB regs not reset | CSB regs reset |
1590 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001591 * SKL | ? | ? |
1592 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001593 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001594 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001596
1597 /*
1598 * When the CSB registers are reset (also after power-up / gpu reset),
1599 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1600 * this special case, so the first element read is CSB[0].
1601 */
1602 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1603 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1604
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001605 engine->next_context_status_buffer = next_context_status_buffer_hw;
1606 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001607
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001608 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001609
1610 return 0;
1611}
1612
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001613static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001614{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int ret;
1618
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001619 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001620 if (ret)
1621 return ret;
1622
1623 /* We need to disable the AsyncFlip performance optimisations in order
1624 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1625 * programmed to '1' on all products.
1626 *
1627 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1628 */
1629 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1630
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001631 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1632
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001633 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001634}
1635
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001636static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001637{
1638 int ret;
1639
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001640 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001641 if (ret)
1642 return ret;
1643
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001644 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001645}
1646
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001647static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1648{
1649 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001650 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001651 struct intel_ringbuffer *ringbuf = req->ringbuf;
1652 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1653 int i, ret;
1654
1655 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1656 if (ret)
1657 return ret;
1658
1659 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1660 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1661 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1662
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001663 intel_logical_ring_emit_reg(ringbuf,
1664 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001665 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001666 intel_logical_ring_emit_reg(ringbuf,
1667 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001668 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1669 }
1670
1671 intel_logical_ring_emit(ringbuf, MI_NOOP);
1672 intel_logical_ring_advance(ringbuf);
1673
1674 return 0;
1675}
1676
John Harrisonbe795fc2015-05-29 17:44:03 +01001677static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001678 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001679{
John Harrisonbe795fc2015-05-29 17:44:03 +01001680 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001681 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001682 int ret;
1683
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001684 /* Don't rely in hw updating PDPs, specially in lite-restore.
1685 * Ideally, we should set Force PD Restore in ctx descriptor,
1686 * but we can't. Force Restore would be a second option, but
1687 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001688 * not idle). PML4 is allocated during ppgtt init so this is
1689 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001690 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001691 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001692 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1693 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001694 ret = intel_logical_ring_emit_pdps(req);
1695 if (ret)
1696 return ret;
1697 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001698
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001699 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001700 }
1701
John Harrison4d616a22015-05-29 17:44:08 +01001702 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001703 if (ret)
1704 return ret;
1705
1706 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001707 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1708 (ppgtt<<8) |
1709 (dispatch_flags & I915_DISPATCH_RS ?
1710 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001711 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1712 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1713 intel_logical_ring_emit(ringbuf, MI_NOOP);
1714 intel_logical_ring_advance(ringbuf);
1715
1716 return 0;
1717}
1718
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001719static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001720{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001721 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001722 struct drm_i915_private *dev_priv = dev->dev_private;
1723 unsigned long flags;
1724
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001725 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001726 return false;
1727
1728 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001729 if (engine->irq_refcount++ == 0) {
1730 I915_WRITE_IMR(engine,
1731 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1732 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001733 }
1734 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1735
1736 return true;
1737}
1738
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001740{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 unsigned long flags;
1744
1745 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001746 if (--engine->irq_refcount == 0) {
1747 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1748 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001749 }
1750 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1751}
1752
John Harrison7deb4d32015-05-29 17:43:59 +01001753static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001754 u32 invalidate_domains,
1755 u32 unused)
1756{
John Harrison7deb4d32015-05-29 17:43:59 +01001757 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001758 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001759 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 uint32_t cmd;
1762 int ret;
1763
John Harrison4d616a22015-05-29 17:44:08 +01001764 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001765 if (ret)
1766 return ret;
1767
1768 cmd = MI_FLUSH_DW + 1;
1769
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001770 /* We always require a command barrier so that subsequent
1771 * commands, such as breadcrumb interrupts, are strictly ordered
1772 * wrt the contents of the write cache being flushed to memory
1773 * (and thus being coherent from the CPU).
1774 */
1775 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1776
1777 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1778 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001779 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001780 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001781 }
1782
1783 intel_logical_ring_emit(ringbuf, cmd);
1784 intel_logical_ring_emit(ringbuf,
1785 I915_GEM_HWS_SCRATCH_ADDR |
1786 MI_FLUSH_DW_USE_GTT);
1787 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1788 intel_logical_ring_emit(ringbuf, 0); /* value */
1789 intel_logical_ring_advance(ringbuf);
1790
1791 return 0;
1792}
1793
John Harrison7deb4d32015-05-29 17:43:59 +01001794static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001795 u32 invalidate_domains,
1796 u32 flush_domains)
1797{
John Harrison7deb4d32015-05-29 17:43:59 +01001798 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001799 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001800 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001801 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001802 u32 flags = 0;
1803 int ret;
1804
1805 flags |= PIPE_CONTROL_CS_STALL;
1806
1807 if (flush_domains) {
1808 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1809 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001810 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001811 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001812 }
1813
1814 if (invalidate_domains) {
1815 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1816 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1817 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1818 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1819 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1820 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1821 flags |= PIPE_CONTROL_QW_WRITE;
1822 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001823
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001824 /*
1825 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1826 * pipe control.
1827 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001828 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001829 vf_flush_wa = true;
1830 }
Imre Deak9647ff32015-01-25 13:27:11 -08001831
John Harrison4d616a22015-05-29 17:44:08 +01001832 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001833 if (ret)
1834 return ret;
1835
Imre Deak9647ff32015-01-25 13:27:11 -08001836 if (vf_flush_wa) {
1837 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1838 intel_logical_ring_emit(ringbuf, 0);
1839 intel_logical_ring_emit(ringbuf, 0);
1840 intel_logical_ring_emit(ringbuf, 0);
1841 intel_logical_ring_emit(ringbuf, 0);
1842 intel_logical_ring_emit(ringbuf, 0);
1843 }
1844
Oscar Mateo47122742014-07-24 17:04:28 +01001845 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1846 intel_logical_ring_emit(ringbuf, flags);
1847 intel_logical_ring_emit(ringbuf, scratch_addr);
1848 intel_logical_ring_emit(ringbuf, 0);
1849 intel_logical_ring_emit(ringbuf, 0);
1850 intel_logical_ring_emit(ringbuf, 0);
1851 intel_logical_ring_advance(ringbuf);
1852
1853 return 0;
1854}
1855
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856static u32 gen8_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001857{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001858 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001859}
1860
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001862{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001863 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001864}
1865
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001866static u32 bxt_a_get_seqno(struct intel_engine_cs *engine,
1867 bool lazy_coherency)
Imre Deak319404d2015-08-14 18:35:27 +03001868{
1869
1870 /*
1871 * On BXT A steppings there is a HW coherency issue whereby the
1872 * MI_STORE_DATA_IMM storing the completed request's seqno
1873 * occasionally doesn't invalidate the CPU cache. Work around this by
1874 * clflushing the corresponding cacheline whenever the caller wants
1875 * the coherency to be guaranteed. Note that this cacheline is known
1876 * to be clean at this point, since we only write it in
1877 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1878 * this clflush in practice becomes an invalidate operation.
1879 */
1880
1881 if (!lazy_coherency)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001882 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001883
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001884 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001885}
1886
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001888{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001889 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001890
1891 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001892 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001893}
1894
Chris Wilson7c17d372016-01-20 15:43:35 +02001895/*
1896 * Reserve space for 2 NOOPs at the end of each request to be
1897 * used as a workaround for not being allowed to do lite
1898 * restore with HEAD==TAIL (WaIdleLiteRestore).
1899 */
1900#define WA_TAIL_DWORDS 2
1901
1902static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1903{
1904 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1905}
1906
John Harrisonc4e76632015-05-29 17:44:01 +01001907static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001908{
John Harrisonc4e76632015-05-29 17:44:01 +01001909 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001910 int ret;
1911
Chris Wilson7c17d372016-01-20 15:43:35 +02001912 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001913 if (ret)
1914 return ret;
1915
Chris Wilson7c17d372016-01-20 15:43:35 +02001916 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1917 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001918
Oscar Mateo4da46e12014-07-24 17:04:27 +01001919 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001920 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1921 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001922 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001923 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001924 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001925 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001926 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1927 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001928 return intel_logical_ring_advance_and_submit(request);
1929}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001930
Chris Wilson7c17d372016-01-20 15:43:35 +02001931static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1932{
1933 struct intel_ringbuffer *ringbuf = request->ringbuf;
1934 int ret;
1935
1936 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
1937 if (ret)
1938 return ret;
1939
1940 /* w/a for post sync ops following a GPGPU operation we
1941 * need a prior CS_STALL, which is emitted by the flush
1942 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001943 */
Chris Wilson7c17d372016-01-20 15:43:35 +02001944 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(5));
1945 intel_logical_ring_emit(ringbuf,
1946 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1947 PIPE_CONTROL_CS_STALL |
1948 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001949 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001950 intel_logical_ring_emit(ringbuf, 0);
1951 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
1952 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1953 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001954}
1955
John Harrisonbe013632015-05-29 17:43:45 +01001956static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001957{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001958 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001959 int ret;
1960
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001961 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001962 if (ret)
1963 return ret;
1964
1965 if (so.rodata == NULL)
1966 return 0;
1967
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001968 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001969 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001970 if (ret)
1971 goto out;
1972
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001973 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001974 (so.ggtt_offset + so.aux_batch_offset),
1975 I915_DISPATCH_SECURE);
1976 if (ret)
1977 goto out;
1978
John Harrisonb2af0372015-05-29 17:43:50 +01001979 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001980
Damien Lespiaucef437a2015-02-10 19:32:19 +00001981out:
1982 i915_gem_render_state_fini(&so);
1983 return ret;
1984}
1985
John Harrison87531812015-05-29 17:43:44 +01001986static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001987{
1988 int ret;
1989
John Harrisone2be4fa2015-05-29 17:43:54 +01001990 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001991 if (ret)
1992 return ret;
1993
Peter Antoine3bbaba02015-07-10 20:13:11 +03001994 ret = intel_rcs_context_init_mocs(req);
1995 /*
1996 * Failing to program the MOCS is non-fatal.The system will not
1997 * run at peak performance. So generate an error and carry on.
1998 */
1999 if (ret)
2000 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2001
John Harrisonbe013632015-05-29 17:43:45 +01002002 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002003}
2004
Oscar Mateo73e4d072014-07-24 17:04:48 +01002005/**
2006 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
2007 *
2008 * @ring: Engine Command Streamer.
2009 *
2010 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002011void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002012{
John Harrison6402c332014-10-31 12:00:26 +00002013 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002014
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002015 if (!intel_ring_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01002016 return;
2017
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00002019
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002020 if (engine->buffer) {
2021 intel_logical_ring_stop(engine);
2022 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002023 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002024
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 if (engine->cleanup)
2026 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002028 i915_cmd_parser_fini_ring(engine);
2029 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002030
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002031 if (engine->status_page.obj) {
2032 kunmap(sg_page(engine->status_page.obj->pages->sgl));
2033 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002034 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002035
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002036 engine->idle_lite_restore_wa = 0;
2037 engine->disable_lite_restore_wa = false;
2038 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002039
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002040 lrc_destroy_wa_ctx_obj(engine);
2041 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002042}
2043
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002044static void
2045logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002046 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002047{
2048 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002049 engine->init_hw = gen8_init_common_ring;
2050 engine->emit_request = gen8_emit_request;
2051 engine->emit_flush = gen8_emit_flush;
2052 engine->irq_get = gen8_logical_ring_get_irq;
2053 engine->irq_put = gen8_logical_ring_put_irq;
2054 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002055 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 engine->get_seqno = bxt_a_get_seqno;
2057 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002058 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059 engine->get_seqno = gen8_get_seqno;
2060 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002061 }
2062}
2063
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002064static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002065logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002066{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2068 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002069}
2070
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002071static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002072logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002073{
Dave Gordoned54c1a2016-01-19 19:02:54 +00002074 struct intel_context *dctx = to_i915(dev)->kernel_context;
Oscar Mateo48d82382014-07-24 17:04:23 +01002075 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002076
2077 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002079
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002080 engine->dev = dev;
2081 INIT_LIST_HEAD(&engine->active_list);
2082 INIT_LIST_HEAD(&engine->request_list);
2083 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2084 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01002085
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 INIT_LIST_HEAD(&engine->buffers);
2087 INIT_LIST_HEAD(&engine->execlist_queue);
2088 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
2089 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01002090
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002091 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002092
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002093 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002094 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002095 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002096
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002097 ret = intel_lr_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002098 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002099 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002100
2101 /* As this is the default context, always pin it */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002102 ret = intel_lr_context_do_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002103 if (ret) {
2104 DRM_ERROR(
2105 "Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002106 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002107 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002108 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002109
Dave Gordonb0366a52015-12-08 15:02:36 +00002110 return 0;
2111
2112error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002113 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002114 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002115}
2116
2117static int logical_render_ring_init(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002120 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002121 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002122
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002123 engine->name = "render ring";
2124 engine->id = RCS;
2125 engine->exec_id = I915_EXEC_RENDER;
2126 engine->guc_id = GUC_RENDER_ENGINE;
2127 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002128
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002129 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002130 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002131 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002132
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002133 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002134
2135 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002136 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002137 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002138 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002139 engine->init_hw = gen8_init_render_ring;
2140 engine->init_context = gen8_init_rcs_context;
2141 engine->cleanup = intel_fini_pipe_control;
2142 engine->emit_flush = gen8_emit_flush_render;
2143 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002144
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002145 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002146
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002147 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002148 if (ret)
2149 return ret;
2150
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002151 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002152 if (ret) {
2153 /*
2154 * We continue even if we fail to initialize WA batch
2155 * because we only expect rare glitches but nothing
2156 * critical to prevent us from using GPU
2157 */
2158 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2159 ret);
2160 }
2161
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002162 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002163 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002164 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002165 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002166
2167 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002168}
2169
2170static int logical_bsd_ring_init(struct drm_device *dev)
2171{
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002173 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002174
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002175 engine->name = "bsd ring";
2176 engine->id = VCS;
2177 engine->exec_id = I915_EXEC_BSD;
2178 engine->guc_id = GUC_VIDEO_ENGINE;
2179 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002180
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002181 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2182 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002183
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002184 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002185}
2186
2187static int logical_bsd2_ring_init(struct drm_device *dev)
2188{
2189 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002190 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002191
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002192 engine->name = "bsd2 ring";
2193 engine->id = VCS2;
2194 engine->exec_id = I915_EXEC_BSD;
2195 engine->guc_id = GUC_VIDEO_ENGINE2;
2196 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002197
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002198 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2199 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002200
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002201 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002202}
2203
2204static int logical_blt_ring_init(struct drm_device *dev)
2205{
2206 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002207 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002208
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002209 engine->name = "blitter ring";
2210 engine->id = BCS;
2211 engine->exec_id = I915_EXEC_BLT;
2212 engine->guc_id = GUC_BLITTER_ENGINE;
2213 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002214
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002215 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2216 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002219}
2220
2221static int logical_vebox_ring_init(struct drm_device *dev)
2222{
2223 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002224 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002225
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002226 engine->name = "video enhancement ring";
2227 engine->id = VECS;
2228 engine->exec_id = I915_EXEC_VEBOX;
2229 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2230 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002231
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002232 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2233 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002234
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002235 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002236}
2237
Oscar Mateo73e4d072014-07-24 17:04:48 +01002238/**
2239 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2240 * @dev: DRM device.
2241 *
2242 * This function inits the engines for an Execlists submission style (the equivalent in the
2243 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2244 * those engines that are present in the hardware.
2245 *
2246 * Return: non-zero if the initialization failed.
2247 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002248int intel_logical_rings_init(struct drm_device *dev)
2249{
2250 struct drm_i915_private *dev_priv = dev->dev_private;
2251 int ret;
2252
2253 ret = logical_render_ring_init(dev);
2254 if (ret)
2255 return ret;
2256
2257 if (HAS_BSD(dev)) {
2258 ret = logical_bsd_ring_init(dev);
2259 if (ret)
2260 goto cleanup_render_ring;
2261 }
2262
2263 if (HAS_BLT(dev)) {
2264 ret = logical_blt_ring_init(dev);
2265 if (ret)
2266 goto cleanup_bsd_ring;
2267 }
2268
2269 if (HAS_VEBOX(dev)) {
2270 ret = logical_vebox_ring_init(dev);
2271 if (ret)
2272 goto cleanup_blt_ring;
2273 }
2274
2275 if (HAS_BSD2(dev)) {
2276 ret = logical_bsd2_ring_init(dev);
2277 if (ret)
2278 goto cleanup_vebox_ring;
2279 }
2280
Oscar Mateo454afeb2014-07-24 17:04:22 +01002281 return 0;
2282
Oscar Mateo454afeb2014-07-24 17:04:22 +01002283cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002284 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002285cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002286 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002287cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002288 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002289cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002290 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002291
2292 return ret;
2293}
2294
Jeff McGee0cea6502015-02-13 10:27:56 -06002295static u32
2296make_rpcs(struct drm_device *dev)
2297{
2298 u32 rpcs = 0;
2299
2300 /*
2301 * No explicit RPCS request is needed to ensure full
2302 * slice/subslice/EU enablement prior to Gen9.
2303 */
2304 if (INTEL_INFO(dev)->gen < 9)
2305 return 0;
2306
2307 /*
2308 * Starting in Gen9, render power gating can leave
2309 * slice/subslice/EU in a partially enabled state. We
2310 * must make an explicit request through RPCS for full
2311 * enablement.
2312 */
2313 if (INTEL_INFO(dev)->has_slice_pg) {
2314 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2315 rpcs |= INTEL_INFO(dev)->slice_total <<
2316 GEN8_RPCS_S_CNT_SHIFT;
2317 rpcs |= GEN8_RPCS_ENABLE;
2318 }
2319
2320 if (INTEL_INFO(dev)->has_subslice_pg) {
2321 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2322 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2323 GEN8_RPCS_SS_CNT_SHIFT;
2324 rpcs |= GEN8_RPCS_ENABLE;
2325 }
2326
2327 if (INTEL_INFO(dev)->has_eu_pg) {
2328 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2329 GEN8_RPCS_EU_MIN_SHIFT;
2330 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2331 GEN8_RPCS_EU_MAX_SHIFT;
2332 rpcs |= GEN8_RPCS_ENABLE;
2333 }
2334
2335 return rpcs;
2336}
2337
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002338static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002339{
2340 u32 indirect_ctx_offset;
2341
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002342 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002343 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002345 /* fall through */
2346 case 9:
2347 indirect_ctx_offset =
2348 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2349 break;
2350 case 8:
2351 indirect_ctx_offset =
2352 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2353 break;
2354 }
2355
2356 return indirect_ctx_offset;
2357}
2358
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002359static int
2360populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002361 struct intel_engine_cs *engine,
2362 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002363{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002364 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c48062014-08-06 15:04:53 +02002366 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002367 struct page *page;
2368 uint32_t *reg_state;
2369 int ret;
2370
Thomas Daniel2d965532014-08-19 10:13:36 +01002371 if (!ppgtt)
2372 ppgtt = dev_priv->mm.aliasing_ppgtt;
2373
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002374 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2375 if (ret) {
2376 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2377 return ret;
2378 }
2379
2380 ret = i915_gem_object_get_pages(ctx_obj);
2381 if (ret) {
2382 DRM_DEBUG_DRIVER("Could not get object pages\n");
2383 return ret;
2384 }
2385
2386 i915_gem_object_pin_pages(ctx_obj);
2387
2388 /* The second page of the context object contains some fields which must
2389 * be set up prior to the first execution. */
Dave Gordon033908a2015-12-10 18:51:23 +00002390 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002391 reg_state = kmap_atomic(page);
2392
2393 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2394 * commands followed by (reg, value) pairs. The values we are setting here are
2395 * only for the first context restore: on a subsequent save, the GPU will
2396 * recreate this batchbuffer with new values (including all the missing
2397 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002398 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002399 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2400 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2401 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002402 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2403 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002404 (HAS_RESOURCE_STREAMER(dev) ?
2405 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002406 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2407 0);
2408 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2409 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002410 /* Ring buffer start address is not known until the buffer is pinned.
2411 * It is written to the context image in execlists_update_context()
2412 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002413 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2414 RING_START(engine->mmio_base), 0);
2415 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2416 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002417 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002418 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2419 RING_BBADDR_UDW(engine->mmio_base), 0);
2420 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2421 RING_BBADDR(engine->mmio_base), 0);
2422 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2423 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002424 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002425 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2426 RING_SBBADDR_UDW(engine->mmio_base), 0);
2427 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2428 RING_SBBADDR(engine->mmio_base), 0);
2429 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2430 RING_SBBSTATE(engine->mmio_base), 0);
2431 if (engine->id == RCS) {
2432 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2433 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2434 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2435 RING_INDIRECT_CTX(engine->mmio_base), 0);
2436 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2437 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2438 if (engine->wa_ctx.obj) {
2439 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002440 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2441
2442 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2443 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2444 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2445
2446 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002447 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002448
2449 reg_state[CTX_BB_PER_CTX_PTR+1] =
2450 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2451 0x01;
2452 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002453 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002454 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002455 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2456 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002457 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002458 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2459 0);
2460 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2461 0);
2462 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2463 0);
2464 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2465 0);
2466 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2467 0);
2468 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2469 0);
2470 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2471 0);
2472 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2473 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002474
Michel Thierry2dba3232015-07-30 11:06:23 +01002475 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2476 /* 64b PPGTT (48bit canonical)
2477 * PDP0_DESCRIPTOR contains the base address to PML4 and
2478 * other PDP Descriptors are ignored.
2479 */
2480 ASSIGN_CTX_PML4(ppgtt, reg_state);
2481 } else {
2482 /* 32b PPGTT
2483 * PDP*_DESCRIPTOR contains the base address of space supported.
2484 * With dynamic page allocation, PDPs may not be allocated at
2485 * this point. Point the unallocated PDPs to the scratch page
2486 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002487 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002488 }
2489
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002490 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002491 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002492 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2493 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002494 }
2495
2496 kunmap_atomic(reg_state);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002497 i915_gem_object_unpin_pages(ctx_obj);
2498
2499 return 0;
2500}
2501
Oscar Mateo73e4d072014-07-24 17:04:48 +01002502/**
2503 * intel_lr_context_free() - free the LRC specific bits of a context
2504 * @ctx: the LR context to free.
2505 *
2506 * The real context freeing is done in i915_gem_context_free: this only
2507 * takes care of the bits that are LRC related: the per-engine backing
2508 * objects and the logical ringbuffer.
2509 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002510void intel_lr_context_free(struct intel_context *ctx)
2511{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002512 int i;
2513
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002514 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002515 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002516 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002517
Dave Gordone28e4042016-01-19 19:02:55 +00002518 if (!ctx_obj)
2519 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002520
Dave Gordone28e4042016-01-19 19:02:55 +00002521 if (ctx == ctx->i915->kernel_context) {
2522 intel_unpin_ringbuffer_obj(ringbuf);
2523 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002524 }
Dave Gordone28e4042016-01-19 19:02:55 +00002525
2526 WARN_ON(ctx->engine[i].pin_count);
2527 intel_ringbuffer_free(ringbuf);
2528 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002529 }
2530}
2531
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002532/**
2533 * intel_lr_context_size() - return the size of the context for an engine
2534 * @ring: which engine to find the context size for
2535 *
2536 * Each engine may require a different amount of space for a context image,
2537 * so when allocating (or copying) an image, this function can be used to
2538 * find the right size for the specific engine.
2539 *
2540 * Return: size (in bytes) of an engine-specific context image
2541 *
2542 * Note: this size includes the HWSP, which is part of the context image
2543 * in LRC mode, but does not include the "shared data page" used with
2544 * GuC submission. The caller should account for this if using the GuC.
2545 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002546uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002547{
2548 int ret = 0;
2549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002550 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002552 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002553 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002554 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002555 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2556 else
2557 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002558 break;
2559 case VCS:
2560 case BCS:
2561 case VECS:
2562 case VCS2:
2563 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2564 break;
2565 }
2566
2567 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002568}
2569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002570static void lrc_setup_hardware_status_page(struct intel_engine_cs *engine,
2571 struct drm_i915_gem_object *default_ctx_obj)
Thomas Daniel1df06b72014-10-29 09:52:51 +00002572{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002573 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002574 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002575
Alex Daid1675192015-08-12 15:43:43 +01002576 /* The HWSP is part of the default context object in LRC mode. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002577 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
Alex Daid1675192015-08-12 15:43:43 +01002578 + LRC_PPHWSP_PN * PAGE_SIZE;
2579 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002580 engine->status_page.page_addr = kmap(page);
2581 engine->status_page.obj = default_ctx_obj;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002582
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002583 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
2584 (u32)engine->status_page.gfx_addr);
2585 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002586}
2587
Oscar Mateo73e4d072014-07-24 17:04:48 +01002588/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002589 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002590 * @ctx: LR context to create.
2591 * @ring: engine to be used with the context.
2592 *
2593 * This function can be called more than once, with different engines, if we plan
2594 * to use the context with them. The context backing objects and the ringbuffers
2595 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2596 * the creation is a deferred call: it's better to make sure first that we need to use
2597 * a given ring with the context.
2598 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002599 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002600 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002601
2602int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002603 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002604{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002605 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002606 struct drm_i915_gem_object *ctx_obj;
2607 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002608 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002609 int ret;
2610
Oscar Mateoede7d422014-07-24 17:04:12 +01002611 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002612 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002613
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002614 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002615
Alex Daid1675192015-08-12 15:43:43 +01002616 /* One extra page as the sharing data between driver and GuC */
2617 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2618
Chris Wilson149c86e2015-04-07 16:21:11 +01002619 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002620 if (!ctx_obj) {
2621 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2622 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002623 }
2624
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002625 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002626 if (IS_ERR(ringbuf)) {
2627 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002628 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002629 }
2630
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002631 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002632 if (ret) {
2633 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002634 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002635 }
2636
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002637 ctx->engine[engine->id].ringbuf = ringbuf;
2638 ctx->engine[engine->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002639
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002640 if (ctx != ctx->i915->kernel_context && engine->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002641 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002642
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002643 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00002644 if (IS_ERR(req)) {
2645 ret = PTR_ERR(req);
2646 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002647 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002648 }
2649
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002650 ret = engine->init_context(req);
Nick Hoathe84fe802015-09-11 12:53:46 +01002651 if (ret) {
2652 DRM_ERROR("ring init context: %d\n",
2653 ret);
2654 i915_gem_request_cancel(req);
2655 goto error_ringbuf;
2656 }
2657 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002658 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002659 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002660
Chris Wilson01101fa2015-09-03 13:01:39 +01002661error_ringbuf:
2662 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002663error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002664 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002665 ctx->engine[engine->id].ringbuf = NULL;
2666 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002667 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002668}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002669
2670void intel_lr_context_reset(struct drm_device *dev,
2671 struct intel_context *ctx)
2672{
2673 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002674 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002675 int i;
2676
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002677 for_each_engine(engine, dev_priv, i) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002678 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002679 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002680 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002681 ctx->engine[engine->id].ringbuf;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002682 uint32_t *reg_state;
2683 struct page *page;
2684
2685 if (!ctx_obj)
2686 continue;
2687
2688 if (i915_gem_object_get_pages(ctx_obj)) {
2689 WARN(1, "Failed get_pages for context obj\n");
2690 continue;
2691 }
Dave Gordon033908a2015-12-10 18:51:23 +00002692 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002693 reg_state = kmap_atomic(page);
2694
2695 reg_state[CTX_RING_HEAD+1] = 0;
2696 reg_state[CTX_RING_TAIL+1] = 0;
2697
2698 kunmap_atomic(reg_state);
2699
2700 ringbuf->head = 0;
2701 ringbuf->tail = 0;
2702 }
2703}