blob: d9e7f4fb5096c6216d497616a80192b69397cbdc [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Ben Widawsky714244e2017-08-01 09:58:16 -070033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030036#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070037#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080038#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080039#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080042#include "i915_drv.h"
43
Ville Syrjälä38f24f22018-02-14 21:23:24 +020044bool intel_format_is_yuv(u32 format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030045{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
Chandra Kondurua589b132018-04-09 09:11:12 +053051 case DRM_FORMAT_NV12:
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030052 return true;
53 default:
54 return false;
55 }
56}
57
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030058int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
59 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030060{
61 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030062 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030063 return 1;
64
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030065 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
66 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030067}
68
Daniel Vetter69208c92017-10-10 11:18:16 +020069/* FIXME: We should instead only take spinlocks once for the entire update
70 * instead of once per mmio. */
71#if IS_ENABLED(CONFIG_PROVE_LOCKING)
72#define VBLANK_EVASION_TIME_US 250
73#else
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010074#define VBLANK_EVASION_TIME_US 100
Daniel Vetter69208c92017-10-10 11:18:16 +020075#endif
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010076
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020077/**
78 * intel_pipe_update_start() - start update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030079 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 *
81 * Mark the start of an update to pipe registers that should be updated
82 * atomically regarding vblank. If the next vblank will happens within
83 * the next 100 us, this function waits until the vblank passes.
84 *
85 * After a successful call to this function, interrupts will be disabled
86 * until a subsequent call to intel_pipe_update_end(). That is done to
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030087 * avoid random delays.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020088 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030089void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030091 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020092 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030093 const struct drm_display_mode *adjusted_mode = &new_crtc_state->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 long timeout = msecs_to_jiffies_timeout(1);
95 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030096 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020097 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030098 intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 DEFINE_WAIT(wait);
100
Ville Syrjälä124abe02015-09-08 13:40:45 +0300101 vblank_start = adjusted_mode->crtc_vblank_start;
102 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 vblank_start = DIV_ROUND_UP(vblank_start, 2);
104
105 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100106 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
107 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108 max = vblank_start - 1;
109
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200110 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200111
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300112 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200113 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300114
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100115 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200116 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
Jesse Barnesd637ce32015-09-17 08:08:32 -0700118 crtc->debug.min_vbl = min;
119 crtc->debug.max_vbl = max;
120 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300121
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300122 for (;;) {
123 /*
124 * prepare_to_wait() has a memory barrier, which guarantees
125 * other CPUs can see the task state update by the time we
126 * read the scanline.
127 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300128 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300129
130 scanline = intel_get_crtc_scanline(crtc);
131 if (scanline < min || scanline > max)
132 break;
133
Tarun9ba59b72018-05-02 16:33:00 -0700134 if (!timeout) {
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135 DRM_ERROR("Potential atomic update failure on pipe %c\n",
136 pipe_name(crtc->pipe));
137 break;
138 }
139
140 local_irq_enable();
141
142 timeout = schedule_timeout(timeout);
143
144 local_irq_disable();
145 }
146
Ville Syrjälä210871b62014-05-22 19:00:50 +0300147 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300148
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100149 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300150
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +0200151 /*
152 * On VLV/CHV DSI the scanline counter would appear to
153 * increment approx. 1/3 of a scanline before start of vblank.
154 * The registers still get latched at start of vblank however.
155 * This means we must not write any registers on the first
156 * line of vblank (since not the whole line is actually in
157 * vblank). And unfortunately we can't use the interrupt to
158 * wait here since it will fire too soon. We could use the
159 * frame start interrupt instead since it will fire after the
160 * critical scanline, but that would require more changes
161 * in the interrupt code. So for now we'll just do the nasty
162 * thing and poll for the bad scanline to pass us by.
163 *
164 * FIXME figure out if BXT+ DSI suffers from this as well
165 */
166 while (need_vlv_dsi_wa && scanline == vblank_start)
167 scanline = intel_get_crtc_scanline(crtc);
168
Jesse Barneseb120ef2015-09-15 14:19:32 -0700169 crtc->debug.scanline_start = scanline;
170 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200171 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300172
Jesse Barnesd637ce32015-09-17 08:08:32 -0700173 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300174}
175
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200176/**
177 * intel_pipe_update_end() - end update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300178 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200179 *
180 * Mark the end of an update started with intel_pipe_update_start(). This
181 * re-enables interrupts and verifies the update was actually completed
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300182 * before a vblank.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200183 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300184void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300185{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300186 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300187 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700188 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200189 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200190 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500191 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300192
Jesse Barnesd637ce32015-09-17 08:08:32 -0700193 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300194
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200195 /* We're still in the vblank-evade critical section, this can't race.
196 * Would be slightly nice to just grab the vblank count and arm the
197 * event outside of the critical section - the spinlock might spin for a
198 * while ... */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300199 if (new_crtc_state->base.event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200200 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
201
202 spin_lock(&crtc->base.dev->event_lock);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300203 drm_crtc_arm_vblank_event(&crtc->base, new_crtc_state->base.event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200204 spin_unlock(&crtc->base.dev->event_lock);
205
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300206 new_crtc_state->base.event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200207 }
208
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300209 local_irq_enable();
210
Bing Niua94f2b92017-03-08 15:14:03 -0500211 if (intel_vgpu_active(dev_priv))
212 return;
213
Jesse Barneseb120ef2015-09-15 14:19:32 -0700214 if (crtc->debug.start_vbl_count &&
215 crtc->debug.start_vbl_count != end_vbl_count) {
216 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
217 pipe_name(pipe), crtc->debug.start_vbl_count,
218 end_vbl_count,
219 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
220 crtc->debug.min_vbl, crtc->debug.max_vbl,
221 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300222 }
223#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
224 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
225 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100226 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
227 pipe_name(pipe),
228 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
229 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300230#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300231}
232
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +0300233void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300234skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100235 const struct intel_crtc_state *crtc_state,
236 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000237{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300238 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
239 const struct drm_framebuffer *fb = plane_state->base.fb;
240 enum plane_id plane_id = plane->id;
241 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200242 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100243 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200244 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200245 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200246 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700247 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300248 int crtc_x = plane_state->base.dst.x1;
249 int crtc_y = plane_state->base.dst.y1;
250 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
251 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200252 uint32_t x = plane_state->main.x;
253 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300254 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
255 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200256 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000257
Ville Syrjälä6687c902015-09-15 13:16:41 +0300258 /* Sizes are 0 based */
259 src_w--;
260 src_h--;
261 crtc_w--;
262 crtc_h--;
263
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200264 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
265
James Ausmus4036c782017-11-13 10:11:28 -0800266 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200267 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
James Ausmus4036c782017-11-13 10:11:28 -0800268 plane_state->color_ctl);
Ville Syrjälä38f24f22018-02-14 21:23:24 +0200269
Ville Syrjälä78587de2017-03-09 17:44:32 +0200270 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200271 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
272 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
273 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200274 }
275
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200276 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
277 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
278 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700279 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
280 (plane_state->aux.offset - surf_addr) | aux_stride);
281 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
282 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700283
284 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100285 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100286 int scaler_id = plane_state->scaler_id;
Ville Syrjälä0a599522018-05-21 21:56:13 +0300287 const struct intel_scaler *scaler =
288 &crtc_state->scaler_state.scalers[scaler_id];
289 u16 y_hphase, uv_rgb_hphase;
290 u16 y_vphase, uv_rgb_vphase;
Chandra Konduruc3318792015-04-15 15:15:02 -0700291
Ville Syrjälä0a599522018-05-21 21:56:13 +0300292 /* TODO: handle sub-pixel coordinates */
293 if (fb->format->format == DRM_FORMAT_NV12) {
294 y_hphase = skl_scaler_calc_phase(1, false);
295 y_vphase = skl_scaler_calc_phase(1, false);
296
297 /* MPEG2 chroma siting convention */
298 uv_rgb_hphase = skl_scaler_calc_phase(2, true);
299 uv_rgb_vphase = skl_scaler_calc_phase(2, false);
300 } else {
301 /* not used */
302 y_hphase = 0;
303 y_vphase = 0;
304
305 uv_rgb_hphase = skl_scaler_calc_phase(1, false);
306 uv_rgb_vphase = skl_scaler_calc_phase(1, false);
307 }
Imre Deak7494bcd2016-05-12 16:18:49 +0300308
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200309 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
310 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
311 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
Ville Syrjälä0a599522018-05-21 21:56:13 +0300312 I915_WRITE_FW(SKL_PS_VPHASE(pipe, scaler_id),
313 PS_Y_PHASE(y_vphase) | PS_UV_RGB_PHASE(uv_rgb_vphase));
314 I915_WRITE_FW(SKL_PS_HPHASE(pipe, scaler_id),
315 PS_Y_PHASE(y_hphase) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200316 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
317 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
318 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700319
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200320 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700321 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200322 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700323 }
324
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200325 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
326 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
327 intel_plane_ggtt_offset(plane_state) + surf_addr);
328 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
329
330 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000331}
332
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +0300333void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300334skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000335{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300336 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
337 enum plane_id plane_id = plane->id;
338 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200339 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000340
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200341 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000342
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200343 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
344
345 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
346 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
347
348 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000349}
350
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200351bool
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200352skl_plane_get_hw_state(struct intel_plane *plane,
353 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200354{
355 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
356 enum intel_display_power_domain power_domain;
357 enum plane_id plane_id = plane->id;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200358 bool ret;
359
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200360 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200361 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
362 return false;
363
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200364 ret = I915_READ(PLANE_CTL(plane->pipe, plane_id)) & PLANE_CTL_ENABLE;
365
366 *pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200367
368 intel_display_power_put(dev_priv, power_domain);
369
370 return ret;
371}
372
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000373static void
Ville Syrjälä5deae912018-02-14 21:23:23 +0200374chv_update_csc(const struct intel_plane_state *plane_state)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300375{
Ville Syrjälä5deae912018-02-14 21:23:23 +0200376 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300377 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä5deae912018-02-14 21:23:23 +0200378 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300379 enum plane_id plane_id = plane->id;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200380 /*
381 * |r| | c0 c1 c2 | |cr|
382 * |g| = | c3 c4 c5 | x |y |
383 * |b| | c6 c7 c8 | |cb|
384 *
385 * Coefficients are s3.12.
386 *
387 * Cb and Cr apparently come in as signed already, and
388 * we always get full range data in on account of CLRC0/1.
389 */
390 static const s16 csc_matrix[][9] = {
391 /* BT.601 full range YCbCr -> full range RGB */
392 [DRM_COLOR_YCBCR_BT601] = {
393 5743, 4096, 0,
394 -2925, 4096, -1410,
395 0, 4096, 7258,
396 },
397 /* BT.709 full range YCbCr -> full range RGB */
398 [DRM_COLOR_YCBCR_BT709] = {
399 6450, 4096, 0,
400 -1917, 4096, -767,
401 0, 4096, 7601,
402 },
403 };
404 const s16 *csc = csc_matrix[plane_state->base.color_encoding];
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300405
406 /* Seems RGB data bypasses the CSC always */
Ville Syrjälä38f24f22018-02-14 21:23:24 +0200407 if (!intel_format_is_yuv(fb->format->format))
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300408 return;
409
Ville Syrjälä5deae912018-02-14 21:23:23 +0200410 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200411 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
412 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300413
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200414 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(csc[1]) | SPCSC_C0(csc[0]));
415 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(csc[3]) | SPCSC_C0(csc[2]));
416 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(csc[5]) | SPCSC_C0(csc[4]));
417 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(csc[7]) | SPCSC_C0(csc[6]));
418 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(csc[8]));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300419
Ville Syrjälä5deae912018-02-14 21:23:23 +0200420 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(1023) | SPCSC_IMIN(0));
421 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
422 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300423
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200424 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
425 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
426 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300427}
428
Ville Syrjälä5deae912018-02-14 21:23:23 +0200429#define SIN_0 0
430#define COS_0 1
431
432static void
433vlv_update_clrc(const struct intel_plane_state *plane_state)
434{
435 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
436 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
437 const struct drm_framebuffer *fb = plane_state->base.fb;
438 enum pipe pipe = plane->pipe;
439 enum plane_id plane_id = plane->id;
440 int contrast, brightness, sh_scale, sh_sin, sh_cos;
441
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200442 if (intel_format_is_yuv(fb->format->format) &&
443 plane_state->base.color_range == DRM_COLOR_YCBCR_LIMITED_RANGE) {
Ville Syrjälä5deae912018-02-14 21:23:23 +0200444 /*
445 * Expand limited range to full range:
446 * Contrast is applied first and is used to expand Y range.
447 * Brightness is applied second and is used to remove the
448 * offset from Y. Saturation/hue is used to expand CbCr range.
449 */
450 contrast = DIV_ROUND_CLOSEST(255 << 6, 235 - 16);
451 brightness = -DIV_ROUND_CLOSEST(16 * 255, 235 - 16);
452 sh_scale = DIV_ROUND_CLOSEST(128 << 7, 240 - 128);
453 sh_sin = SIN_0 * sh_scale;
454 sh_cos = COS_0 * sh_scale;
455 } else {
456 /* Pass-through everything. */
457 contrast = 1 << 6;
458 brightness = 0;
459 sh_scale = 1 << 7;
460 sh_sin = SIN_0 * sh_scale;
461 sh_cos = COS_0 * sh_scale;
462 }
463
464 /* FIXME these register are single buffered :( */
465 I915_WRITE_FW(SPCLRC0(pipe, plane_id),
466 SP_CONTRAST(contrast) | SP_BRIGHTNESS(brightness));
467 I915_WRITE_FW(SPCLRC1(pipe, plane_id),
468 SP_SH_SIN(sh_sin) | SP_SH_COS(sh_cos));
469}
470
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200471static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
472 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700473{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200474 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200475 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100476 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200477 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200479 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700480
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200481 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482 case DRM_FORMAT_YUYV:
483 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
484 break;
485 case DRM_FORMAT_YVYU:
486 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
487 break;
488 case DRM_FORMAT_UYVY:
489 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
490 break;
491 case DRM_FORMAT_VYUY:
492 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
493 break;
494 case DRM_FORMAT_RGB565:
495 sprctl |= SP_FORMAT_BGR565;
496 break;
497 case DRM_FORMAT_XRGB8888:
498 sprctl |= SP_FORMAT_BGRX8888;
499 break;
500 case DRM_FORMAT_ARGB8888:
501 sprctl |= SP_FORMAT_BGRA8888;
502 break;
503 case DRM_FORMAT_XBGR2101010:
504 sprctl |= SP_FORMAT_RGBX1010102;
505 break;
506 case DRM_FORMAT_ABGR2101010:
507 sprctl |= SP_FORMAT_RGBA1010102;
508 break;
509 case DRM_FORMAT_XBGR8888:
510 sprctl |= SP_FORMAT_RGBX8888;
511 break;
512 case DRM_FORMAT_ABGR8888:
513 sprctl |= SP_FORMAT_RGBA8888;
514 break;
515 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200516 MISSING_CASE(fb->format->format);
517 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700518 }
519
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200520 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
521 sprctl |= SP_YUV_FORMAT_BT709;
522
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200523 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700524 sprctl |= SP_TILED;
525
Robert Fossc2c446a2017-05-19 16:50:17 -0400526 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200527 sprctl |= SP_ROTATE_180;
528
Robert Fossc2c446a2017-05-19 16:50:17 -0400529 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200530 sprctl |= SP_MIRROR;
531
Ville Syrjälä78587de2017-03-09 17:44:32 +0200532 if (key->flags & I915_SET_COLORKEY_SOURCE)
533 sprctl |= SP_SOURCE_KEY;
534
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200535 return sprctl;
536}
537
538static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300539vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200540 const struct intel_crtc_state *crtc_state,
541 const struct intel_plane_state *plane_state)
542{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300543 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
544 const struct drm_framebuffer *fb = plane_state->base.fb;
545 enum pipe pipe = plane->pipe;
546 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200547 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200548 u32 sprsurf_offset = plane_state->main.offset;
549 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200550 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
551 int crtc_x = plane_state->base.dst.x1;
552 int crtc_y = plane_state->base.dst.y1;
553 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
554 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200555 uint32_t x = plane_state->main.x;
556 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200557 unsigned long irqflags;
558
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700559 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700560 crtc_w--;
561 crtc_h--;
562
Ville Syrjälä29490562016-01-20 18:02:50 +0200563 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300564
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200565 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
566
Ville Syrjälä5deae912018-02-14 21:23:23 +0200567 vlv_update_clrc(plane_state);
568
Ville Syrjälä78587de2017-03-09 17:44:32 +0200569 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä5deae912018-02-14 21:23:23 +0200570 chv_update_csc(plane_state);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200571
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200572 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200573 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
574 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
575 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200576 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200577 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
578 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200579
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200580 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200581 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700582 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200583 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700584
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200585 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300586
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200587 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
588 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
589 I915_WRITE_FW(SPSURF(pipe, plane_id),
590 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
591 POSTING_READ_FW(SPSURF(pipe, plane_id));
592
593 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700594}
595
596static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300597vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700598{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300599 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
600 enum pipe pipe = plane->pipe;
601 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200602 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700603
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200604 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200605
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200606 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
607
608 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
609 POSTING_READ_FW(SPSURF(pipe, plane_id));
610
611 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700612}
613
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200614static bool
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200615vlv_plane_get_hw_state(struct intel_plane *plane,
616 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200617{
618 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
619 enum intel_display_power_domain power_domain;
620 enum plane_id plane_id = plane->id;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200621 bool ret;
622
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200623 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200624 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
625 return false;
626
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200627 ret = I915_READ(SPCNTR(plane->pipe, plane_id)) & SP_ENABLE;
628
629 *pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200630
631 intel_display_power_put(dev_priv, power_domain);
632
633 return ret;
634}
635
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200636static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
637 const struct intel_plane_state *plane_state)
638{
639 struct drm_i915_private *dev_priv =
640 to_i915(plane_state->base.plane->dev);
641 const struct drm_framebuffer *fb = plane_state->base.fb;
642 unsigned int rotation = plane_state->base.rotation;
643 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
644 u32 sprctl;
645
646 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
647
648 if (IS_IVYBRIDGE(dev_priv))
649 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
650
651 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
652 sprctl |= SPRITE_PIPE_CSC_ENABLE;
653
654 switch (fb->format->format) {
655 case DRM_FORMAT_XBGR8888:
656 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
657 break;
658 case DRM_FORMAT_XRGB8888:
659 sprctl |= SPRITE_FORMAT_RGBX888;
660 break;
661 case DRM_FORMAT_YUYV:
662 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
663 break;
664 case DRM_FORMAT_YVYU:
665 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
666 break;
667 case DRM_FORMAT_UYVY:
668 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
669 break;
670 case DRM_FORMAT_VYUY:
671 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
672 break;
673 default:
674 MISSING_CASE(fb->format->format);
675 return 0;
676 }
677
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200678 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
679 sprctl |= SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709;
680
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200681 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
682 sprctl |= SPRITE_YUV_RANGE_CORRECTION_DISABLE;
683
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200684 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
685 sprctl |= SPRITE_TILED;
686
Robert Fossc2c446a2017-05-19 16:50:17 -0400687 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200688 sprctl |= SPRITE_ROTATE_180;
689
690 if (key->flags & I915_SET_COLORKEY_DESTINATION)
691 sprctl |= SPRITE_DEST_KEY;
692 else if (key->flags & I915_SET_COLORKEY_SOURCE)
693 sprctl |= SPRITE_SOURCE_KEY;
694
695 return sprctl;
696}
697
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700698static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300699ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100700 const struct intel_crtc_state *crtc_state,
701 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300703 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
704 const struct drm_framebuffer *fb = plane_state->base.fb;
705 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200706 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200707 u32 sprsurf_offset = plane_state->main.offset;
708 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100709 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300710 int crtc_x = plane_state->base.dst.x1;
711 int crtc_y = plane_state->base.dst.y1;
712 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
713 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200714 uint32_t x = plane_state->main.x;
715 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300716 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
717 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200718 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800719
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800720 /* Sizes are 0 based */
721 src_w--;
722 src_h--;
723 crtc_w--;
724 crtc_h--;
725
Ville Syrjälä8553c182013-12-05 15:51:39 +0200726 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800727 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800728
Ville Syrjälä29490562016-01-20 18:02:50 +0200729 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300730
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200731 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
732
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200733 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200734 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
735 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
736 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200737 }
738
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200739 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
740 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200741
Damien Lespiau5a35e992012-10-26 18:20:12 +0100742 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
743 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100744 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200745 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200746 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200747 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100748 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200749 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100750
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200751 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300752 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200753 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
754 I915_WRITE_FW(SPRCTL(pipe), sprctl);
755 I915_WRITE_FW(SPRSURF(pipe),
756 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
757 POSTING_READ_FW(SPRSURF(pipe));
758
759 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800760}
761
762static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300763ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800764{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300765 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
766 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200767 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800768
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200769 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
770
771 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800772 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300773 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200774 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300775
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200776 I915_WRITE_FW(SPRSURF(pipe), 0);
777 POSTING_READ_FW(SPRSURF(pipe));
778
779 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800780}
781
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200782static bool
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200783ivb_plane_get_hw_state(struct intel_plane *plane,
784 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200785{
786 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
787 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200788 bool ret;
789
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200790 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200791 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
792 return false;
793
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200794 ret = I915_READ(SPRCTL(plane->pipe)) & SPRITE_ENABLE;
795
796 *pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200797
798 intel_display_power_put(dev_priv, power_domain);
799
800 return ret;
801}
802
Ville Syrjäläab330812017-04-21 21:14:32 +0300803static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200804 const struct intel_plane_state *plane_state)
805{
806 struct drm_i915_private *dev_priv =
807 to_i915(plane_state->base.plane->dev);
808 const struct drm_framebuffer *fb = plane_state->base.fb;
809 unsigned int rotation = plane_state->base.rotation;
810 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
811 u32 dvscntr;
812
813 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
814
815 if (IS_GEN6(dev_priv))
816 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
817
818 switch (fb->format->format) {
819 case DRM_FORMAT_XBGR8888:
820 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
821 break;
822 case DRM_FORMAT_XRGB8888:
823 dvscntr |= DVS_FORMAT_RGBX888;
824 break;
825 case DRM_FORMAT_YUYV:
826 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
827 break;
828 case DRM_FORMAT_YVYU:
829 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
830 break;
831 case DRM_FORMAT_UYVY:
832 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
833 break;
834 case DRM_FORMAT_VYUY:
835 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
836 break;
837 default:
838 MISSING_CASE(fb->format->format);
839 return 0;
840 }
841
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200842 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
843 dvscntr |= DVS_YUV_FORMAT_BT709;
844
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200845 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
846 dvscntr |= DVS_YUV_RANGE_CORRECTION_DISABLE;
847
Ville Syrjälä0a375142017-03-17 23:18:00 +0200848 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
849 dvscntr |= DVS_TILED;
850
Robert Fossc2c446a2017-05-19 16:50:17 -0400851 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä0a375142017-03-17 23:18:00 +0200852 dvscntr |= DVS_ROTATE_180;
853
854 if (key->flags & I915_SET_COLORKEY_DESTINATION)
855 dvscntr |= DVS_DEST_KEY;
856 else if (key->flags & I915_SET_COLORKEY_SOURCE)
857 dvscntr |= DVS_SOURCE_KEY;
858
859 return dvscntr;
860}
861
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800862static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300863g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100864 const struct intel_crtc_state *crtc_state,
865 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800866{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300867 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
868 const struct drm_framebuffer *fb = plane_state->base.fb;
869 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200870 u32 dvscntr = plane_state->ctl, dvsscale = 0;
871 u32 dvssurf_offset = plane_state->main.offset;
872 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100873 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300874 int crtc_x = plane_state->base.dst.x1;
875 int crtc_y = plane_state->base.dst.y1;
876 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
877 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200878 uint32_t x = plane_state->main.x;
879 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300880 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
881 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200882 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800883
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800884 /* Sizes are 0 based */
885 src_w--;
886 src_h--;
887 crtc_w--;
888 crtc_h--;
889
Ville Syrjälä8368f012013-12-05 15:51:31 +0200890 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800891 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
892
Ville Syrjälä29490562016-01-20 18:02:50 +0200893 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300894
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200895 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
896
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200897 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200898 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
899 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
900 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200901 }
902
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200903 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
904 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200905
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200906 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200907 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100908 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200909 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100910
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200911 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
912 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
913 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
914 I915_WRITE_FW(DVSSURF(pipe),
915 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
916 POSTING_READ_FW(DVSSURF(pipe));
917
918 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800919}
920
921static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300922g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800923{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300924 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
925 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200926 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800927
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200928 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
929
930 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800931 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200932 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200933
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200934 I915_WRITE_FW(DVSSURF(pipe), 0);
935 POSTING_READ_FW(DVSSURF(pipe));
936
937 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800938}
939
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200940static bool
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200941g4x_plane_get_hw_state(struct intel_plane *plane,
942 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200943{
944 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
945 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200946 bool ret;
947
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200948 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200949 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
950 return false;
951
Ville Syrjäläeade6c82018-01-30 22:38:03 +0200952 ret = I915_READ(DVSCNTR(plane->pipe)) & DVS_ENABLE;
953
954 *pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200955
956 intel_display_power_put(dev_priv, power_domain);
957
958 return ret;
959}
960
Jesse Barnes8ea30862012-01-03 08:05:39 -0800961static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300962intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200963 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300964 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800965{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300966 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
967 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800968 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300969 int crtc_x, crtc_y;
970 unsigned int crtc_w, crtc_h;
971 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300972 struct drm_rect *src = &state->base.src;
973 struct drm_rect *dst = &state->base.dst;
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +0200974 struct drm_rect clip = {};
Ville Syrjälä8a97bbc2017-12-22 21:22:29 +0200975 int max_stride = INTEL_GEN(dev_priv) >= 9 ? 32768 : 16384;
Ville Syrjälä17316932013-04-24 18:52:38 +0300976 int hscale, vscale;
977 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700978 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200979 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +0530980 uint32_t pixel_format = 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800981
Rob Clark1638d302016-11-05 11:08:08 -0400982 *src = drm_plane_state_src(&state->base);
983 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300984
Matt Ropercf4c7c12014-12-04 10:27:42 -0800985 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300986 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200987 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800988 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700989
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800990 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300991 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300992 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800993 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300994 }
995
996 /* FIXME check all gen limits */
Ville Syrjälä8a97bbc2017-12-22 21:22:29 +0200997 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > max_stride) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300998 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
999 return -EINVAL;
1000 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001001
Chandra Konduru225c2282015-05-18 16:18:44 -07001002 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001003 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05301004 if (state->base.fb)
1005 pixel_format = state->base.fb->format->format;
Chandra Konduru225c2282015-05-18 16:18:44 -07001006 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02001007 if (!state->ckey.flags) {
Chandra Konduru225c2282015-05-18 16:18:44 -07001008 can_scale = 1;
1009 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +05301010 max_scale =
1011 skl_max_scale(crtc, crtc_state, pixel_format);
Chandra Konduru225c2282015-05-18 16:18:44 -07001012 } else {
1013 can_scale = 0;
1014 min_scale = DRM_PLANE_HELPER_NO_SCALING;
1015 max_scale = DRM_PLANE_HELPER_NO_SCALING;
1016 }
1017 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +03001018 can_scale = plane->can_scale;
1019 max_scale = plane->max_downscale << 16;
1020 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -07001021 }
1022
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001023 /*
1024 * FIXME the following code does a bunch of fuzzy adjustments to the
1025 * coordinates and sizes. We probably need some way to decide whether
1026 * more strict checking should be done instead.
1027 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001028 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -08001029 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301030
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001031 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001032 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +03001033
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001034 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001035 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001036
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +02001037 if (crtc_state->base.enable)
1038 drm_mode_get_hv_timing(&crtc_state->base.mode,
1039 &clip.x2, &clip.y2);
1040
1041 state->base.visible = drm_rect_clip_scaled(src, dst, &clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001042
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001043 crtc_x = dst->x1;
1044 crtc_y = dst->y1;
1045 crtc_w = drm_rect_width(dst);
1046 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +01001047
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001048 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001049 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001050 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001051 if (hscale < 0) {
1052 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +02001053 drm_rect_debug_print("src: ", src, true);
1054 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001055
1056 return hscale;
1057 }
1058
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001059 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001060 if (vscale < 0) {
1061 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +02001062 drm_rect_debug_print("src: ", src, true);
1063 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001064
1065 return vscale;
1066 }
1067
Ville Syrjälä17316932013-04-24 18:52:38 +03001068 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001069 drm_rect_adjust_size(src,
1070 drm_rect_width(dst) * hscale - drm_rect_width(src),
1071 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +03001072
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001073 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -08001074 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301075
Ville Syrjälä17316932013-04-24 18:52:38 +03001076 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -08001077 WARN_ON(src->x1 < (int) state->base.src_x ||
1078 src->y1 < (int) state->base.src_y ||
1079 src->x2 > (int) state->base.src_x + state->base.src_w ||
1080 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +03001081
1082 /*
1083 * Hardware doesn't handle subpixel coordinates.
1084 * Adjust to (macro)pixel boundary, but be careful not to
1085 * increase the source viewport size, because that could
1086 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +03001087 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001088 src_x = src->x1 >> 16;
1089 src_w = drm_rect_width(src) >> 16;
1090 src_y = src->y1 >> 16;
1091 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +03001092
Maarten Lankhorst5d794282018-05-12 03:03:14 +05301093 if (intel_format_is_yuv(fb->format->format) &&
1094 fb->format->format != DRM_FORMAT_NV12) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001095 src_x &= ~1;
1096 src_w &= ~1;
1097
1098 /*
1099 * Must keep src and dst the
1100 * same if we can't scale.
1101 */
Chandra Konduru225c2282015-05-18 16:18:44 -07001102 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +03001103 crtc_w &= ~1;
1104
1105 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001106 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001107 }
1108 }
1109
1110 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001111 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001112 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001113 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +03001114
Chandra Konduru225c2282015-05-18 16:18:44 -07001115 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +03001116
1117 /* FIXME interlacing min height is 6 */
1118
1119 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001120 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001121
1122 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001123 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001124
Ville Syrjäläac484962016-01-20 21:05:26 +02001125 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +03001126
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001127 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -07001128 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001129 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
1130 return -EINVAL;
1131 }
1132 }
1133
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001134 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -07001135 src->x1 = src_x << 16;
1136 src->x2 = (src_x + src_w) << 16;
1137 src->y1 = src_y << 16;
1138 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001139 }
1140
1141 dst->x1 = crtc_x;
1142 dst->x2 = crtc_x + crtc_w;
1143 dst->y1 = crtc_y;
1144 dst->y2 = crtc_y + crtc_h;
1145
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001146 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +02001147 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001148 if (ret)
1149 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001150
1151 state->ctl = skl_plane_ctl(crtc_state, state);
1152 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001153 ret = i9xx_check_plane_surface(state);
1154 if (ret)
1155 return ret;
1156
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001157 state->ctl = vlv_sprite_ctl(crtc_state, state);
1158 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001159 ret = i9xx_check_plane_surface(state);
1160 if (ret)
1161 return ret;
1162
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001163 state->ctl = ivb_sprite_ctl(crtc_state, state);
1164 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001165 ret = i9xx_check_plane_surface(state);
1166 if (ret)
1167 return ret;
1168
Ville Syrjäläab330812017-04-21 21:14:32 +03001169 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001170 }
1171
James Ausmus4036c782017-11-13 10:11:28 -08001172 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1173 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
1174
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001175 return 0;
1176}
1177
Ville Syrjälä672b3c42018-05-29 21:28:00 +03001178static bool has_dst_key_in_primary_plane(struct drm_i915_private *dev_priv)
1179{
1180 return INTEL_GEN(dev_priv) >= 9;
1181}
1182
1183static void intel_plane_set_ckey(struct intel_plane_state *plane_state,
1184 const struct drm_intel_sprite_colorkey *set)
1185{
1186 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1187 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1188 struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
1189
1190 *key = *set;
1191
1192 /*
1193 * We want src key enabled on the
1194 * sprite and not on the primary.
1195 */
1196 if (plane->id == PLANE_PRIMARY &&
1197 set->flags & I915_SET_COLORKEY_SOURCE)
1198 key->flags = 0;
1199
1200 /*
1201 * On SKL+ we want dst key enabled on
1202 * the primary and not on the sprite.
1203 */
1204 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_PRIMARY &&
1205 set->flags & I915_SET_COLORKEY_DESTINATION)
1206 key->flags = 0;
1207}
1208
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001209int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
1210 struct drm_file *file_priv)
Jesse Barnes8ea30862012-01-03 08:05:39 -08001211{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001212 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001213 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001214 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001215 struct drm_plane_state *plane_state;
1216 struct drm_atomic_state *state;
1217 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001218 int ret = 0;
1219
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02001220 /* ignore the pointless "none" flag */
1221 set->flags &= ~I915_SET_COLORKEY_NONE;
1222
Ville Syrjälä89746e72018-02-06 22:43:33 +02001223 if (set->flags & ~(I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1224 return -EINVAL;
1225
Jesse Barnes8ea30862012-01-03 08:05:39 -08001226 /* Make sure we don't try to enable both src & dest simultaneously */
1227 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1228 return -EINVAL;
1229
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001230 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001231 set->flags & I915_SET_COLORKEY_DESTINATION)
1232 return -EINVAL;
1233
Keith Packard418da172017-03-14 23:25:07 -07001234 plane = drm_plane_find(dev, file_priv, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001235 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1236 return -ENOENT;
1237
Ville Syrjälä672b3c42018-05-29 21:28:00 +03001238 /*
1239 * SKL+ only plane 2 can do destination keying against plane 1.
1240 * Also multiple planes can't do destination keying on the same
1241 * pipe simultaneously.
1242 */
1243 if (INTEL_GEN(dev_priv) >= 9 &&
1244 to_intel_plane(plane)->id >= PLANE_SPRITE1 &&
1245 set->flags & I915_SET_COLORKEY_DESTINATION)
1246 return -EINVAL;
1247
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001248 drm_modeset_acquire_init(&ctx, 0);
1249
1250 state = drm_atomic_state_alloc(plane->dev);
1251 if (!state) {
1252 ret = -ENOMEM;
1253 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001254 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001255 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001256
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001257 while (1) {
1258 plane_state = drm_atomic_get_plane_state(state, plane);
1259 ret = PTR_ERR_OR_ZERO(plane_state);
Ville Syrjälä672b3c42018-05-29 21:28:00 +03001260 if (!ret)
1261 intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
1262
1263 /*
1264 * On some platforms we have to configure
1265 * the dst colorkey on the primary plane.
1266 */
1267 if (!ret && has_dst_key_in_primary_plane(dev_priv)) {
1268 struct intel_crtc *crtc =
1269 intel_get_crtc_for_pipe(dev_priv,
1270 to_intel_plane(plane)->pipe);
1271
1272 plane_state = drm_atomic_get_plane_state(state,
1273 crtc->base.primary);
1274 ret = PTR_ERR_OR_ZERO(plane_state);
1275 if (!ret)
1276 intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
Chandra Konduru6156a452015-04-27 13:48:39 -07001277 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001278
Ville Syrjälä672b3c42018-05-29 21:28:00 +03001279 if (!ret)
1280 ret = drm_atomic_commit(state);
1281
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001282 if (ret != -EDEADLK)
1283 break;
1284
1285 drm_atomic_state_clear(state);
1286 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001287 }
1288
Chris Wilson08536952016-10-14 13:18:18 +01001289 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001290out:
1291 drm_modeset_drop_locks(&ctx);
1292 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001293 return ret;
1294}
1295
Ville Syrjäläab330812017-04-21 21:14:32 +03001296static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001297 DRM_FORMAT_XRGB8888,
1298 DRM_FORMAT_YUYV,
1299 DRM_FORMAT_YVYU,
1300 DRM_FORMAT_UYVY,
1301 DRM_FORMAT_VYUY,
1302};
1303
Ben Widawsky714244e2017-08-01 09:58:16 -07001304static const uint64_t i9xx_plane_format_modifiers[] = {
1305 I915_FORMAT_MOD_X_TILED,
1306 DRM_FORMAT_MOD_LINEAR,
1307 DRM_FORMAT_MOD_INVALID
1308};
1309
Damien Lespiaudada2d52015-05-12 16:13:22 +01001310static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001311 DRM_FORMAT_XBGR8888,
1312 DRM_FORMAT_XRGB8888,
1313 DRM_FORMAT_YUYV,
1314 DRM_FORMAT_YVYU,
1315 DRM_FORMAT_UYVY,
1316 DRM_FORMAT_VYUY,
1317};
1318
Damien Lespiaudada2d52015-05-12 16:13:22 +01001319static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001320 DRM_FORMAT_RGB565,
1321 DRM_FORMAT_ABGR8888,
1322 DRM_FORMAT_ARGB8888,
1323 DRM_FORMAT_XBGR8888,
1324 DRM_FORMAT_XRGB8888,
1325 DRM_FORMAT_XBGR2101010,
1326 DRM_FORMAT_ABGR2101010,
1327 DRM_FORMAT_YUYV,
1328 DRM_FORMAT_YVYU,
1329 DRM_FORMAT_UYVY,
1330 DRM_FORMAT_VYUY,
1331};
1332
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001333static uint32_t skl_plane_formats[] = {
1334 DRM_FORMAT_RGB565,
1335 DRM_FORMAT_ABGR8888,
1336 DRM_FORMAT_ARGB8888,
1337 DRM_FORMAT_XBGR8888,
1338 DRM_FORMAT_XRGB8888,
1339 DRM_FORMAT_YUYV,
1340 DRM_FORMAT_YVYU,
1341 DRM_FORMAT_UYVY,
1342 DRM_FORMAT_VYUY,
1343};
1344
Chandra Konduru429204f2018-05-12 03:03:17 +05301345static uint32_t skl_planar_formats[] = {
1346 DRM_FORMAT_RGB565,
1347 DRM_FORMAT_ABGR8888,
1348 DRM_FORMAT_ARGB8888,
1349 DRM_FORMAT_XBGR8888,
1350 DRM_FORMAT_XRGB8888,
1351 DRM_FORMAT_YUYV,
1352 DRM_FORMAT_YVYU,
1353 DRM_FORMAT_UYVY,
1354 DRM_FORMAT_VYUY,
1355 DRM_FORMAT_NV12,
1356};
1357
Ville Syrjälä77064e22017-12-22 21:22:28 +02001358static const uint64_t skl_plane_format_modifiers_noccs[] = {
1359 I915_FORMAT_MOD_Yf_TILED,
1360 I915_FORMAT_MOD_Y_TILED,
1361 I915_FORMAT_MOD_X_TILED,
1362 DRM_FORMAT_MOD_LINEAR,
1363 DRM_FORMAT_MOD_INVALID
1364};
1365
1366static const uint64_t skl_plane_format_modifiers_ccs[] = {
1367 I915_FORMAT_MOD_Yf_TILED_CCS,
1368 I915_FORMAT_MOD_Y_TILED_CCS,
Ville Syrjälä74ac1602017-12-22 21:22:26 +02001369 I915_FORMAT_MOD_Yf_TILED,
1370 I915_FORMAT_MOD_Y_TILED,
Ben Widawsky714244e2017-08-01 09:58:16 -07001371 I915_FORMAT_MOD_X_TILED,
1372 DRM_FORMAT_MOD_LINEAR,
1373 DRM_FORMAT_MOD_INVALID
1374};
1375
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001376static bool g4x_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001377{
1378 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001379 case DRM_FORMAT_XRGB8888:
1380 case DRM_FORMAT_YUYV:
1381 case DRM_FORMAT_YVYU:
1382 case DRM_FORMAT_UYVY:
1383 case DRM_FORMAT_VYUY:
1384 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1385 modifier == I915_FORMAT_MOD_X_TILED)
1386 return true;
1387 /* fall through */
1388 default:
1389 return false;
1390 }
1391}
1392
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001393static bool snb_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001394{
1395 switch (format) {
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001396 case DRM_FORMAT_XRGB8888:
1397 case DRM_FORMAT_XBGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001398 case DRM_FORMAT_YUYV:
1399 case DRM_FORMAT_YVYU:
1400 case DRM_FORMAT_UYVY:
1401 case DRM_FORMAT_VYUY:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001402 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1403 modifier == I915_FORMAT_MOD_X_TILED)
1404 return true;
1405 /* fall through */
1406 default:
1407 return false;
1408 }
1409}
1410
1411static bool vlv_mod_supported(uint32_t format, uint64_t modifier)
1412{
1413 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001414 case DRM_FORMAT_RGB565:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001415 case DRM_FORMAT_ABGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001416 case DRM_FORMAT_ARGB8888:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001417 case DRM_FORMAT_XBGR8888:
1418 case DRM_FORMAT_XRGB8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001419 case DRM_FORMAT_XBGR2101010:
1420 case DRM_FORMAT_ABGR2101010:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001421 case DRM_FORMAT_YUYV:
1422 case DRM_FORMAT_YVYU:
1423 case DRM_FORMAT_UYVY:
1424 case DRM_FORMAT_VYUY:
Ben Widawsky714244e2017-08-01 09:58:16 -07001425 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1426 modifier == I915_FORMAT_MOD_X_TILED)
1427 return true;
1428 /* fall through */
1429 default:
1430 return false;
1431 }
1432}
1433
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001434static bool skl_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001435{
Ben Widawsky714244e2017-08-01 09:58:16 -07001436 switch (format) {
1437 case DRM_FORMAT_XRGB8888:
1438 case DRM_FORMAT_XBGR8888:
1439 case DRM_FORMAT_ARGB8888:
1440 case DRM_FORMAT_ABGR8888:
Ville Syrjälä77064e22017-12-22 21:22:28 +02001441 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
1442 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
1443 return true;
1444 /* fall through */
Ben Widawsky714244e2017-08-01 09:58:16 -07001445 case DRM_FORMAT_RGB565:
1446 case DRM_FORMAT_XRGB2101010:
1447 case DRM_FORMAT_XBGR2101010:
1448 case DRM_FORMAT_YUYV:
1449 case DRM_FORMAT_YVYU:
1450 case DRM_FORMAT_UYVY:
1451 case DRM_FORMAT_VYUY:
Chandra Konduru429204f2018-05-12 03:03:17 +05301452 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -07001453 if (modifier == I915_FORMAT_MOD_Yf_TILED)
1454 return true;
1455 /* fall through */
1456 case DRM_FORMAT_C8:
1457 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1458 modifier == I915_FORMAT_MOD_X_TILED ||
1459 modifier == I915_FORMAT_MOD_Y_TILED)
1460 return true;
1461 /* fall through */
1462 default:
1463 return false;
1464 }
1465}
1466
1467static bool intel_sprite_plane_format_mod_supported(struct drm_plane *plane,
Ville Syrjäläb4686c42018-05-30 19:59:22 +03001468 uint32_t format,
1469 uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001470{
1471 struct drm_i915_private *dev_priv = to_i915(plane->dev);
1472
1473 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
1474 return false;
1475
1476 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
1477 modifier != DRM_FORMAT_MOD_LINEAR)
1478 return false;
1479
1480 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001481 return skl_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001482 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001483 return vlv_mod_supported(format, modifier);
1484 else if (INTEL_GEN(dev_priv) >= 6)
1485 return snb_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001486 else
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001487 return g4x_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001488}
1489
Colin Ian King2d567582017-08-11 14:49:38 +01001490static const struct drm_plane_funcs intel_sprite_plane_funcs = {
Ville Syrjäläb4686c42018-05-30 19:59:22 +03001491 .update_plane = drm_atomic_helper_update_plane,
1492 .disable_plane = drm_atomic_helper_disable_plane,
1493 .destroy = intel_plane_destroy,
1494 .atomic_get_property = intel_plane_atomic_get_property,
1495 .atomic_set_property = intel_plane_atomic_set_property,
1496 .atomic_duplicate_state = intel_plane_duplicate_state,
1497 .atomic_destroy_state = intel_plane_destroy_state,
1498 .format_mod_supported = intel_sprite_plane_format_mod_supported,
Ben Widawsky714244e2017-08-01 09:58:16 -07001499};
1500
Ville Syrjälä77064e22017-12-22 21:22:28 +02001501bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, enum plane_id plane_id)
1503{
1504 if (plane_id == PLANE_CURSOR)
1505 return false;
1506
1507 if (INTEL_GEN(dev_priv) >= 10)
1508 return true;
1509
1510 if (IS_GEMINILAKE(dev_priv))
1511 return pipe != PIPE_C;
1512
1513 return pipe != PIPE_C &&
1514 (plane_id == PLANE_PRIMARY ||
1515 plane_id == PLANE_SPRITE0);
1516}
1517
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001518struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001519intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1520 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001521{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001522 struct intel_plane *intel_plane = NULL;
1523 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001524 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001525 const uint32_t *plane_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -07001526 const uint64_t *modifiers;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001527 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001528 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001529 int ret;
1530
Daniel Vetterb14c5672013-09-19 12:18:32 +02001531 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001532 if (!intel_plane) {
1533 ret = -ENOMEM;
1534 goto fail;
1535 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001536
Matt Roper8e7d6882015-01-21 16:35:41 -08001537 state = intel_create_plane_state(&intel_plane->base);
1538 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001539 ret = -ENOMEM;
1540 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001541 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001542 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001543
Ville Syrjälä77064e22017-12-22 21:22:28 +02001544 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001545 intel_plane->can_scale = true;
1546 state->scaler_id = -1;
1547
1548 intel_plane->update_plane = skl_update_plane;
1549 intel_plane->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001550 intel_plane->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001551
Chandra Konduru429204f2018-05-12 03:03:17 +05301552 if (skl_plane_has_planar(dev_priv, pipe,
1553 PLANE_SPRITE0 + plane)) {
1554 plane_formats = skl_planar_formats;
1555 num_plane_formats = ARRAY_SIZE(skl_planar_formats);
1556 } else {
1557 plane_formats = skl_plane_formats;
1558 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1559 }
Ben Widawsky714244e2017-08-01 09:58:16 -07001560
Ville Syrjälä77064e22017-12-22 21:22:28 +02001561 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_SPRITE0 + plane))
1562 modifiers = skl_plane_format_modifiers_ccs;
1563 else
1564 modifiers = skl_plane_format_modifiers_noccs;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001565 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1566 intel_plane->can_scale = false;
1567 intel_plane->max_downscale = 1;
1568
1569 intel_plane->update_plane = vlv_update_plane;
1570 intel_plane->disable_plane = vlv_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001571 intel_plane->get_hw_state = vlv_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001572
1573 plane_formats = vlv_plane_formats;
1574 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001575 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001576 } else if (INTEL_GEN(dev_priv) >= 7) {
1577 if (IS_IVYBRIDGE(dev_priv)) {
1578 intel_plane->can_scale = true;
1579 intel_plane->max_downscale = 2;
1580 } else {
1581 intel_plane->can_scale = false;
1582 intel_plane->max_downscale = 1;
1583 }
1584
1585 intel_plane->update_plane = ivb_update_plane;
1586 intel_plane->disable_plane = ivb_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001587 intel_plane->get_hw_state = ivb_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001588
1589 plane_formats = snb_plane_formats;
1590 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001591 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001592 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001593 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001594 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001595
Ville Syrjäläab330812017-04-21 21:14:32 +03001596 intel_plane->update_plane = g4x_update_plane;
1597 intel_plane->disable_plane = g4x_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001598 intel_plane->get_hw_state = g4x_plane_get_hw_state;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001599
Ben Widawsky714244e2017-08-01 09:58:16 -07001600 modifiers = i9xx_plane_format_modifiers;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001601 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001602 plane_formats = snb_plane_formats;
1603 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1604 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001605 plane_formats = g4x_plane_formats;
1606 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001607 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001608 }
1609
Dave Airlie5481e272016-10-25 16:36:13 +10001610 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001611 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001612 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1613 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001614 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1615 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001616 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1617 DRM_MODE_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001618 } else {
1619 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001620 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001621 }
1622
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001623 intel_plane->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +02001624 intel_plane->i9xx_plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001625 intel_plane->id = PLANE_SPRITE0 + plane;
Ville Syrjäläc19e1122018-01-23 20:33:43 +02001626 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, intel_plane->id);
Matt Roperc59cb172014-12-01 15:40:16 -08001627 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001628
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001629 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001630
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001631 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001632 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001633 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001634 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001635 modifiers,
1636 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001637 "plane %d%c", plane + 2, pipe_name(pipe));
1638 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001639 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001640 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001641 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001642 modifiers,
1643 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001644 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001645 if (ret)
1646 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001647
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001648 drm_plane_create_rotation_property(&intel_plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -04001649 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001650 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301651
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02001652 drm_plane_create_color_properties(&intel_plane->base,
1653 BIT(DRM_COLOR_YCBCR_BT601) |
1654 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02001655 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
1656 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +02001657 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02001658 DRM_COLOR_YCBCR_LIMITED_RANGE);
1659
Matt Roperea2c67b2014-12-23 10:41:52 -08001660 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1661
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001662 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001663
1664fail:
1665 kfree(state);
1666 kfree(intel_plane);
1667
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001668 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001669}