blob: 9cd4be02084073b9da68952ce1d00ba173e1716f [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Ben Widawsky714244e2017-08-01 09:58:16 -070033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030036#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070037#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080038#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080039#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080042#include "i915_drv.h"
43
Ville Syrjälä38f24f22018-02-14 21:23:24 +020044bool intel_format_is_yuv(u32 format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030045{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
Chandra Kondurua589b132018-04-09 09:11:12 +053051 case DRM_FORMAT_NV12:
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030052 return true;
53 default:
54 return false;
55 }
56}
57
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030058int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
59 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030060{
61 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030062 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030063 return 1;
64
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030065 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
66 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030067}
68
Daniel Vetter69208c92017-10-10 11:18:16 +020069/* FIXME: We should instead only take spinlocks once for the entire update
70 * instead of once per mmio. */
71#if IS_ENABLED(CONFIG_PROVE_LOCKING)
72#define VBLANK_EVASION_TIME_US 250
73#else
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010074#define VBLANK_EVASION_TIME_US 100
Daniel Vetter69208c92017-10-10 11:18:16 +020075#endif
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010076
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020077/**
78 * intel_pipe_update_start() - start update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030079 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 *
81 * Mark the start of an update to pipe registers that should be updated
82 * atomically regarding vblank. If the next vblank will happens within
83 * the next 100 us, this function waits until the vblank passes.
84 *
85 * After a successful call to this function, interrupts will be disabled
86 * until a subsequent call to intel_pipe_update_end(). That is done to
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030087 * avoid random delays.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020088 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030089void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030091 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020092 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030093 const struct drm_display_mode *adjusted_mode = &new_crtc_state->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 long timeout = msecs_to_jiffies_timeout(1);
95 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030096 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020097 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030098 intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 DEFINE_WAIT(wait);
100
Ville Syrjälä124abe02015-09-08 13:40:45 +0300101 vblank_start = adjusted_mode->crtc_vblank_start;
102 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 vblank_start = DIV_ROUND_UP(vblank_start, 2);
104
105 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100106 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
107 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108 max = vblank_start - 1;
109
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200110 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200111
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300112 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200113 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300114
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100115 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200116 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
Jesse Barnesd637ce32015-09-17 08:08:32 -0700118 crtc->debug.min_vbl = min;
119 crtc->debug.max_vbl = max;
120 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300121
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300122 for (;;) {
123 /*
124 * prepare_to_wait() has a memory barrier, which guarantees
125 * other CPUs can see the task state update by the time we
126 * read the scanline.
127 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300128 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300129
130 scanline = intel_get_crtc_scanline(crtc);
131 if (scanline < min || scanline > max)
132 break;
133
Tarun9ba59b72018-05-02 16:33:00 -0700134 if (!timeout) {
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135 DRM_ERROR("Potential atomic update failure on pipe %c\n",
136 pipe_name(crtc->pipe));
137 break;
138 }
139
140 local_irq_enable();
141
142 timeout = schedule_timeout(timeout);
143
144 local_irq_disable();
145 }
146
Ville Syrjälä210871b62014-05-22 19:00:50 +0300147 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300148
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100149 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300150
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +0200151 /*
152 * On VLV/CHV DSI the scanline counter would appear to
153 * increment approx. 1/3 of a scanline before start of vblank.
154 * The registers still get latched at start of vblank however.
155 * This means we must not write any registers on the first
156 * line of vblank (since not the whole line is actually in
157 * vblank). And unfortunately we can't use the interrupt to
158 * wait here since it will fire too soon. We could use the
159 * frame start interrupt instead since it will fire after the
160 * critical scanline, but that would require more changes
161 * in the interrupt code. So for now we'll just do the nasty
162 * thing and poll for the bad scanline to pass us by.
163 *
164 * FIXME figure out if BXT+ DSI suffers from this as well
165 */
166 while (need_vlv_dsi_wa && scanline == vblank_start)
167 scanline = intel_get_crtc_scanline(crtc);
168
Jesse Barneseb120ef2015-09-15 14:19:32 -0700169 crtc->debug.scanline_start = scanline;
170 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200171 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300172
Jesse Barnesd637ce32015-09-17 08:08:32 -0700173 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300174}
175
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200176/**
177 * intel_pipe_update_end() - end update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300178 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200179 *
180 * Mark the end of an update started with intel_pipe_update_start(). This
181 * re-enables interrupts and verifies the update was actually completed
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300182 * before a vblank.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200183 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300184void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300185{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300186 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300187 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700188 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200189 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200190 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500191 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300192
Jesse Barnesd637ce32015-09-17 08:08:32 -0700193 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300194
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200195 /* We're still in the vblank-evade critical section, this can't race.
196 * Would be slightly nice to just grab the vblank count and arm the
197 * event outside of the critical section - the spinlock might spin for a
198 * while ... */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300199 if (new_crtc_state->base.event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200200 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
201
202 spin_lock(&crtc->base.dev->event_lock);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300203 drm_crtc_arm_vblank_event(&crtc->base, new_crtc_state->base.event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200204 spin_unlock(&crtc->base.dev->event_lock);
205
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300206 new_crtc_state->base.event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200207 }
208
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300209 local_irq_enable();
210
Bing Niua94f2b92017-03-08 15:14:03 -0500211 if (intel_vgpu_active(dev_priv))
212 return;
213
Jesse Barneseb120ef2015-09-15 14:19:32 -0700214 if (crtc->debug.start_vbl_count &&
215 crtc->debug.start_vbl_count != end_vbl_count) {
216 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
217 pipe_name(pipe), crtc->debug.start_vbl_count,
218 end_vbl_count,
219 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
220 crtc->debug.min_vbl, crtc->debug.max_vbl,
221 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300222 }
223#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
224 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
225 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100226 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
227 pipe_name(pipe),
228 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
229 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300230#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300231}
232
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +0300233void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300234skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100235 const struct intel_crtc_state *crtc_state,
236 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000237{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300238 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
239 const struct drm_framebuffer *fb = plane_state->base.fb;
240 enum plane_id plane_id = plane->id;
241 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200242 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100243 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200244 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200245 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200246 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700247 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300248 int crtc_x = plane_state->base.dst.x1;
249 int crtc_y = plane_state->base.dst.y1;
250 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
251 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200252 uint32_t x = plane_state->main.x;
253 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300254 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
255 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200256 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000257
Ville Syrjälä6687c902015-09-15 13:16:41 +0300258 /* Sizes are 0 based */
259 src_w--;
260 src_h--;
261 crtc_w--;
262 crtc_h--;
263
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200264 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
265
James Ausmus4036c782017-11-13 10:11:28 -0800266 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200267 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
James Ausmus4036c782017-11-13 10:11:28 -0800268 plane_state->color_ctl);
Ville Syrjälä38f24f22018-02-14 21:23:24 +0200269
Ville Syrjälä78587de2017-03-09 17:44:32 +0200270 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200271 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
272 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
273 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200274 }
275
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200276 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
277 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
278 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700279 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
280 (plane_state->aux.offset - surf_addr) | aux_stride);
281 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
282 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700283
284 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100285 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100286 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300287 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700288
Imre Deak7494bcd2016-05-12 16:18:49 +0300289 scaler = &crtc_state->scaler_state.scalers[scaler_id];
290
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200291 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
292 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
293 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
294 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
295 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
296 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700297
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200298 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700299 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200300 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700301 }
302
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200303 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
304 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
305 intel_plane_ggtt_offset(plane_state) + surf_addr);
306 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
307
308 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000309}
310
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +0300311void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300312skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000313{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300314 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
315 enum plane_id plane_id = plane->id;
316 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200317 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000318
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200319 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000320
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200321 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
322
323 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
324 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
325
326 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000327}
328
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200329bool
330skl_plane_get_hw_state(struct intel_plane *plane)
331{
332 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
333 enum intel_display_power_domain power_domain;
334 enum plane_id plane_id = plane->id;
335 enum pipe pipe = plane->pipe;
336 bool ret;
337
338 power_domain = POWER_DOMAIN_PIPE(pipe);
339 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
340 return false;
341
342 ret = I915_READ(PLANE_CTL(pipe, plane_id)) & PLANE_CTL_ENABLE;
343
344 intel_display_power_put(dev_priv, power_domain);
345
346 return ret;
347}
348
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000349static void
Ville Syrjälä5deae912018-02-14 21:23:23 +0200350chv_update_csc(const struct intel_plane_state *plane_state)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300351{
Ville Syrjälä5deae912018-02-14 21:23:23 +0200352 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300353 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä5deae912018-02-14 21:23:23 +0200354 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300355 enum plane_id plane_id = plane->id;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200356 /*
357 * |r| | c0 c1 c2 | |cr|
358 * |g| = | c3 c4 c5 | x |y |
359 * |b| | c6 c7 c8 | |cb|
360 *
361 * Coefficients are s3.12.
362 *
363 * Cb and Cr apparently come in as signed already, and
364 * we always get full range data in on account of CLRC0/1.
365 */
366 static const s16 csc_matrix[][9] = {
367 /* BT.601 full range YCbCr -> full range RGB */
368 [DRM_COLOR_YCBCR_BT601] = {
369 5743, 4096, 0,
370 -2925, 4096, -1410,
371 0, 4096, 7258,
372 },
373 /* BT.709 full range YCbCr -> full range RGB */
374 [DRM_COLOR_YCBCR_BT709] = {
375 6450, 4096, 0,
376 -1917, 4096, -767,
377 0, 4096, 7601,
378 },
379 };
380 const s16 *csc = csc_matrix[plane_state->base.color_encoding];
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300381
382 /* Seems RGB data bypasses the CSC always */
Ville Syrjälä38f24f22018-02-14 21:23:24 +0200383 if (!intel_format_is_yuv(fb->format->format))
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300384 return;
385
Ville Syrjälä5deae912018-02-14 21:23:23 +0200386 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200387 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
388 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300389
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200390 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(csc[1]) | SPCSC_C0(csc[0]));
391 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(csc[3]) | SPCSC_C0(csc[2]));
392 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(csc[5]) | SPCSC_C0(csc[4]));
393 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(csc[7]) | SPCSC_C0(csc[6]));
394 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(csc[8]));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300395
Ville Syrjälä5deae912018-02-14 21:23:23 +0200396 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(1023) | SPCSC_IMIN(0));
397 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
398 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300399
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200400 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
401 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
402 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300403}
404
Ville Syrjälä5deae912018-02-14 21:23:23 +0200405#define SIN_0 0
406#define COS_0 1
407
408static void
409vlv_update_clrc(const struct intel_plane_state *plane_state)
410{
411 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
412 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
413 const struct drm_framebuffer *fb = plane_state->base.fb;
414 enum pipe pipe = plane->pipe;
415 enum plane_id plane_id = plane->id;
416 int contrast, brightness, sh_scale, sh_sin, sh_cos;
417
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200418 if (intel_format_is_yuv(fb->format->format) &&
419 plane_state->base.color_range == DRM_COLOR_YCBCR_LIMITED_RANGE) {
Ville Syrjälä5deae912018-02-14 21:23:23 +0200420 /*
421 * Expand limited range to full range:
422 * Contrast is applied first and is used to expand Y range.
423 * Brightness is applied second and is used to remove the
424 * offset from Y. Saturation/hue is used to expand CbCr range.
425 */
426 contrast = DIV_ROUND_CLOSEST(255 << 6, 235 - 16);
427 brightness = -DIV_ROUND_CLOSEST(16 * 255, 235 - 16);
428 sh_scale = DIV_ROUND_CLOSEST(128 << 7, 240 - 128);
429 sh_sin = SIN_0 * sh_scale;
430 sh_cos = COS_0 * sh_scale;
431 } else {
432 /* Pass-through everything. */
433 contrast = 1 << 6;
434 brightness = 0;
435 sh_scale = 1 << 7;
436 sh_sin = SIN_0 * sh_scale;
437 sh_cos = COS_0 * sh_scale;
438 }
439
440 /* FIXME these register are single buffered :( */
441 I915_WRITE_FW(SPCLRC0(pipe, plane_id),
442 SP_CONTRAST(contrast) | SP_BRIGHTNESS(brightness));
443 I915_WRITE_FW(SPCLRC1(pipe, plane_id),
444 SP_SH_SIN(sh_sin) | SP_SH_COS(sh_cos));
445}
446
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200447static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
448 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700449{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200450 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200451 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100452 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200453 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700454
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200455 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700456
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200457 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700458 case DRM_FORMAT_YUYV:
459 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
460 break;
461 case DRM_FORMAT_YVYU:
462 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
463 break;
464 case DRM_FORMAT_UYVY:
465 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
466 break;
467 case DRM_FORMAT_VYUY:
468 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
469 break;
470 case DRM_FORMAT_RGB565:
471 sprctl |= SP_FORMAT_BGR565;
472 break;
473 case DRM_FORMAT_XRGB8888:
474 sprctl |= SP_FORMAT_BGRX8888;
475 break;
476 case DRM_FORMAT_ARGB8888:
477 sprctl |= SP_FORMAT_BGRA8888;
478 break;
479 case DRM_FORMAT_XBGR2101010:
480 sprctl |= SP_FORMAT_RGBX1010102;
481 break;
482 case DRM_FORMAT_ABGR2101010:
483 sprctl |= SP_FORMAT_RGBA1010102;
484 break;
485 case DRM_FORMAT_XBGR8888:
486 sprctl |= SP_FORMAT_RGBX8888;
487 break;
488 case DRM_FORMAT_ABGR8888:
489 sprctl |= SP_FORMAT_RGBA8888;
490 break;
491 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200492 MISSING_CASE(fb->format->format);
493 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700494 }
495
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200496 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
497 sprctl |= SP_YUV_FORMAT_BT709;
498
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200499 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700500 sprctl |= SP_TILED;
501
Robert Fossc2c446a2017-05-19 16:50:17 -0400502 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200503 sprctl |= SP_ROTATE_180;
504
Robert Fossc2c446a2017-05-19 16:50:17 -0400505 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200506 sprctl |= SP_MIRROR;
507
Ville Syrjälä78587de2017-03-09 17:44:32 +0200508 if (key->flags & I915_SET_COLORKEY_SOURCE)
509 sprctl |= SP_SOURCE_KEY;
510
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200511 return sprctl;
512}
513
514static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300515vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200516 const struct intel_crtc_state *crtc_state,
517 const struct intel_plane_state *plane_state)
518{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300519 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
520 const struct drm_framebuffer *fb = plane_state->base.fb;
521 enum pipe pipe = plane->pipe;
522 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200523 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200524 u32 sprsurf_offset = plane_state->main.offset;
525 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200526 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
527 int crtc_x = plane_state->base.dst.x1;
528 int crtc_y = plane_state->base.dst.y1;
529 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
530 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200531 uint32_t x = plane_state->main.x;
532 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200533 unsigned long irqflags;
534
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700535 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700536 crtc_w--;
537 crtc_h--;
538
Ville Syrjälä29490562016-01-20 18:02:50 +0200539 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300540
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200541 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
542
Ville Syrjälä5deae912018-02-14 21:23:23 +0200543 vlv_update_clrc(plane_state);
544
Ville Syrjälä78587de2017-03-09 17:44:32 +0200545 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä5deae912018-02-14 21:23:23 +0200546 chv_update_csc(plane_state);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200547
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200548 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200549 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
550 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
551 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200552 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200553 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
554 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200555
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200556 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200557 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700558 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200559 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700560
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200561 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300562
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200563 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
564 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
565 I915_WRITE_FW(SPSURF(pipe, plane_id),
566 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
567 POSTING_READ_FW(SPSURF(pipe, plane_id));
568
569 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700570}
571
572static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300573vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700574{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300575 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
576 enum pipe pipe = plane->pipe;
577 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200578 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700579
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200580 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200581
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200582 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
583
584 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
585 POSTING_READ_FW(SPSURF(pipe, plane_id));
586
587 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700588}
589
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200590static bool
591vlv_plane_get_hw_state(struct intel_plane *plane)
592{
593 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
594 enum intel_display_power_domain power_domain;
595 enum plane_id plane_id = plane->id;
596 enum pipe pipe = plane->pipe;
597 bool ret;
598
599 power_domain = POWER_DOMAIN_PIPE(pipe);
600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
601 return false;
602
603 ret = I915_READ(SPCNTR(pipe, plane_id)) & SP_ENABLE;
604
605 intel_display_power_put(dev_priv, power_domain);
606
607 return ret;
608}
609
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200610static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
611 const struct intel_plane_state *plane_state)
612{
613 struct drm_i915_private *dev_priv =
614 to_i915(plane_state->base.plane->dev);
615 const struct drm_framebuffer *fb = plane_state->base.fb;
616 unsigned int rotation = plane_state->base.rotation;
617 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
618 u32 sprctl;
619
620 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
621
622 if (IS_IVYBRIDGE(dev_priv))
623 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
624
625 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
626 sprctl |= SPRITE_PIPE_CSC_ENABLE;
627
628 switch (fb->format->format) {
629 case DRM_FORMAT_XBGR8888:
630 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
631 break;
632 case DRM_FORMAT_XRGB8888:
633 sprctl |= SPRITE_FORMAT_RGBX888;
634 break;
635 case DRM_FORMAT_YUYV:
636 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
637 break;
638 case DRM_FORMAT_YVYU:
639 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
640 break;
641 case DRM_FORMAT_UYVY:
642 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
643 break;
644 case DRM_FORMAT_VYUY:
645 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
646 break;
647 default:
648 MISSING_CASE(fb->format->format);
649 return 0;
650 }
651
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200652 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
653 sprctl |= SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709;
654
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200655 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
656 sprctl |= SPRITE_YUV_RANGE_CORRECTION_DISABLE;
657
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200658 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
659 sprctl |= SPRITE_TILED;
660
Robert Fossc2c446a2017-05-19 16:50:17 -0400661 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200662 sprctl |= SPRITE_ROTATE_180;
663
664 if (key->flags & I915_SET_COLORKEY_DESTINATION)
665 sprctl |= SPRITE_DEST_KEY;
666 else if (key->flags & I915_SET_COLORKEY_SOURCE)
667 sprctl |= SPRITE_SOURCE_KEY;
668
669 return sprctl;
670}
671
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700672static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300673ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100674 const struct intel_crtc_state *crtc_state,
675 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800676{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300677 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
678 const struct drm_framebuffer *fb = plane_state->base.fb;
679 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200680 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200681 u32 sprsurf_offset = plane_state->main.offset;
682 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100683 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300684 int crtc_x = plane_state->base.dst.x1;
685 int crtc_y = plane_state->base.dst.y1;
686 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
687 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200688 uint32_t x = plane_state->main.x;
689 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300690 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
691 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200692 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800693
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 /* Sizes are 0 based */
695 src_w--;
696 src_h--;
697 crtc_w--;
698 crtc_h--;
699
Ville Syrjälä8553c182013-12-05 15:51:39 +0200700 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800701 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702
Ville Syrjälä29490562016-01-20 18:02:50 +0200703 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300704
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200705 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
706
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200707 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200708 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
709 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
710 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200711 }
712
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200713 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
714 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200715
Damien Lespiau5a35e992012-10-26 18:20:12 +0100716 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
717 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100718 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200719 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200720 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200721 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100722 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200723 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100724
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200725 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300726 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200727 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
728 I915_WRITE_FW(SPRCTL(pipe), sprctl);
729 I915_WRITE_FW(SPRSURF(pipe),
730 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
731 POSTING_READ_FW(SPRSURF(pipe));
732
733 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800734}
735
736static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300737ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800738{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300739 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
740 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200741 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200743 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
744
745 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800746 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300747 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200748 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300749
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200750 I915_WRITE_FW(SPRSURF(pipe), 0);
751 POSTING_READ_FW(SPRSURF(pipe));
752
753 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800754}
755
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200756static bool
757ivb_plane_get_hw_state(struct intel_plane *plane)
758{
759 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
760 enum intel_display_power_domain power_domain;
761 enum pipe pipe = plane->pipe;
762 bool ret;
763
764 power_domain = POWER_DOMAIN_PIPE(pipe);
765 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
766 return false;
767
768 ret = I915_READ(SPRCTL(pipe)) & SPRITE_ENABLE;
769
770 intel_display_power_put(dev_priv, power_domain);
771
772 return ret;
773}
774
Ville Syrjäläab330812017-04-21 21:14:32 +0300775static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200776 const struct intel_plane_state *plane_state)
777{
778 struct drm_i915_private *dev_priv =
779 to_i915(plane_state->base.plane->dev);
780 const struct drm_framebuffer *fb = plane_state->base.fb;
781 unsigned int rotation = plane_state->base.rotation;
782 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
783 u32 dvscntr;
784
785 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
786
787 if (IS_GEN6(dev_priv))
788 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
789
790 switch (fb->format->format) {
791 case DRM_FORMAT_XBGR8888:
792 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
793 break;
794 case DRM_FORMAT_XRGB8888:
795 dvscntr |= DVS_FORMAT_RGBX888;
796 break;
797 case DRM_FORMAT_YUYV:
798 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
799 break;
800 case DRM_FORMAT_YVYU:
801 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
802 break;
803 case DRM_FORMAT_UYVY:
804 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
805 break;
806 case DRM_FORMAT_VYUY:
807 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
808 break;
809 default:
810 MISSING_CASE(fb->format->format);
811 return 0;
812 }
813
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +0200814 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
815 dvscntr |= DVS_YUV_FORMAT_BT709;
816
Ville Syrjäläc8624ed2018-02-14 21:23:27 +0200817 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
818 dvscntr |= DVS_YUV_RANGE_CORRECTION_DISABLE;
819
Ville Syrjälä0a375142017-03-17 23:18:00 +0200820 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
821 dvscntr |= DVS_TILED;
822
Robert Fossc2c446a2017-05-19 16:50:17 -0400823 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä0a375142017-03-17 23:18:00 +0200824 dvscntr |= DVS_ROTATE_180;
825
826 if (key->flags & I915_SET_COLORKEY_DESTINATION)
827 dvscntr |= DVS_DEST_KEY;
828 else if (key->flags & I915_SET_COLORKEY_SOURCE)
829 dvscntr |= DVS_SOURCE_KEY;
830
831 return dvscntr;
832}
833
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800834static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300835g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100836 const struct intel_crtc_state *crtc_state,
837 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800838{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300839 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
840 const struct drm_framebuffer *fb = plane_state->base.fb;
841 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200842 u32 dvscntr = plane_state->ctl, dvsscale = 0;
843 u32 dvssurf_offset = plane_state->main.offset;
844 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100845 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300846 int crtc_x = plane_state->base.dst.x1;
847 int crtc_y = plane_state->base.dst.y1;
848 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
849 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200850 uint32_t x = plane_state->main.x;
851 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300852 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
853 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200854 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800855
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800856 /* Sizes are 0 based */
857 src_w--;
858 src_h--;
859 crtc_w--;
860 crtc_h--;
861
Ville Syrjälä8368f012013-12-05 15:51:31 +0200862 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800863 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
864
Ville Syrjälä29490562016-01-20 18:02:50 +0200865 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300866
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200869 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200870 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
871 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
872 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200873 }
874
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200875 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
876 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200877
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200878 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200879 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100880 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200881 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100882
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200883 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
884 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
885 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
886 I915_WRITE_FW(DVSSURF(pipe),
887 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
888 POSTING_READ_FW(DVSSURF(pipe));
889
890 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800891}
892
893static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300894g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800895{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300896 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
897 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200898 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800899
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200900 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901
902 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800903 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200904 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200905
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200906 I915_WRITE_FW(DVSSURF(pipe), 0);
907 POSTING_READ_FW(DVSSURF(pipe));
908
909 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800910}
911
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200912static bool
913g4x_plane_get_hw_state(struct intel_plane *plane)
914{
915 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
916 enum intel_display_power_domain power_domain;
917 enum pipe pipe = plane->pipe;
918 bool ret;
919
920 power_domain = POWER_DOMAIN_PIPE(pipe);
921 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
922 return false;
923
924 ret = I915_READ(DVSCNTR(pipe)) & DVS_ENABLE;
925
926 intel_display_power_put(dev_priv, power_domain);
927
928 return ret;
929}
930
Jesse Barnes8ea30862012-01-03 08:05:39 -0800931static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300932intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200933 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300934 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800935{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300936 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
937 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800938 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300939 int crtc_x, crtc_y;
940 unsigned int crtc_w, crtc_h;
941 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300942 struct drm_rect *src = &state->base.src;
943 struct drm_rect *dst = &state->base.dst;
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +0200944 struct drm_rect clip = {};
Ville Syrjälä8a97bbc2017-12-22 21:22:29 +0200945 int max_stride = INTEL_GEN(dev_priv) >= 9 ? 32768 : 16384;
Ville Syrjälä17316932013-04-24 18:52:38 +0300946 int hscale, vscale;
947 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700948 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200949 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +0530950 uint32_t pixel_format = 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800951
Rob Clark1638d302016-11-05 11:08:08 -0400952 *src = drm_plane_state_src(&state->base);
953 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300954
Matt Ropercf4c7c12014-12-04 10:27:42 -0800955 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300956 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200957 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800958 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700959
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800960 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300961 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300962 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800963 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300964 }
965
966 /* FIXME check all gen limits */
Ville Syrjälä8a97bbc2017-12-22 21:22:29 +0200967 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > max_stride) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300968 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
969 return -EINVAL;
970 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800971
Chandra Konduru225c2282015-05-18 16:18:44 -0700972 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100973 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru77224cd2018-04-09 09:11:13 +0530974 if (state->base.fb)
975 pixel_format = state->base.fb->format->format;
Chandra Konduru225c2282015-05-18 16:18:44 -0700976 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +0200977 if (!state->ckey.flags) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700978 can_scale = 1;
979 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +0530980 max_scale =
981 skl_max_scale(crtc, crtc_state, pixel_format);
Chandra Konduru225c2282015-05-18 16:18:44 -0700982 } else {
983 can_scale = 0;
984 min_scale = DRM_PLANE_HELPER_NO_SCALING;
985 max_scale = DRM_PLANE_HELPER_NO_SCALING;
986 }
987 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300988 can_scale = plane->can_scale;
989 max_scale = plane->max_downscale << 16;
990 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -0700991 }
992
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300993 /*
994 * FIXME the following code does a bunch of fuzzy adjustments to the
995 * coordinates and sizes. We probably need some way to decide whether
996 * more strict checking should be done instead.
997 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300998 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800999 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301000
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001001 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001002 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +03001003
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001004 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001005 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001006
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +02001007 if (crtc_state->base.enable)
1008 drm_mode_get_hv_timing(&crtc_state->base.mode,
1009 &clip.x2, &clip.y2);
1010
1011 state->base.visible = drm_rect_clip_scaled(src, dst, &clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001012
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001013 crtc_x = dst->x1;
1014 crtc_y = dst->y1;
1015 crtc_w = drm_rect_width(dst);
1016 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +01001017
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001018 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001019 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001020 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001021 if (hscale < 0) {
1022 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +02001023 drm_rect_debug_print("src: ", src, true);
1024 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001025
1026 return hscale;
1027 }
1028
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001029 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001030 if (vscale < 0) {
1031 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +02001032 drm_rect_debug_print("src: ", src, true);
1033 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001034
1035 return vscale;
1036 }
1037
Ville Syrjälä17316932013-04-24 18:52:38 +03001038 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001039 drm_rect_adjust_size(src,
1040 drm_rect_width(dst) * hscale - drm_rect_width(src),
1041 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +03001042
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001043 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -08001044 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301045
Ville Syrjälä17316932013-04-24 18:52:38 +03001046 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -08001047 WARN_ON(src->x1 < (int) state->base.src_x ||
1048 src->y1 < (int) state->base.src_y ||
1049 src->x2 > (int) state->base.src_x + state->base.src_w ||
1050 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +03001051
1052 /*
1053 * Hardware doesn't handle subpixel coordinates.
1054 * Adjust to (macro)pixel boundary, but be careful not to
1055 * increase the source viewport size, because that could
1056 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +03001057 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001058 src_x = src->x1 >> 16;
1059 src_w = drm_rect_width(src) >> 16;
1060 src_y = src->y1 >> 16;
1061 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +03001062
Ville Syrjälä38f24f22018-02-14 21:23:24 +02001063 if (intel_format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001064 src_x &= ~1;
1065 src_w &= ~1;
1066
1067 /*
1068 * Must keep src and dst the
1069 * same if we can't scale.
1070 */
Chandra Konduru225c2282015-05-18 16:18:44 -07001071 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +03001072 crtc_w &= ~1;
1073
1074 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001075 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001076 }
1077 }
1078
1079 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001080 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001081 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001082 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +03001083
Chandra Konduru225c2282015-05-18 16:18:44 -07001084 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +03001085
1086 /* FIXME interlacing min height is 6 */
1087
1088 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001089 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001090
1091 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001092 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001093
Ville Syrjäläac484962016-01-20 21:05:26 +02001094 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +03001095
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001096 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -07001097 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001098 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
1099 return -EINVAL;
1100 }
1101 }
1102
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001103 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -07001104 src->x1 = src_x << 16;
1105 src->x2 = (src_x + src_w) << 16;
1106 src->y1 = src_y << 16;
1107 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001108 }
1109
1110 dst->x1 = crtc_x;
1111 dst->x2 = crtc_x + crtc_w;
1112 dst->y1 = crtc_y;
1113 dst->y2 = crtc_y + crtc_h;
1114
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001115 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +02001116 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001117 if (ret)
1118 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001119
1120 state->ctl = skl_plane_ctl(crtc_state, state);
1121 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001122 ret = i9xx_check_plane_surface(state);
1123 if (ret)
1124 return ret;
1125
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001126 state->ctl = vlv_sprite_ctl(crtc_state, state);
1127 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001128 ret = i9xx_check_plane_surface(state);
1129 if (ret)
1130 return ret;
1131
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001132 state->ctl = ivb_sprite_ctl(crtc_state, state);
1133 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001134 ret = i9xx_check_plane_surface(state);
1135 if (ret)
1136 return ret;
1137
Ville Syrjäläab330812017-04-21 21:14:32 +03001138 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001139 }
1140
James Ausmus4036c782017-11-13 10:11:28 -08001141 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1142 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
1143
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001144 return 0;
1145}
1146
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02001147int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
1148 struct drm_file *file_priv)
Jesse Barnes8ea30862012-01-03 08:05:39 -08001149{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001150 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001151 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001152 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001153 struct drm_plane_state *plane_state;
1154 struct drm_atomic_state *state;
1155 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001156 int ret = 0;
1157
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02001158 /* ignore the pointless "none" flag */
1159 set->flags &= ~I915_SET_COLORKEY_NONE;
1160
Ville Syrjälä89746e72018-02-06 22:43:33 +02001161 if (set->flags & ~(I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1162 return -EINVAL;
1163
Jesse Barnes8ea30862012-01-03 08:05:39 -08001164 /* Make sure we don't try to enable both src & dest simultaneously */
1165 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1166 return -EINVAL;
1167
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001168 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001169 set->flags & I915_SET_COLORKEY_DESTINATION)
1170 return -EINVAL;
1171
Keith Packard418da172017-03-14 23:25:07 -07001172 plane = drm_plane_find(dev, file_priv, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001173 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1174 return -ENOENT;
1175
1176 drm_modeset_acquire_init(&ctx, 0);
1177
1178 state = drm_atomic_state_alloc(plane->dev);
1179 if (!state) {
1180 ret = -ENOMEM;
1181 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001182 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001183 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001184
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001185 while (1) {
1186 plane_state = drm_atomic_get_plane_state(state, plane);
1187 ret = PTR_ERR_OR_ZERO(plane_state);
1188 if (!ret) {
1189 to_intel_plane_state(plane_state)->ckey = *set;
1190 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001191 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001192
1193 if (ret != -EDEADLK)
1194 break;
1195
1196 drm_atomic_state_clear(state);
1197 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001198 }
1199
Chris Wilson08536952016-10-14 13:18:18 +01001200 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001201out:
1202 drm_modeset_drop_locks(&ctx);
1203 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001204 return ret;
1205}
1206
Ville Syrjäläab330812017-04-21 21:14:32 +03001207static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001208 DRM_FORMAT_XRGB8888,
1209 DRM_FORMAT_YUYV,
1210 DRM_FORMAT_YVYU,
1211 DRM_FORMAT_UYVY,
1212 DRM_FORMAT_VYUY,
1213};
1214
Ben Widawsky714244e2017-08-01 09:58:16 -07001215static const uint64_t i9xx_plane_format_modifiers[] = {
1216 I915_FORMAT_MOD_X_TILED,
1217 DRM_FORMAT_MOD_LINEAR,
1218 DRM_FORMAT_MOD_INVALID
1219};
1220
Damien Lespiaudada2d52015-05-12 16:13:22 +01001221static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001222 DRM_FORMAT_XBGR8888,
1223 DRM_FORMAT_XRGB8888,
1224 DRM_FORMAT_YUYV,
1225 DRM_FORMAT_YVYU,
1226 DRM_FORMAT_UYVY,
1227 DRM_FORMAT_VYUY,
1228};
1229
Damien Lespiaudada2d52015-05-12 16:13:22 +01001230static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001231 DRM_FORMAT_RGB565,
1232 DRM_FORMAT_ABGR8888,
1233 DRM_FORMAT_ARGB8888,
1234 DRM_FORMAT_XBGR8888,
1235 DRM_FORMAT_XRGB8888,
1236 DRM_FORMAT_XBGR2101010,
1237 DRM_FORMAT_ABGR2101010,
1238 DRM_FORMAT_YUYV,
1239 DRM_FORMAT_YVYU,
1240 DRM_FORMAT_UYVY,
1241 DRM_FORMAT_VYUY,
1242};
1243
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001244static uint32_t skl_plane_formats[] = {
1245 DRM_FORMAT_RGB565,
1246 DRM_FORMAT_ABGR8888,
1247 DRM_FORMAT_ARGB8888,
1248 DRM_FORMAT_XBGR8888,
1249 DRM_FORMAT_XRGB8888,
1250 DRM_FORMAT_YUYV,
1251 DRM_FORMAT_YVYU,
1252 DRM_FORMAT_UYVY,
1253 DRM_FORMAT_VYUY,
1254};
1255
Ville Syrjälä77064e22017-12-22 21:22:28 +02001256static const uint64_t skl_plane_format_modifiers_noccs[] = {
1257 I915_FORMAT_MOD_Yf_TILED,
1258 I915_FORMAT_MOD_Y_TILED,
1259 I915_FORMAT_MOD_X_TILED,
1260 DRM_FORMAT_MOD_LINEAR,
1261 DRM_FORMAT_MOD_INVALID
1262};
1263
1264static const uint64_t skl_plane_format_modifiers_ccs[] = {
1265 I915_FORMAT_MOD_Yf_TILED_CCS,
1266 I915_FORMAT_MOD_Y_TILED_CCS,
Ville Syrjälä74ac1602017-12-22 21:22:26 +02001267 I915_FORMAT_MOD_Yf_TILED,
1268 I915_FORMAT_MOD_Y_TILED,
Ben Widawsky714244e2017-08-01 09:58:16 -07001269 I915_FORMAT_MOD_X_TILED,
1270 DRM_FORMAT_MOD_LINEAR,
1271 DRM_FORMAT_MOD_INVALID
1272};
1273
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001274static bool g4x_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001275{
1276 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001277 case DRM_FORMAT_XRGB8888:
1278 case DRM_FORMAT_YUYV:
1279 case DRM_FORMAT_YVYU:
1280 case DRM_FORMAT_UYVY:
1281 case DRM_FORMAT_VYUY:
1282 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1283 modifier == I915_FORMAT_MOD_X_TILED)
1284 return true;
1285 /* fall through */
1286 default:
1287 return false;
1288 }
1289}
1290
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001291static bool snb_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001292{
1293 switch (format) {
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001294 case DRM_FORMAT_XRGB8888:
1295 case DRM_FORMAT_XBGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001296 case DRM_FORMAT_YUYV:
1297 case DRM_FORMAT_YVYU:
1298 case DRM_FORMAT_UYVY:
1299 case DRM_FORMAT_VYUY:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001300 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1301 modifier == I915_FORMAT_MOD_X_TILED)
1302 return true;
1303 /* fall through */
1304 default:
1305 return false;
1306 }
1307}
1308
1309static bool vlv_mod_supported(uint32_t format, uint64_t modifier)
1310{
1311 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001312 case DRM_FORMAT_RGB565:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001313 case DRM_FORMAT_ABGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001314 case DRM_FORMAT_ARGB8888:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001315 case DRM_FORMAT_XBGR8888:
1316 case DRM_FORMAT_XRGB8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001317 case DRM_FORMAT_XBGR2101010:
1318 case DRM_FORMAT_ABGR2101010:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001319 case DRM_FORMAT_YUYV:
1320 case DRM_FORMAT_YVYU:
1321 case DRM_FORMAT_UYVY:
1322 case DRM_FORMAT_VYUY:
Ben Widawsky714244e2017-08-01 09:58:16 -07001323 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1324 modifier == I915_FORMAT_MOD_X_TILED)
1325 return true;
1326 /* fall through */
1327 default:
1328 return false;
1329 }
1330}
1331
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001332static bool skl_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001333{
Ben Widawsky714244e2017-08-01 09:58:16 -07001334 switch (format) {
1335 case DRM_FORMAT_XRGB8888:
1336 case DRM_FORMAT_XBGR8888:
1337 case DRM_FORMAT_ARGB8888:
1338 case DRM_FORMAT_ABGR8888:
Ville Syrjälä77064e22017-12-22 21:22:28 +02001339 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
1340 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
1341 return true;
1342 /* fall through */
Ben Widawsky714244e2017-08-01 09:58:16 -07001343 case DRM_FORMAT_RGB565:
1344 case DRM_FORMAT_XRGB2101010:
1345 case DRM_FORMAT_XBGR2101010:
1346 case DRM_FORMAT_YUYV:
1347 case DRM_FORMAT_YVYU:
1348 case DRM_FORMAT_UYVY:
1349 case DRM_FORMAT_VYUY:
1350 if (modifier == I915_FORMAT_MOD_Yf_TILED)
1351 return true;
1352 /* fall through */
1353 case DRM_FORMAT_C8:
1354 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1355 modifier == I915_FORMAT_MOD_X_TILED ||
1356 modifier == I915_FORMAT_MOD_Y_TILED)
1357 return true;
1358 /* fall through */
1359 default:
1360 return false;
1361 }
1362}
1363
1364static bool intel_sprite_plane_format_mod_supported(struct drm_plane *plane,
1365 uint32_t format,
1366 uint64_t modifier)
1367{
1368 struct drm_i915_private *dev_priv = to_i915(plane->dev);
1369
1370 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
1371 return false;
1372
1373 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
1374 modifier != DRM_FORMAT_MOD_LINEAR)
1375 return false;
1376
1377 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001378 return skl_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001379 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001380 return vlv_mod_supported(format, modifier);
1381 else if (INTEL_GEN(dev_priv) >= 6)
1382 return snb_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001383 else
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001384 return g4x_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001385}
1386
Colin Ian King2d567582017-08-11 14:49:38 +01001387static const struct drm_plane_funcs intel_sprite_plane_funcs = {
Ben Widawsky714244e2017-08-01 09:58:16 -07001388 .update_plane = drm_atomic_helper_update_plane,
1389 .disable_plane = drm_atomic_helper_disable_plane,
1390 .destroy = intel_plane_destroy,
1391 .atomic_get_property = intel_plane_atomic_get_property,
1392 .atomic_set_property = intel_plane_atomic_set_property,
1393 .atomic_duplicate_state = intel_plane_duplicate_state,
1394 .atomic_destroy_state = intel_plane_destroy_state,
1395 .format_mod_supported = intel_sprite_plane_format_mod_supported,
1396};
1397
Ville Syrjälä77064e22017-12-22 21:22:28 +02001398bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
1399 enum pipe pipe, enum plane_id plane_id)
1400{
1401 if (plane_id == PLANE_CURSOR)
1402 return false;
1403
1404 if (INTEL_GEN(dev_priv) >= 10)
1405 return true;
1406
1407 if (IS_GEMINILAKE(dev_priv))
1408 return pipe != PIPE_C;
1409
1410 return pipe != PIPE_C &&
1411 (plane_id == PLANE_PRIMARY ||
1412 plane_id == PLANE_SPRITE0);
1413}
1414
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001415struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001416intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001418{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001419 struct intel_plane *intel_plane = NULL;
1420 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001421 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001422 const uint32_t *plane_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -07001423 const uint64_t *modifiers;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001424 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001425 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001426 int ret;
1427
Daniel Vetterb14c5672013-09-19 12:18:32 +02001428 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001429 if (!intel_plane) {
1430 ret = -ENOMEM;
1431 goto fail;
1432 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001433
Matt Roper8e7d6882015-01-21 16:35:41 -08001434 state = intel_create_plane_state(&intel_plane->base);
1435 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001436 ret = -ENOMEM;
1437 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001438 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001439 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001440
Ville Syrjälä77064e22017-12-22 21:22:28 +02001441 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001442 intel_plane->can_scale = true;
1443 state->scaler_id = -1;
1444
1445 intel_plane->update_plane = skl_update_plane;
1446 intel_plane->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001447 intel_plane->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001448
1449 plane_formats = skl_plane_formats;
1450 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001451
Ville Syrjälä77064e22017-12-22 21:22:28 +02001452 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_SPRITE0 + plane))
1453 modifiers = skl_plane_format_modifiers_ccs;
1454 else
1455 modifiers = skl_plane_format_modifiers_noccs;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001456 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1457 intel_plane->can_scale = false;
1458 intel_plane->max_downscale = 1;
1459
1460 intel_plane->update_plane = vlv_update_plane;
1461 intel_plane->disable_plane = vlv_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001462 intel_plane->get_hw_state = vlv_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001463
1464 plane_formats = vlv_plane_formats;
1465 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001466 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001467 } else if (INTEL_GEN(dev_priv) >= 7) {
1468 if (IS_IVYBRIDGE(dev_priv)) {
1469 intel_plane->can_scale = true;
1470 intel_plane->max_downscale = 2;
1471 } else {
1472 intel_plane->can_scale = false;
1473 intel_plane->max_downscale = 1;
1474 }
1475
1476 intel_plane->update_plane = ivb_update_plane;
1477 intel_plane->disable_plane = ivb_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001478 intel_plane->get_hw_state = ivb_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001479
1480 plane_formats = snb_plane_formats;
1481 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001482 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001483 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001484 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001485 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001486
Ville Syrjäläab330812017-04-21 21:14:32 +03001487 intel_plane->update_plane = g4x_update_plane;
1488 intel_plane->disable_plane = g4x_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001489 intel_plane->get_hw_state = g4x_plane_get_hw_state;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001490
Ben Widawsky714244e2017-08-01 09:58:16 -07001491 modifiers = i9xx_plane_format_modifiers;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001492 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001493 plane_formats = snb_plane_formats;
1494 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1495 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001496 plane_formats = g4x_plane_formats;
1497 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001498 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001499 }
1500
Dave Airlie5481e272016-10-25 16:36:13 +10001501 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001502 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001503 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1504 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001505 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1506 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001507 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1508 DRM_MODE_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001509 } else {
1510 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001511 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001512 }
1513
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001514 intel_plane->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +02001515 intel_plane->i9xx_plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001516 intel_plane->id = PLANE_SPRITE0 + plane;
Ville Syrjäläc19e1122018-01-23 20:33:43 +02001517 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, intel_plane->id);
Matt Roperc59cb172014-12-01 15:40:16 -08001518 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001519
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001520 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001521
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001522 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001523 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001524 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001525 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001526 modifiers,
1527 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001528 "plane %d%c", plane + 2, pipe_name(pipe));
1529 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001530 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001531 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001532 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001533 modifiers,
1534 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001535 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001536 if (ret)
1537 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001538
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001539 drm_plane_create_rotation_property(&intel_plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -04001540 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001541 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301542
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02001543 drm_plane_create_color_properties(&intel_plane->base,
1544 BIT(DRM_COLOR_YCBCR_BT601) |
1545 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02001546 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
1547 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +02001548 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02001549 DRM_COLOR_YCBCR_LIMITED_RANGE);
1550
Matt Roperea2c67b2014-12-23 10:41:52 -08001551 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1552
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001553 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001554
1555fail:
1556 kfree(state);
1557 kfree(intel_plane);
1558
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001559 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001560}