blob: e0045aa97bd22961ba8b63f30a0237d929c9d362 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030056static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
57{
58 /* paranoia */
59 if (!mode->crtc_htotal)
60 return 1;
61
62 return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
63}
64
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020065/**
66 * intel_pipe_update_start() - start update of a set of display registers
67 * @crtc: the crtc of which the registers are going to be updated
68 * @start_vbl_count: vblank counter return pointer used for error checking
69 *
70 * Mark the start of an update to pipe registers that should be updated
71 * atomically regarding vblank. If the next vblank will happens within
72 * the next 100 us, this function waits until the vblank passes.
73 *
74 * After a successful call to this function, interrupts will be disabled
75 * until a subsequent call to intel_pipe_update_end(). That is done to
76 * avoid random delays. The value written to @start_vbl_count should be
77 * supplied to intel_pipe_update_end() for error checking.
78 *
79 * Return: true if the call was successful
80 */
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020081bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030082{
83 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020084 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 enum pipe pipe = crtc->pipe;
86 long timeout = msecs_to_jiffies_timeout(1);
87 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030088 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030089 DEFINE_WAIT(wait);
90
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030091 vblank_start = mode->crtc_vblank_start;
92 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
93 vblank_start = DIV_ROUND_UP(vblank_start, 2);
94
95 /* FIXME needs to be calibrated sensibly */
96 min = vblank_start - usecs_to_scanlines(mode, 100);
97 max = vblank_start - 1;
98
99 if (min <= 0 || max <= 0)
100 return false;
101
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100102 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 return false;
104
105 local_irq_disable();
106
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300107 trace_i915_pipe_update_start(crtc, min, max);
108
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300109 for (;;) {
110 /*
111 * prepare_to_wait() has a memory barrier, which guarantees
112 * other CPUs can see the task state update by the time we
113 * read the scanline.
114 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300115 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300116
117 scanline = intel_get_crtc_scanline(crtc);
118 if (scanline < min || scanline > max)
119 break;
120
121 if (timeout <= 0) {
122 DRM_ERROR("Potential atomic update failure on pipe %c\n",
123 pipe_name(crtc->pipe));
124 break;
125 }
126
127 local_irq_enable();
128
129 timeout = schedule_timeout(timeout);
130
131 local_irq_disable();
132 }
133
Ville Syrjälä210871b62014-05-22 19:00:50 +0300134 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100136 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300137
138 *start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
139
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300140 trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);
141
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142 return true;
143}
144
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200145/**
146 * intel_pipe_update_end() - end update of a set of display registers
147 * @crtc: the crtc of which the registers were updated
148 * @start_vbl_count: start vblank counter (used for error checking)
149 *
150 * Mark the end of an update started with intel_pipe_update_start(). This
151 * re-enables interrupts and verifies the update was actually completed
152 * before a vblank using the value of @start_vbl_count.
153 */
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200154void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300155{
156 struct drm_device *dev = crtc->base.dev;
157 enum pipe pipe = crtc->pipe;
158 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
159
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300160 trace_i915_pipe_update_end(crtc, end_vbl_count);
161
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300162 local_irq_enable();
163
164 if (start_vbl_count != end_vbl_count)
165 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
166 pipe_name(pipe), start_vbl_count, end_vbl_count);
167}
168
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800169static void
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000170skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
171 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200172 int crtc_x, int crtc_y,
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000173 unsigned int crtc_w, unsigned int crtc_h,
174 uint32_t x, uint32_t y,
175 uint32_t src_w, uint32_t src_h)
176{
177 struct drm_device *dev = drm_plane->dev;
178 struct drm_i915_private *dev_priv = dev->dev_private;
179 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200180 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000181 const int pipe = intel_plane->pipe;
182 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530183 u32 plane_ctl, stride_div, stride;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000184 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200185 const struct drm_intel_sprite_colorkey *key =
186 &to_intel_plane_state(drm_plane->state)->ckey;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000187 unsigned long surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530188 u32 tile_height, plane_offset, plane_size;
189 unsigned int rotation;
190 int x_offset, y_offset;
Chandra Konduruc3318792015-04-15 15:15:02 -0700191 struct intel_crtc_state *crtc_state = to_intel_crtc(crtc)->config;
192 int scaler_id;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000193
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200194 plane_ctl = PLANE_CTL_ENABLE |
195 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000196
Chandra Konduruc3318792015-04-15 15:15:02 -0700197 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
198 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000199
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530200 rotation = drm_plane->state->rotation;
Chandra Konduruc3318792015-04-15 15:15:02 -0700201 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000202
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000203 intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
204 pixel_size, true,
205 src_w != crtc_w || src_h != crtc_h);
206
Damien Lespiaub3218032015-02-27 11:15:18 +0000207 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
208 fb->pixel_format);
209
Chandra Konduruc3318792015-04-15 15:15:02 -0700210 scaler_id = to_intel_plane_state(drm_plane->state)->scaler_id;
211
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000212 /* Sizes are 0 based */
213 src_w--;
214 src_h--;
215 crtc_w--;
216 crtc_h--;
217
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200218 if (key->flags) {
219 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
220 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
221 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
222 }
223
224 if (key->flags & I915_SET_COLORKEY_DESTINATION)
225 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
226 else if (key->flags & I915_SET_COLORKEY_SOURCE)
227 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
228
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000229 surf_addr = intel_plane_obj_offset(intel_plane, obj);
230
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530231 if (intel_rotation_90_or_270(rotation)) {
232 /* stride: Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -0700233 tile_height = intel_tile_height(dev, fb->pixel_format,
234 fb->modifier[0]);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530235 stride = DIV_ROUND_UP(fb->height, tile_height);
236 plane_size = (src_w << 16) | src_h;
237 x_offset = stride * tile_height - y - (src_h + 1);
238 y_offset = x;
239 } else {
240 stride = fb->pitches[0] / stride_div;
241 plane_size = (src_h << 16) | src_w;
242 x_offset = x;
243 y_offset = y;
244 }
245 plane_offset = y_offset << 16 | x_offset;
246
247 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
248 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530249 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700250
251 /* program plane scaler */
252 if (scaler_id >= 0) {
253 uint32_t ps_ctrl = 0;
254
255 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
256 PS_PLANE_SEL(plane));
257 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane) |
258 crtc_state->scaler_state.scalers[scaler_id].mode;
259 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
260 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
261 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
262 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
263 ((crtc_w + 1) << 16)|(crtc_h + 1));
264
265 I915_WRITE(PLANE_POS(pipe, plane), 0);
266 } else {
267 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
268 }
269
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000270 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000271 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000272 POSTING_READ(PLANE_SURF(pipe, plane));
273}
274
275static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200276skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000277{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300278 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000279 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300280 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000281 const int pipe = intel_plane->pipe;
282 const int plane = intel_plane->plane + 1;
283
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200284 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000285
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200286 I915_WRITE(PLANE_SURF(pipe, plane), 0);
287 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300289 intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000290}
291
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300293chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
294{
295 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
296 int plane = intel_plane->plane;
297
298 /* Seems RGB data bypasses the CSC always */
299 if (!format_is_yuv(format))
300 return;
301
302 /*
303 * BT.601 limited range YCbCr -> full range RGB
304 *
305 * |r| | 6537 4769 0| |cr |
306 * |g| = |-3330 4769 -1605| x |y-64|
307 * |b| | 0 4769 8263| |cb |
308 *
309 * Cb and Cr apparently come in as signed already, so no
310 * need for any offset. For Y we need to remove the offset.
311 */
312 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
313 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
314 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
315
316 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
317 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
318 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
319 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
320 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
321
322 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
323 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
324 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
325
326 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
327 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
328 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
329}
330
331static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300332vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
333 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200334 int crtc_x, int crtc_y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700335 unsigned int crtc_w, unsigned int crtc_h,
336 uint32_t x, uint32_t y,
337 uint32_t src_w, uint32_t src_h)
338{
339 struct drm_device *dev = dplane->dev;
340 struct drm_i915_private *dev_priv = dev->dev_private;
341 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700343 int pipe = intel_plane->pipe;
344 int plane = intel_plane->plane;
345 u32 sprctl;
346 unsigned long sprsurf_offset, linear_offset;
347 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200348 const struct drm_intel_sprite_colorkey *key =
349 &to_intel_plane_state(dplane->state)->ckey;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700350
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200351 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700352
353 switch (fb->pixel_format) {
354 case DRM_FORMAT_YUYV:
355 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
356 break;
357 case DRM_FORMAT_YVYU:
358 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
359 break;
360 case DRM_FORMAT_UYVY:
361 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
362 break;
363 case DRM_FORMAT_VYUY:
364 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
365 break;
366 case DRM_FORMAT_RGB565:
367 sprctl |= SP_FORMAT_BGR565;
368 break;
369 case DRM_FORMAT_XRGB8888:
370 sprctl |= SP_FORMAT_BGRX8888;
371 break;
372 case DRM_FORMAT_ARGB8888:
373 sprctl |= SP_FORMAT_BGRA8888;
374 break;
375 case DRM_FORMAT_XBGR2101010:
376 sprctl |= SP_FORMAT_RGBX1010102;
377 break;
378 case DRM_FORMAT_ABGR2101010:
379 sprctl |= SP_FORMAT_RGBA1010102;
380 break;
381 case DRM_FORMAT_XBGR8888:
382 sprctl |= SP_FORMAT_RGBX8888;
383 break;
384 case DRM_FORMAT_ABGR8888:
385 sprctl |= SP_FORMAT_RGBA8888;
386 break;
387 default:
388 /*
389 * If we get here one of the upper layers failed to filter
390 * out the unsupported plane formats
391 */
392 BUG();
393 break;
394 }
395
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800396 /*
397 * Enable gamma to match primary/cursor plane behaviour.
398 * FIXME should be user controllable via propertiesa.
399 */
400 sprctl |= SP_GAMMA_ENABLE;
401
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700402 if (obj->tiling_mode != I915_TILING_NONE)
403 sprctl |= SP_TILED;
404
Damien Lespiaued57cb82014-07-15 09:21:24 +0200405 intel_update_sprite_watermarks(dplane, crtc, src_w, src_h,
406 pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300407 src_w != crtc_w || src_h != crtc_h);
408
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700409 /* Sizes are 0 based */
410 src_w--;
411 src_h--;
412 crtc_w--;
413 crtc_h--;
414
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700415 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +0300416 sprsurf_offset = intel_gen4_compute_page_offset(dev_priv,
417 &x, &y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700418 obj->tiling_mode,
419 pixel_size,
420 fb->pitches[0]);
421 linear_offset -= sprsurf_offset;
422
Matt Roper8e7d6882015-01-21 16:35:41 -0800423 if (dplane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530424 sprctl |= SP_ROTATE_180;
425
426 x += src_w;
427 y += src_h;
428 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
429 }
430
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200431 if (key->flags) {
432 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
433 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
434 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
435 }
436
437 if (key->flags & I915_SET_COLORKEY_SOURCE)
438 sprctl |= SP_SOURCE_KEY;
439
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300440 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
441 chv_update_csc(intel_plane, fb->pixel_format);
442
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200443 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
444 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
445
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700446 if (obj->tiling_mode != I915_TILING_NONE)
447 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
448 else
449 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
450
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300451 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
452
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700453 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
454 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100455 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
456 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300457 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700458}
459
460static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200461vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700462{
463 struct drm_device *dev = dplane->dev;
464 struct drm_i915_private *dev_priv = dev->dev_private;
465 struct intel_plane *intel_plane = to_intel_plane(dplane);
466 int pipe = intel_plane->pipe;
467 int plane = intel_plane->plane;
468
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200469 I915_WRITE(SPCNTR(pipe, plane), 0);
470
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100471 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300472 POSTING_READ(SPSURF(pipe, plane));
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300473
Damien Lespiaued57cb82014-07-15 09:21:24 +0200474 intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700475}
476
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700477static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300478ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
479 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200480 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800481 unsigned int crtc_w, unsigned int crtc_h,
482 uint32_t x, uint32_t y,
483 uint32_t src_w, uint32_t src_h)
484{
485 struct drm_device *dev = plane->dev;
486 struct drm_i915_private *dev_priv = dev->dev_private;
487 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200488 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200489 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800490 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100491 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200492 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200493 const struct drm_intel_sprite_colorkey *key =
494 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800495
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200496 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800497
498 switch (fb->pixel_format) {
499 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530500 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800501 break;
502 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530503 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800504 break;
505 case DRM_FORMAT_YUYV:
506 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800507 break;
508 case DRM_FORMAT_YVYU:
509 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800510 break;
511 case DRM_FORMAT_UYVY:
512 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800513 break;
514 case DRM_FORMAT_VYUY:
515 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800516 break;
517 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200518 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800519 }
520
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800521 /*
522 * Enable gamma to match primary/cursor plane behaviour.
523 * FIXME should be user controllable via propertiesa.
524 */
525 sprctl |= SPRITE_GAMMA_ENABLE;
526
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 if (obj->tiling_mode != I915_TILING_NONE)
528 sprctl |= SPRITE_TILED;
529
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200530 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300531 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
532 else
533 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
534
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700535 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200536 sprctl |= SPRITE_PIPE_CSC_ENABLE;
537
Damien Lespiaued57cb82014-07-15 09:21:24 +0200538 intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
539 true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300540 src_w != crtc_w || src_h != crtc_h);
541
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800542 /* Sizes are 0 based */
543 src_w--;
544 src_h--;
545 crtc_w--;
546 crtc_h--;
547
Ville Syrjälä8553c182013-12-05 15:51:39 +0200548 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800549 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800550
Chris Wilsonca320ac2012-12-19 12:14:22 +0000551 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100552 sprsurf_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +0300553 intel_gen4_compute_page_offset(dev_priv,
554 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000555 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100556 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800557
Matt Roper8e7d6882015-01-21 16:35:41 -0800558 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530559 sprctl |= SPRITE_ROTATE_180;
560
561 /* HSW and BDW does this automagically in hardware */
562 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
563 x += src_w;
564 y += src_h;
565 linear_offset += src_h * fb->pitches[0] +
566 src_w * pixel_size;
567 }
568 }
569
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200570 if (key->flags) {
571 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
572 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
573 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
574 }
575
576 if (key->flags & I915_SET_COLORKEY_DESTINATION)
577 sprctl |= SPRITE_DEST_KEY;
578 else if (key->flags & I915_SET_COLORKEY_SOURCE)
579 sprctl |= SPRITE_SOURCE_KEY;
580
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200581 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
582 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
583
Damien Lespiau5a35e992012-10-26 18:20:12 +0100584 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
585 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700586 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100587 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
588 else if (obj->tiling_mode != I915_TILING_NONE)
589 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
590 else
591 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100592
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800593 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100594 if (intel_plane->can_scale)
595 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800596 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100597 I915_WRITE(SPRSURF(pipe),
598 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300599 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600}
601
602static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200603ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800604{
605 struct drm_device *dev = plane->dev;
606 struct drm_i915_private *dev_priv = dev->dev_private;
607 struct intel_plane *intel_plane = to_intel_plane(plane);
608 int pipe = intel_plane->pipe;
609
610 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
611 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100612 if (intel_plane->can_scale)
613 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300614
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300615 I915_WRITE(SPRSURF(pipe), 0);
616 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800617}
618
619static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300620ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
621 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200622 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800623 unsigned int crtc_w, unsigned int crtc_h,
624 uint32_t x, uint32_t y,
625 uint32_t src_w, uint32_t src_h)
626{
627 struct drm_device *dev = plane->dev;
628 struct drm_i915_private *dev_priv = dev->dev_private;
629 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200630 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200631 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100632 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100633 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200634 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200635 const struct drm_intel_sprite_colorkey *key =
636 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800637
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200638 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800639
640 switch (fb->pixel_format) {
641 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800642 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800643 break;
644 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800645 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646 break;
647 case DRM_FORMAT_YUYV:
648 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800649 break;
650 case DRM_FORMAT_YVYU:
651 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652 break;
653 case DRM_FORMAT_UYVY:
654 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800655 break;
656 case DRM_FORMAT_VYUY:
657 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800658 break;
659 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200660 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800661 }
662
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800663 /*
664 * Enable gamma to match primary/cursor plane behaviour.
665 * FIXME should be user controllable via propertiesa.
666 */
667 dvscntr |= DVS_GAMMA_ENABLE;
668
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800669 if (obj->tiling_mode != I915_TILING_NONE)
670 dvscntr |= DVS_TILED;
671
Chris Wilsond1686ae2012-04-10 11:41:49 +0100672 if (IS_GEN6(dev))
673 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674
Damien Lespiaued57cb82014-07-15 09:21:24 +0200675 intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
676 pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300677 src_w != crtc_w || src_h != crtc_h);
678
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800679 /* Sizes are 0 based */
680 src_w--;
681 src_h--;
682 crtc_w--;
683 crtc_h--;
684
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100685 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200686 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800687 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
688
Chris Wilsonca320ac2012-12-19 12:14:22 +0000689 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100690 dvssurf_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +0300691 intel_gen4_compute_page_offset(dev_priv,
692 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000693 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100694 linear_offset -= dvssurf_offset;
695
Matt Roper8e7d6882015-01-21 16:35:41 -0800696 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530697 dvscntr |= DVS_ROTATE_180;
698
699 x += src_w;
700 y += src_h;
701 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
702 }
703
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200704 if (key->flags) {
705 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
706 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
707 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
708 }
709
710 if (key->flags & I915_SET_COLORKEY_DESTINATION)
711 dvscntr |= DVS_DEST_KEY;
712 else if (key->flags & I915_SET_COLORKEY_SOURCE)
713 dvscntr |= DVS_SOURCE_KEY;
714
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200715 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
716 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
717
Damien Lespiau5a35e992012-10-26 18:20:12 +0100718 if (obj->tiling_mode != I915_TILING_NONE)
719 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
720 else
721 I915_WRITE(DVSLINOFF(pipe), linear_offset);
722
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800723 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
724 I915_WRITE(DVSSCALE(pipe), dvsscale);
725 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100726 I915_WRITE(DVSSURF(pipe),
727 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300728 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800729}
730
731static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200732ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733{
734 struct drm_device *dev = plane->dev;
735 struct drm_i915_private *dev_priv = dev->dev_private;
736 struct intel_plane *intel_plane = to_intel_plane(plane);
737 int pipe = intel_plane->pipe;
738
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200739 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800740 /* Disable the scaler */
741 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200742
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100743 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300744 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800745}
746
Jesse Barnes8ea30862012-01-03 08:05:39 -0800747static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300748intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200749 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300750 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800751{
Chandra Konduruc3318792015-04-15 15:15:02 -0700752 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200753 struct drm_crtc *crtc = state->base.crtc;
754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800755 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800756 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300757 int crtc_x, crtc_y;
758 unsigned int crtc_w, crtc_h;
759 uint32_t src_x, src_y, src_w, src_h;
760 struct drm_rect *src = &state->src;
761 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300762 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300763 int hscale, vscale;
764 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700765 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800766 int pixel_size;
767
768 if (!fb) {
769 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200770 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800771 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700772
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800773 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300774 if (intel_plane->pipe != intel_crtc->pipe) {
775 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800776 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300777 }
778
779 /* FIXME check all gen limits */
780 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
781 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
782 return -EINVAL;
783 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800784
Chandra Konduru225c2282015-05-18 16:18:44 -0700785 /* setup can_scale, min_scale, max_scale */
786 if (INTEL_INFO(dev)->gen >= 9) {
787 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200788 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700789 can_scale = 1;
790 min_scale = 1;
791 max_scale = skl_max_scale(intel_crtc, crtc_state);
792 } else {
793 can_scale = 0;
794 min_scale = DRM_PLANE_HELPER_NO_SCALING;
795 max_scale = DRM_PLANE_HELPER_NO_SCALING;
796 }
797 } else {
798 can_scale = intel_plane->can_scale;
799 max_scale = intel_plane->max_downscale << 16;
800 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
801 }
802
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300803 /*
804 * FIXME the following code does a bunch of fuzzy adjustments to the
805 * coordinates and sizes. We probably need some way to decide whether
806 * more strict checking should be done instead.
807 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300808 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800809 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530810
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300811 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300812 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300813
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300814 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300815 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800816
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200817 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800818
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300819 crtc_x = dst->x1;
820 crtc_y = dst->y1;
821 crtc_w = drm_rect_width(dst);
822 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100823
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300824 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300825 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300826 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300827 if (hscale < 0) {
828 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300829 drm_rect_debug_print(src, true);
830 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831
832 return hscale;
833 }
834
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300835 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836 if (vscale < 0) {
837 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300838 drm_rect_debug_print(src, true);
839 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840
841 return vscale;
842 }
843
Ville Syrjälä17316932013-04-24 18:52:38 +0300844 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300845 drm_rect_adjust_size(src,
846 drm_rect_width(dst) * hscale - drm_rect_width(src),
847 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300848
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800850 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530851
Ville Syrjälä17316932013-04-24 18:52:38 +0300852 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800853 WARN_ON(src->x1 < (int) state->base.src_x ||
854 src->y1 < (int) state->base.src_y ||
855 src->x2 > (int) state->base.src_x + state->base.src_w ||
856 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300857
858 /*
859 * Hardware doesn't handle subpixel coordinates.
860 * Adjust to (macro)pixel boundary, but be careful not to
861 * increase the source viewport size, because that could
862 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300863 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300864 src_x = src->x1 >> 16;
865 src_w = drm_rect_width(src) >> 16;
866 src_y = src->y1 >> 16;
867 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300868
869 if (format_is_yuv(fb->pixel_format)) {
870 src_x &= ~1;
871 src_w &= ~1;
872
873 /*
874 * Must keep src and dst the
875 * same if we can't scale.
876 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700877 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300878 crtc_w &= ~1;
879
880 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300881 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300882 }
883 }
884
885 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300886 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 unsigned int width_bytes;
888
Chandra Konduru225c2282015-05-18 16:18:44 -0700889 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300890
891 /* FIXME interlacing min height is 6 */
892
893 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300894 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300895
896 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300897 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300898
Matt Ropercf4c7c12014-12-04 10:27:42 -0800899 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300900 width_bytes = ((src_x * pixel_size) & 63) +
901 src_w * pixel_size;
Ville Syrjälä17316932013-04-24 18:52:38 +0300902
Chandra Konduruc3318792015-04-15 15:15:02 -0700903 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
904 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300905 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
906 return -EINVAL;
907 }
908 }
909
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300910 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700911 src->x1 = src_x << 16;
912 src->x2 = (src_x + src_w) << 16;
913 src->y1 = src_y << 16;
914 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300915 }
916
917 dst->x1 = crtc_x;
918 dst->x2 = crtc_x + crtc_w;
919 dst->y1 = crtc_y;
920 dst->y2 = crtc_y + crtc_h;
921
922 return 0;
923}
924
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100925static void
926intel_commit_sprite_plane(struct drm_plane *plane,
927 struct intel_plane_state *state)
928{
Matt Roper2b875c22014-12-01 15:40:13 -0800929 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100930 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800931 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100932
Matt Roperea2c67b2014-12-23 10:41:52 -0800933 crtc = crtc ? crtc : plane->crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -0800934
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200935 plane->fb = fb;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800936
Maarten Lankhorsta5392052015-06-15 12:33:52 +0200937 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +0200938 return;
939
940 if (state->visible) {
941 intel_plane->update_plane(plane, crtc, fb,
942 state->dst.x1, state->dst.y1,
943 drm_rect_width(&state->dst),
944 drm_rect_height(&state->dst),
945 state->src.x1 >> 16,
946 state->src.y1 >> 16,
947 drm_rect_width(&state->src) >> 16,
948 drm_rect_height(&state->src) >> 16);
949 } else {
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200950 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +0300951 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800952}
953
Jesse Barnes8ea30862012-01-03 08:05:39 -0800954int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
955 struct drm_file *file_priv)
956{
957 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800958 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200959 struct drm_plane_state *plane_state;
960 struct drm_atomic_state *state;
961 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800962 int ret = 0;
963
Jesse Barnes8ea30862012-01-03 08:05:39 -0800964 /* Make sure we don't try to enable both src & dest simultaneously */
965 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
966 return -EINVAL;
967
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200968 if (IS_VALLEYVIEW(dev) &&
969 set->flags & I915_SET_COLORKEY_DESTINATION)
970 return -EINVAL;
971
Rob Clark7707e652014-07-17 23:30:04 -0400972 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200973 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
974 return -ENOENT;
975
976 drm_modeset_acquire_init(&ctx, 0);
977
978 state = drm_atomic_state_alloc(plane->dev);
979 if (!state) {
980 ret = -ENOMEM;
981 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800982 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200983 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800984
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200985 while (1) {
986 plane_state = drm_atomic_get_plane_state(state, plane);
987 ret = PTR_ERR_OR_ZERO(plane_state);
988 if (!ret) {
989 to_intel_plane_state(plane_state)->ckey = *set;
990 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700991 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200992
993 if (ret != -EDEADLK)
994 break;
995
996 drm_atomic_state_clear(state);
997 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700998 }
999
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001000 if (ret)
1001 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001002
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001003out:
1004 drm_modeset_drop_locks(&ctx);
1005 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001006 return ret;
1007}
1008
Damien Lespiaudada2d52015-05-12 16:13:22 +01001009static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001010 DRM_FORMAT_XRGB8888,
1011 DRM_FORMAT_YUYV,
1012 DRM_FORMAT_YVYU,
1013 DRM_FORMAT_UYVY,
1014 DRM_FORMAT_VYUY,
1015};
1016
Damien Lespiaudada2d52015-05-12 16:13:22 +01001017static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001018 DRM_FORMAT_XBGR8888,
1019 DRM_FORMAT_XRGB8888,
1020 DRM_FORMAT_YUYV,
1021 DRM_FORMAT_YVYU,
1022 DRM_FORMAT_UYVY,
1023 DRM_FORMAT_VYUY,
1024};
1025
Damien Lespiaudada2d52015-05-12 16:13:22 +01001026static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001027 DRM_FORMAT_RGB565,
1028 DRM_FORMAT_ABGR8888,
1029 DRM_FORMAT_ARGB8888,
1030 DRM_FORMAT_XBGR8888,
1031 DRM_FORMAT_XRGB8888,
1032 DRM_FORMAT_XBGR2101010,
1033 DRM_FORMAT_ABGR2101010,
1034 DRM_FORMAT_YUYV,
1035 DRM_FORMAT_YVYU,
1036 DRM_FORMAT_UYVY,
1037 DRM_FORMAT_VYUY,
1038};
1039
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001040static uint32_t skl_plane_formats[] = {
1041 DRM_FORMAT_RGB565,
1042 DRM_FORMAT_ABGR8888,
1043 DRM_FORMAT_ARGB8888,
1044 DRM_FORMAT_XBGR8888,
1045 DRM_FORMAT_XRGB8888,
1046 DRM_FORMAT_YUYV,
1047 DRM_FORMAT_YVYU,
1048 DRM_FORMAT_UYVY,
1049 DRM_FORMAT_VYUY,
1050};
1051
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001053intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001054{
1055 struct intel_plane *intel_plane;
Matt Roper8e7d6882015-01-21 16:35:41 -08001056 struct intel_plane_state *state;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001057 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001058 const uint32_t *plane_formats;
1059 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060 int ret;
1061
Chris Wilsond1686ae2012-04-10 11:41:49 +01001062 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001063 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001064
Daniel Vetterb14c5672013-09-19 12:18:32 +02001065 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001066 if (!intel_plane)
1067 return -ENOMEM;
1068
Matt Roper8e7d6882015-01-21 16:35:41 -08001069 state = intel_create_plane_state(&intel_plane->base);
1070 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -08001071 kfree(intel_plane);
1072 return -ENOMEM;
1073 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001074 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001075
Chris Wilsond1686ae2012-04-10 11:41:49 +01001076 switch (INTEL_INFO(dev)->gen) {
1077 case 5:
1078 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001079 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001080 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001081 intel_plane->update_plane = ilk_update_plane;
1082 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001083
1084 if (IS_GEN6(dev)) {
1085 plane_formats = snb_plane_formats;
1086 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1087 } else {
1088 plane_formats = ilk_plane_formats;
1089 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1090 }
1091 break;
1092
1093 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001094 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001095 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001096 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001097 intel_plane->max_downscale = 2;
1098 } else {
1099 intel_plane->can_scale = false;
1100 intel_plane->max_downscale = 1;
1101 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001102
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001103 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001104 intel_plane->update_plane = vlv_update_plane;
1105 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001106
1107 plane_formats = vlv_plane_formats;
1108 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1109 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001110 intel_plane->update_plane = ivb_update_plane;
1111 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001112
1113 plane_formats = snb_plane_formats;
1114 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1115 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001116 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001117 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001118 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001119 intel_plane->update_plane = skl_update_plane;
1120 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001121 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001122
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001123 plane_formats = skl_plane_formats;
1124 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1125 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001126 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001127 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001128 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001129 }
1130
1131 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001132 intel_plane->plane = plane;
Matt Roperc59cb172014-12-01 15:40:16 -08001133 intel_plane->check_plane = intel_check_sprite_plane;
1134 intel_plane->commit_plane = intel_commit_sprite_plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001135 possible_crtcs = (1 << pipe);
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001136 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001137 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001138 plane_formats, num_plane_formats,
1139 DRM_PLANE_TYPE_OVERLAY);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301140 if (ret) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001141 kfree(intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301142 goto out;
1143 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001144
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301145 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301146
Matt Roperea2c67b2014-12-23 10:41:52 -08001147 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1148
Damien Lespiaucaf4e252015-06-04 16:56:18 +01001149out:
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001150 return ret;
1151}