blob: 9dfd5b343497cdd50f96130149893463ab3ef7e8 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b62014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300210skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300214 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
215 const struct drm_framebuffer *fb = plane_state->base.fb;
216 enum plane_id plane_id = plane->id;
217 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200218 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100219 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200220 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200221 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200222 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300223 int crtc_x = plane_state->base.dst.x1;
224 int crtc_y = plane_state->base.dst.y1;
225 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
226 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200227 uint32_t x = plane_state->main.x;
228 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300229 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
230 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200231 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000232
Ville Syrjälä6687c902015-09-15 13:16:41 +0300233 /* Sizes are 0 based */
234 src_w--;
235 src_h--;
236 crtc_w--;
237 crtc_h--;
238
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200239 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
240
Ville Syrjälä78587de2017-03-09 17:44:32 +0200241 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200242 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
243 PLANE_COLOR_PIPE_GAMMA_ENABLE |
244 PLANE_COLOR_PIPE_CSC_ENABLE |
245 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200246 }
247
248 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200249 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
250 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
251 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200252 }
253
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200254 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
255 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
256 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700257
258 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100259 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100260 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300261 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700262
Imre Deak7494bcd2016-05-12 16:18:49 +0300263 scaler = &crtc_state->scaler_state.scalers[scaler_id];
264
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200265 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
266 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
267 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
268 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
269 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
270 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700271
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200272 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700273 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200274 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700275 }
276
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200277 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
278 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
279 intel_plane_ggtt_offset(plane_state) + surf_addr);
280 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
281
282 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000283}
284
285static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300286skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000287{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300288 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
289 enum plane_id plane_id = plane->id;
290 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200291 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200293 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000294
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200295 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
296
297 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
298 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
299
300 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301}
302
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000303static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300304chv_update_csc(struct intel_plane *plane, uint32_t format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300305{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300306 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
307 enum plane_id plane_id = plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300308
309 /* Seems RGB data bypasses the CSC always */
310 if (!format_is_yuv(format))
311 return;
312
313 /*
314 * BT.601 limited range YCbCr -> full range RGB
315 *
316 * |r| | 6537 4769 0| |cr |
317 * |g| = |-3330 4769 -1605| x |y-64|
318 * |b| | 0 4769 8263| |cb |
319 *
320 * Cb and Cr apparently come in as signed already, so no
321 * need for any offset. For Y we need to remove the offset.
322 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200323 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
324 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
325 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300326
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200327 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
328 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
329 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
330 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
331 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300332
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200333 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
334 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
335 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300336
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200337 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
338 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
339 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300340}
341
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200342static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
343 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700344{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200345 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200346 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100347 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200348 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700349
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200350 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700351
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200352 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700353 case DRM_FORMAT_YUYV:
354 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
355 break;
356 case DRM_FORMAT_YVYU:
357 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
358 break;
359 case DRM_FORMAT_UYVY:
360 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
361 break;
362 case DRM_FORMAT_VYUY:
363 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
364 break;
365 case DRM_FORMAT_RGB565:
366 sprctl |= SP_FORMAT_BGR565;
367 break;
368 case DRM_FORMAT_XRGB8888:
369 sprctl |= SP_FORMAT_BGRX8888;
370 break;
371 case DRM_FORMAT_ARGB8888:
372 sprctl |= SP_FORMAT_BGRA8888;
373 break;
374 case DRM_FORMAT_XBGR2101010:
375 sprctl |= SP_FORMAT_RGBX1010102;
376 break;
377 case DRM_FORMAT_ABGR2101010:
378 sprctl |= SP_FORMAT_RGBA1010102;
379 break;
380 case DRM_FORMAT_XBGR8888:
381 sprctl |= SP_FORMAT_RGBX8888;
382 break;
383 case DRM_FORMAT_ABGR8888:
384 sprctl |= SP_FORMAT_RGBA8888;
385 break;
386 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200387 MISSING_CASE(fb->format->format);
388 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700389 }
390
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200391 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700392 sprctl |= SP_TILED;
393
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200394 if (rotation & DRM_ROTATE_180)
395 sprctl |= SP_ROTATE_180;
396
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200397 if (rotation & DRM_REFLECT_X)
398 sprctl |= SP_MIRROR;
399
Ville Syrjälä78587de2017-03-09 17:44:32 +0200400 if (key->flags & I915_SET_COLORKEY_SOURCE)
401 sprctl |= SP_SOURCE_KEY;
402
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200403 return sprctl;
404}
405
406static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300407vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200408 const struct intel_crtc_state *crtc_state,
409 const struct intel_plane_state *plane_state)
410{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300411 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
412 const struct drm_framebuffer *fb = plane_state->base.fb;
413 enum pipe pipe = plane->pipe;
414 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200415 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200416 u32 sprsurf_offset = plane_state->main.offset;
417 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200418 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
419 int crtc_x = plane_state->base.dst.x1;
420 int crtc_y = plane_state->base.dst.y1;
421 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
422 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200423 uint32_t x = plane_state->main.x;
424 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200425 unsigned long irqflags;
426
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700427 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700428 crtc_w--;
429 crtc_h--;
430
Ville Syrjälä29490562016-01-20 18:02:50 +0200431 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300432
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200433 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
434
Ville Syrjälä78587de2017-03-09 17:44:32 +0200435 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300436 chv_update_csc(plane, fb->format->format);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200437
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200438 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200439 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
440 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
441 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200442 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200443 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
444 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200445
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200446 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200447 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700448 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200449 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700450
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200451 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300452
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200453 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
454 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
455 I915_WRITE_FW(SPSURF(pipe, plane_id),
456 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
457 POSTING_READ_FW(SPSURF(pipe, plane_id));
458
459 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700460}
461
462static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300463vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700464{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300465 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
466 enum pipe pipe = plane->pipe;
467 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200468 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700469
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200470 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200471
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200472 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
473
474 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
475 POSTING_READ_FW(SPSURF(pipe, plane_id));
476
477 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478}
479
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200480static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
481 const struct intel_plane_state *plane_state)
482{
483 struct drm_i915_private *dev_priv =
484 to_i915(plane_state->base.plane->dev);
485 const struct drm_framebuffer *fb = plane_state->base.fb;
486 unsigned int rotation = plane_state->base.rotation;
487 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
488 u32 sprctl;
489
490 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
491
492 if (IS_IVYBRIDGE(dev_priv))
493 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
494
495 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
496 sprctl |= SPRITE_PIPE_CSC_ENABLE;
497
498 switch (fb->format->format) {
499 case DRM_FORMAT_XBGR8888:
500 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
501 break;
502 case DRM_FORMAT_XRGB8888:
503 sprctl |= SPRITE_FORMAT_RGBX888;
504 break;
505 case DRM_FORMAT_YUYV:
506 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
507 break;
508 case DRM_FORMAT_YVYU:
509 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
510 break;
511 case DRM_FORMAT_UYVY:
512 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
513 break;
514 case DRM_FORMAT_VYUY:
515 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
516 break;
517 default:
518 MISSING_CASE(fb->format->format);
519 return 0;
520 }
521
522 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
523 sprctl |= SPRITE_TILED;
524
525 if (rotation & DRM_ROTATE_180)
526 sprctl |= SPRITE_ROTATE_180;
527
528 if (key->flags & I915_SET_COLORKEY_DESTINATION)
529 sprctl |= SPRITE_DEST_KEY;
530 else if (key->flags & I915_SET_COLORKEY_SOURCE)
531 sprctl |= SPRITE_SOURCE_KEY;
532
533 return sprctl;
534}
535
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700536static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300537ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100538 const struct intel_crtc_state *crtc_state,
539 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800540{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300541 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
542 const struct drm_framebuffer *fb = plane_state->base.fb;
543 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200544 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200545 u32 sprsurf_offset = plane_state->main.offset;
546 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100547 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300548 int crtc_x = plane_state->base.dst.x1;
549 int crtc_y = plane_state->base.dst.y1;
550 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
551 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200552 uint32_t x = plane_state->main.x;
553 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300554 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
555 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200556 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800557
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800558 /* Sizes are 0 based */
559 src_w--;
560 src_h--;
561 crtc_w--;
562 crtc_h--;
563
Ville Syrjälä8553c182013-12-05 15:51:39 +0200564 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800565 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800566
Ville Syrjälä29490562016-01-20 18:02:50 +0200567 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300568
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200569 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
570
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200571 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200572 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
573 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
574 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200575 }
576
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200577 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
578 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200579
Damien Lespiau5a35e992012-10-26 18:20:12 +0100580 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
581 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100582 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200583 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200584 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200585 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100586 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200587 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100588
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200589 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300590 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200591 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
592 I915_WRITE_FW(SPRCTL(pipe), sprctl);
593 I915_WRITE_FW(SPRSURF(pipe),
594 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
595 POSTING_READ_FW(SPRSURF(pipe));
596
597 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800598}
599
600static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300601ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800602{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300603 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
604 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200605 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800606
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200607 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
608
609 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800610 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300611 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200612 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300613
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200614 I915_WRITE_FW(SPRSURF(pipe), 0);
615 POSTING_READ_FW(SPRSURF(pipe));
616
617 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618}
619
Ville Syrjäläab330812017-04-21 21:14:32 +0300620static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200621 const struct intel_plane_state *plane_state)
622{
623 struct drm_i915_private *dev_priv =
624 to_i915(plane_state->base.plane->dev);
625 const struct drm_framebuffer *fb = plane_state->base.fb;
626 unsigned int rotation = plane_state->base.rotation;
627 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
628 u32 dvscntr;
629
630 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
631
632 if (IS_GEN6(dev_priv))
633 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
634
635 switch (fb->format->format) {
636 case DRM_FORMAT_XBGR8888:
637 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
638 break;
639 case DRM_FORMAT_XRGB8888:
640 dvscntr |= DVS_FORMAT_RGBX888;
641 break;
642 case DRM_FORMAT_YUYV:
643 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
644 break;
645 case DRM_FORMAT_YVYU:
646 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
647 break;
648 case DRM_FORMAT_UYVY:
649 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
650 break;
651 case DRM_FORMAT_VYUY:
652 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
653 break;
654 default:
655 MISSING_CASE(fb->format->format);
656 return 0;
657 }
658
659 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
660 dvscntr |= DVS_TILED;
661
662 if (rotation & DRM_ROTATE_180)
663 dvscntr |= DVS_ROTATE_180;
664
665 if (key->flags & I915_SET_COLORKEY_DESTINATION)
666 dvscntr |= DVS_DEST_KEY;
667 else if (key->flags & I915_SET_COLORKEY_SOURCE)
668 dvscntr |= DVS_SOURCE_KEY;
669
670 return dvscntr;
671}
672
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800673static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300674g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100675 const struct intel_crtc_state *crtc_state,
676 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800677{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300678 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
679 const struct drm_framebuffer *fb = plane_state->base.fb;
680 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200681 u32 dvscntr = plane_state->ctl, dvsscale = 0;
682 u32 dvssurf_offset = plane_state->main.offset;
683 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100684 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300685 int crtc_x = plane_state->base.dst.x1;
686 int crtc_y = plane_state->base.dst.y1;
687 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
688 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200689 uint32_t x = plane_state->main.x;
690 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300691 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
692 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200693 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800695 /* Sizes are 0 based */
696 src_w--;
697 src_h--;
698 crtc_w--;
699 crtc_h--;
700
Ville Syrjälä8368f012013-12-05 15:51:31 +0200701 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
703
Ville Syrjälä29490562016-01-20 18:02:50 +0200704 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300705
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200706 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
707
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200708 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200709 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
710 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
711 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200712 }
713
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200714 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
715 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200716
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200717 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200718 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100719 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200720 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100721
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200722 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
723 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
724 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
725 I915_WRITE_FW(DVSSURF(pipe),
726 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
727 POSTING_READ_FW(DVSSURF(pipe));
728
729 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730}
731
732static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300733g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800734{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300735 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
736 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200737 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800738
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200739 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
740
741 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200743 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200744
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200745 I915_WRITE_FW(DVSSURF(pipe), 0);
746 POSTING_READ_FW(DVSSURF(pipe));
747
748 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749}
750
Jesse Barnes8ea30862012-01-03 08:05:39 -0800751static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300752intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200753 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300754 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800755{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300756 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
757 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800758 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300759 int crtc_x, crtc_y;
760 unsigned int crtc_w, crtc_h;
761 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300762 struct drm_rect *src = &state->base.src;
763 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300764 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300765 int hscale, vscale;
766 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700767 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200768 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800769
Rob Clark1638d302016-11-05 11:08:08 -0400770 *src = drm_plane_state_src(&state->base);
771 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300772
Matt Ropercf4c7c12014-12-04 10:27:42 -0800773 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300774 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200775 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800776 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700777
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800778 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300779 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300780 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800781 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300782 }
783
784 /* FIXME check all gen limits */
785 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
786 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
787 return -EINVAL;
788 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800789
Chandra Konduru225c2282015-05-18 16:18:44 -0700790 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100791 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700792 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200793 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700794 can_scale = 1;
795 min_scale = 1;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300796 max_scale = skl_max_scale(crtc, crtc_state);
Chandra Konduru225c2282015-05-18 16:18:44 -0700797 } else {
798 can_scale = 0;
799 min_scale = DRM_PLANE_HELPER_NO_SCALING;
800 max_scale = DRM_PLANE_HELPER_NO_SCALING;
801 }
802 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300803 can_scale = plane->can_scale;
804 max_scale = plane->max_downscale << 16;
805 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -0700806 }
807
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300808 /*
809 * FIXME the following code does a bunch of fuzzy adjustments to the
810 * coordinates and sizes. We probably need some way to decide whether
811 * more strict checking should be done instead.
812 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300813 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800814 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530815
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300816 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300817 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300818
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300819 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300820 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800821
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300822 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800823
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300824 crtc_x = dst->x1;
825 crtc_y = dst->y1;
826 crtc_w = drm_rect_width(dst);
827 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100828
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300829 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300830 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300831 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300832 if (hscale < 0) {
833 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200834 drm_rect_debug_print("src: ", src, true);
835 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836
837 return hscale;
838 }
839
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300840 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300841 if (vscale < 0) {
842 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200843 drm_rect_debug_print("src: ", src, true);
844 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300845
846 return vscale;
847 }
848
Ville Syrjälä17316932013-04-24 18:52:38 +0300849 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300850 drm_rect_adjust_size(src,
851 drm_rect_width(dst) * hscale - drm_rect_width(src),
852 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300853
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800855 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530856
Ville Syrjälä17316932013-04-24 18:52:38 +0300857 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800858 WARN_ON(src->x1 < (int) state->base.src_x ||
859 src->y1 < (int) state->base.src_y ||
860 src->x2 > (int) state->base.src_x + state->base.src_w ||
861 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300862
863 /*
864 * Hardware doesn't handle subpixel coordinates.
865 * Adjust to (macro)pixel boundary, but be careful not to
866 * increase the source viewport size, because that could
867 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300868 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300869 src_x = src->x1 >> 16;
870 src_w = drm_rect_width(src) >> 16;
871 src_y = src->y1 >> 16;
872 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300873
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200874 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300875 src_x &= ~1;
876 src_w &= ~1;
877
878 /*
879 * Must keep src and dst the
880 * same if we can't scale.
881 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700882 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300883 crtc_w &= ~1;
884
885 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300886 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 }
888 }
889
890 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300891 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300892 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200893 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300894
Chandra Konduru225c2282015-05-18 16:18:44 -0700895 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300896
897 /* FIXME interlacing min height is 6 */
898
899 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300900 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300901
902 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300903 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300904
Ville Syrjäläac484962016-01-20 21:05:26 +0200905 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300906
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100907 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700908 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300909 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
910 return -EINVAL;
911 }
912 }
913
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300914 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700915 src->x1 = src_x << 16;
916 src->x2 = (src_x + src_w) << 16;
917 src->y1 = src_y << 16;
918 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300919 }
920
921 dst->x1 = crtc_x;
922 dst->x2 = crtc_x + crtc_w;
923 dst->y1 = crtc_y;
924 dst->y2 = crtc_y + crtc_h;
925
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100926 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200927 ret = skl_check_plane_surface(state);
928 if (ret)
929 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200930
931 state->ctl = skl_plane_ctl(crtc_state, state);
932 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200933 ret = i9xx_check_plane_surface(state);
934 if (ret)
935 return ret;
936
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200937 state->ctl = vlv_sprite_ctl(crtc_state, state);
938 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200939 ret = i9xx_check_plane_surface(state);
940 if (ret)
941 return ret;
942
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200943 state->ctl = ivb_sprite_ctl(crtc_state, state);
944 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200945 ret = i9xx_check_plane_surface(state);
946 if (ret)
947 return ret;
948
Ville Syrjäläab330812017-04-21 21:14:32 +0300949 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200950 }
951
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300952 return 0;
953}
954
Jesse Barnes8ea30862012-01-03 08:05:39 -0800955int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
956 struct drm_file *file_priv)
957{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100958 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800959 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800960 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200961 struct drm_plane_state *plane_state;
962 struct drm_atomic_state *state;
963 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800964 int ret = 0;
965
Jesse Barnes8ea30862012-01-03 08:05:39 -0800966 /* Make sure we don't try to enable both src & dest simultaneously */
967 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
968 return -EINVAL;
969
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100970 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200971 set->flags & I915_SET_COLORKEY_DESTINATION)
972 return -EINVAL;
973
Rob Clark7707e652014-07-17 23:30:04 -0400974 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200975 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
976 return -ENOENT;
977
978 drm_modeset_acquire_init(&ctx, 0);
979
980 state = drm_atomic_state_alloc(plane->dev);
981 if (!state) {
982 ret = -ENOMEM;
983 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800984 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200985 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800986
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200987 while (1) {
988 plane_state = drm_atomic_get_plane_state(state, plane);
989 ret = PTR_ERR_OR_ZERO(plane_state);
990 if (!ret) {
991 to_intel_plane_state(plane_state)->ckey = *set;
992 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700993 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200994
995 if (ret != -EDEADLK)
996 break;
997
998 drm_atomic_state_clear(state);
999 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001000 }
1001
Chris Wilson08536952016-10-14 13:18:18 +01001002 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001003out:
1004 drm_modeset_drop_locks(&ctx);
1005 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001006 return ret;
1007}
1008
Ville Syrjäläab330812017-04-21 21:14:32 +03001009static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001010 DRM_FORMAT_XRGB8888,
1011 DRM_FORMAT_YUYV,
1012 DRM_FORMAT_YVYU,
1013 DRM_FORMAT_UYVY,
1014 DRM_FORMAT_VYUY,
1015};
1016
Damien Lespiaudada2d52015-05-12 16:13:22 +01001017static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001018 DRM_FORMAT_XBGR8888,
1019 DRM_FORMAT_XRGB8888,
1020 DRM_FORMAT_YUYV,
1021 DRM_FORMAT_YVYU,
1022 DRM_FORMAT_UYVY,
1023 DRM_FORMAT_VYUY,
1024};
1025
Damien Lespiaudada2d52015-05-12 16:13:22 +01001026static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001027 DRM_FORMAT_RGB565,
1028 DRM_FORMAT_ABGR8888,
1029 DRM_FORMAT_ARGB8888,
1030 DRM_FORMAT_XBGR8888,
1031 DRM_FORMAT_XRGB8888,
1032 DRM_FORMAT_XBGR2101010,
1033 DRM_FORMAT_ABGR2101010,
1034 DRM_FORMAT_YUYV,
1035 DRM_FORMAT_YVYU,
1036 DRM_FORMAT_UYVY,
1037 DRM_FORMAT_VYUY,
1038};
1039
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001040static uint32_t skl_plane_formats[] = {
1041 DRM_FORMAT_RGB565,
1042 DRM_FORMAT_ABGR8888,
1043 DRM_FORMAT_ARGB8888,
1044 DRM_FORMAT_XBGR8888,
1045 DRM_FORMAT_XRGB8888,
1046 DRM_FORMAT_YUYV,
1047 DRM_FORMAT_YVYU,
1048 DRM_FORMAT_UYVY,
1049 DRM_FORMAT_VYUY,
1050};
1051
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001052struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001053intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001055{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001056 struct intel_plane *intel_plane = NULL;
1057 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001058 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001059 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001060 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001061 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001062 int ret;
1063
Daniel Vetterb14c5672013-09-19 12:18:32 +02001064 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001065 if (!intel_plane) {
1066 ret = -ENOMEM;
1067 goto fail;
1068 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001069
Matt Roper8e7d6882015-01-21 16:35:41 -08001070 state = intel_create_plane_state(&intel_plane->base);
1071 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001072 ret = -ENOMEM;
1073 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001074 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001075 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001076
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001077 if (INTEL_GEN(dev_priv) >= 9) {
1078 intel_plane->can_scale = true;
1079 state->scaler_id = -1;
1080
1081 intel_plane->update_plane = skl_update_plane;
1082 intel_plane->disable_plane = skl_disable_plane;
1083
1084 plane_formats = skl_plane_formats;
1085 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1086 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1087 intel_plane->can_scale = false;
1088 intel_plane->max_downscale = 1;
1089
1090 intel_plane->update_plane = vlv_update_plane;
1091 intel_plane->disable_plane = vlv_disable_plane;
1092
1093 plane_formats = vlv_plane_formats;
1094 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1095 } else if (INTEL_GEN(dev_priv) >= 7) {
1096 if (IS_IVYBRIDGE(dev_priv)) {
1097 intel_plane->can_scale = true;
1098 intel_plane->max_downscale = 2;
1099 } else {
1100 intel_plane->can_scale = false;
1101 intel_plane->max_downscale = 1;
1102 }
1103
1104 intel_plane->update_plane = ivb_update_plane;
1105 intel_plane->disable_plane = ivb_disable_plane;
1106
1107 plane_formats = snb_plane_formats;
1108 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1109 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001110 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001111 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001112
Ville Syrjäläab330812017-04-21 21:14:32 +03001113 intel_plane->update_plane = g4x_update_plane;
1114 intel_plane->disable_plane = g4x_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001115
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001116 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001117 plane_formats = snb_plane_formats;
1118 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1119 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001120 plane_formats = g4x_plane_formats;
1121 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001122 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001123 }
1124
Dave Airlie5481e272016-10-25 16:36:13 +10001125 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001126 supported_rotations =
1127 DRM_ROTATE_0 | DRM_ROTATE_90 |
1128 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001129 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1130 supported_rotations =
1131 DRM_ROTATE_0 | DRM_ROTATE_180 |
1132 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001133 } else {
1134 supported_rotations =
1135 DRM_ROTATE_0 | DRM_ROTATE_180;
1136 }
1137
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001138 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001139 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001140 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301141 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001142 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001143
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001144 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001145
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001146 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001147 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1148 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001149 plane_formats, num_plane_formats,
1150 DRM_PLANE_TYPE_OVERLAY,
1151 "plane %d%c", plane + 2, pipe_name(pipe));
1152 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001153 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1154 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001155 plane_formats, num_plane_formats,
1156 DRM_PLANE_TYPE_OVERLAY,
1157 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001158 if (ret)
1159 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001160
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001161 drm_plane_create_rotation_property(&intel_plane->base,
1162 DRM_ROTATE_0,
1163 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301164
Matt Roperea2c67b2014-12-23 10:41:52 -08001165 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1166
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001167 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001168
1169fail:
1170 kfree(state);
1171 kfree(intel_plane);
1172
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001173 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001174}