blob: cb06acff283d124898a75507418a0088979c3462 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Ben Widawsky714244e2017-08-01 09:58:16 -070033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030036#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070037#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080038#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080039#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080042#include "i915_drv.h"
43
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030044static bool
45format_is_yuv(uint32_t format)
46{
47 switch (format) {
48 case DRM_FORMAT_YUYV:
49 case DRM_FORMAT_UYVY:
50 case DRM_FORMAT_VYUY:
51 case DRM_FORMAT_YVYU:
52 return true;
53 default:
54 return false;
55 }
56}
57
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030058int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
59 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030060{
61 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030062 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030063 return 1;
64
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030065 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
66 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030067}
68
Daniel Vetter69208c92017-10-10 11:18:16 +020069/* FIXME: We should instead only take spinlocks once for the entire update
70 * instead of once per mmio. */
71#if IS_ENABLED(CONFIG_PROVE_LOCKING)
72#define VBLANK_EVASION_TIME_US 250
73#else
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010074#define VBLANK_EVASION_TIME_US 100
Daniel Vetter69208c92017-10-10 11:18:16 +020075#endif
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010076
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020077/**
78 * intel_pipe_update_start() - start update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030079 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 *
81 * Mark the start of an update to pipe registers that should be updated
82 * atomically regarding vblank. If the next vblank will happens within
83 * the next 100 us, this function waits until the vblank passes.
84 *
85 * After a successful call to this function, interrupts will be disabled
86 * until a subsequent call to intel_pipe_update_end(). That is done to
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030087 * avoid random delays.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020088 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030089void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030091 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020092 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030093 const struct drm_display_mode *adjusted_mode = &new_crtc_state->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 long timeout = msecs_to_jiffies_timeout(1);
95 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030096 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020097 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030098 intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 DEFINE_WAIT(wait);
100
Ville Syrjälä124abe02015-09-08 13:40:45 +0300101 vblank_start = adjusted_mode->crtc_vblank_start;
102 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 vblank_start = DIV_ROUND_UP(vblank_start, 2);
104
105 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100106 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
107 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108 max = vblank_start - 1;
109
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200110 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200111
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300112 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200113 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300114
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100115 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200116 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
Jesse Barnesd637ce32015-09-17 08:08:32 -0700118 crtc->debug.min_vbl = min;
119 crtc->debug.max_vbl = max;
120 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300121
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300122 for (;;) {
123 /*
124 * prepare_to_wait() has a memory barrier, which guarantees
125 * other CPUs can see the task state update by the time we
126 * read the scanline.
127 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300128 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300129
130 scanline = intel_get_crtc_scanline(crtc);
131 if (scanline < min || scanline > max)
132 break;
133
134 if (timeout <= 0) {
135 DRM_ERROR("Potential atomic update failure on pipe %c\n",
136 pipe_name(crtc->pipe));
137 break;
138 }
139
140 local_irq_enable();
141
142 timeout = schedule_timeout(timeout);
143
144 local_irq_disable();
145 }
146
Ville Syrjälä210871b62014-05-22 19:00:50 +0300147 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300148
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100149 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300150
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +0200151 /*
152 * On VLV/CHV DSI the scanline counter would appear to
153 * increment approx. 1/3 of a scanline before start of vblank.
154 * The registers still get latched at start of vblank however.
155 * This means we must not write any registers on the first
156 * line of vblank (since not the whole line is actually in
157 * vblank). And unfortunately we can't use the interrupt to
158 * wait here since it will fire too soon. We could use the
159 * frame start interrupt instead since it will fire after the
160 * critical scanline, but that would require more changes
161 * in the interrupt code. So for now we'll just do the nasty
162 * thing and poll for the bad scanline to pass us by.
163 *
164 * FIXME figure out if BXT+ DSI suffers from this as well
165 */
166 while (need_vlv_dsi_wa && scanline == vblank_start)
167 scanline = intel_get_crtc_scanline(crtc);
168
Jesse Barneseb120ef2015-09-15 14:19:32 -0700169 crtc->debug.scanline_start = scanline;
170 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200171 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300172
Jesse Barnesd637ce32015-09-17 08:08:32 -0700173 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300174}
175
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200176/**
177 * intel_pipe_update_end() - end update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300178 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200179 *
180 * Mark the end of an update started with intel_pipe_update_start(). This
181 * re-enables interrupts and verifies the update was actually completed
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300182 * before a vblank.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200183 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300184void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300185{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300186 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300187 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700188 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200189 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200190 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500191 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300192
Jesse Barnesd637ce32015-09-17 08:08:32 -0700193 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300194
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200195 /* We're still in the vblank-evade critical section, this can't race.
196 * Would be slightly nice to just grab the vblank count and arm the
197 * event outside of the critical section - the spinlock might spin for a
198 * while ... */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300199 if (new_crtc_state->base.event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200200 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
201
202 spin_lock(&crtc->base.dev->event_lock);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300203 drm_crtc_arm_vblank_event(&crtc->base, new_crtc_state->base.event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200204 spin_unlock(&crtc->base.dev->event_lock);
205
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300206 new_crtc_state->base.event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200207 }
208
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300209 local_irq_enable();
210
Bing Niua94f2b92017-03-08 15:14:03 -0500211 if (intel_vgpu_active(dev_priv))
212 return;
213
Jesse Barneseb120ef2015-09-15 14:19:32 -0700214 if (crtc->debug.start_vbl_count &&
215 crtc->debug.start_vbl_count != end_vbl_count) {
216 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
217 pipe_name(pipe), crtc->debug.start_vbl_count,
218 end_vbl_count,
219 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
220 crtc->debug.min_vbl, crtc->debug.max_vbl,
221 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300222 }
223#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
224 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
225 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100226 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
227 pipe_name(pipe),
228 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
229 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300230#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300231}
232
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +0300233void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300234skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100235 const struct intel_crtc_state *crtc_state,
236 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000237{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300238 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
239 const struct drm_framebuffer *fb = plane_state->base.fb;
240 enum plane_id plane_id = plane->id;
241 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200242 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100243 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200244 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200245 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200246 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700247 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300248 int crtc_x = plane_state->base.dst.x1;
249 int crtc_y = plane_state->base.dst.y1;
250 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
251 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200252 uint32_t x = plane_state->main.x;
253 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300254 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
255 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200256 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000257
Ville Syrjälä6687c902015-09-15 13:16:41 +0300258 /* Sizes are 0 based */
259 src_w--;
260 src_h--;
261 crtc_w--;
262 crtc_h--;
263
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200264 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
265
James Ausmus4036c782017-11-13 10:11:28 -0800266 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200267 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
James Ausmus4036c782017-11-13 10:11:28 -0800268 plane_state->color_ctl);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200269 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200270 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
271 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
272 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200273 }
274
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200275 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
276 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
277 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700278 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
279 (plane_state->aux.offset - surf_addr) | aux_stride);
280 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
281 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700282
283 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100284 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100285 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300286 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700287
Imre Deak7494bcd2016-05-12 16:18:49 +0300288 scaler = &crtc_state->scaler_state.scalers[scaler_id];
289
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200290 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
291 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
292 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
293 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
294 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
295 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700296
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700298 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200299 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700300 }
301
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200302 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
303 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
304 intel_plane_ggtt_offset(plane_state) + surf_addr);
305 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
306
307 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000308}
309
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +0300310void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300311skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000312{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300313 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
314 enum plane_id plane_id = plane->id;
315 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200316 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000317
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200318 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000319
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200320 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
321
322 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
323 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
324
325 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000326}
327
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200328bool
329skl_plane_get_hw_state(struct intel_plane *plane)
330{
331 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
332 enum intel_display_power_domain power_domain;
333 enum plane_id plane_id = plane->id;
334 enum pipe pipe = plane->pipe;
335 bool ret;
336
337 power_domain = POWER_DOMAIN_PIPE(pipe);
338 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
339 return false;
340
341 ret = I915_READ(PLANE_CTL(pipe, plane_id)) & PLANE_CTL_ENABLE;
342
343 intel_display_power_put(dev_priv, power_domain);
344
345 return ret;
346}
347
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000348static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300349chv_update_csc(struct intel_plane *plane, uint32_t format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300350{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300351 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
352 enum plane_id plane_id = plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300353
354 /* Seems RGB data bypasses the CSC always */
355 if (!format_is_yuv(format))
356 return;
357
358 /*
359 * BT.601 limited range YCbCr -> full range RGB
360 *
361 * |r| | 6537 4769 0| |cr |
362 * |g| = |-3330 4769 -1605| x |y-64|
363 * |b| | 0 4769 8263| |cb |
364 *
365 * Cb and Cr apparently come in as signed already, so no
366 * need for any offset. For Y we need to remove the offset.
367 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200368 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
369 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
370 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300371
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200372 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
373 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
374 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
375 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
376 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300377
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200378 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
379 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
380 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300381
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200382 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
383 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
384 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300385}
386
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200387static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
388 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700389{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200390 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200391 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100392 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200393 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700394
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200395 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700396
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200397 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700398 case DRM_FORMAT_YUYV:
399 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
400 break;
401 case DRM_FORMAT_YVYU:
402 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
403 break;
404 case DRM_FORMAT_UYVY:
405 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
406 break;
407 case DRM_FORMAT_VYUY:
408 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
409 break;
410 case DRM_FORMAT_RGB565:
411 sprctl |= SP_FORMAT_BGR565;
412 break;
413 case DRM_FORMAT_XRGB8888:
414 sprctl |= SP_FORMAT_BGRX8888;
415 break;
416 case DRM_FORMAT_ARGB8888:
417 sprctl |= SP_FORMAT_BGRA8888;
418 break;
419 case DRM_FORMAT_XBGR2101010:
420 sprctl |= SP_FORMAT_RGBX1010102;
421 break;
422 case DRM_FORMAT_ABGR2101010:
423 sprctl |= SP_FORMAT_RGBA1010102;
424 break;
425 case DRM_FORMAT_XBGR8888:
426 sprctl |= SP_FORMAT_RGBX8888;
427 break;
428 case DRM_FORMAT_ABGR8888:
429 sprctl |= SP_FORMAT_RGBA8888;
430 break;
431 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200432 MISSING_CASE(fb->format->format);
433 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700434 }
435
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200436 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700437 sprctl |= SP_TILED;
438
Robert Fossc2c446a2017-05-19 16:50:17 -0400439 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200440 sprctl |= SP_ROTATE_180;
441
Robert Fossc2c446a2017-05-19 16:50:17 -0400442 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200443 sprctl |= SP_MIRROR;
444
Ville Syrjälä78587de2017-03-09 17:44:32 +0200445 if (key->flags & I915_SET_COLORKEY_SOURCE)
446 sprctl |= SP_SOURCE_KEY;
447
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200448 return sprctl;
449}
450
451static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300452vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200453 const struct intel_crtc_state *crtc_state,
454 const struct intel_plane_state *plane_state)
455{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300456 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
457 const struct drm_framebuffer *fb = plane_state->base.fb;
458 enum pipe pipe = plane->pipe;
459 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200460 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200461 u32 sprsurf_offset = plane_state->main.offset;
462 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200463 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
464 int crtc_x = plane_state->base.dst.x1;
465 int crtc_y = plane_state->base.dst.y1;
466 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
467 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200468 uint32_t x = plane_state->main.x;
469 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200470 unsigned long irqflags;
471
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700472 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700473 crtc_w--;
474 crtc_h--;
475
Ville Syrjälä29490562016-01-20 18:02:50 +0200476 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300477
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200478 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
479
Ville Syrjälä78587de2017-03-09 17:44:32 +0200480 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300481 chv_update_csc(plane, fb->format->format);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200482
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200483 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200484 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
485 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
486 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200487 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200488 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
489 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200490
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200491 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200492 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700493 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200494 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700495
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200496 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300497
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200498 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
499 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
500 I915_WRITE_FW(SPSURF(pipe, plane_id),
501 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
502 POSTING_READ_FW(SPSURF(pipe, plane_id));
503
504 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700505}
506
507static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300508vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700509{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300510 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
511 enum pipe pipe = plane->pipe;
512 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200513 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700514
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200515 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200516
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200517 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
518
519 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
520 POSTING_READ_FW(SPSURF(pipe, plane_id));
521
522 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700523}
524
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200525static bool
526vlv_plane_get_hw_state(struct intel_plane *plane)
527{
528 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
529 enum intel_display_power_domain power_domain;
530 enum plane_id plane_id = plane->id;
531 enum pipe pipe = plane->pipe;
532 bool ret;
533
534 power_domain = POWER_DOMAIN_PIPE(pipe);
535 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
536 return false;
537
538 ret = I915_READ(SPCNTR(pipe, plane_id)) & SP_ENABLE;
539
540 intel_display_power_put(dev_priv, power_domain);
541
542 return ret;
543}
544
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200545static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
546 const struct intel_plane_state *plane_state)
547{
548 struct drm_i915_private *dev_priv =
549 to_i915(plane_state->base.plane->dev);
550 const struct drm_framebuffer *fb = plane_state->base.fb;
551 unsigned int rotation = plane_state->base.rotation;
552 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
553 u32 sprctl;
554
555 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
556
557 if (IS_IVYBRIDGE(dev_priv))
558 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
559
560 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
561 sprctl |= SPRITE_PIPE_CSC_ENABLE;
562
563 switch (fb->format->format) {
564 case DRM_FORMAT_XBGR8888:
565 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
566 break;
567 case DRM_FORMAT_XRGB8888:
568 sprctl |= SPRITE_FORMAT_RGBX888;
569 break;
570 case DRM_FORMAT_YUYV:
571 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
572 break;
573 case DRM_FORMAT_YVYU:
574 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
575 break;
576 case DRM_FORMAT_UYVY:
577 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
578 break;
579 case DRM_FORMAT_VYUY:
580 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
581 break;
582 default:
583 MISSING_CASE(fb->format->format);
584 return 0;
585 }
586
587 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
588 sprctl |= SPRITE_TILED;
589
Robert Fossc2c446a2017-05-19 16:50:17 -0400590 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200591 sprctl |= SPRITE_ROTATE_180;
592
593 if (key->flags & I915_SET_COLORKEY_DESTINATION)
594 sprctl |= SPRITE_DEST_KEY;
595 else if (key->flags & I915_SET_COLORKEY_SOURCE)
596 sprctl |= SPRITE_SOURCE_KEY;
597
598 return sprctl;
599}
600
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700601static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300602ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100603 const struct intel_crtc_state *crtc_state,
604 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800605{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
607 const struct drm_framebuffer *fb = plane_state->base.fb;
608 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200609 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200610 u32 sprsurf_offset = plane_state->main.offset;
611 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100612 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300613 int crtc_x = plane_state->base.dst.x1;
614 int crtc_y = plane_state->base.dst.y1;
615 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
616 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200617 uint32_t x = plane_state->main.x;
618 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300619 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
620 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200621 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800622
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800623 /* Sizes are 0 based */
624 src_w--;
625 src_h--;
626 crtc_w--;
627 crtc_h--;
628
Ville Syrjälä8553c182013-12-05 15:51:39 +0200629 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800630 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800631
Ville Syrjälä29490562016-01-20 18:02:50 +0200632 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300633
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200634 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
635
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200636 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200637 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
638 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
639 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200640 }
641
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200642 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
643 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200644
Damien Lespiau5a35e992012-10-26 18:20:12 +0100645 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
646 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100647 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200648 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200649 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200650 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100651 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200652 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100653
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200654 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300655 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200656 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
657 I915_WRITE_FW(SPRCTL(pipe), sprctl);
658 I915_WRITE_FW(SPRSURF(pipe),
659 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
660 POSTING_READ_FW(SPRSURF(pipe));
661
662 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663}
664
665static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300666ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800667{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300668 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
669 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200670 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200672 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
673
674 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800675 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300676 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200677 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300678
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200679 I915_WRITE_FW(SPRSURF(pipe), 0);
680 POSTING_READ_FW(SPRSURF(pipe));
681
682 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683}
684
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200685static bool
686ivb_plane_get_hw_state(struct intel_plane *plane)
687{
688 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
689 enum intel_display_power_domain power_domain;
690 enum pipe pipe = plane->pipe;
691 bool ret;
692
693 power_domain = POWER_DOMAIN_PIPE(pipe);
694 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
695 return false;
696
697 ret = I915_READ(SPRCTL(pipe)) & SPRITE_ENABLE;
698
699 intel_display_power_put(dev_priv, power_domain);
700
701 return ret;
702}
703
Ville Syrjäläab330812017-04-21 21:14:32 +0300704static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200705 const struct intel_plane_state *plane_state)
706{
707 struct drm_i915_private *dev_priv =
708 to_i915(plane_state->base.plane->dev);
709 const struct drm_framebuffer *fb = plane_state->base.fb;
710 unsigned int rotation = plane_state->base.rotation;
711 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
712 u32 dvscntr;
713
714 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
715
716 if (IS_GEN6(dev_priv))
717 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
718
719 switch (fb->format->format) {
720 case DRM_FORMAT_XBGR8888:
721 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
722 break;
723 case DRM_FORMAT_XRGB8888:
724 dvscntr |= DVS_FORMAT_RGBX888;
725 break;
726 case DRM_FORMAT_YUYV:
727 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
728 break;
729 case DRM_FORMAT_YVYU:
730 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
731 break;
732 case DRM_FORMAT_UYVY:
733 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
734 break;
735 case DRM_FORMAT_VYUY:
736 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
737 break;
738 default:
739 MISSING_CASE(fb->format->format);
740 return 0;
741 }
742
743 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
744 dvscntr |= DVS_TILED;
745
Robert Fossc2c446a2017-05-19 16:50:17 -0400746 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä0a375142017-03-17 23:18:00 +0200747 dvscntr |= DVS_ROTATE_180;
748
749 if (key->flags & I915_SET_COLORKEY_DESTINATION)
750 dvscntr |= DVS_DEST_KEY;
751 else if (key->flags & I915_SET_COLORKEY_SOURCE)
752 dvscntr |= DVS_SOURCE_KEY;
753
754 return dvscntr;
755}
756
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800757static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300758g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100759 const struct intel_crtc_state *crtc_state,
760 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800761{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300762 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
763 const struct drm_framebuffer *fb = plane_state->base.fb;
764 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200765 u32 dvscntr = plane_state->ctl, dvsscale = 0;
766 u32 dvssurf_offset = plane_state->main.offset;
767 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100768 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300769 int crtc_x = plane_state->base.dst.x1;
770 int crtc_y = plane_state->base.dst.y1;
771 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
772 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200773 uint32_t x = plane_state->main.x;
774 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300775 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
776 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200777 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800778
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800779 /* Sizes are 0 based */
780 src_w--;
781 src_h--;
782 crtc_w--;
783 crtc_h--;
784
Ville Syrjälä8368f012013-12-05 15:51:31 +0200785 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800786 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
787
Ville Syrjälä29490562016-01-20 18:02:50 +0200788 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300789
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200790 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
791
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200792 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200793 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
794 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
795 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200796 }
797
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200798 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
799 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200800
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200801 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200802 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100803 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200804 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100805
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200806 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
807 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
808 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
809 I915_WRITE_FW(DVSSURF(pipe),
810 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
811 POSTING_READ_FW(DVSSURF(pipe));
812
813 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800814}
815
816static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300817g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800818{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300819 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
820 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200821 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800822
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200823 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
824
825 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800826 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200827 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200828
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200829 I915_WRITE_FW(DVSSURF(pipe), 0);
830 POSTING_READ_FW(DVSSURF(pipe));
831
832 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800833}
834
Ville Syrjälä51f5a0962017-11-17 21:19:08 +0200835static bool
836g4x_plane_get_hw_state(struct intel_plane *plane)
837{
838 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
839 enum intel_display_power_domain power_domain;
840 enum pipe pipe = plane->pipe;
841 bool ret;
842
843 power_domain = POWER_DOMAIN_PIPE(pipe);
844 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
845 return false;
846
847 ret = I915_READ(DVSCNTR(pipe)) & DVS_ENABLE;
848
849 intel_display_power_put(dev_priv, power_domain);
850
851 return ret;
852}
853
Jesse Barnes8ea30862012-01-03 08:05:39 -0800854static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300855intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200856 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300857 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800858{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300859 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
860 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800861 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300862 int crtc_x, crtc_y;
863 unsigned int crtc_w, crtc_h;
864 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300865 struct drm_rect *src = &state->base.src;
866 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300867 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300868 int hscale, vscale;
869 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700870 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200871 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800872
Rob Clark1638d302016-11-05 11:08:08 -0400873 *src = drm_plane_state_src(&state->base);
874 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300875
Matt Ropercf4c7c12014-12-04 10:27:42 -0800876 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300877 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200878 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800879 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700880
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800881 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300882 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300883 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800884 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300885 }
886
887 /* FIXME check all gen limits */
888 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
889 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
890 return -EINVAL;
891 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800892
Chandra Konduru225c2282015-05-18 16:18:44 -0700893 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100894 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700895 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200896 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700897 can_scale = 1;
898 min_scale = 1;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300899 max_scale = skl_max_scale(crtc, crtc_state);
Chandra Konduru225c2282015-05-18 16:18:44 -0700900 } else {
901 can_scale = 0;
902 min_scale = DRM_PLANE_HELPER_NO_SCALING;
903 max_scale = DRM_PLANE_HELPER_NO_SCALING;
904 }
905 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300906 can_scale = plane->can_scale;
907 max_scale = plane->max_downscale << 16;
908 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -0700909 }
910
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300911 /*
912 * FIXME the following code does a bunch of fuzzy adjustments to the
913 * coordinates and sizes. We probably need some way to decide whether
914 * more strict checking should be done instead.
915 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300916 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800917 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530918
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300919 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300920 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300921
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300922 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300923 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800924
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300925 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800926
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300927 crtc_x = dst->x1;
928 crtc_y = dst->y1;
929 crtc_w = drm_rect_width(dst);
930 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100931
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300932 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300933 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300934 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300935 if (hscale < 0) {
936 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200937 drm_rect_debug_print("src: ", src, true);
938 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300939
940 return hscale;
941 }
942
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300943 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300944 if (vscale < 0) {
945 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200946 drm_rect_debug_print("src: ", src, true);
947 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300948
949 return vscale;
950 }
951
Ville Syrjälä17316932013-04-24 18:52:38 +0300952 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300953 drm_rect_adjust_size(src,
954 drm_rect_width(dst) * hscale - drm_rect_width(src),
955 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300956
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300957 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800958 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530959
Ville Syrjälä17316932013-04-24 18:52:38 +0300960 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800961 WARN_ON(src->x1 < (int) state->base.src_x ||
962 src->y1 < (int) state->base.src_y ||
963 src->x2 > (int) state->base.src_x + state->base.src_w ||
964 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300965
966 /*
967 * Hardware doesn't handle subpixel coordinates.
968 * Adjust to (macro)pixel boundary, but be careful not to
969 * increase the source viewport size, because that could
970 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300971 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300972 src_x = src->x1 >> 16;
973 src_w = drm_rect_width(src) >> 16;
974 src_y = src->y1 >> 16;
975 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300976
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200977 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300978 src_x &= ~1;
979 src_w &= ~1;
980
981 /*
982 * Must keep src and dst the
983 * same if we can't scale.
984 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700985 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300986 crtc_w &= ~1;
987
988 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300989 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300990 }
991 }
992
993 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300994 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300995 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200996 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300997
Chandra Konduru225c2282015-05-18 16:18:44 -0700998 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300999
1000 /* FIXME interlacing min height is 6 */
1001
1002 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001003 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001004
1005 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001006 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001007
Ville Syrjäläac484962016-01-20 21:05:26 +02001008 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +03001009
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001010 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -07001011 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001012 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
1013 return -EINVAL;
1014 }
1015 }
1016
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001017 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -07001018 src->x1 = src_x << 16;
1019 src->x2 = (src_x + src_w) << 16;
1020 src->y1 = src_y << 16;
1021 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001022 }
1023
1024 dst->x1 = crtc_x;
1025 dst->x2 = crtc_x + crtc_w;
1026 dst->y1 = crtc_y;
1027 dst->y2 = crtc_y + crtc_h;
1028
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01001029 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001030 ret = skl_check_plane_surface(state);
1031 if (ret)
1032 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001033
1034 state->ctl = skl_plane_ctl(crtc_state, state);
1035 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001036 ret = i9xx_check_plane_surface(state);
1037 if (ret)
1038 return ret;
1039
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001040 state->ctl = vlv_sprite_ctl(crtc_state, state);
1041 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001042 ret = i9xx_check_plane_surface(state);
1043 if (ret)
1044 return ret;
1045
Ville Syrjäläa0864d52017-03-23 21:27:09 +02001046 state->ctl = ivb_sprite_ctl(crtc_state, state);
1047 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001048 ret = i9xx_check_plane_surface(state);
1049 if (ret)
1050 return ret;
1051
Ville Syrjäläab330812017-04-21 21:14:32 +03001052 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001053 }
1054
James Ausmus4036c782017-11-13 10:11:28 -08001055 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1056 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
1057
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001058 return 0;
1059}
1060
Jesse Barnes8ea30862012-01-03 08:05:39 -08001061int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv)
1063{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001064 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001065 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001066 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001067 struct drm_plane_state *plane_state;
1068 struct drm_atomic_state *state;
1069 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001070 int ret = 0;
1071
Jesse Barnes8ea30862012-01-03 08:05:39 -08001072 /* Make sure we don't try to enable both src & dest simultaneously */
1073 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1074 return -EINVAL;
1075
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001076 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001077 set->flags & I915_SET_COLORKEY_DESTINATION)
1078 return -EINVAL;
1079
Keith Packard418da172017-03-14 23:25:07 -07001080 plane = drm_plane_find(dev, file_priv, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001081 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1082 return -ENOENT;
1083
1084 drm_modeset_acquire_init(&ctx, 0);
1085
1086 state = drm_atomic_state_alloc(plane->dev);
1087 if (!state) {
1088 ret = -ENOMEM;
1089 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001090 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001091 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001092
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001093 while (1) {
1094 plane_state = drm_atomic_get_plane_state(state, plane);
1095 ret = PTR_ERR_OR_ZERO(plane_state);
1096 if (!ret) {
1097 to_intel_plane_state(plane_state)->ckey = *set;
1098 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001099 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001100
1101 if (ret != -EDEADLK)
1102 break;
1103
1104 drm_atomic_state_clear(state);
1105 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001106 }
1107
Chris Wilson08536952016-10-14 13:18:18 +01001108 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001109out:
1110 drm_modeset_drop_locks(&ctx);
1111 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001112 return ret;
1113}
1114
Ville Syrjäläab330812017-04-21 21:14:32 +03001115static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001116 DRM_FORMAT_XRGB8888,
1117 DRM_FORMAT_YUYV,
1118 DRM_FORMAT_YVYU,
1119 DRM_FORMAT_UYVY,
1120 DRM_FORMAT_VYUY,
1121};
1122
Ben Widawsky714244e2017-08-01 09:58:16 -07001123static const uint64_t i9xx_plane_format_modifiers[] = {
1124 I915_FORMAT_MOD_X_TILED,
1125 DRM_FORMAT_MOD_LINEAR,
1126 DRM_FORMAT_MOD_INVALID
1127};
1128
Damien Lespiaudada2d52015-05-12 16:13:22 +01001129static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001130 DRM_FORMAT_XBGR8888,
1131 DRM_FORMAT_XRGB8888,
1132 DRM_FORMAT_YUYV,
1133 DRM_FORMAT_YVYU,
1134 DRM_FORMAT_UYVY,
1135 DRM_FORMAT_VYUY,
1136};
1137
Damien Lespiaudada2d52015-05-12 16:13:22 +01001138static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001139 DRM_FORMAT_RGB565,
1140 DRM_FORMAT_ABGR8888,
1141 DRM_FORMAT_ARGB8888,
1142 DRM_FORMAT_XBGR8888,
1143 DRM_FORMAT_XRGB8888,
1144 DRM_FORMAT_XBGR2101010,
1145 DRM_FORMAT_ABGR2101010,
1146 DRM_FORMAT_YUYV,
1147 DRM_FORMAT_YVYU,
1148 DRM_FORMAT_UYVY,
1149 DRM_FORMAT_VYUY,
1150};
1151
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001152static uint32_t skl_plane_formats[] = {
1153 DRM_FORMAT_RGB565,
1154 DRM_FORMAT_ABGR8888,
1155 DRM_FORMAT_ARGB8888,
1156 DRM_FORMAT_XBGR8888,
1157 DRM_FORMAT_XRGB8888,
1158 DRM_FORMAT_YUYV,
1159 DRM_FORMAT_YVYU,
1160 DRM_FORMAT_UYVY,
1161 DRM_FORMAT_VYUY,
1162};
1163
Ville Syrjälä77064e22017-12-22 21:22:28 +02001164static const uint64_t skl_plane_format_modifiers_noccs[] = {
1165 I915_FORMAT_MOD_Yf_TILED,
1166 I915_FORMAT_MOD_Y_TILED,
1167 I915_FORMAT_MOD_X_TILED,
1168 DRM_FORMAT_MOD_LINEAR,
1169 DRM_FORMAT_MOD_INVALID
1170};
1171
1172static const uint64_t skl_plane_format_modifiers_ccs[] = {
1173 I915_FORMAT_MOD_Yf_TILED_CCS,
1174 I915_FORMAT_MOD_Y_TILED_CCS,
Ville Syrjälä74ac1602017-12-22 21:22:26 +02001175 I915_FORMAT_MOD_Yf_TILED,
1176 I915_FORMAT_MOD_Y_TILED,
Ben Widawsky714244e2017-08-01 09:58:16 -07001177 I915_FORMAT_MOD_X_TILED,
1178 DRM_FORMAT_MOD_LINEAR,
1179 DRM_FORMAT_MOD_INVALID
1180};
1181
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001182static bool g4x_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001183{
1184 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001185 case DRM_FORMAT_XRGB8888:
1186 case DRM_FORMAT_YUYV:
1187 case DRM_FORMAT_YVYU:
1188 case DRM_FORMAT_UYVY:
1189 case DRM_FORMAT_VYUY:
1190 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1191 modifier == I915_FORMAT_MOD_X_TILED)
1192 return true;
1193 /* fall through */
1194 default:
1195 return false;
1196 }
1197}
1198
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001199static bool snb_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001200{
1201 switch (format) {
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001202 case DRM_FORMAT_XRGB8888:
1203 case DRM_FORMAT_XBGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001204 case DRM_FORMAT_YUYV:
1205 case DRM_FORMAT_YVYU:
1206 case DRM_FORMAT_UYVY:
1207 case DRM_FORMAT_VYUY:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001208 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1209 modifier == I915_FORMAT_MOD_X_TILED)
1210 return true;
1211 /* fall through */
1212 default:
1213 return false;
1214 }
1215}
1216
1217static bool vlv_mod_supported(uint32_t format, uint64_t modifier)
1218{
1219 switch (format) {
Ben Widawsky714244e2017-08-01 09:58:16 -07001220 case DRM_FORMAT_RGB565:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001221 case DRM_FORMAT_ABGR8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001222 case DRM_FORMAT_ARGB8888:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001223 case DRM_FORMAT_XBGR8888:
1224 case DRM_FORMAT_XRGB8888:
Ben Widawsky714244e2017-08-01 09:58:16 -07001225 case DRM_FORMAT_XBGR2101010:
1226 case DRM_FORMAT_ABGR2101010:
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001227 case DRM_FORMAT_YUYV:
1228 case DRM_FORMAT_YVYU:
1229 case DRM_FORMAT_UYVY:
1230 case DRM_FORMAT_VYUY:
Ben Widawsky714244e2017-08-01 09:58:16 -07001231 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1232 modifier == I915_FORMAT_MOD_X_TILED)
1233 return true;
1234 /* fall through */
1235 default:
1236 return false;
1237 }
1238}
1239
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001240static bool skl_mod_supported(uint32_t format, uint64_t modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -07001241{
Ben Widawsky714244e2017-08-01 09:58:16 -07001242 switch (format) {
1243 case DRM_FORMAT_XRGB8888:
1244 case DRM_FORMAT_XBGR8888:
1245 case DRM_FORMAT_ARGB8888:
1246 case DRM_FORMAT_ABGR8888:
Ville Syrjälä77064e22017-12-22 21:22:28 +02001247 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
1248 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
1249 return true;
1250 /* fall through */
Ben Widawsky714244e2017-08-01 09:58:16 -07001251 case DRM_FORMAT_RGB565:
1252 case DRM_FORMAT_XRGB2101010:
1253 case DRM_FORMAT_XBGR2101010:
1254 case DRM_FORMAT_YUYV:
1255 case DRM_FORMAT_YVYU:
1256 case DRM_FORMAT_UYVY:
1257 case DRM_FORMAT_VYUY:
1258 if (modifier == I915_FORMAT_MOD_Yf_TILED)
1259 return true;
1260 /* fall through */
1261 case DRM_FORMAT_C8:
1262 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1263 modifier == I915_FORMAT_MOD_X_TILED ||
1264 modifier == I915_FORMAT_MOD_Y_TILED)
1265 return true;
1266 /* fall through */
1267 default:
1268 return false;
1269 }
1270}
1271
1272static bool intel_sprite_plane_format_mod_supported(struct drm_plane *plane,
1273 uint32_t format,
1274 uint64_t modifier)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(plane->dev);
1277
1278 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
1279 return false;
1280
1281 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
1282 modifier != DRM_FORMAT_MOD_LINEAR)
1283 return false;
1284
1285 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001286 return skl_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001287 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001288 return vlv_mod_supported(format, modifier);
1289 else if (INTEL_GEN(dev_priv) >= 6)
1290 return snb_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001291 else
Ville Syrjäläc21f7902017-12-22 21:22:27 +02001292 return g4x_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -07001293}
1294
Colin Ian King2d567582017-08-11 14:49:38 +01001295static const struct drm_plane_funcs intel_sprite_plane_funcs = {
Ben Widawsky714244e2017-08-01 09:58:16 -07001296 .update_plane = drm_atomic_helper_update_plane,
1297 .disable_plane = drm_atomic_helper_disable_plane,
1298 .destroy = intel_plane_destroy,
1299 .atomic_get_property = intel_plane_atomic_get_property,
1300 .atomic_set_property = intel_plane_atomic_set_property,
1301 .atomic_duplicate_state = intel_plane_duplicate_state,
1302 .atomic_destroy_state = intel_plane_destroy_state,
1303 .format_mod_supported = intel_sprite_plane_format_mod_supported,
1304};
1305
Ville Syrjälä77064e22017-12-22 21:22:28 +02001306bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, enum plane_id plane_id)
1308{
1309 if (plane_id == PLANE_CURSOR)
1310 return false;
1311
1312 if (INTEL_GEN(dev_priv) >= 10)
1313 return true;
1314
1315 if (IS_GEMINILAKE(dev_priv))
1316 return pipe != PIPE_C;
1317
1318 return pipe != PIPE_C &&
1319 (plane_id == PLANE_PRIMARY ||
1320 plane_id == PLANE_SPRITE0);
1321}
1322
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001323struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001324intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001326{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001327 struct intel_plane *intel_plane = NULL;
1328 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001329 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001330 const uint32_t *plane_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -07001331 const uint64_t *modifiers;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001332 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001333 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001334 int ret;
1335
Daniel Vetterb14c5672013-09-19 12:18:32 +02001336 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001337 if (!intel_plane) {
1338 ret = -ENOMEM;
1339 goto fail;
1340 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001341
Matt Roper8e7d6882015-01-21 16:35:41 -08001342 state = intel_create_plane_state(&intel_plane->base);
1343 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001344 ret = -ENOMEM;
1345 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001346 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001347 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001348
Ville Syrjälä77064e22017-12-22 21:22:28 +02001349 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001350 intel_plane->can_scale = true;
1351 state->scaler_id = -1;
1352
1353 intel_plane->update_plane = skl_update_plane;
1354 intel_plane->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001355 intel_plane->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001356
1357 plane_formats = skl_plane_formats;
1358 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001359
Ville Syrjälä77064e22017-12-22 21:22:28 +02001360 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_SPRITE0 + plane))
1361 modifiers = skl_plane_format_modifiers_ccs;
1362 else
1363 modifiers = skl_plane_format_modifiers_noccs;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001364 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1365 intel_plane->can_scale = false;
1366 intel_plane->max_downscale = 1;
1367
1368 intel_plane->update_plane = vlv_update_plane;
1369 intel_plane->disable_plane = vlv_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001370 intel_plane->get_hw_state = vlv_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001371
1372 plane_formats = vlv_plane_formats;
1373 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001374 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001375 } else if (INTEL_GEN(dev_priv) >= 7) {
1376 if (IS_IVYBRIDGE(dev_priv)) {
1377 intel_plane->can_scale = true;
1378 intel_plane->max_downscale = 2;
1379 } else {
1380 intel_plane->can_scale = false;
1381 intel_plane->max_downscale = 1;
1382 }
1383
1384 intel_plane->update_plane = ivb_update_plane;
1385 intel_plane->disable_plane = ivb_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001386 intel_plane->get_hw_state = ivb_plane_get_hw_state;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001387
1388 plane_formats = snb_plane_formats;
1389 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001390 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001391 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001392 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001393 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001394
Ville Syrjäläab330812017-04-21 21:14:32 +03001395 intel_plane->update_plane = g4x_update_plane;
1396 intel_plane->disable_plane = g4x_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001397 intel_plane->get_hw_state = g4x_plane_get_hw_state;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001398
Ben Widawsky714244e2017-08-01 09:58:16 -07001399 modifiers = i9xx_plane_format_modifiers;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001400 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001401 plane_formats = snb_plane_formats;
1402 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1403 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001404 plane_formats = g4x_plane_formats;
1405 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001406 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001407 }
1408
Dave Airlie5481e272016-10-25 16:36:13 +10001409 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001410 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001411 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1412 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001413 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1414 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001415 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1416 DRM_MODE_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001417 } else {
1418 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001419 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001420 }
1421
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001422 intel_plane->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +02001423 intel_plane->i9xx_plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001424 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301425 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001426 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001427
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001428 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001429
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001430 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001431 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001432 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001433 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001434 modifiers,
1435 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001436 "plane %d%c", plane + 2, pipe_name(pipe));
1437 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001438 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001439 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001440 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001441 modifiers,
1442 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001443 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001444 if (ret)
1445 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001446
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001447 drm_plane_create_rotation_property(&intel_plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -04001448 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001449 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301450
Matt Roperea2c67b2014-12-23 10:41:52 -08001451 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1452
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001453 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001454
1455fail:
1456 kfree(state);
1457 kfree(intel_plane);
1458
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001459 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001460}